# Old Company Name in Catalogs and Other Documents On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding. Renesas Electronics website: http://www.renesas.com April 1<sup>st</sup>, 2010 Renesas Electronics Corporation Issued by: Renesas Electronics Corporation (http://www.renesas.com) Send any inquiries to http://www.renesas.com/inquiry. # Notice - 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website. - Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. - 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. - 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information. - 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. - 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein. - 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc. "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots. "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support. "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life. - 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges. - 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you. - 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries. - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. # **User's Manual** # 78K0R/KE3 # 16-bit Single-Chip Microcontrollers $\mu$ PD78F1142, 78F1142A, 78F1142A(A) $\mu$ PD78F1143, 78F1143A, 78F1143A(A) $\mu$ PD78F1144, 78F1144A, 78F1144A(A) $\mu$ PD78F1145, 78F1145A, 78F1145A(A) $\mu$ PD78F1146, 78F1146A, 78F1146A(A) Document No. U17854EJ9V0UD00 (9th edition) Date Published September 2009 NS # [MEMO] #### NOTES FOR CMOS DEVICES — ## 1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between $V_{\rm IL}$ (MAX) and $V_{\rm IH}$ (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between $V_{\rm IL}$ (MAX) and $V_{\rm IH}$ (MIN). # (2) HANDLING OF UNUSED INPUT PINS Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device. ## ③ PRECAUTION AGAINST ESD A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices. # (4) STATUS BEFORE INITIALIZATION Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions. ## (5) POWER ON/OFF SEQUENCE In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device. # **6** INPUT OF SIGNAL DURING POWER OFF STATE Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device. Windows and Windows NT are registered trademarks or trademarks of Microsoft Corporation in the United States and/or other countries. PC/AT is a trademark of International Business Machines Corporation. **EEPROM** is a trademark of NEC Electronics Corporation. SuperFlash is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan. Caution: This product uses SuperFlash® technology licensed from Silicon Storage Technology, Inc. - The information in this document is current as of September, 2009. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC Electronics data sheets, etc., for the most up-to-date specifications of NEC Electronics products. Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information. - No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Electronics. NEC Electronics assumes no responsibility for any errors that may appear in this document. - NEC Electronics does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of NEC Electronics products listed in this document or any other liability arising from the use of such products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Electronics or others. - Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of a customer's equipment shall be done under the full responsibility of the customer. NEC Electronics assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information. - While NEC Electronics endeavors to enhance the quality and safety of NEC Electronics products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. In addition, NEC Electronics products are not taken measures to prevent radioactive rays in the product design. When customers use NEC Electronics products with their products, customers shall, on their own responsibility, incorporate sufficient safety measures such as redundancy, fire-containment and anti-failure features to their products in order to avoid risks of the damages to property (including public or social property) or injury (including death) to persons, as the result of defects of NEC Electronics products. - NEC Electronics products are classified into the following three quality grades: "Standard", "Special" and "Specific". - The "Specific" quality grade applies only to NEC Electronics products developed based on a customer-designated "quality assurance program" for a specific application. The recommended applications of an NEC Electronics product depend on its quality grade, as indicated below. Customers must check the quality grade of each NEC Electronics product before using it in a particular application. - "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots. - "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support). - "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc. The quality grade of NEC Electronics products is "Standard" unless otherwise expressly specified in NEC Electronics data sheets or data books, etc. If customers wish to use NEC Electronics products in applications not intended by NEC Electronics, they must contact an NEC Electronics sales representative in advance to determine NEC Electronics' willingness to support a given application. #### (Note) - (1) "NEC Electronics" as used in this statement means NEC Electronics Corporation and also includes its majority-owned subsidiaries. - (2) "NEC Electronics products" means any product developed or manufactured by or for NEC Electronics (as defined above). M8E0904E # **INTRODUCTION** #### Readers This manual is intended for user engineers who wish to understand the functions of the 78K0R/KE3 and design and develop application systems and programs for these devices. The target products are as follows. - Conventional-specification products of the 78K0R/KE3: μPD78F1142, 78F1143, 78F1144, 78F1145, 78F1146 - Expanded-specification products of the 78K0R/KE3: μPD78F1142A, 78F1143A, 78F1144A, 78F1145A, 78F1146A - (A) grade products of the expanded-specification products of the 78K0R/KE3 $\mu$ PD78F1142A(A), 78F1143A(A), 78F1144A(A), 78F1145A(A), 78F1146A(A) ## **Purpose** This manual is intended to give users an understanding of the functions described in the **Organization** below. ## Organization The 78K0R/KE3 manual is separated into two parts: this manual and the instructions edition (common to the 78K0R Microcontroller Series). # 78K0R/KE3 User's Manual (This Manual) # 78K0R Microcontroller User's Manual Instructions - Pin functions - · Internal block functions - Interrupts - Other on-chip peripheral functions - · Electrical specifications - CPU functions - · Instruction set - Explanation of each instruction # **How to Read This Manual** It is assumed that the readers of this manual have general knowledge of electrical engineering, logic circuits, and microcontrollers. - When using this manual as the manual for (A) grade products of the expandedspecification products of 78K0R/KE3 microcontrollers: - → Only the electrical specifications and quality grade differ between standard products and (A) grade products. Read the part number for (A) grade products as follows. - $\mu$ PD78F114yA $\rightarrow \mu$ PD78F114yA(A) (y = 2 to 6) - To gain a general understanding of functions: - → Read this manual in the order of the **CONTENTS**. The mark "<R>" shows major revised points. The revised points can be easily searched by copying an "<R>" in the PDF file and specifying it in the "Find what:" field. - How to interpret the register format: - → For a bit number enclosed in angle brackets, the bit name is defined as a reserved word in the RA78K0R, and is defined as an sfr variable using the #pragma sfr directive in the CC78K0R. - To know details of the 78K0R Series instructions: → Refer to the separate document **78K0R Microcontroller Instructions User's** Manual (U17792E). **Conventions** Data significance: Higher digits on the left and lower digits on the right Active low representations: $\overline{\times\!\times\!\times}$ (overscore over pin and signal name) Note: Footnote for item marked with Note in the text Caution: Information requiring particular attention **Remark**: Supplementary information Numerical representations: Binary ····×××× or ××××B $\begin{array}{ll} \text{Decimal} & \cdots \times \times \times \\ \text{Hexadecimal} & \cdots \times \times \times \text{H} \end{array}$ **Related Documents** The related documents indicated in this publication may include preliminary versions. However, preliminary versions are not marked as such. ## **Documents Related to Devices** | Document Name | Document No. | |-------------------------------------------------------------------------------------|--------------| | 78K0R/KE3 User's Manual | This manual | | 78K0R Microcontroller Instructions User's Manual | U17792E | | 78K0R Microcontroller Self Programming Library Type01 User's Manual <sup>Note</sup> | U18706E | Note This document is under engineering management. For details, consult an NEC Electronics sales representative. # Documents Related to Development Tools (Software) (User's Manuals) | Document Na | ame | Document No. | |------------------------------------------|-----------|--------------| | CC78K0R Ver. 2.00 C Compiler | Operation | U18549E | | | Language | U18548E | | RA78K0R Ver. 1.20 Assembler Package | Operation | U18547E | | | Language | U18546E | | SM+ System Simulator | Operation | U18601E | | PM+ Ver. 6.30 | <u>.</u> | U18416E | | ID78K0R-QB Ver. 3.20 Integrated Debugger | Operation | U17839E | # **Documents Related to Development Tools (Hardware) (User's Manuals)** | Document Name | Document No. | |-----------------------------------------------------------|--------------| | QB-MINI2 On-Chip Debug Emulator with Programming Function | U18371E | | QB-78K0RKX3 In-Circuit Emulator | U17866E | Caution The related documents listed above are subject to change without notice. Be sure to use the latest version of each document when designing. # **Documents Related to Flash Memory Programming** | Document Name | Document No. | |----------------------------------------------|--------------| | PG-FP4 Flash Memory Programmer User's Manual | U15260E | | PG-FP5 Flash Memory Programmer | U18865E | Caution The related documents listed above are subject to change without notice. Be sure to use the latest version of each document when designing. # **Other Documents** | Document Name | Document No. | |------------------------------------------------------------------------------------|--------------| | SEMICONDUCTOR SELECTION GUIDE - Products and Packages - | X13769X | | Semiconductor Device Mount Manual | Note | | Quality Grades on NEC Semiconductor Devices | C11531E | | NEC Semiconductor Device Reliability/Quality Control System | C10983E | | Guide to Prevent Damage for Semiconductor Devices by Electrostatic Discharge (ESD) | C11892E | Note See the "Semiconductor Device Mount Manual" website (http://www.necel.com/pkg/en/mount/index.html). Caution The related documents listed above are subject to change without notice. Be sure to use the latest version of each document when designing. # **CONTENTS** | CHAPTER 1 OUTLINE | 17 | |----------------------------------------------------------------------------------------|-----------| | 1.1 Differences Between Conventional-Specification Products ( $\mu$ PD78F114x) and | Expanded- | | Specification Products (µPD78F114xA) | | | 1.2 Features | | | 1.3 Applications | | | 1.4 Ordering Information | | | 1.5 Pin Configuration (Top View) | | | 1.6 78K0R/Kx3 Microcontroller Lineup | | | 1.7 Block Diagram | | | 1.8 Outline of Functions | 26 | | CHAPTER 2 PIN FUNCTIONS | 28 | | 2.1 Pin Function List | 28 | | 2.2 Description of Pin Functions | 33 | | 2.2.1 P00 to P06 (port 0) | 33 | | 2.2.2 P10 to P17 (port 1) | 34 | | 2.2.3 P20 to P27 (port 2) | 35 | | 2.2.4 P30, P31 (port 3) | 35 | | 2.2.5 P40 to P43 (port 4) | 36 | | 2.2.6 P50 to P55 (port 5) | 37 | | 2.2.7 P60 to P63 (port 6) | 37 | | 2.2.8 P70 to P77 (port 7) | 37 | | 2.2.9 P120 to P124 (port 12) | 38 | | 2.2.10 P130 (port 13) | 39 | | 2.2.11 P140, P141 (port 14) | 39 | | 2.2.12 AVREF | 39 | | 2.2.13 AVss | 40 | | 2.2.14 RESET | 40 | | 2.2.15 REGC | 40 | | 2.2.16 VDD, EVDD | 40 | | 2.2.17 Vss, EVss | 40 | | 2.2.18 FLMD0 | | | 2.3 Pin I/O Circuits and Recommended Connection of Unused Pins | 42 | | CHAPTER 3 CPU ARCHITECTURE | 46 | | 3.1 Memory Space | 46 | | 3.1.1 Internal program memory space | | | 3.1.2 Mirror area | | | 3.1.3 Internal data memory space | | | 3.1.4 Special function register (SFR) area | | | 3.1.5 Extended special function register (2nd SFR: 2nd Special Function Register) area | | | 3.1.6 Data memory addressing | | | 3.2 Processor Registers | | | | | | 3.2.1 Control registers | 63 | |--------------------------------------------------------------------------------------|-----| | 3.2.2 General-purpose registers | 65 | | 3.2.3 ES and CS registers | 67 | | 3.2.4 Special function registers (SFRs) | 68 | | 3.2.5 Extended special function registers (2nd SFRs: 2nd Special Function Registers) | 74 | | 3.3 Instruction Address Addressing | 79 | | 3.3.1 Relative addressing | 79 | | 3.3.2 Immediate addressing | 79 | | 3.3.3 Table indirect addressing | 80 | | 3.3.4 Register direct addressing | 81 | | 3.4 Addressing for Processing Data Addresses | 82 | | 3.4.1 Implied addressing | 82 | | 3.4.2 Register addressing | 82 | | 3.4.3 Direct addressing | 83 | | 3.4.4 Short direct addressing | 84 | | 3.4.5 SFR addressing | 85 | | 3.4.6 Register indirect addressing | 86 | | 3.4.7 Based addressing | 87 | | 3.4.8 Based indexed addressing | 90 | | 3.4.9 Stack addressing | 91 | | 4.1 Port Functions 4.2 Port Configuration | 92 | | 4.2.1 Port 0 | | | 4.2.2 Port 1 | | | 4.2.3 Port 2 | | | 4.2.4 Port 3 | | | 4.2.5 Port 4 | | | 4.2.6 Port 5 | | | 4.2.7 Port 6 | | | 4.2.8 Port 7 | | | 4.2.9 Port 12 | | | 4.2.10 Port 13 | | | 4.2.11 Port 14 | | | 4.3 Registers Controlling Port Function | 126 | | 4.4 Port Function Operations | | | 4.4.1 Writing to I/O port | | | 4.4.2 Reading from I/O port | | | 4.4.3 Operations on I/O port | | | 4.4.4 Connecting to external device with different power potential (2.5 V, 3 V) | 134 | | 4.5 Settings of Port Mode Register and Output Latch When Using Alternate Function | | | 4.6 Cautions on 1-Bit Manipulation Instruction for Port Register n (Pn) | | | | | | CHAPTER 5 CLOCK GENERATOR | 139 | | 5.1 Functions of Clock Generator | 139 | | 5.2 Configuration of Clock Generator | 140 | | 5.3 Registers Controlling Clock Generator | 142 | | 5.4 | System Clock Oscillator | 156 | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | | 5.4.1 X1 oscillator | 156 | | | 5.4.2 XT1 oscillator | 156 | | | 5.4.3 Internal high-speed oscillator | 159 | | | 5.4.4 Internal low-speed oscillator | 159 | | | 5.4.5 Prescaler | 159 | | 5.5 | Clock Generator Operation | 160 | | 5.6 | Controlling Clock | 164 | | | 5.6.1 Example of controlling high-speed system clock | 164 | | | 5.6.2 Example of controlling internal high-speed oscillation clock | 167 | | | 5.6.3 Example of controlling subsystem clock | 169 | | | 5.6.4 Example of controlling internal low-speed oscillation clock | 171 | | | 5.6.5 CPU clock status transition diagram | 172 | | | 5.6.6 Condition before changing CPU clock and processing after changing CPU clock | 177 | | | 5.6.7 Time required for switchover of CPU clock and main system clock | 179 | | | 5.6.8 Conditions before clock oscillation is stopped | 180 | | | | | | CHAPT | ER 6 TIMER ARRAY UNIT | 181 | | 6.1 | Functions of Timer Array Unit | 181 | | | 6.1.1 Functions of each channel when it operates independently | | | | 6.1.2 Functions of each channel when it operates with another channel | | | | 6.1.3 LIN-bus supporting function (channel 7 only) | | | 6.2 | Configuration of Timer Array Unit | | | | Registers Controlling Timer Array Unit | | | | Channel Output (TO0n pin) Control | | | | 6.4.1 TO0n pin output circuit configuration | | | | 6.4.2 TO0n Pin Output Setting | 210 | | | 6.4.3 Cautions on Channel Output Operation | 210 | | | 6.4.4 Collective manipulation of TO0n bits | 214 | | | 6.4.5 Timer Interrupt and TO0n Pin Output at Operation Start | 215 | | 6.5 | Channel Input (TI0n Pin) Control | 216 | | | 6.5.1 TI0n edge detection circuit | 216 | | 6.6 | Basic Function of Timer Array Unit | 217 | | | 6.6.1 Overview of single-operation function and combination-operation function | 217 | | | order of the state | | | | 6.6.2 Basic rules of combination-operation function | 217 | | | | | | 6.7 | 6.6.2 Basic rules of combination-operation function | 218 | | 6.7 | 6.6.2 Basic rules of combination-operation function | 218 | | 6.7 | 6.6.2 Basic rules of combination-operation function | 218<br>219<br>219 | | 6.7 | 6.6.2 Basic rules of combination-operation function | 218<br>219<br>219 | | 6.7 | 6.6.2 Basic rules of combination-operation function. 6.6.3 Applicable range of basic rules of combination-operation function. Operation of Timer Array Unit as Independent Channel. 6.7.1 Operation as interval timer/square wave output. 6.7.2 Operation as external event counter. | 218219219225 | | 6.7 | 6.6.2 Basic rules of combination-operation function 6.6.3 Applicable range of basic rules of combination-operation function. Operation of Timer Array Unit as Independent Channel. 6.7.1 Operation as interval timer/square wave output. 6.7.2 Operation as external event counter. 6.7.3 Operation as frequency divider (channel 0 only). | 218219219225228 | | | 6.6.2 Basic rules of combination-operation function 6.6.3 Applicable range of basic rules of combination-operation function. Operation of Timer Array Unit as Independent Channel 6.7.1 Operation as interval timer/square wave output 6.7.2 Operation as external event counter 6.7.3 Operation as frequency divider (channel 0 only) 6.7.4 Operation as input pulse interval measurement | 218219225228232 | | | 6.6.2 Basic rules of combination-operation function 6.6.3 Applicable range of basic rules of combination-operation function. Operation of Timer Array Unit as Independent Channel. 6.7.1 Operation as interval timer/square wave output. 6.7.2 Operation as external event counter. 6.7.3 Operation as frequency divider (channel 0 only). 6.7.4 Operation as input pulse interval measurement. 6.7.5 Operation as input signal high-/low-level width measurement. | 218219228228232236 | | | 6.6.2 Basic rules of combination-operation function 6.6.3 Applicable range of basic rules of combination-operation function Operation of Timer Array Unit as Independent Channel 6.7.1 Operation as interval timer/square wave output 6.7.2 Operation as external event counter 6.7.3 Operation as frequency divider (channel 0 only) 6.7.4 Operation as input pulse interval measurement 6.7.5 Operation as input signal high-/low-level width measurement Operation of Plural Channels of Timer Array Unit | 218219225228232236240 | | CHAPTER 7 REAL-TIME COUNTER | 261 | |-------------------------------------------------------------------|-----| | 7.1 Functions of Real-Time Counter | 261 | | 7.2 Configuration of Real-Time Counter | 261 | | 7.3 Registers Controlling Real-Time Counter | 263 | | 7.4 Real-Time Counter Operation | 278 | | 7.4.1 Starting operation of real-time counter | 278 | | 7.4.2 Shifting to STOP mode after starting operation | | | 7.4.3 Reading/writing real-time counter | 280 | | 7.4.4 Setting alarm of real-time counter | | | 7.4.5 1 Hz output of real-time counter | | | 7.4.6 32.768 kHz output of real-time counter | | | 7.4.7 512 Hz, 16.384 kHz output of real-time counter | | | 7.4.8 Example of watch error correction of real-time counter | 284 | | CHAPTER 8 WATCHDOG TIMER | 289 | | 8.1 Functions of Watchdog Timer | | | 8.2 Configuration of Watchdog Timer | 290 | | 8.3 Register Controlling Watchdog Timer | 291 | | 8.4 Operation of Watchdog Timer | | | 8.4.1 Controlling operation of watchdog timer | | | 8.4.2 Setting overflow time of watchdog timer | | | 8.4.3 Setting window open period of watchdog timer | | | 8.4.4 Setting watchdog timer interval interrupt | 295 | | CHAPTER 9 CLOCK OUTPUT/BUZZER OUTPUT CONTROLLER | 296 | | 9.1 Functions of Clock Output/Buzzer Output Controller | 296 | | 9.2 Configuration of Clock Output/Buzzer Output Controller | 297 | | 9.3 Registers Controlling Clock Output/Buzzer Output Controller | | | 9.4 Operations of Clock Output/Buzzer Output Controller | | | 9.4.1 Operation as output pin | 299 | | CHAPTER 10 A/D CONVERTER | 300 | | 10.1 Function of A/D Converter | | | 10.2 Configuration of A/D Converter | | | 10.3 Registers Used in A/D Converter | | | 10.4 A/D Converter Operations | | | 10.4.1 Basic operations of A/D converter | | | 10.4.2 Input voltage and conversion results | | | 10.4.3 A/D converter operation mode | 316 | | 10.5 Temperature Sensor Function (Expanded-Specification Products | 210 | | (μPD78F114xA) Only) | | | 10.5.1 Configuration of temperature sensor | | | 10.5.2 Registers used by temperature sensors | | | 10.5.4 Procedures for using temperature sensors | | | 10.5.4 Flocedules for using temperature sensors | | | 10.7 | Cautions for A/D Converter | 328 | |--------|---------------------------------------------------------------------------------------------------------------|-----| | CHAPTE | R 11 SERIAL ARRAY UNIT | 333 | | 11.1 | Functions of Serial Array Unit | 333 | | | 11.1.1 3-wire serial I/O (CSI00, CSI10) | 333 | | | 11.1.2 UART (UART0, UART1, UART3) | 334 | | | 11.1.3 Simplified I <sup>2</sup> C (IIC10) | 335 | | 11.2 | Configuration of Serial Array Unit | 336 | | 11.3 | Registers Controlling Serial Array Unit | 341 | | 11.4 | Operation stop mode | 363 | | | 11.4.1 Stopping the operation by units | 363 | | | 11.4.2 Stopping the operation by channels | | | 11.5 | Operation of 3-Wire Serial I/O (CSI00, CSI10) Communication | | | | 11.5.1 Master transmission | | | | 11.5.2 Master reception | | | | 11.5.3 Master transmission/reception | | | | 11.5.4 Slave transmission | | | | 11.5.5 Slave reception | | | | 11.5.6 Slave transmission/reception | | | | 11.5.7 Calculating transfer clock frequency | 416 | | | 11.5.8 Procedure for processing errors that occurred during 3-wire serial I/O (CSI00, CSI10) communication | 418 | | 11.6 | Operation of UART (UART0, UART1, UART3) Communication | | | | 11.6.1 UART transmission | 420 | | | 11.6.2 UART reception | 430 | | | 11.6.3 LIN transmission | 437 | | | 11.6.4 LIN reception | 440 | | | 11.6.5 Calculating baud rate | 445 | | | 11.6.6 Procedure for processing errors that occurred during UART (UART0, UART1, UART2, UAF communication | - | | 11.7 | Operation of Simplified I <sup>2</sup> C (IIC10) Communication | | | | 11.7.1 Address field transmission | 451 | | | 11.7.2 Data transmission | 456 | | | 11.7.3 Data reception | 459 | | | 11.7.4 Stop condition generation | 463 | | | 11.7.5 Calculating transfer rate | 464 | | | 13.7.6 Procedure for processing errors that occurred during simplified I <sup>2</sup> C (IIC10) communication | | | 11.8 | Relationship Between Register Settings and Pins | 468 | | CHAPTE | R 12 SERIAL INTERFACE IICO | 473 | | 12.1 | Functions of Serial Interface IIC0 | 473 | | | Configuration of Serial Interface IIC0 | | | | Registers to Controlling Serial Interface IIC0 | | | 12.4 | I <sup>2</sup> C Bus Mode Functions | | | | 12.4.1 Pin configuration | | | 12.5 | I <sup>2</sup> C Bus Definitions and Control Methods | | | | 12.5.1 Start conditions | | | | 12.5.2. Addresses | 403 | | | 12.5.3 Transfer direction specification | 493 | |---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------| | | 12.5.4 Transfer clock setting method | 494 | | | 12.5.5 Acknowledge (ACK) | 495 | | | 12.5.6 Stop condition | 497 | | | 12.5.7 Wait | 498 | | | 12.5.8 Canceling wait | 500 | | | 12.5.9 Interrupt request (INTIIC0) generation timing and wait control | 501 | | | 12.5.10 Address match detection method | | | | 12.5.11 Error detection | 502 | | | 12.5.12 Extension code | 502 | | | 12.5.13 Arbitration | 503 | | | 12.5.14 Wakeup function | 504 | | | 12.5.15 Communication reservation | | | | 12.5.16 Cautions | 509 | | | 12.5.17 Communication operations | 510 | | | 12.5.18 Timing of I <sup>2</sup> C interrupt request (INTIIC0) occurrence | | | 12.6 | Timing Charts | | | | | | | CHAPT | ER 13 MULTIPLIER | 546 | | 40.4 | Franchisco of Madricks | 540 | | | Functions of Multiplier | | | | 2 Configuration of Multiplier | | | 13.3 | 3 Operation of Multiplier | 548 | | CHAPT | ER 14 DMA CONTROLLER | 549 | | 14.1 | Functions of DMA Controller | 549 | | 14.2 | 2 Configuration of DMA Controller | 550 | | | Registers Controlling DMA Controller | | | | Operation of DMA Controller | | | | 14.4.1 Operation procedure | | | | 14.4.2 Transfer mode | 557 | | | 14.4.2 Hallstel Houe | | | | | 559 | | 14.5 | 14.4.3 Termination of DMA transfer | 559 | | 14.5 | 14.4.3 Termination of DMA transfer 5 Example of Setting of DMA Controller | 559<br>559<br><b>560</b> | | 14.5 | 14.4.3 Termination of DMA transfer | 559<br>559<br><b>560</b><br>560 | | 14.5 | 14.4.3 Termination of DMA transfer | | | 14.5 | 14.4.3 Termination of DMA transfer 5 Example of Setting of DMA Controller 14.5.1 CSI consecutive transmission 14.5.2 CSI master reception 14.5.3 CSI transmission/reception | | | 14.5 | 14.4.3 Termination of DMA transfer | | | 14.5 | 14.4.3 Termination of DMA transfer 5 Example of Setting of DMA Controller 14.5.1 CSI consecutive transmission 14.5.2 CSI master reception 14.5.3 CSI transmission/reception 14.5.4 Consecutive capturing of A/D conversion results 14.5.5 UART consecutive reception + ACK transmission | | | 14.5 | 14.4.3 Termination of DMA transfer 5 Example of Setting of DMA Controller 14.5.1 CSI consecutive transmission 14.5.2 CSI master reception 14.5.3 CSI transmission/reception 14.5.4 Consecutive capturing of A/D conversion results 14.5.5 UART consecutive reception + ACK transmission 14.5.6 Holding DMA transfer pending by DWAITn | | | | 14.4.3 Termination of DMA transfer 5 Example of Setting of DMA Controller 14.5.1 CSI consecutive transmission 14.5.2 CSI master reception 14.5.3 CSI transmission/reception 14.5.4 Consecutive capturing of A/D conversion results 14.5.5 UART consecutive reception + ACK transmission 14.5.6 Holding DMA transfer pending by DWAITn 14.5.7 Forced termination by software | | | | 14.4.3 Termination of DMA transfer 5 Example of Setting of DMA Controller 14.5.1 CSI consecutive transmission 14.5.2 CSI master reception 14.5.3 CSI transmission/reception 14.5.4 Consecutive capturing of A/D conversion results 14.5.5 UART consecutive reception + ACK transmission 14.5.6 Holding DMA transfer pending by DWAITn | | | 14.6 | 14.4.3 Termination of DMA transfer 5 Example of Setting of DMA Controller 14.5.1 CSI consecutive transmission 14.5.2 CSI master reception 14.5.3 CSI transmission/reception 14.5.4 Consecutive capturing of A/D conversion results 14.5.5 UART consecutive reception + ACK transmission 14.5.6 Holding DMA transfer pending by DWAITn 14.5.7 Forced termination by software | | | 14.6<br>CHAPT | 14.4.3 Termination of DMA transfer | | | 14.6<br>CHAPT<br>15.1 | 14.4.3 Termination of DMA transfer 5 Example of Setting of DMA Controller 14.5.1 CSI consecutive transmission 14.5.2 CSI master reception 14.5.3 CSI transmission/reception 14.5.4 Consecutive capturing of A/D conversion results 14.5.5 UART consecutive reception + ACK transmission 14.5.6 Holding DMA transfer pending by DWAITn 14.5.7 Forced termination by software 6 Cautions on Using DMA Controller ER 15 INTERRUPT FUNCTIONS | | | 14.6<br>CHAPT<br>15.1<br>15.2 | 14.4.3 Termination of DMA transfer Example of Setting of DMA Controller 14.5.1 CSI consecutive transmission 14.5.2 CSI master reception 14.5.3 CSI transmission/reception 14.5.4 Consecutive capturing of A/D conversion results 14.5.5 UART consecutive reception + ACK transmission 14.5.6 Holding DMA transfer pending by DWAITn 14.5.7 Forced termination by software Cautions on Using DMA Controller ER 15 INTERRUPT FUNCTIONS Interrupt Function Types Interrupt Sources and Configuration | | | 14.6<br>CHAPT<br>15.1<br>15.2<br>15.3 | 14.4.3 Termination of DMA transfer Example of Setting of DMA Controller 14.5.1 CSI consecutive transmission 14.5.2 CSI master reception 14.5.3 CSI transmission/reception 14.5.4 Consecutive capturing of A/D conversion results 14.5.5 UART consecutive reception + ACK transmission 14.5.6 Holding DMA transfer pending by DWAITn 14.5.7 Forced termination by software Cautions on Using DMA Controller ER 15 INTERRUPT FUNCTIONS Interrupt Function Types Interrupt Sources and Configuration B Registers Controlling Interrupt Functions | 559 559 560 560 564 564 568 570 571 573 576 576 | | 14.6<br>CHAPT<br>15.1<br>15.2<br>15.3 | 14.4.3 Termination of DMA transfer Example of Setting of DMA Controller 14.5.1 CSI consecutive transmission 14.5.2 CSI master reception 14.5.3 CSI transmission/reception 14.5.4 Consecutive capturing of A/D conversion results 14.5.5 UART consecutive reception + ACK transmission 14.5.6 Holding DMA transfer pending by DWAITn 14.5.7 Forced termination by software Cautions on Using DMA Controller ER 15 INTERRUPT FUNCTIONS Interrupt Function Types Interrupt Sources and Configuration | 559 559 559 560 560 564 566 568 570 571 573 576 576 576 576 | | 15.4.2 Software interrupt request acknowledgment | 593 | |-------------------------------------------------------------|-----| | 15.4.3 Multiple interrupt servicing | 594 | | 15.4.4 Interrupt request hold | 597 | | CHAPTER 16 KEY INTERRUPT FUNCTION | 598 | | 16.1 Functions of Key Interrupt | 598 | | 16.2 Configuration of Key Interrupt | 598 | | 16.3 Register Controlling Key Interrupt | 599 | | CHAPTER 17 STANDBY FUNCTION | 600 | | 17.1 Standby Function and Configuration | 600 | | 17.1.1 Standby function | | | 17.1.2 Registers controlling standby function | | | 17.2 Standby Function Operation | | | 17.2.1 HALT mode | 603 | | 17.2.2 STOP mode | 608 | | CHAPTER 18 RESET FUNCTION | 615 | | 18.1 Register for Confirming Reset Source | 623 | | CHAPTER 19 POWER-ON-CLEAR CIRCUIT | 624 | | 19.1 Functions of Power-on-Clear Circuit | 624 | | 19.2 Configuration of Power-on-Clear Circuit | | | 19.3 Operation of Power-on-Clear Circuit | | | 19.4 Cautions for Power-on-Clear Circuit | | | CHAPTER 20 LOW-VOLTAGE DETECTOR | 630 | | 20.1 Functions of Low-Voltage Detector | | | 20.2 Configuration of Low-Voltage Detector | | | 20.3 Registers Controlling Low-Voltage Detector | | | 20.4 Operation of Low-Voltage Detector | | | 20.4.1 When used as reset | | | 20.4.2 When used as interrupt | | | 20.5 Cautions for Low-Voltage Detector | | | CHAPTER 21 REGULATOR | 653 | | | | | 21.1 Regulator Overview21.2 Registers Controlling Regulator | | | 21.2 negisters controlling negulator | | | CHAPTER 22 OPTION BYTE | | | 22.1 Functions of Option Bytes | 655 | | 22.1.1 User option byte (000C0H to 000C2H/010C0H to 010C2H) | 655 | | 22.1.2 On-chip debug option byte (000C3H/ 010C3H) | | | 22.2 Format of User Option Byte | 656 | | 22.3 Format of On-chip Debug Option Byte | 658 | | 22.4 | Setting of Option Byte | 659 | |--------|-------------------------------------------------------------|-----| | СНАРТЕ | ER 23 FLASH MEMORY | 660 | | 23.1 | Writing with Flash Memory Programmer | 660 | | | Programming Environment | | | | Communication Mode | | | 23.4 | Connection of Pins on Board | 664 | | | 23.4.1 FLMD0 pin | 664 | | | 23.4.2 TOOL0 pin | 665 | | | 23.4.3 RESET pin | 665 | | | 23.4.4 Port pins | 666 | | | 23.4.5 REGC pin | 666 | | | 23.4.6 X1 and X2 pins | 666 | | | 23.4.7 Power supply | 666 | | 23.5 | Registers that Control Flash Memory | 666 | | 23.6 | Programming Method | 667 | | | 23.6.1 Controlling flash memory | 667 | | | 23.6.2 Flash memory programming mode | 667 | | | 23.6.3 Selecting communication mode | | | | 23.6.4 Communication commands | 668 | | 23.7 | Security Settings | 670 | | 23.8 | Processing Time of Each Command When Using PG-FP4 or PG-FP5 | | | | (Reference Values) | | | 23.9 | Flash Memory Programming by Self-Programming | | | | 23.9.1 Boot swap function | | | | 23.9.2 Flash shield window function | 677 | | СНАРТЕ | ER 24 ON-CHIP DEBUG FUNCTION | 678 | | 24.1 | Connecting QB-MINI2 to 78K0R/KE3 | 678 | | | On-Chip Debug Security ID | | | | Securing of user resources | | | | | | | CHAPTE | ER 25 BCD CORRECTION CIRCUIT | 681 | | 25.1 | BCD Correction Circuit Function | 681 | | 25.2 | Registers Used by BCD Correction Circuit | 681 | | | BCD Correction Circuit Operation | | | СНАРТЕ | ER 26 INSTRUCTION SET | 684 | | 26.1 | Conventions Used in Operation List | 685 | | | 26.1.1 Operand identifiers and specification methods | 685 | | | 26.1.2 Description of operation column | | | | 26.1.3 Description of flag operation column | 687 | | | 26.1.4 PREFIX Instruction | 687 | | 26.2 | Operation List | 688 | | CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS) | 705 | |-----------------------------------------------------------------------------|-----| | CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS) | 758 | | CHAPTER 29 PACKAGE DRAWINGS | 810 | | CHAPTER 30 RECOMMENDED SOLDERING CONDITIONS | 815 | | APPENDIX A DEVELOPMENT TOOLS | 817 | | A.1 Software Package | 820 | | A.2 Language Processing Software | 820 | | A.3 Control Software | 821 | | A.4 Flash Memory Programming Tools | 821 | | A.4.1 When using flash memory programmer FG-FP5, FL-PR5, FG-FP4, and FL-PR4 | 821 | | A.4.2 When using on-chip debug emulator with programming function QB-MINI2 | 822 | | A.5 Debugging Tools (Hardware) | 822 | | A.5.1 When using in-circuit emulator QB-78K0RKX3 | 822 | | A.5.2 When using on-chip debug emulator with programming function QB-MINI2 | 823 | | A.6 Debugging Tools (Software) | 824 | | APPENDIX B LIST OF CAUTIONS | 825 | | APPENDIX C REVISION HISTORY | 858 | | C.1 Major Revisions in This Edition | 858 | | C.2 Revision History of Preceding Editions | 863 | # 1.1 Differences Between Conventional-Specification Products ( $\mu$ PD78F114x) and Expanded-Specification Products ( $\mu$ PD78F114xA) This manual describes the functions of the 78K0R/KE3 microcontroller products with conventional specifications ( $\mu$ PD78F114x) and expanded specifications ( $\mu$ PD78F114xA). The differences between the conventional-specification products ( $\mu$ PD78F114x) and expanded-specification products ( $\mu$ PD78F114xA) of the 78K0R/KE3 microcontrollers are described below. | Item | Conditions | Conventional-<br>Specification<br>Products | Expanded-<br>Specification<br>Products | Reference in This<br>Manual | |----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 64-pin plastic FBGA (7 × 7) package, 64-pin plastic FBGA (6 × 6) package, 64-pin plastic FBGA (5 × 5) package, | - | Not supported | Supported | 1.4 Ordering Information | | Temperature sensor function | Channel 0 and channel 1 of<br>the A/D converter are used.<br>Internal high-speed<br>oscillator operating | None | Available | 10.5 Temperature<br>Sensor Function | | Expansion of frequency range of conversion clock (fad) in A/D converter (support of low-speed conversion time) | When the LV1 and LV0 bits of the A/D converter mode register (ADM) are set to 0 | $4.0~V \leq AV_{REF} \leq 5.5~V$ $f_{AD} = 0.6~to~3.6~MHz$ $2.7~V \leq AV_{REF} < 4.0~V$ $f_{AD} = 0.6~to~1.8~MHz$ | $\begin{array}{l} 4.0 \ \text{V} \leq \text{AV}_{\text{REF}} \leq 5.5 \ \text{V} \\ \text{fad} = 0.33 \ \text{to} \ 3.6 \ \text{MHz} \\ 2.7 \ \text{V} \leq \text{AV}_{\text{REF}} < 4.0 \ \text{V} \\ \text{fad} = 0.33 \ \text{to} \ 1.8 \ \text{MHz} \end{array}$ | 10.3 (2) A/D converter mode register (ADM) | | Improvement of A/D converter conversion accuracy | Overall error when 2.7 V $\leq$ AV <sub>REF</sub> $<$ 4.0 V Zero-scale error, full-scale error, integral linearity error, and differential linearity error when 2.3 V $\leq$ AV <sub>REF</sub> $<$ 4.0 V | - | Improved | CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS), A/D Converter Characteristics | | Number of rewrites | Used for updating programs When using flash memory programmer and NEC Electronics self programming library | 100 | 1000 | CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS), Flash Memory Programming Characteristics | | Expansion of EEPROM <sup>™</sup> emulation data retention period | Used for updating data. When EEPROM emulation library provided by NEC Electronics is used (usable ROM size: 6 KB, which consists of 3 consecutive blocks) | 3 years | 5 years | | | Expansion of operating voltage in simplified I <sup>2</sup> C mode (serial array unit) | 1.8 V ≤ V <sub>DD</sub> < 2.7 V, during communication at same potential | Not supported | Supported | CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS), Serial Interface, (d) During communication at same potential (simplified I <sup>2</sup> C mode) | | Support for (A) grade product specifications | _ | Not supported | Supported | CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS) | <R> # 1.2 Features - O Minimum instruction execution time can be changed from high speed (0.05 $\mu$ s: @ 20 MHz operation with high-speed system clock) to ultra low-speed (61 $\mu$ s: @ 32.768 kHz operation with subsystem clock) - O General-purpose register: 8 bits × 32 registers (8 bits × 8 registers × 4 banks) - O ROM, RAM capacities | Part Number | m Program I<br>(ROI | • | Data Memory<br>(RAM) | |-------------|---------------------|--------|----------------------| | μPD78F1142 | Flash memory | 64 KB | 4 KB | | μPD78F1142A | | | | | μPD78F1143 | | 96 KB | 6 KB | | μPD78F1143A | | | | | μPD78F1144 | | 128 KB | 8 KB | | μPD78F1144A | | | | | μPD78F1145 | | 192 KB | 10 KB | | μPD78F1145A | | | | | μPD78F1146 | | 256 KB | 12 KB | | μPD78F1146A | | | | - O On-chip single-power-supply flash memory (with prohibition of chip erase/block erase/writing function) - O Self-programming (with boot swap function/flash shield window function) - O On-chip debug function - O On-chip power-on-clear (POC) circuit and low-voltage detector (LVI) - O On-chip watchdog timer (operable with the on-chip internal low-speed oscillation clock) - O On-chip multiplier (16 bits × 16 bits) - O On-chip key interrupt function - O On-chip clock output/buzzer output controller - O On-chip BCD adjustment - O I/O ports: 55 (N-ch open drain: 4) - O Timer: 10 channels - 16-bit timer: 8 channels Watchdog timer: 1 channel Real-time counter: 1 channel - O Serial interface - UART/CSI: 1 channel - UART/CSI/simplified I<sup>2</sup>C: 1 channel UART (LIN-bus supported): 1 channel - I2C: 1 channel - O 10-bit resolution A/D converter (AVREF = 2.3 to 5.5 V): 8 channels - O Power supply voltage: VDD = 1.8 to 5.5 V - O Operating ambient temperature: T<sub>A</sub> = -40 to +85°C # 1.3 Applications - O Home appliances - Laser printer motors - Clothes washers - Air conditioners - Refrigerators - O Home audio systems - O Digital cameras, digital video cameras # 1.4 Ordering Information # • Flash memory version (lead-free products) | Part Number | Package | Quality Grade | |--------------------------|-----------------------------------------------------|---------------| | μPD78F1142GK-GAJ-AX | 64-pin plastic LQFP (12 × 12) | Standard | | μPD78F1142AGK-GAJ-AX | 64-pin plastic LQFP (12 × 12) | Standard | | μPD78F1143GK-GAJ-AX | 64-pin plastic LQFP (12 × 12) | Standard | | μPD78F1143AGK-GAJ-AX | 64-pin plastic LQFP (12 × 12) | Standard | | μPD78F1144GK-GAJ-AX | 64-pin plastic LQFP (12 × 12) | Standard | | μPD78F1144AGK-GAJ-AX | 64-pin plastic LQFP (12 × 12) | Standard | | μPD78F1145GK-GAJ-AX | 64-pin plastic LQFP (12 × 12) | Standard | | μPD78F1145AGK-GAJ-AX | 64-pin plastic LQFP (12 × 12) | Standard | | μPD78F1146GK-GAJ-AX | 64-pin plastic LQFP (12 × 12) | Standard | | μPD78F1146AGK-GAJ-AX | 64-pin plastic LQFP (12 × 12) | Standard | | μPD78F1142AGK (A)-GAJ-AX | 64-pin plastic LQFP (12 × 12) | Special | | μPD78F1143AGK (A)-GAJ-AX | 64-pin plastic LQFP (12 × 12) | Special | | μPD78F1144AGK (A)-GAJ-AX | 64-pin plastic LQFP (12 × 12) | Special | | μPD78F1145AGK (A)-GAJ-AX | 64-pin plastic LQFP (12 × 12) | Special | | μPD78F1146AGK (A)-GAJ-AX | 64-pin plastic LQFP (12 × 12) | Special | | μPD78F1142GB-GAH-AX | 64-pin plastic LQFP (fine pitch) ( $10 \times 10$ ) | Standard | | μPD78F1142AGB-GAH-AX | 64-pin plastic LQFP (fine pitch) ( $10 \times 10$ ) | Standard | | μPD78F1143GB-GAH-AX | 64-pin plastic LQFP (fine pitch) ( $10 \times 10$ ) | Standard | | μPD78F1143AGB-GAH-AX | 64-pin plastic LQFP (fine pitch) ( $10 \times 10$ ) | Standard | | μPD78F1144GB-GAH-AX | 64-pin plastic LQFP (fine pitch) (10 $\times$ 10) | Standard | | μPD78F1144AGB-GAH-AX | 64-pin plastic LQFP (fine pitch) (10 $\times$ 10) | Standard | | μPD78F1145GB-GAH-AX | 64-pin plastic LQFP (fine pitch) ( $10 \times 10$ ) | Standard | | μPD78F1145AGB-GAH-AX | 64-pin plastic LQFP (fine pitch) (10 $\times$ 10) | Standard | | μPD78F1146GB-GAH-AX | 64-pin plastic LQFP (fine pitch) (10 $\times$ 10) | Standard | | μPD78F1146AGB-GAH-AX | 64-pin plastic LQFP (fine pitch) (10 $\times$ 10) | Standard | | μPD78F1142AGB (A)-GAH-AX | 64-pin plastic LQFP (fine pitch) (10 $\times$ 10) | Special | | μPD78F1143AGB (A)-GAH-AX | 64-pin plastic LQFP (fine pitch) (10 $\times$ 10) | Special | | μPD78F1144AGB (A)-GAH-AX | 64-pin plastic LQFP (fine pitch) (10 $\times$ 10) | Special | | μPD78F1145AGB (A)-GAH-AX | 64-pin plastic LQFP (fine pitch) (10 $\times$ 10) | Special | | μPD78F1146AGB (A)-GAH-AX | 64-pin plastic LQFP (fine pitch) (10 $\times$ 10) | Special | Please refer to "Quality Grades on NEC Semiconductor Devices" (Document No. C11531E) published by NEC Electronics Corporation to know the specification of the quality grade on the device and its recommended applications. | Part Number | Package | Quality Grade | |----------------------|-------------------------------------------------|---------------| | μPD78F1142AGA-HAB-AX | 64-pin plastic TQFP (fine pitch) $(7 \times 7)$ | Standard | | μPD78F1143AGA-HAB-AX | 64-pin plastic TQFP (fine pitch) $(7 \times 7)$ | Standard | | μPD78F1144AGA-HAB-AX | 64-pin plastic TQFP (fine pitch) $(7 \times 7)$ | Standard | | μPD78F1145AGA-HAB-AX | 64-pin plastic TQFP (fine pitch) $(7 \times 7)$ | Standard | | μPD78F1146AGA-HAB-AX | 64-pin plastic TQFP (fine pitch) $(7 \times 7)$ | Standard | | μPD78F1142AF1-AN1-A | 64-pin plastic FBGA (5 × 5) | Standard | | μPD78F1143AF1-AN1-A | 64-pin plastic FBGA (5 × 5) | Standard | | μPD78F1144AF1-AN1-A | 64-pin plastic FBGA (5 × 5) | Standard | | μPD78F1145AF1-AN1-A | 64-pin plastic FBGA (5 × 5) | Standard | | μPD78F1146AF1-AN1-A | 64-pin plastic FBGA (5 × 5) | Standard | | μPD78F1142AF1-BA4-A | 64-pin plastic FBGA (6 × 6) | Standard | | μPD78F1143AF1-BA4-A | 64-pin plastic FBGA (6 × 6) | Standard | | μPD78F1144AF1-BA4-A | 64-pin plastic FBGA (6 × 6) | Standard | | μPD78F1145AF1-BA4-A | 64-pin plastic FBGA (6 × 6) | Standard | | μPD78F1146AF1-BA4-A | 64-pin plastic FBGA (6 × 6) | Standard | Please refer to "Quality Grades on NEC Semiconductor Devices" (Document No. C11531E) published by NEC Electronics Corporation to know the specification of the quality grade on the device and its recommended applications. # 1.5 Pin Configuration (Top View) - 64-pin plastic LQFP (12 × 12) - 64-pin plastic LQFP (fine pitch) (10 × 10) - 64-pin plastic TQFP (fine pitch) $(7 \times 7)^{\text{Note}}$ **Note** Expanded-specification products (μPD78F114xA) only Cautions 1. Make AVss the same potential as EVss and Vss. - 2. Make EVDD the same potential as VDD. - 3. Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). - 4. P20/ANI0 to P27/ANI7 are set as analog inputs in the order of P27/ANI7, P26/ANI6..., P20/ANI0 by the A/D port configuration register (ADPC). When using P20/ANI0 to P27/ANI7 as analog inputs, start designing from P27/ANI7 (see 10.3 (6) A/D port configuration register (ADPC) for details). - 64-pin plastic FBGA (5 × 5) Note - 64-pin plastic FBGA (6 × 6) | Pin No. | Pin Name | Pin No. | Pin Name | Pin No. | Pin Name | Pin No. | Pin Name | |---------|-------------------------|---------|-------------------------|---------|------------------|---------|------------------------| | A1 | P30/INTP3/RTC1HZ | C1 | P17/TI02/TO02 | E1 | P13/TxD3 | G1 | AVREF | | A2 | P05/TI05/TO05 | C2 | P10/SCK00 | E2 | P15/RTCDIV/RTCCL | G2 | P24/ANI4 | | А3 | P06/TI06/TO06 | C3 | P53 | E3 | P54 | G3 | P23/ANI3 | | A4 | P74/KR4/INTP8 | C4 | P70/KR0 | E4 | P52 | G4 | P22/ANI2 | | A5 | P76/KR6/INTP10 | C5 | P63 | E5 | P77/KR7/INTP11 | G5 | P02/SO10/TxD1 | | A6 | P62 | C6 | P60/SCL0 | E6 | P41/TOOL1 | G6 | P00/TI00 | | A7 | P61/SDA0 | C7 | Vss | E7 | RESET | G7 | P140/PCLBUZ0<br>/INTP6 | | A8 | EVDD | C8 | P121/X1 | E8 | FLMD0 | G8 | P124/XT2 | | B1 | P51/INTP2 | D1 | P16/TI01/TO01<br>/INTP5 | F1 | P11/SI00/RxD0 | H1 | AVss | | B2 | P50/INTP1 | D2 | P14/RxD3 | F2 | P12/SO00/TxD0 | H2 | P26/ANI6 | | В3 | P27/ANI7 | D3 | P55 | F3 | P20/ANI0 | НЗ | P25/ANI5 | | B4 | P03/SI10/RxD1<br>/SDA10 | D4 | P71/KR1 | F4 | P130 | H4 | P21/ANI1 | | B5 | P75/KR5/INTP9 | D5 | P72/KR2 | F5 | P73/KR3 | H5 | P04/SCK10/SCL10 | | B6 | P31/TI03/TO03/INTP4 | D6 | P40/TOOL0 | F6 | P43 | H6 | P01/TO00 | | B7 | VDD | D7 | REGC | F7 | P42/TI04/TO04 | H7 | P141/PCLBUZ1<br>/INTP7 | | B8 | EVss | D8 | P122/X2/EXCLK | F8 | P123/XT1 | H8 | P120/INTP0/EXLVI | **Note** Expanded-specification products (μPD78F114xA) only Cautions 1. Make AVss the same potential as EVss and Vss. - 2. Make EVDD the same potential as VDD. - 3. Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). - 4. P20/ANI0 to P27/ANI7 are set as analog inputs in the order of P27/ANI7, P26/ANI6..., P20/ANI0 by the A/D port configuration register (ADPC). When using P20/ANI0 to P27/ANI7 as analog inputs, start designing from P27/ANI7 (see 10.3 (6) A/D port configuration register (ADPC) for details). ## Pin Identification EV<sub>DD</sub>: ANI0-ANI7: Analog input REGC: Regulator capacitance AVREF: RESET: Reset Analog reference voltage AVss: RTC1HZ: Analog ground Real-time counter correction clock (1 Hz) Power supply for port output EVss: Ground for port RTCCL: Real-time counter clock (32 kHz original EXCLK: External clock input oscillation) output RTCDIV: Real-time counter clock (32 kHz divided (main system clock) > External potential input frequency) output EXLVI: for low-voltage detector RxD0, RxD1, RxD3: Receive data FLMD0: Flash programming mode SCK00, SCK10: Serial clock input/output INTP0-INTP11: External interrupt input SCL0, SCL10: Serial clock input/output KR0-KR7: Key return SDA0, SDA10: Serial data input/output P00-P06: Port 0 SI00, SI10: Serial data input P10-P17: Port 1 SO00, SO10: Serial data output Port 2 P20-P27: TI00-TI06: Timer input P30, P31: Port 3 TO00-TO06: Timer output P40-P43: Port 4 TOOL0: Data input/output for tool P50-P55: Port 5 TOOL1: Clock output for tool P60-P63: Port 6 TxD0, TxD1, TxD3: Transmit data P70-P77: Port 7 V<sub>DD</sub>: Power supply P120-P124: Port 12 Vss: Ground P130: Port 13 X1, X2: Crystal oscillator (main system clock) P140, P141: Port 14 XT1, XT2: Crystal oscillator (subsystem clock) PCLBUZ0, PCLBUZ1: Programmable clock output/ buzzer output # 1.6 78K0R/Kx3 Microcontroller Lineup | ROM | RAM | 78K0R/KE3 | 78K0R/KF3 | 78K0R/KG3 | 78K0R/KH3 | 78K0R/KJ3 | |--------|-------|-------------|-------------|-------------|-------------|-------------| | | | 64 Pins | 80 Pins | 100 Pins | 128 Pins | 144 Pins | | 512 KB | 30 KB | - | _ | μPD78F1168 | μPD78F1178 | μPD78F1188A | | | | | | μPD78F1168A | μPD78F1178A | | | 384 KB | 24 KB | - | - | μPD78F1167 | μPD78F1177 | μPD78F1187A | | | | | | μPD78F1167A | μPD78F1177A | | | 256 KB | 12 KB | μPD78F1146 | μPD78F1156 | μPD78F1166 | μPD78F1176 | μPD78F1186A | | | | μPD78F1146A | μPD78F1156A | μPD78F1166A | μPD78F1176A | | | 192 KB | 10 KB | μPD78F1145 | μPD78F1155 | μPD78F1165 | μPD78F1175 | μPD78F1185A | | | | μPD78F1145A | μPD78F1155A | μPD78F1165A | μPD78F1175A | | | 128 KB | 8 KB | μPD78F1144 | μPD78F1154 | μPD78F1164 | μPD78F1174 | μPD78F1184A | | | | μPD78F1144A | μPD78F1154A | μPD78F1164A | μPD78F1174A | | | 96 KB | 6 KB | μPD78F1143 | μPD78F1153 | μPD78F1163 | _ | - | | | | μPD78F1143A | μPD78F1153A | μPD78F1163A | | | | 64 KB | 4 KB | μPD78F1142 | μPD78F1152 | μPD78F1162 | | | | | | μPD78F1142A | μPD78F1152A | μPD78F1162A | | | # 1.7 Block Diagram # 1.8 Outline of Functions (1/2) | | | 1 | 1 | 1 | 1 | (1/2) | | | |------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------|----------------------------|----------------------------|--|--| | | Item | μPD78F1142,<br>μPD78F1142A | μPD78F1143,<br>μPD78F1143A | μPD78F1144,<br>μPD78F1144A | μPD78F1145,<br>μPD78F1145A | μPD78F1146,<br>μPD78F1146A | | | | Internal<br>memory | Flash memory<br>(self-programming<br>supported) | 64 KB | 96 KB | 128 KB | 192 KB | 256 KB | | | | | RAM | 4 KB | 6 KB | 8 KB | 10 KB | 12 KB | | | | Memory spac | e | 1 MB | | | | | | | | Main system clock | High-speed system clock | ` - | • | rnal main system c | | ) | | | | (Oscillation frequency) | Internal high-speed oscillation clock | | Internal oscillation 8 MHz (TYP.): VDD = 1.8 to 5.5 V | | | | | | | Subsystem cle<br>(Oscillation fre | | XT1 (crystal) osci<br>32.768 kHz (TYP | llation<br>.): V <sub>DD</sub> = 1.8 to 5.5 | V | | | | | | Internal low-sp<br>(For WDT) | peed oscillation clock | Internal oscillation<br>240 kHz (TYP.): V | | | | | | | | General-purpo | ose register | 8 bits × 32 registers (8 bits × 8 registers × 4 banks) | | | | | | | | Minimum insti | ruction execution time | 0.05 $\mu$ s (High-speed system clock: f <sub>MX</sub> = 20 MHz operation) | | | | | | | | | | 0.125 $\mu$ s (Internal high-speed oscillation clock: f <sub>IH</sub> = 8 MHz (TYP.) operation) | | | | | | | | | | 61 μs (Subsystem clock: fsuB = 32.768 kHz operation) | | | | | | | | Instruction set | t | <ul> <li>8-bit operation, 16-bit operation</li> <li>Multiply (8 bits × 8 bits)</li> <li>Bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> | | | | | | | | I/O port | | Total: CMOS I/O: CMOS input: CMOS output: N-ch open-drain I | /O (6 V tolerance): | 55<br>46<br>4<br>1<br>4 | | | | | | Timer | | 16-bit timer: 8 channels Watchdog timer: 1 channel Real-time counter: 1 channel | | | | | | | | | Timer outputs | 7 (PWM output: 6) | | | | | | | | PTC outputs 2 • 1 Hz (Subsystem clock: fsuB = 32.768 kHz) • 512 Hz, 16.384 kHz, or 32.768 kHz (Subsystem clock: fsuB = 32 | | | | k: fsuв = 32.768 kH | z) | | | | | Clock output/buzzer output | | <ul><li>(peripheral har</li><li>256 Hz, 512 Hz</li><li>(Subsystem close)</li></ul> | dware clock: fmain =<br>z, 1.024 kHz, 2.048<br>ock: fsub = 32.768 k | | ) | .Hz, 32.768 kHz | | | | A/D converter | | 10-DIL 1620IUIIOII > | < 8 channels (AVRE | r = 2.3 (0 3.3 V) | | | | | (2/2) | | | | | | | (2/2) | | | | |--------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------------|-------------|--|--|--| | Ite | m | μPD78F1142, | μPD78F1143, | μPD78F1144, | μPD78F1145, | μPD78F1146, | | | | | | | μPD78F1142A | μPD78F1143A | μPD78F1144A | μPD78F1145A | μPD78F1146A | | | | | Serial interface | | UART/CSI: | UART/CSI/simplified I <sup>2</sup> C: 1 channel | | | | | | | | Multiplier | | 16 bits × 16 bits = | 32 bits | | | | | | | | DMA controller | | 2 channels | | | | | | | | | Vectored interrupt | Internal | 25 | | | | | | | | | sources | External | 13 | 13 | | | | | | | | Key interrupt | | Key interrupt (INT | Key interrupt (INTKR) occurs by detecting falling edge of the key input pins (KR0 to KR7). | | | | | | | | Reset | | Reset by RESET pin Internal reset by watchdog timer Internal reset by power-on-clear Internal reset by low-voltage detector Internal reset by illegal instruction execution Note 1 | | | | | | | | | On-chip debug fund | ction | Provided | | | | | | | | | Power supply volta | ge | V <sub>DD</sub> = 1.8 to 5.5 V | | | | | | | | | Operating ambient | temperature | T <sub>A</sub> = -40 to +85°C | | | | | | | | | Package | | 64-pin plastic LQF<br>64-pin plastic TQF<br>64-pin plastic FBC | FP (12 $\times$ 12) (0.65 I)<br>FP (fine pitch) (10 $\times$<br>FP (fine pitch) (7 $\times$<br>GA (5 $\times$ 5) (0.5 mm<br>GA (6 $\times$ 6) (0.65 mr | 10) (0.5 mm pitch) 7) (0.4 mm pitch) <sup>No</sup> pitch) <sup>Note 2</sup> | , | | | | | **Notes 1.** The illegal instruction is generated when instruction code FFH is executed. Reset by the illegal instruction execution not issued by emulation with the in-circuit emulator or on-chip debug emulator. **2.** Expanded-specification products ( $\mu$ PD78F114xA) only # **CHAPTER 2 PIN FUNCTIONS** # 2.1 Pin Function List There are three types of pin I/O buffer power supplies: $AV_{REF}$ , $EV_{DD}$ , and $V_{DD}$ . The relationship between these power supplies and the pins is shown below. Table 2-1. Pin I/O Buffer Power Supplies | Power Supply | Corresponding Pins | |------------------|------------------------------------------------------------------------------| | AVREF | P20 to P27 | | EV <sub>DD</sub> | Port pins other than P20 to P27 and P121 to P124 RESET pin and FLMD0 pin | | V <sub>DD</sub> | P121 to P124 Pins other than port pins (except RESET pin and FLMD0 pin ) | # (1) Port functions (1/2) | Function Name | I/O | Function | After Reset | Alternate Function | |---------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------------| | P00 | I/O | Port 0. | Input port | TI00 | | P01 | | 7-bit I/O port. | | TO00 | | P02 | | Input of P03 and P04 can be set to TTL input buffer. Output of P02 to P04 can be set to N-ch open-drain output (VDD | | SO10/TxD1 | | P03 | | tolerance). | | SI10/RxD1/SDA10 | | P04 | | Input/output can be specified in 1-bit units. | | SCK10/SCL10 | | P05 | | Use of an on-chip pull-up resistor can be specified by a software setting. | | TI05/TO05 | | P06 | | Setting. | | TI06/TO06 | | P10 | I/O | Port 1. | Input port | SCK00 | | P11 | | 8-bit I/O port. | | SI00/RxD0 | | P12 | | Input/output can be specified in 1-bit units. Use of an on-chip pull-up resistor can be specified by a software | | SO00/TxD0 | | P13 | | setting. | | TxD3 | | P14 | | | | RxD3 | | P15 | | | | RTCDIV/RTCCL | | P16 | | | | TI01/TO01/INTP5 | | P17 | | | | TI02/TO02 | | P20 to P27 | I/O | Port 2. 8-bit I/O port. Input/output can be specified in 1-bit units. | Digital input port | ANI0 to ANI7 | | P30 | I/O | Port 3. | Input port | RTC1HZ/INTP3 | | P31 | | 2-bit I/O port. Input/output can be specified in 1-bit units. Use of an on-chip pull-up resistor can be specified by a software setting. | | TI03/TO03/INTP4 | | P40 <sup>Note</sup> | I/O | Port 4. | Input port | TOOL0 | | P41 | | 4-bit I/O port. | | TOOL1 | | P42 | | Input/output can be specified in 1-bit units. Use of an on-chip pull-up resistor can be specified by a software | | TI04/TO04 | | P43 | | setting. | | - | | P50 | I/O | Port 5. | Input port | INTP1 | | P51 | | 6-bit I/O port. | | INTP2 | | P52 | | Input/output can be specified in 1-bit units. Use of an on-chip pull-up resistor can be specified by a software | | - | | P53 | | setting. | | - | | P54 | | | | - | | P55 | | | | - | | P60 | I/O | Port 6. | Input port | SCL0 | | P61 | | 4-bit I/O port. | | SDA0 | | P62 | | Output of P60 to P63 can be set to N-ch open-drain output (6 V tolerance). | | | | P63 | | Input/output can be specified in 1-bit units. | | - | | P70 to P73 | I/O | Port 7. 8-bit I/O port. | Input port | KR0 to KR3 | | P74 to P77 | | Input/output can be specified in 1-bit units. Use of an on-chip pull-up resistor can be specified by a software setting. | | KR4/INTP8 to<br>KR7/INTP11 | **Note** If on-chip debugging is enabled by using an option byte, be sure to pull up the P40/TOOL0 pin externally (see **Caution** in **2.2.5 P40** to **P43** (port 4)). # (1) Port functions (2/2) | Function Name | I/O | Function | After Reset | Alternate Function | |---------------|--------|------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------| | P120 | I/O | Port 12. | Input port | INTP0/EXLVI | | P121 | Input | 1-bit I/O port and 4-bit input port. For only P120, use of an on-chip pull-up resistor can be specified by a software setting. | | X1 | | P122 | | | | X2/EXCLK | | P123 | | | | XT1 | | P124 | | | | XT2 | | P130 | Output | Port 13. 1-bit output port. | Output port | = | | P140 | I/O | Port 14. | Input port | PCLBUZ0/INTP6 | | P141 | | 2-bit I/O port. Input/output can be specified in 1-bit units. Use of an on-chip pull-up resistor can be specified by a software setting. | | PCLBUZ1/INTP7 | # (2) Non-port functions (1/2) | Function Name | I/O | Function | After Reset | Alternate Function | |---------------|--------|-------------------------------------------------------------------|---------------|--------------------| | ANI0 to ANI7 | Input | A/D converter analog input | Digital input | P20 to P27 | | | | | port | | | EXLVI | Input | Potential input for external low-voltage detection | Input port | P120/INTP0 | | INTP0 | Input | External interrupt request input for which the valid edge (rising | Input port | P120/EXLVI | | INTP1 | | edge, falling edge, or both rising and falling edges) can be | | P50 | | INTP2 | | specified | | P51 | | INTP3 | | | | P30/RTC1HZ | | INTP4 | | | | P31/TI03/TO03 | | INTP5 | - | | | P16/TI01/TO01 | | INTP6 | - | | | P140/PCLBUZ0 | | INTP7 | | | | P141/PCLBUZ1 | | INTP8 | 1 | | | P74/KR4 to | | INTP9 | - | | | P77/KR7 | | INTP10 | 1 | | | | | INTP11 | | | | | | KR0 to KR3 | Input | Key interrupt input | Input port | P70 to P73 | | KR4 to KR7 | - | | | P74/INTP8 to | | | | | | P77/INTP11 | | PCLBUZ0 | Output | Clock output/buzzer output | Input port | P140/INTP6 | | PCLBUZ1 | | | | P141/INTP7 | | REGC | _ | Connecting regulator output (2.5 V) stabilization capacitance for | - | - | | | | internal operation. | | | | | | Connect to Vss via a capacitor (0.47 to 1 $\mu$ F). | | | | RTCDIV | Output | Real-time counter clock (32 kHz divided frequency) output | Input port | P15/RTCCL | | RTCCL | Output | Real-time counter clock (32 kHz original oscillation) output | Input port | P15/RTCDIV | | RTC1HZ | Output | Real-time counter correction clock (1 Hz) output | Input port | P30/INTP3 | | RESET | Input | System reset input | = | _ | | RxD0 | Input | Serial data input to UART0 | Input port | P11/SI00 | | RxD1 | Input | Serial data input to UART1 | Input port | P03/SI10/SDA10 | | RxD3 | Input | Serial data input to UART3 | Input port | P14 | | SCK00 | I/O | Clock input/output for CSI00 and CSI10 | Input port | P10 | | SCK10 | | | | P04/SCL10 | | SCL0 | I/O | Clock input/output for I <sup>2</sup> C | Input port | P60 | | SCL10 | I/O | Clock input/output for simplified I <sup>2</sup> C | Input port | P04/SCK10 | | SDA0 | I/O | Serial data I/O for I <sup>2</sup> C | Input port | P61 | | SDA10 | | Clock input/output for simplified I <sup>2</sup> C | Input port | P03/SI10/RxD1 | | SI00 | Input | Serial data input to CSI00 and CSI10 | Input port | P11/RxD0 | | SI10 | | | | P03/RxD1/SDA10 | | SO00 | Output | Serial data output from CSI00 and CSI10 | Input port | P12/TxD0 | | SO10 | | | | P02/TxD1 | # (2) Non-port functions (2/2) | Function Name | I/O | Function | After Reset | Alternate Function | |------------------|--------|-------------------------------------------------------------------|-------------|--------------------| | T100 | Input | External count clock input to 16-bit timer 00 | Input port | P00 | | TI01 | | External count clock input to 16-bit timer 01 | | P16/TO01/INTP5 | | TI02 | | External count clock input to 16-bit timer 02 | | P17/TO02 | | TI03 | | External count clock input to 16-bit timer 03 | | P31/TO03/INTP4 | | TI04 | | External count clock input to 16-bit timer 04 | | P42/TO04 | | TI05 | | External count clock input to 16-bit timer 05 | | P05/TO05 | | TI06 | | External count clock input to 16-bit timer 06 | | P06/TO06 | | TO00 | Output | 16-bit timer 00 output | Input port | P01 | | TO01 | | 16-bit timer 01 output | | P16/TI01/INTP5 | | TO02 | | 16-bit timer 02 output | | P17/TI02 | | TO03 | | 16-bit timer 03 output | | P31/TI03/INTP4 | | TO04 | | 16-bit timer 04 output | | P42/TI04 | | TO05 | | 16-bit timer 05 output | | P05/TI05 | | TO06 | | 16-bit timer 06 output | | P06/TI06 | | TxD0 | Output | Serial data output from UART0 | Input port | P12/SO00 | | TxD1 | Output | Serial data output from UART1 | Input port | P02/SO10 | | TxD3 | Output | Serial data output from UART3 | Input port | P13 | | X1 | _ | Resonator connection for main system clock | Input port | P121 | | X2 | _ | | Input port | P122/EXCLK | | EXCLK | Input | External clock input for main system clock | Input port | P122/X2 | | XT1 | _ | Resonator connection for subsystem clock | Input port | P123 | | XT2 | _ | | Input port | P124 | | V <sub>DD</sub> | _ | Positive power supply (P121 to P124 and other than ports | _ | - | | | | (excluding RESET and FLMD0 pins)) | | | | EV <sub>DD</sub> | _ | Positive power supply for ports (other than P20 to P27, P121 to | - | - | | | | P124) and RESET and FLMD0 pins | | | | AVREF | _ | A/D converter reference voltage input | - | _ | | | | Positive power supply for P20 to P27, and A/D converter | | | | Vss | - | Ground potential (P121 to P124 and other than ports (excluding | = | _ | | | | RESET and FLMD0 pins)) | | | | EVss | _ | Ground potential for ports (other than P20 to P27 and P121 to | = | _ | | | | P124) and RESET and FLMD0 pins | | | | AVss | | Ground potential for A/D converter, P20 to P27. Use this pin with | = | | | | | the same potential as EVss and Vss. | | | | FLMD0 | _ | Flash memory programming mode setting | = | _ | | TOOL0 | I/O | Data I/O for flash memory programmer/debugger | Input port | P40 | | TOOL1 | Output | Clock output for debugger | Input port | P41 | # 2.2 Description of Pin Functions # 2.2.1 P00 to P06 (port 0) P00 to P06 function as a 7-bit I/O port. These pins also function as timer I/O, serial interface data I/O, and clock I/O. Input to the P03 and P04 pins can be specified through a normal input buffer or a TTL input buffer in 1-bit units, using port input mode register 0 (PIM0). Output from the P02 to P04 pins can be specified as normal CMOS output or N-ch open-drain output (VDD tolerance) in 1-bit units, using port output mode register 0 (POM0). The following operation modes can be specified in 1-bit units. # (1) Port mode P00 to P06 function as a 7-bit I/O port. P00 to P06 can be set to input or output port in 1-bit units using port mode register 0 (PM0). Use of an on-chip pull-up resistor can be specified by pull-up resistor option register 0 (PU0). #### (2) Control mode P00 to P06 function as timer I/O, serial interface data I/O, and clock I/O. ## (a) TI00, TI05, TI06 Thess are the pins for inputting an external count clock/capture trigger to 16-bit timer 00, 05, and 06. # (b) TO00, TO05, TO06 These are the timer output pins of 16-bit timer 00, 05, and 06. ## (c) SI10 This is a serial data input pin of serial interface CSI10. # (d) SO10 This is a serial data output pin of serial interface CSI10. # (e) SCK10 This is a serial clock I/O pin of serial interface CSI10. # (f) TxD1 This is a serial data output pin of serial interface UART1. # (g) RxD1 This is a serial data input pin of serial interface UART1. ## (h) SDA10 This is a serial data I/O pin of serial interface for simplified I<sup>2</sup>C. # (i) SCL10 This is a serial clock I/O pin of serial interface for simplified I<sup>2</sup>C. Caution To use P02/SO10/TxD1 and P04/SCK10/SCL10 as general-purpose ports, set serial communication operation setting register 02 (SCR02) to the default status (0087H). In addition, clear port output mode register 0 (POM0) to 00H. ## 2.2.2 P10 to P17 (port 1) P10 to P17 function as an 8-bit I/O port. These pins also function as external interrupt request input, serial interface data I/O, clock I/O, timer I/O, and real-time counter clock output. The following operation modes can be specified in 1-bit units. ## (1) Port mode P10 to P17 function as an 8-bit I/O port. P10 to P17 can be set to input or output port in 1-bit units using port mode register 1 (PM1). Use of an on-chip pull-up resistor can be specified by pull-up resistor option register 1 (PU1). ## (2) Control mode P10 to P17 function as external interrupt request input, serial interface data I/O, clock I/O, timer I/O, and real-time counter clock output. #### (a) SI00 This is a serial data input pin of serial interface CSI00. # (b) SO00 This is a serial data output pin of serial interface CSI00. #### (c) SCK00 This is a serial clock I/O pin of serial interface CSI00. ## (d) RxD0 This is a serial data input pin of serial interface UART0. # (e) RxD3 This is a serial data input pin of serial interface UART3. #### (f) TxD0 This is a serial data output pin of serial interface UART0. # (g) TxD3 This is a serial data output pin of serial interface UART3. # (h) TI01, TI02 These are the pins for inputting an external count clock/capture trigger to 16-bit timers 01 and 02. #### (i) TO01, TO02 These are the timer output pins of 16-bit timers 01 and 02. #### (i) INTP5 This is an external interrupt request input pin for which the valid edge (rising edge, falling edge, or both rising and falling edges) can be specified. #### (k) RTCDIV This is a real-time counter clock (32 kHz, divided) output pin. #### (I) RTCCL This is a real-time counter clock (32 kHz, original oscillation) output pin. - Cautions 1. To use P10/SCK00 and P12/SO00/TxD0 as general-purpose ports, set serial communication operation setting register 00 (SCR00) to the default status (0087H). - 2. Do not enable outputting RTCCL and RTCDIV at the same time. ### 2.2.3 P20 to P27 (port 2) P20 to P27 function as an 8-bit I/O port. These pins also function as A/D converter analog input. The following operation modes can be specified in 1-bit units. #### (1) Port mode P20 to P27 function as an 8-bit I/O port. P20 to P27 can be set to input or output port in 1-bit units using port mode register 2 (PM2). #### (2) Control mode P20 to P27 function as A/D converter analog input pins (ANI0 to ANI7). When using these pins as analog input pins, see 10.7 (6) ANI0/P20 to ANI7/P27. Caution ANI0/P20 to ANI7/P27 are set in the digital input (general-purpose port) mode after release of reset. ### 2.2.4 P30, P31 (port 3) P30 and P31 function as a 2-bit I/O port. These pins also function as external interrupt request input, timer I/O, and real-time counter correction clock output. The following operation modes can be specified in 1-bit units. # (1) Port mode P30 and P31 function as a 2-bit I/O port. P30 and P31 can be set to input or output port in 1-bit units using port mode register 3 (PM3). Use of an on-chip pull-up resistor can be specified by pull-up resistor option register 3 (PU3). ## (2) Control mode P30 and P31 function as external interrupt request input, timer I/O, and real-time counter correction clock output. # (a) INTP3, INTP4 These are the external interrupt request input pins for which the valid edge (rising edge, falling edge, or both rising and falling edges) can be specified. ## (b) TI03 This is a pin for inputting an external count clock/capture trigger to 16-bit timer 03. #### (c) TO03 This is a timer output pin from 16-bit timer 03. #### (d) RTC1HZ This is a real-time counter correction clock (1 Hz) output pin. # 2.2.5 P40 to P43 (port 4) P40 to P43 function as a 4-bit I/O port. These pins also function as data I/O for a flash memory programmer/debugger, clock output, and timer I/O. The following operation modes can be specified in 1-bit units. #### (1) Port mode P40 to P43 function as an 4-bit I/O port. P40 to P43 can be set to input or output port in 1-bit units using port mode register 4 (PM4). Use of an on-chip pull-up resistor can be specified by pull-up resistor option register 4 (PU4). Be sure to connect an external pull-up resistor to P40 when on-chip debugging is enabled (by using an option byte). #### (2) Control mode P40 to P42 function as data I/O for a flash memory programmer/debugger, clock output, and timer I/O. # (a) TOOL0 This is a data I/O pin for a flash memory programmer/debugger. Be sure to pull up this pin externally when on-chip debugging is enabled (pulling it down is prohibited). # (b) TOOL1 This is a clock output pin for a debugger. When the on-chip debug function is used, P41/TOOL1 pin can be used as follows by the mode setting on the debugger. 1-line mode: can be used as a port (P41). 2-line mode: used as a TOOL1 pin and cannot be used as a port (P41). # (c) TI04 This is a pin for inputting an external count clock/capture trigger to 16-bit timers 04. #### (d) TO04 This is a timer output pin from 16-bit timers 04. Caution The function of the P40/TOOL0 pin varies as described in (a) to (c) below. In the case of (b) or (c), make the specified connection. - (a) In normal operation mode and when on-chip debugging is disabled (OCDENSET = 0) by an option byte (000C3H) - => Use this pin as a port pin (P40). - (b) In normal operation mode and when on-chip debugging is enabled (OCDENSET = 1) by an option byte (000C3H) - => Connect this pin to EV<sub>DD</sub> via an external resistor, and always input a high level to the pin before reset release. - (c) When on-chip debug function is used, or in write mode of flash memory programmer - => Use this pin as TOOL0. Directly connect this pin to the on-chip debug emulator or a flash memory programmer, or pull it up by connecting it to EVDD via an external resistor. # 2.2.6 P50 to P55 (port 5) P50 to P55 function as a 6-bit I/O port. These pins also function as external interrupt request input. The following operation modes can be specified in 1-bit units. #### (1) Port mode P50 to P55 function as a 6-bit I/O port. P50 to P55 can be set to input or output port in 1-bit units using port mode register 5 (PM5). Use of an on-chip pull-up resistor can be specified by pull-up resistor option register 5 (PU5). #### (2) Control mode P50 and P51 function as external interrupt request input. #### (a) INTP1, INTP2 These are the external interrupt request input pins for which the valid edge (rising edge, falling edge, or both rising and falling edges) can be specified. #### 2.2.7 P60 to P63 (port 6) P60 to P63 function as a 4-bit I/O port. These pins also function as serial interface data I/O and clock I/O. The following operation modes can be specified in 1-bit units. ### (1) Port mode P60 to P63 function as a 4-bit I/O port. P60 to P63 can be set to input port or output port in 1-bit units using port mode register 6 (PM6). Output of P60 to P63 is N-ch open-drain output (6 V tolerance). ### (2) Control mode P60 and P61 function as serial interface data I/O and clock I/O. # (a) SDA0 This is a serial data I/O pin of serial interface IIC0. #### (b) SCL0 This is a serial clock I/O pin of serial interface IIC0. # 2.2.8 P70 to P77 (port 7) P70 to P77 function as an 8-bit I/O port. These pins also function as key interrupt input and external interrupt request input. The following operation modes can be specified in 1-bit units. # (1) Port mode P70 to P77 function as an 8-bit I/O port. P70 to P77 can be set to input or output port in 1-bit units using port mode register 7 (PM7). Use of an on-chip pull-up resistor can be specified by pull-up resistor option register 7 (PU7). #### (2) Control mode P70 to P77 function as key interrupt input, and external interrupt request input. #### (a) KR0 to KR7 These are the key interrupt input pins # (b) INTP8 to INTP11 These are the external interrupt request input pins for which the valid edge (rising edge, falling edge, or both rising and falling edges) can be specified. # 2.2.9 P120 to P124 (port 12) P120 functions as a 1-bit I/O port. P121 to P124 function as a 4-bit input port. These pins also function as external interrupt request input, potential input for external low-voltage detection, connecting resonator for main system clock, connecting resonator for subsystem clock, and external clock input for main system clock. The following operation modes can be specified in 1-bit units. #### (1) Port mode P120 functions as a 1-bit I/O port. P120 can be set to input or output port using port mode register 12 (PM12). Use of an on-chip pull-up resistor can be specified by pull-up resistor option register 12 (PU12). P121 to P124 function as a 4-bit input port. # (2) Control mode P120 to P124 function as external interrupt request input, potential input for external low-voltage detection, connecting resonator for main system clock, connecting resonator for subsystem clock, and external clock input for main system clock. #### (a) INTP0 This is an external interrupt request input pin for which the valid edge (rising edge, falling edge, or both rising and falling edges) can be specified. # (b) EXLVI This is a potential input pin for external low-voltage detection. ## (c) X1, X2 These are the pins for connecting a resonator for main system clock. # (d) EXCLK This is an external clock input pin for main system clock. # (e) XT1, XT2 These are the pins for connecting a resonator for subsystem clock. ## 2.2.10 P130 (port 13) P130 functions as a 1-bit output port. **Remark** When the device is reset, P130 outputs a low level. Therefore, to output a high level from P130 before the device is reset, the output signal of P130 can be used as a pseudo reset signal of the CPU (see the figure for **Remark** in **4.2.10 Port 13**). #### 2.2.11 P140, P141 (port 14) P140 and P141 function as a 2-bit I/O port. These pins also function as external interrupt request input and clock/buzzer output. The following operation modes can be specified in 1-bit units. #### (1) Port mode P140 and P141 function as a 2-bit I/O port. P140 and P141 can be set to input or output port in 1-bit units using port mode register 14 (PM14). Use of an on-chip pull-up resistor can be specified by pull-up resistor option register 14 (PU14). #### (2) Control mode P140 and P141 function as external interrupt request input, and clock/buzzer output. #### (a) INTP6, INTP7 These are the external interrupt request input pins for which the valid edge (rising edge, falling edge, or both rising and falling edges) can be specified. # (b) PCLBUZ0, PCLBUZ1 These are the clock/buzzer output pins. #### 2.2.12 AVREF This is the A/D converter reference voltage input pin and the positive power supply pin of P20 to P27, and A/D converter. The voltage that can be supplied to AV<sub>REF</sub> varies as follows, depending on whether P20/ANI0 to P27/ANI7 are used as digital I/Os or analog inputs. Table 2-2. AVREF Voltage Applied to P20/ANI0 to P27/ANI7 Pins | Analog/Digital | V <sub>DD</sub> Condition | AV <sub>REF</sub> Voltage | |----------------------------------------------------------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------| | Using at least one pin as an analog input and using all pins not as digital I/Os | $2.3~V \leq V_{DD} \leq 5.5~V$ | $2.3~V \leq AV_{REF} \leq V_{DD} = EV_{DD}$ | | Pins used as analog inputs and digital I/Os are | $2.7~V \leq V_{DD} \leq 5.5~V$ | $2.7 \text{ V} \leq \text{AV}_{\text{REF}} \leq \text{V}_{\text{DD}} = \text{EV}_{\text{DD}}$ | | mixed <sup>Note</sup> | $2.3 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$ | $AV_REF$ has same potential as $EV_DD,$ and $V_DD$ | | Using at least one pin as a digital I/O and using all pins | $2.7~V \leq V_{DD} \leq 5.5~V$ | $2.7 \text{ V} \leq \text{AV}_{\text{REF}} \leq \text{V}_{\text{DD}} = \text{EV}_{\text{DD}}$ | | not as analog inputs <sup>Note</sup> | 1.8 V ≤ V <sub>DD</sub> < 2.7 V | AVREF has same potential as EVDD, and $V_{\text{DD}}$ | Note AVREF is the reference for the I/O voltage of a port to be used as a digital port. - High-/low-level input voltage (VIH5/VIL5) - High-/low-level output voltage (VoH2/VoL2) #### 2.2.13 AVss This is the ground potential pin of A/D converter, P20 to P27. Even when the A/D converter is not used, always use this pin with the same potential as EVss and Vss. ## 2.2.14 **RESET** This is the active-low system reset input pin. When the external reset pin is not used, connect this pin directly to EVDD or via a resistor. When the external reset pin is used, design the circuit based on VDD. #### 2.2.15 REGC This is the pin for connecting regulator output (2.5 V) stabilization capacitance for internal operation. Connect this pin to Vss via a capacitor (0.47 to 1 $\mu$ F). However, when using the STOP mode that has been entered since operation of the internal high-speed oscillation clock and external main system clock, 0.47 $\mu$ F is recommended. Also, use a capacitor with good characteristics, since it is used to stabilize internal voltage. Caution Keep the wiring length as short as possible for the broken-line part in the above figure. #### 2.2.16 VDD, EVDD V<sub>DD</sub> is the positive power supply pin for P121 to P124 and pins other than ports (excluding the RESET and FLMD0 pins). EV<sub>DD</sub> is the positive power supply pin for ports other than P20 to P27, P121 to P124 as well as for the RESET and FLMD0 pins. ## 2.2.17 Vss, EVss Vss is the ground potential pin for P121 to P124 and pins other than ports (excluding the RESET and FLMD0 pins). EVss is the ground potential pin for ports other than P20 to P27, P121 to P124 as well as for the RESET and FLMD0 pins. ## 2.2.18 FLMD0 This is a pin for setting flash memory programming mode. Perform either of the following processing. # (a) In normal operation mode It is recommended to leave this pin open during normal operation. The FLMD0 pin must always be kept at the Vss level before reset release but does not have to be pulled down externally because it is internally pulled down by reset. However, pulling it down must be kept selected (i.e., FLMDPUP = "0", default value) by using bit 7 (FLMDPUP) of the background event control register (BECTL) (see **23.5** (1) Back ground event control register). To pull it down externally, use a resistor of 200 k $\Omega$ or smaller. Self programming and the rewriting of flash memory with the programmer can be prohibited using hardware, by directly connecting this pin to the Vss pin. ### (b) In self programming mode It is recommended to leave this pin open when using the self programming function. To pull it down externally, use a resistor of 100 k $\Omega$ to 200 k $\Omega$ . In the self programming mode, the setting is switched to pull up in the self programming library. ### (c) In flash memory programming mode Directly connect this pin to a flash memory programmer when data is written by the flash memory programmer. This supplies a writing voltage of the V<sub>DD</sub> level to the FLMD0 pin. The FLMD0 pin does not have to be pulled down externally because it is internally pulled down by reset. To pull it down externally, use a resistor of 1 k $\Omega$ to 200 k $\Omega$ . # 2.3 Pin I/O Circuits and Recommended Connection of Unused Pins Table 2-3 shows the types of pin I/O circuits and the recommended connections of unused pins. Table 2-3. Connection of Unused Pins (1/2) | Pin Name | I/O Circuit Type | I/O | Recommended Connection of Unused Pins | |--------------------------------------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P00/TI00 | 8-R | I/O | Input: Independently connect to EVDD or EVss via a resistor. | | P01/TO00 | 5-AG | | Output: Leave open. | | P02/SO10/TxD1 | | | | | P03/SI10/RxD1/SDA10 | 5-AN | | | | P04/SCK10/SCL10 | | | | | P05/TI05/TO05 | 8-R | | | | P06/TI05/TO05 | | | | | P10/SCK00 | | | | | P11/SI00/RxD0 | | | | | P12/SO00/TxD0 | 5-AG | | | | P13/TxD3 | | | | | P14/RxD3 | 8-R | | | | P15/RTCDIV/RTCCL | 5-AG | | | | P16/TI01/TO01/INTP5 | 8-R | | | | P17/TI02/TO02 | | | | | P20/ANI0 to P27/ANI7 <sup>Note</sup> | 11-G | | Input: Independently connect to AVREF or AVss via a resistor. Output: Leave open. | | P30/RTC1HZ/INTP3 | 8-R | | Input: Independently connect to EV <sub>DD</sub> or EV <sub>SS</sub> via a resistor. Output: Leave open. | | P31/TI03/TO03/INTP4 | | | ' ' | | P40/TOOL0 | | | <when debugging="" enabled="" is="" on-chip=""> Pull this pin up (pulling it down is prohibited). <when debugging="" disabled="" is="" on-chip=""> Input: Independently connect to EVDD or EVss via a resistor. Output: Leave open.</when></when> | | P41/TOOL1 | 5-AG | | Input: Independently connect to EV <sub>DD</sub> or EV <sub>SS</sub> via a resistor. | | P42/TI04/TO04 | 8-R | | Output: Leave open. | | P43 | 5-AN | | | | P50/INTP1, P51/INTP2 | 8-R | | | | P52 to P55 | 5-AG | | | | P60/SCL0 | 13-R | | Input: Independently connect to EVss. | | P61/SDA0 | | | Output: Set the port output latch to 0 and leave these pins open | | P62, P63 | 13-P | | via low-level output. | | P70/KR0 to P73/KR3 | 8-R | | Input: Independently connect to EV <sub>DD</sub> or EV <sub>SS</sub> via a resistor. | | P74/KR4/INTP8 to<br>P77/KR7/INTP11 | | | Output: Leave open. | | P120/INTP0/EXLVI | | | | Note P20/ANI0 to P27/ANI7 are set in the digital input port mode after release of reset. Table 2-3 Connection of Unused Pins (2/2) | Pin Name | I/O Circuit Type | I/O | Recommended Connection of Unused Pins | |-------------------------------|------------------|--------|--------------------------------------------------------------------------------------| | P121/X1 <sup>Note</sup> | 37-B | Input | Independently connect to VDD or Vss via a resistor. | | P122/X2/EXCLK <sup>Note</sup> | | | | | P123/XT1 <sup>Note</sup> | | | | | P124/XT2 <sup>Note</sup> | | | | | P130 | 3-C | Output | Leave open. | | P140/PCLBUZ0/INTP6 | 8-R | I/O | Input: Independently connect to EV <sub>DD</sub> or EV <sub>SS</sub> via a resistor. | | P141/PCLBUZ1/INTP7 | | | Output: Leave open. | | AVREF | - | _ | Make this pin the same potential as EV <sub>DD</sub> or V <sub>DD</sub> . | | | | | See 2.2.12 AVREF when using P20 to P27. | | AVss | _ | = | Make this pin the same potential as the EVss or Vss. | | FLMD0 | 2-W | | Leave open or connect to Vss via a resistor of 100 k $\Omega$ or more. | | RESET | 2 | Input | Connect directly or via a resistor to EV <sub>DD</sub> . | | REGC | _ | _ | Connect to Vss via capacitor (0.47 to 1 $\mu$ F). | Note Use recommended connection above in input port mode (see Figure 5-2 Format of Clock Operation Mode Control Register (CMC)) when these pins are not used. Figure 2-1. Pin I/O Circuit List (1/2) Type 11-G Type 13-R AVREF Data O IN/OUT -OIN/OUT Output disable N-ch Data-−N-ch 7//7 Output disable AVss /// **EV**ss Series resistor string voltage Input enable Type 13-P Type 37-B -○ X2, XT2 -O IN/OUT Data Input Output enable amp disable enable 7// EVss Input enable -○ X1, XT1 Input enable Figure 2-1. Pin I/O Circuit List (2/2) ## **CHAPTER 3 CPU ARCHITECTURE** # 3.1 Memory Space Products in the 78K0R/KE3 can access a 1 MB memory space. Figures 3-1 to 3-5 show the memory maps. Figure 3-1. Memory Map (μPD78F1142, 78F1142A) Notes 1. Instructions can be executed from the RAM area excluding the general-purpose register area. 2. When boot swap is not used: Set the option bytes to 000C0H to 000C3H, and the on-chip debug security IDs to 000C4H to 000CDH. When boot swap is used: Set the option bytes to 000C0H to 000C3H and 010C0H to 010C3H, and the on-chip debug security IDs to 000C4H to 000CDH and 010C4H to 010CDH. 3. Writing boot cluster 0 can be prohibited depending on the setting of security (see 23.7 Security Setting). Figure 3-2. Memory Map (µPD78F1143, 78F1143A) - Notes 1. Instructions can be executed from the RAM area excluding the general-purpose register area. - 2. When boot swap is not used: Set the option bytes to 000C0H to 000C3H, and the on-chip debug security IDs to 000C4H to 000CDH. When boot swap is used: Set the option bytes to 000C0H to 000C3H and 010C0H to 010C3H, and the on-chip debug security IDs to 000C4H to 000CDH and 010C4H to 010CDH. 3. Writing boot cluster 0 can be prohibited depending on the setting of security (see 23.7 Security Setting). Figure 3-3. Memory Map (µPD78F1144, 78F1144A) Notes 1. Instructions can be executed from the RAM area excluding the general-purpose register area. 2. When boot swap is not used: Set the option bytes to 000C0H to 000C3H, and the on-chip debug security IDs to 000C4H to 000CDH. When boot swap is used: Set the option bytes to 000C0H to 000C3H and 010C0H to 010C3H, and the on-chip debug security IDs to 000C4H to 000CDH and 010C4H to 010CDH. Writing boot cluster 0 can be prohibited depending on the setting of security (see 23.7 Security Setting). Figure 3-4. Memory Map (μPD78F1145, 78F1145A) - Notes 1. Instructions can be executed from the RAM area excluding the general-purpose register area. - 2. When boot swap is not used: Set the option bytes to 000C0H to 000C3H, and the on-chip debug security IDs to 000C4H to 000CDH. - When boot swap is used: Set the option bytes to 000C0H to 000C3H and 010C0H to 010C3H, and the on-chip debug security IDs to 000C4H to 000CDH and 010C4H to 010CDH. - 3. Writing boot cluster 0 can be prohibited depending on the setting of security (see 23.7 Security Setting). Figure 3-5. Memory Map (μPD78F1146, 78F1146A) - Notes 1. Instructions can be executed from the RAM area excluding the general-purpose register area. - 2. Use of the area FCF00H to FD6FFH is prohibited when using the self-programming function, since this area is used for self-programming library. - **3.** When boot swap is not used: Set the option bytes to 000C0H to 000C3H, and the on-chip debug security IDs to 000C4H to 000CDH. - When boot swap is used: Set the option bytes to 000C0H to 000C3H and 010C0H to 010C3H, and the on-chip debug security IDs to 000C4H to 000CDH and 010C4H to 010CDH. - **4.** Writing boot cluster 0 can be prohibited depending on the setting of security (see **23.7 Security Setting**). Remark The flash memory is divided into blocks (one block = 2 KB). For the address values and block numbers, see Table 3-1 Correspondence Between Address Values and Block Numbers in Flash Memory. Correspondence between the address values and block numbers in the flash memory are shown below. Table 3-1. Correspondence Between Address Values and Block Numbers in Flash Memory | Address Value | Block<br>Number | Address Value | Block<br>Number | r Address Value Block Number | | Address Value | Block<br>Number | |------------------|-----------------|------------------|-----------------|------------------------------|-----|------------------|-----------------| | 00000H to 007FFH | 00H | 10000H to 107FFH | 20H | 20000H to 207FFH | 40H | 30000H to 307FFH | 60H | | 00800H to 00FFFH | 01H | 10800H to 10FFFH | 21H | 20800H to 20FFFH | 41H | 30800H to 30FFFH | 61H | | 01000H to 017FFH | 02H | 11000H to 117FFH | 22H | 21000H to 217FFH | 42H | 31000H to 317FFH | 62H | | 01800H to 01FFFH | 03H | 11800H to 11FFFH | 23H | 21800H to 21FFFH | 43H | 31800H to 31FFFH | 63H | | 02000H to 027FFH | 04H | 12000H to 127FFH | 24H | 22000H to 227FFH | 44H | 32000H to 327FFH | 64H | | 02800H to 02FFFH | 05H | 12800H to 12FFFH | 25H | 22800H to 22FFFH | 45H | 32800H to 32FFFH | 65H | | 03000H to 037FFH | 06H | 13000H to 137FFH | 26H | 23000H to 237FFH | 46H | 33000H to 337FFH | 66H | | 03800H to 03FFFH | 07H | 13800H to 13FFFH | 27H | 23800H to 23FFFH | 47H | 33800H to 33FFFH | 67H | | 04000H to 047FFH | 08H | 14000H to 147FFH | 28H | 24000H to 247FFH | 48H | 34000H to 347FFH | 68H | | 04800H to 04FFFH | 09H | 14800H to 14FFFH | 29H | 24800H to 24FFFH | 49H | 34800H to 34FFFH | 69H | | 05000H to 057FFH | 0AH | 15000H to 157FFH | 2AH | 25000H to 257FFH | 4AH | 35000H to 357FFH | 6AH | | 05800H to 05FFFH | 0BH | 15800H to 15FFFH | 2BH | 25800H to 25FFFH | 4BH | 35800H to 35FFFH | 6BH | | 06000H to 067FFH | 0CH | 16000H to 167FFH | 2CH | 26000H to 267FFH | 4CH | 36000H to 367FFH | 6CH | | 06800H to 06FFFH | 0DH | 16800H to 16FFFH | 2DH | 26800H to 26FFFH | 4DH | 36800H to 36FFFH | 6DH | | 07000H to 077FFH | 0EH | 17000H to 177FFH | 2EH | 27000H to 277FFH | 4EH | 37000H to 377FFH | 6EH | | 07800H to 07FFFH | 0FH | 17800H to 17FFFH | 2FH | 27800H to 27FFFH | 4FH | 37800H to 37FFFH | 6FH | | 08000H to 087FFH | 10H | 18000H to 187FFH | 30H | 28000H to 287FFH | 50H | 38000H to 387FFH | 70H | | 08800H to 08FFFH | 11H | 18800H to 18FFFH | 31H | 28800H to 28FFFH | 51H | 38800H to 38FFFH | 71H | | 09000H to 097FFH | 12H | 19000H to 197FFH | 32H | 29000H to 297FFH | 52H | 39000H to 397FFH | 72H | | 09800H to 09FFFH | 13H | 19800H to 19FFFH | 33H | 29800H to 29FFFH | 53H | 39800H to 39FFFH | 73H | | 0A000H to 0A7FFH | 14H | 1A000H to 1A7FFH | 34H | 2A000H to 2A7FFH | 54H | 3A000H to 3A7FFH | 74H | | 0A800H to 0AFFFH | 15H | 1A800H to 1AFFFH | 35H | 2A800H to 2AFFFH | 55H | 3A800H to 3AFFFH | 75H | | 0B000H to 0B7FFH | 16H | 1B000H to 1B7FFH | 36H | 2B000H to 2B7FFH | 56H | 3B000H to 3B7FFH | 76H | | 0B800H to 0BFFFH | 17H | 1B800H to 1BFFFH | 37H | 2B800H to 2BFFFH | 57H | 3B800H to 3BFFFH | 77H | | 0C000H to 0C7FFH | 18H | 1C000H to 1C7FFH | 38H | 2C000H to 2C7FFH | 58H | 3C000H to 3C7FFH | 78H | | 0C800H to 0CFFFH | 19H | 1C800H to 1CFFFH | 39H | 2C800H to 2CFFFH | 59H | 3C800H to 3CFFFH | 79H | | 0D000H to 0D7FFH | 1AH | 1D000H to 1D7FFH | ЗАН | 2D000H to 2D7FFH | 5AH | 3D000H to 3D7FFH | 7AH | | 0D800H to 0DFFFH | 1BH | 1D800H to 1DFFFH | звн | 2D800H to 2DFFFH | 5BH | 3D800H to 3DFFFH | 7BH | | 0E000H to 0E7FFH | 1CH | 1E000H to 1E7FFH | зсн | 2E000H to 2E7FFH | 5CH | 3E000H to 3E7FFH | 7CH | | 0E800H to 0EFFFH | 1DH | 1E800H to 1EFFFH | 3DH | 2E800H to 2EFFFH | 5DH | 3E800H to 3EFFFH | 7DH | | 0F000H to 0F7FFH | 1EH | 1F000H to 1F7FFH | 3ЕН | 2F000H to 2F7FFH | 5EH | 3F000H to 3F7FFH | 7EH | | 0F800H to 0FFFFH | 1FH | 1F800H to 1FFFFH | 3FH | 2F800H to 2FFFFH | 5FH | 3F800H to 3FFFFH | 7FH | **Remark** μPD78F1142, PD78F1142A: Block numbers 00H to 1FH μPD78F1143, PD78F1143A: Block numbers 00H to 2FH μPD78F1144, PD78F1144A: Block numbers 00H to 3FH μPD78F1145, PD78F1145A: Block numbers 00H to 5FH μPD78F1146, PD78F1146A: Block numbers 00H to 7FH # 3.1.1 Internal program memory space The internal program memory space stores the program and table data. 78K0R/KE3 products incorporate internal ROM (flash memory), as shown below. **Table 3-2. Internal ROM Capacity** | Part Number | Internal ROM | | | | | | | |----------------------|--------------------|------------------------------------|--|--|--|--|--| | | Structure Capacity | | | | | | | | μPD78F1142, 78F1142A | Flash memory | 65536 × 8 bits (00000H to 0FFFFH) | | | | | | | μPD78F1143, 78F1143A | | 98304 × 8 bits (00000H to 17FFFH) | | | | | | | μPD78F1144, 78F1144A | | 131072 × 8 bits (00000H to 1FFFFH) | | | | | | | μPD78F1145, 78F1145A | | 196608 × 8 bits (00000H to 2FFFFH) | | | | | | | μPD78F1146, 78F1146A | | 262144 × 8 bits (00000H to 3FFFFH) | | | | | | The internal program memory space is divided into the following areas. ### (1) Vector table area The 128-byte area 00000H to 0007FH is reserved as a vector table area. The program start addresses for branch upon reset or generation of each interrupt request are stored in the vector table area. Furthermore, the interrupt jump address is a 64 K address of 00000H to 0FFFFH, because the vector code is assumed to be 2 bytes. Of the 16-bit address, the lower 8 bits are stored at even addresses and the higher 8 bits are stored at odd addresses. Table 3-3. Vector Table | Vector Table Address | Interrupt Source | Vector Table Address | Interrupt Source | | | |----------------------|-----------------------------|----------------------|------------------|--|--| | 00000H | RESET input, POC, LVI, WDT, | 0002AH | INTIIC0 | | | | | TRAP | 0002CH | INTTM00 | | | | 00004H | INTWDTI | 0002EH | INTTM01 | | | | 00006H | INTLVI | 00030H | INTTM02 | | | | 00008H | INTP0 | 00032H | INTTM03 | | | | 0000AH | INTP1 | 00034H | INTAD | | | | 0000CH | INTP2 | 00036H | INTRTC | | | | 0000EH | INTP3 | 00038H | INTRTCI | | | | 00010H | INTP4 | 0003AH | INTKR | | | | 00012H | INTP5 | 00042H | INTTM04 | | | | 00014H | INTST3 | 00044H | INTTM05 | | | | 00016H | INTSR3 | 00046H | INTTM06 | | | | 00018H | INTSRE3 | 00048H | INTTM07 | | | | 0001AH | INTDMA0 | 0004AH | INTP6 | | | | 0001CH | INTDMA1 | 0004CH | INTP7 | | | | 0001EH | INTST0/INTCSI00 | 0004EH | INTP8 | | | | 00020H | INTSR0 | 00050H | INTP9 | | | | 00022H | INTSRE0 | 00052H | INTP10 | | | | 00024H | INTST1/INTCSI10/INTIIC10 | 00054H | INTP11 | | | | 00026H | INTSR1 | 0007EH | BRK | | | | 00028H | INTSRE1 | | | | | # (2) CALLT instruction table area The 64-byte area 00080H to 000BFH can store the subroutine entry address of a 2-byte call instruction (CALLT). Set the subroutine entry address to a value in a range of 00000H to 0FFFFH (because an address code is of 2 bytes). To use the boot swap function, set a CALLT instruction table also at 01080H to 010BFH. # (3) Option byte area A 4-byte area of 000C0H to 000C3H can be used as an option byte area. Set the option byte at 010C0H to 010C3H when the boot swap is used. For details, see **CHAPTER 22 OPTION BYTE**. # (4) On-chip debug security ID setting area A 10-byte area of 000C4H to 000CDH and 010C4H to 010CDH can be used as an on-chip debug security ID setting area. Set the on-chip debug security ID of 10 bytes at 000C4H to 000CDH when the boot swap is not used and at 000C4H to 000CDH and 010C4H to 010CDH when the boot swap is used. For details, see **CHAPTER 24 ON-CHIP DEBUG FUNCTION**. #### 3.1.2 Mirror area The $\mu$ PD78F1142 and 78F1142A mirror the data flash area of 00000H to 0FFFFH, to F0000H to FFFFFH. The $\mu$ PD78F1143, 78F1144A, 78F1144A, 78F1145A, 78F1145A, 78F1146A mirror the data flash area of 00000H to 0FFFFH or 10000H to 1FFFFH, to F0000H to FFFFFH (the data flash area to be mirrored is set by the processor mode control register (PMC)). By reading data from F0000H to FFFFFH, an instruction that does not have the ES registers as an operand can be used, and thus the contents of the data flash can be read with the shorter code. However, the data flash area is not mirrored to the SFR, extended SFR, RAM, and use prohibited areas. See 3.1 Memory Space for the mirror area of each product. The mirror area can only be read and no instruction can be fetched from this area. The following show examples. Remark MAA: Bit 0 of the processor mode control register (PMC). PMC register is described below. # • Processor mode control register (PMC) This register selects the flash memory space for mirroring to area from F0000H to FFFFFH. PMC can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation sets this register to 00H. Figure 3-6. Format of Configuration of Processor Mode Control Register (PMC) Address: FFFEH After reset: 00H R/W Symbol 7 6 5 4 3 2 1 <0> PMC 0 0 0 0 0 0 MAA | MAA | Selection of flash memory space for mirroring to area from F0000H to FFFFFH | |-----|-----------------------------------------------------------------------------| | 0 | 00000H to 0FFFFH is mirrored to F0000H to FFFFFH | | 1 | 10000H to 1FFFFH is mirrored to F0000H to FFFFFH | - Cautions 1. Set PMC only once during the initial settings prior to operating the DMA controller. Rewriting PMC other than during the initial settings is prohibited. - 2. After setting PMC, wait for at least one instruction and access the mirror area. - 3. When the $\mu$ PD78F1142 or 78F1142A is used, be sure to set bit 0 (MAA) of this register to 0. # 3.1.3 Internal data memory space 78K0R/KE3 products incorporate the following RAMs. | Part Number | Internal RAM | |----------------------|-----------------------------------| | μPD78F1142, 78F1142A | 4096 × 8 bits (FEF00H to FFEFFH) | | μPD78F1143, 78F1143A | 6144 × 8 bits (FE700H to FFEFFH) | | μPD78F1144, 78F1144A | 8192 × 8 bits (FDF00H to FFEFFH) | | μPD78F1145, 78F1145A | 10240 × 8 bits (FD700H to FFEFFH) | | μPD78F1146, 78F1146A | 12288 × 8 bits (FCF00H to FFEFFH) | **Table 3-4. Internal RAM Capacity** The internal RAM can be used as a data area and a program area where instructions are written and executed. Four general-purpose register banks consisting of eight 8-bit registers per bank are assigned to the 32-byte area of FFEE0H to FFEFFH of the internal RAM area. However, instructions cannot be executed by using general-purpose registers. The internal RAM is used as a stack memory. - Cautions 1. It is prohibited to use the general-purpose register (FFEE0H to FFEFFH) space for fetching instructions or as a stack area. - 2. While using the self-programming function, the area of FFE20H to FFEFFH cannot be used as a stack memory. Furthermore, the areas of FCF00H to FD6FFH cannot be used with the $\mu$ PD78F1146 and 78F1146A.. ## 3.1.4 Special function register (SFR) area On-chip peripheral hardware special function registers (SFRs) are allocated in the area FFF00H to FFFFFH (see **Table 3-5** in **3.2.4 Special function registers (SFRs)**). Caution Do not access addresses to which SFRs are not assigned. ## 3.1.5 Extended special function register (2nd SFR: 2nd Special Function Register) area On-chip peripheral hardware special function registers (2nd SFRs) are allocated in the area F0000H to F07FFH (see Table 3-6 in 3.2.5 Extended Special function registers (2nd SFRs: 2nd Special Function Registers)). SFRs other than those in the SFR area (FFF00H to FFFFFH) are allocated to this area. An instruction that accesses the extended SFR area, however, is 1 byte longer than an instruction that accesses the SFR area. Caution Do not access addresses to which extended SFR are not assigned. # 3.1.6 Data memory addressing Addressing refers to the method of specifying the address of the instruction to be executed next or the address of the register or memory relevant to the execution of instructions. Several addressing modes are provided for addressing the memory relevant to the execution of instructions for the 78K0R/KE3, based on operability and other considerations. For areas containing data memory in particular, special addressing methods designed for the functions of special function registers (SFR) and general-purpose registers are available for use. Figures 3-7 to 3-11 show correspondence between data memory and addressing. <R> Figure 3-7. Correspondence Between Data Memory and Addressing (μPD78F1142, 78F1142A) <R> Figure 3-8. Correspondence Between Data Memory and Addressing (µPD78F1143, 78F1143A) # <R> Figure 3-9. Correspondence Between Data Memory and Addressing (μPD78F1144, 78F1144A) <R> Figure 3-10. Correspondence Between Data Memory and Addressing (μPD78F1145, 78F1145A) <R> Figure 3-11. Correspondence Between Data Memory and Addressing (μPD78F1146, 78F1146A) **Note** Use of the area FCF00H to FD6FFH is prohibited when using the self-programming function. Since this area is used for self-programming library. ## 3.2 Processor Registers The 78K0R/KE3 products incorporate the following processor registers. # 3.2.1 Control registers The control registers control the program sequence, statuses and stack memory. The control registers consist of a program counter (PC), a program status word (PSW) and a stack pointer (SP). ### (1) Program counter (PC) The program counter is a 20-bit register that holds the address information of the next program to be executed. In normal operation, PC is automatically incremented according to the number of bytes of the instruction to be fetched. When a branch instruction is executed, immediate data and register contents are set. Reset signal generation sets the reset vector table values at addresses 0000H and 0001H to the program counter. Figure 3-12. Format of Program Counter ### (2) Program status word (PSW) The program status word is an 8-bit register consisting of various flags set/reset by instruction execution. Program status word contents are stored in the stack area upon vector interrupt request acknowledgment or PUSH PSW instruction execution and are restored upon execution of the RETB, RETI and POP PSW instructions. Reset signal generation sets PSW to 06H. Figure 3-13. Format of Program Status Word #### (a) Interrupt enable flag (IE) This flag controls the interrupt request acknowledge operations of the CPU. When 0, the IE flag is set to the interrupt disabled (DI) state, and all maskable interrupt requests are disabled. When 1, the IE flag is set to the interrupt enabled (EI) state and interrupt request acknowledgment is controlled with an in-service priority flag (ISP1, ISP0), an interrupt mask flag for various interrupt sources, and a priority specification flag. The IE flag is reset (0) upon DI instruction execution or interrupt acknowledgment and is set (1) upon EI instruction execution. ### (b) Zero flag (Z) When the operation result is zero, this flag is set (1). It is reset (0) in all other cases. # (c) Register bank select flags (RBS0, RBS1) These are 2-bit flags to select one of the four register banks. In these flags, the 2-bit information that indicates the register bank selected by SEL RBn instruction execution is stored. #### (d) Auxiliary carry flag (AC) If the operation result has a carry from bit 3 or a borrow at bit 3, this flag is set (1). It is reset (0) in all other cases. # (e) In-service priority flags (ISP1, ISP0) This flag manages the priority of acknowledgeable maskable vectored interrupts. Vectored interrupt requests specified lower than the value of ISP0 and ISP1 by a priority specification flag register (PRn0L, PRn0H, PRn1L, PRn1H, PRn2L, PRn2H) (see **15.3 (3)**) can not be acknowledged. Actual request acknowledgment is controlled by the interrupt enable flag (IE). **Remark** n = 0, 1 ### (f) Carry flag (CY) This flag stores overflow and underflow upon add/subtract instruction execution. It stores the shift-out value upon rotate instruction execution and functions as a bit accumulator during bit operation instruction execution. ## (3) Stack pointer (SP) This is a 16-bit register to hold the start address of the memory stack area. Only the internal RAM area can be set as the stack area. Figure 3-14. Format of Stack Pointer The SP is decremented ahead of write (save) to the stack memory and is incremented after read (restored) from the stack memory. Each stack operation saves data as shown in Figure 3-15. Cautions 1. Since reset signal generation makes the SP contents undefined, be sure to initialize the SP before using the stack. the least significant bit is automatically cleared to 0. - before using the stack. 2. The values of the stack pointer must be set to even numbers. If odd numbers are specified, - 3. It is prohibited to use the general-purpose register (FFEE0H to FFEFFH) space as a stack area. - 4. While using the self-programming function, the area of FFE20H to FFEFFH cannot be used as a stack memory. Furthermore, the areas of FCF00H to FD6FFH cannot be used with the $\mu$ PD78F1146 and 78F1146A. <R> Figure 3-15. Data to Be Saved to Stack Memory #### 3.2.2 General-purpose registers SP-1 $SP \rightarrow$ $\uparrow$ 00H General-purpose registers are mapped at particular addresses (FFEE0H to FFEFFH) of the data memory. The general-purpose registers consists of 4 banks, each bank consisting of eight 8-bit registers (X, A, C, B, E, D, L, and H). SP-1 $SP \rightarrow$ $\uparrow$ **PSW** Each register can be used as an 8-bit register, and two 8-bit registers can also be used in a pair as a 16-bit register (AX, BC, DE, and HL). These registers can be described in terms of function names (X, A, C, B, E, D, L, H, AX, BC, DE, and HL) and absolute names (R0 to R7 and RP0 to RP3). Register banks to be used for instruction execution are set by the CPU control instruction (SEL RBn). Because of the 4-register bank configuration, an efficient program can be created by switching between a register for normal processing and a register for interrupts for each bank. Caution It is prohibited to use the general-purpose register (FFEE0H to FFEFFH) space for fetching instructions or as a stack area. Figure 3-16. Configuration of General-Purpose Registers # (a) Function name # (b) Absolute name # 3.2.3 ES and CS registers The ES register is used for data access and the CS register is used to specify the higher address when a branch instruction is executed. The default value of the ES register after reset is 0FH, and that of the CS register is 00H. Figure 3-17. Configuration of ES and CS Registers | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|---|---|---|---|-----|-----|-----|-----| | ES | 0 | 0 | 0 | 0 | ES3 | ES2 | ES1 | ES0 | | ! | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | CS | 0 | 0 | 0 | 0 | CS3 | CP2 | CP1 | CP0 | ## 3.2.4 Special function registers (SFRs) Unlike a general-purpose register, each SFR has a special function. SFRs are allocated to the FFF00H to FFFFFH area. SFRs can be manipulated like general-purpose registers, using operation, transfer, and bit manipulation instructions. The manipulable bit units, 1, 8, and 16, depend on the SFR type. Each manipulation bit unit can be specified as follows. #### • 1-bit manipulation Describe the symbol reserved by the assembler for the 1-bit manipulation instruction operand (sfr.bit). This manipulation can also be specified with an address. ## • 8-bit manipulation Describe the symbol reserved by the assembler for the 8-bit manipulation instruction operand (sfr). This manipulation can also be specified with an address. ### • 16-bit manipulation Describe the symbol reserved by the assembler for the 16-bit manipulation instruction operand (sfrp). When specifying an address, describe an even address. Table 3-5 gives a list of the SFRs. The meanings of items in the table are as follows. #### Symbol Symbol indicating the address of a special function register. It is a reserved word in the RA78K0R, and is defined as an sfr variable using the #pragma sfr directive in the CC78K0R. When using the RA78K0R, ID78K0R-QB, and SM+ for 78K0R, symbols can be written as an instruction operand. ### R/W Indicates whether the corresponding SFR can be read or written. R/W: Read/write enable R: Read only W: Write only # · Manipulable bit units "\" indicates the manipulable bit unit (1, 8, or 16). "-" indicates a bit unit for which manipulation is not possible. #### After reset Indicates each register status upon reset signal generation. Caution Do not access addresses to which SFRs are not assigned. Remark For extended SFRs (2nd SFRs), see 3.2.5 Extended special function registers (2nd SFRs: 2nd Special Function Registers). Table 3-5. SFR List (1/5) | Address | Special F | unction Register (SFR) Name | Syr | nbol | R/W | Manipu | ulable Bit | Range | After Reset | |---------|----------------------|--------------------------------------|----------------|----------|-----|--------------|------------|-----------|-------------| | | | | | | | 1-bit | 8-bit | 16-bit | ] | | FFF00H | Port register 0 | | P0 | | R/W | √ | √ | - | 00H | | FFF01H | Port register 1 | | | | R/W | √ | √ | - | 00H | | FFF02H | Port register 2 | | P2 | | R/W | √ | √ | - | 00H | | FFF03H | Port register 3 | | P3 | | R/W | √ | √ | - | 00H | | FFF04H | Port register 4 | | P4 | | R/W | √ | √ | _ | 00H | | FFF05H | Port register 5 | | P5 | | R/W | √ | √ | _ | 00H | | FFF06H | Port register 6 | | P6 | | R/W | $\checkmark$ | √ | - | 00H | | FFF07H | Port register 7 | | P7 | | R/W | $\checkmark$ | √ | - | 00H | | FFF0CH | Port register 12 | | P12 | | R/W | √ | √ | _ | Undefined | | FFF0DH | Port register 13 | | P13 | | R/W | $\checkmark$ | √ | - | 00H | | FFF0EH | Port register 14 | | P14 | | R/W | √ | √ | _ | 00H | | FFF10H | Serial data regis | ster 00 | TXD0/<br>SIO00 | SDR00 | R/W | - | <b>V</b> | <b>V</b> | 0000H | | FFF11H | | | _ | | | - | _ | | | | FFF12H | Serial data regis | ster 01 | RXD0 | SDR01 | R/W | - | √ | √ | 0000H | | FFF13H | 7 | | - | | | Ī | _ | | | | FFF14H | Serial data regis | ster 12 | TXD3 | SDR12 | R/W | ĺ | √ | $\sqrt{}$ | 0000H | | FFF15H | | | - | | | - | - | | | | FFF16H | Serial data regis | ster 13 | RXD3 | SDR13 | R/W | - | √ | $\sqrt{}$ | 0000H | | FFF17H | | | - | | | - | _ | | | | FFF18H | Timer data regi | ster 00 | TDR00 | | R/W | = | _ | $\sqrt{}$ | 0000H | | FFF19H | | | | | | | | | | | FFF1AH | Timer data regi | ster 01 | TDR01 | | R/W | = | _ | $\sqrt{}$ | 0000H | | FFF1BH | | | | | | | | | | | FFF1EH | 10-bit A/D conv | ersion result register | ADCR | ADCR | | = | _ | $\sqrt{}$ | 0000H | | FFF1FH | | 8-bit A/D conversion result register | ADCRH | <u> </u> | R | = | √ | - | 00H | | FFF20H | Port mode regis | ster 0 | PM0 | | R/W | √ | √ | - | FFH | | FFF21H | Port mode regis | ster 1 | PM1 | | R/W | √ | √ | - | FFH | | FFF22H | Port mode register 2 | | PM2 | | R/W | √ | √ | _ | FFH | | FFF23H | Port mode register 3 | | PM3 | | R/W | √ | √ | - | FFH | | FFF24H | Port mode register 4 | | PM4 | | R/W | √ | √ | - | FFH | | FFF25H | Port mode register 5 | | | | R/W | √ | √ | - | FFH | | FFF26H | Port mode register 6 | | | | R/W | √ | √ | _ | FFH | | FFF27H | Port mode register 7 | | | | R/W | $\sqrt{}$ | √ | _ | FFH | | FFF2CH | Port mode regis | eter 12 | PM12 | | R/W | $\sqrt{}$ | √ | _ | FFH | | FFF2EH | Port mode regis | ster 14 | PM14 | | R/W | $\sqrt{}$ | $\sqrt{}$ | _ | FFH | Table 3-5. SFR List (2/5) | Address | Special Function Register (SFR) Name | Syn | nbol | R/W | Manip | ulable Bit | Range | After Reset | |---------|---------------------------------------------------|----------------|-------|-----|--------------|------------|-----------|-------------| | | | | | | 1-bit | 8-bit | 16-bit | | | FFF30H | A/D converter mode register | ADM | | R/W | <b>V</b> | <b>V</b> | - | 00H | | FFF31H | Analog input channel specification register | ADS | | R/W | <b>V</b> | <b>V</b> | - | 00H | | FFF37H | Key return mode register | KRM | | R/W | <b>V</b> | V | - | 00H | | FFF38H | External interrupt rising edge enable register 0 | EGP0 | | R/W | $\checkmark$ | <b>V</b> | _ | 00H | | FFF39H | External interrupt falling edge enable register 0 | EGN0 | | R/W | <b>V</b> | <b>V</b> | _ | 00H | | FFF3AH | External interrupt rising edge enable register 1 | EGP1 | | R/W | <b>√</b> | √ | _ | 00H | | FFF3BH | External interrupt falling edge enable register 1 | EGN1 | | R/W | √ | <b>V</b> | _ | 00H | | FFF3CH | Input switch control register | ISC | | R/W | $\checkmark$ | <b>V</b> | _ | 00H | | FFF3EH | Timer input select register 0 | TIS0 | | R/W | <b>V</b> | <b>V</b> | _ | 00H | | FFF44H | Serial data register 02 | TXD1/<br>SIO10 | SDR02 | R/W | ı | √ | <b>V</b> | 0000H | | FFF45H | | _ | | | 1 | _ | | | | FFF46H | Serial data register 03 | RXD1 | SDR03 | R/W | 1 | <b>V</b> | <b>V</b> | 0000H | | FFF47H | | _ | | | I | _ | | | | FFF50H | IIC shift register 0 | IIC0 | | R/W | ı | $\sqrt{}$ | _ | 00H | | FFF51H | IIC flag register 0 | IICF0 | | R/W | $\sqrt{}$ | $\sqrt{}$ | - | 00H | | FFF52H | IIC control register 0 | IICC0 | | R/W | $\checkmark$ | $\sqrt{}$ | - | 00H | | FFF53H | IIC slave address register 0 | SVA0 | | R/W | ı | $\sqrt{}$ | - | 00H | | FFF54H | IIC clock select register 0 | IICCL0 | | R/W | $\checkmark$ | $\sqrt{}$ | - | 00H | | FFF55H | IIC function expansion register 0 | IICX0 | | R/W | $\checkmark$ | $\sqrt{}$ | _ | 00H | | FFF56H | IIC status register 0 | IICS0 | | R | $\checkmark$ | $\sqrt{}$ | _ | 00H | | FFF64H | Timer data register 02 | TDR02 | | R/W | - | _ | $\sqrt{}$ | 0000H | | FFF65H | | | | | | | | | | FFF66H | Timer data register 03 | TDR03 | | R/W | - | _ | $\sqrt{}$ | 0000H | | FFF67H | | | | | | | | | | FFF68H | Timer data register 04 | TDR04 | | R/W | _ | - | $\sqrt{}$ | 0000H | | FFF69H | | | | | | | | | | FFF6AH | Timer data register 05 | TDR05 | | R/W | - | _ | <b>V</b> | 0000H | | FFF6BH | | | | | | | | | | FFF6CH | Timer data register 06 | TDR06 | | R/W | _ | | <b>V</b> | 0000H | | FFF6DH | | | | | | | | | | FFF6EH | Timer data register 07 | TDR07 | | R/W | - | - | <b>V</b> | 0000H | | FFF6FH | | | | | | | | | Table 3-5. SFR List (3/5) | Address | Special Function Register (SFR) Name | Symbol | Symbol R/W | | ılable Bit | Range | After Reset | |---------|--------------------------------------------------------|-------------------------|------------|----------|------------|----------|-------------------------| | | | | | 1-bit | 8-bit | 16-bit | | | FFF90H | Sub-count register | RSUBC | R | = | = | <b>V</b> | 0000H | | FFF91H | | | | | | | | | FFF92H | Second count register | SEC | R/W | = | √ | - | 00H | | FFF93H | Minute count register | MIN | R/W | 1 | √ | _ | 00H | | FFF94H | Hour count register | HOUR | R/W | I | √ | _ | 12H Note 1 | | FFF95H | Week count register | WEEK | R/W | 1 | √ | _ | 00H | | FFF96H | Day count register | DAY | R/W | 1 | √ | _ | 01H | | FFF97H | Month count register | MONTH | R/W | 1 | <b>√</b> | _ | 01H | | FFF98H | Year count register | YEAR | R/W | I | √ | _ | 00H | | FFF99H | Watch error correction register | SUBCUD | R/W | 1 | √ | _ | 00H | | FFF9AH | Alarm minute register | ALARMWM | R/W | = | √ | - | 00H | | FFF9BH | Alarm hour register | ALARMWH | R/W | _ | √ | _ | 12H | | FFF9CH | Alarm week register | ALARMWW | R/W | - | √ | _ | 00H | | FFF9DH | Real-time counter control register 0 | RTCC0 | R/W | <b>V</b> | √ | - | 00H | | FFF9EH | Real-time counter control register 1 | RTCC1 | R/W | <b>V</b> | √ | _ | 00H | | FFF9FH | Real-time counter control register 2 | RTCC2 | R/W | <b>V</b> | √ | _ | 00H | | FFFA0H | Clock operation mode control register | СМС | R/W | = | √ | - | 00H | | FFFA1H | Clock operation status control register | CSC | R/W | <b>V</b> | √ | - | C0H | | FFFA2H | Oscillation stabilization time counter status register | OSTC | R | <b>V</b> | √ | _ | 00H | | FFFA3H | Oscillation stabilization time select register | OSTS | R/W | = | √ | - | 07H | | FFFA4H | System clock control register | СКС | R/W | <b>V</b> | √ | - | 09H | | FFFA5H | Clock output select register 0 | CKS0 | R/W | <b>V</b> | √ | _ | 00H | | FFFA6H | Clock output select register 1 | CKS1 | R/W | <b>V</b> | √ | - | 00H | | FFFA8H | Reset control flag register | RESF | R | = | √ | - | 00H <sup>Note 2</sup> | | FFFA9H | Low-voltage detection register | LVIM | R/W | <b>V</b> | √ | _ | 00H <sup>Note 3</sup> | | FFFAAH | Low-voltage detection level select register | LVIS | R/W | <b>V</b> | √ | - | 0EH <sup>Note 4</sup> | | FFFABH | Watchdog timer enable register | WDTE | R/W | = | √ | - | 1A/9A <sup>Note 5</sup> | | FFFACH | | TTBLH <sup>Note 6</sup> | _ | - | _ | _ | Undefined | | FFFADH | | | | | | | | | FFFAEH | - | TTBLL <sup>Note 6</sup> | _ | = | _ | _ | Undefined | | FFFAFH | | | | | | | | **Notes 1.** The value of this register is 00H if the AMPM bit (bit 3 of the RTCC0 register) is set to 1 after reset. - 2. The reset value of RESF varies depending on the reset source. - 3. The reset value of LVIM varies depending on the reset source and the setting of the option byte. - 4. The reset value of LVIS varies depending on the reset source. - 5. The reset value of WDTE is determined by the setting of the option byte. - 6. This SFR cannot be used by the user, so do not operate it directly. Table 3-5. SFR List (4/5) | Address | Special Function Register (SFR) Name | Symb | bol | R/W | Manipu | ılable Bit | Range | After Reset | |---------|------------------------------------------|---------------------|------|-----|--------------|--------------|-----------|-------------| | | | | | | 1-bit | 8-bit | 16-bit | | | FFFB0H | DMA SFR address register 0 | DSA0 | | R/W | = | <b>V</b> | _ | 00H | | FFFB1H | DMA SFR address register 1 | DSA1 | | R/W | = | <b>V</b> | - | 00H | | FFFB2H | DMA RAM address register 0L | DRA0L | DRA0 | R/W | = | <b>V</b> | <b>V</b> | 00H | | FFFB3H | DMA RAM address register 0H | DRA0H | | R/W | - | <b>V</b> | | 00H | | FFFB4H | DMA RAM address register 1L | DRA1L | DRA1 | R/W | - | <b>V</b> | V | 00H | | FFFB5H | DMA RAM address register 1H | DRA1H | | R/W | = | <b>V</b> | | 00H | | FFFB6H | DMA byte count register 0L | DBC0L | DBC0 | R/W | = | <b>V</b> | V | 00H | | FFFB7H | DMA byte count register 0H | DBC0H | | R/W | = | <b>V</b> | | 00H | | FFFB8H | DMA byte count register 1L | DBC1L | DBC1 | R/W | = | $\sqrt{}$ | V | 00H | | FFFB9H | DMA byte count register 1H | DBC1H | | R/W | = | <b>V</b> | | 00H | | FFFBAH | DMA mode control register 0 | DMC0 | | R/W | <b>V</b> | <b>V</b> | - | 00H | | FFFBBH | DMA mode control register 1 | DMC1 | | R/W | <b>V</b> | <b>V</b> | - | 00H | | FFFBCH | DMA operation control register 0 | DRC0 | | R/W | <b>V</b> | <b>V</b> | - | 00H | | FFFBDH | DMA operation control register 1 | DRC1 | | R/W | <b>V</b> | <b>V</b> | - | 00H | | FFFBEH | Back ground event control register | BECTL | | R/W | <b>V</b> | <b>V</b> | - | 00H | | FFFC0H | _ | PFCMD <sup>№</sup> | ote | = | = | - | _ | Undefined | | FFFC2H | _ | PFS <sup>Note</sup> | | = | = | = | - | Undefined | | FFFC4H | _ | FLPMC | te | = | = | = | - | Undefined | | FFFD0H | Interrupt request flag register 2L | IF2L | IF2 | R/W | <b>V</b> | <b>V</b> | <b>V</b> | 00H | | FFFD1H | Interrupt request flag register 2H | IF2H | | R/W | $\checkmark$ | √ | | 00H | | FFFD4H | Interrupt mask flag register 2L | MK2L | MK2 | R/W | $\checkmark$ | <b>√</b> | $\sqrt{}$ | FFH | | FFFD5H | Interrupt mask flag register 2H | MK2H | | R/W | <b>√</b> | √ | | FFH | | FFFD8H | Priority specification flag register 02L | PR02L | PR02 | R/W | $\checkmark$ | √ | <b>V</b> | FFH | | FFFD9H | Priority specification flag register 02H | PR02H | | R/W | $\sqrt{}$ | $\checkmark$ | | FFH | | FFFDCH | Priority specification flag register 12L | PR12L | PR12 | R/W | $\sqrt{}$ | $\sqrt{}$ | V | FFH | | FFFDDH | Priority specification flag register 12H | PR12H | | R/W | $\checkmark$ | √ | | FFH | | FFFE0H | Interrupt request flag register 0L | IF0L | IF0 | R/W | $\sqrt{}$ | $\sqrt{}$ | √ | 00H | | FFFE1H | Interrupt request flag register 0H | IF0H | | R/W | $\sqrt{}$ | $\sqrt{}$ | | 00H | | FFFE2H | Interrupt request flag register 1L | IF1L | IF1 | R/W | $\sqrt{}$ | $\sqrt{}$ | √ | 00H | | FFFE3H | Interrupt request flag register 1H | IF1H | | R/W | $\sqrt{}$ | $\checkmark$ | | 00H | | FFFE4H | Interrupt mask flag register 0L | MK0L | MK0 | R/W | $\sqrt{}$ | $\sqrt{}$ | $\sqrt{}$ | FFH | | FFFE5H | Interrupt mask flag register 0H | MK0H | | R/W | $\sqrt{}$ | $\sqrt{}$ | | FFH | | FFFE6H | Interrupt mask flag register 1L | MK1L | MK1 | R/W | $\sqrt{}$ | $\sqrt{}$ | √ | FFH | | FFFE7H | Interrupt mask flag register 1H | MK1H | | R/W | $\sqrt{}$ | $\sqrt{}$ | | FFH | | FFFE8H | Priority specification flag register 00L | PR00L | PR00 | R/W | √ | √ | <b>√</b> | FFH | | FFFE9H | Priority specification flag register 00H | PR00H | | R/W | $\sqrt{}$ | $\sqrt{}$ | | FFH | | FFFEAH | Priority specification flag register 01L | PR01L | PR01 | R/W | <b>V</b> | $\sqrt{}$ | √ | FFH | | FFFEBH | Priority specification flag register 01H | PR01H | | R/W | <b>√</b> | √ | | FFH | | FFFECH | Priority specification flag register 10L | PR10L | PR10 | R/W | √ | √ | √ | FFH | | FFFEDH | Priority specification flag register 10H | PR10H | | R/W | $\checkmark$ | √ | | FFH | **Note** Do not directly operate this SFR, because it is to be used in the self programming library. Table 3-5. SFR List (5/5) | Address | Special Function Register (SFR) Name | Symbol | R/W | Manipu | ılable Bit | Range | After Reset | |---------|-----------------------------------------------|------------|-----|----------|--------------|----------|-------------| | | | | | 1-bit | 8-bit | 16-bit | | | FFFEEH | Priority specification flag register 11L | PR11L PR11 | R/W | <b>V</b> | <b>V</b> | √ | FFH | | FFFEFH | Priority specification flag register 11H | PR11H | | <b>V</b> | $\checkmark$ | | FFH | | FFFF0H | Multiplication input data register A | MULA | R/W | 1 | I | <b>V</b> | 0000H | | FFFF1H | | | | | | | | | FFFF2H | Multiplication input data register B | MULB | R/W | 1 | I | <b>V</b> | 0000H | | FFFF3H | | | | | | | | | FFFF4H | Higher multiplication result storage register | MULOH | R | - | _ | √ | 0000H | | FFFF5H | | | | | | | | | FFFF6H | Lower multiplication result storage register | MULOL | R | - | _ | √ | 0000H | | FFFF7H | | | | | | | | | FFFFEH | Processor mode control register | PMC | R/W | <b>V</b> | <b>V</b> | - | 00H | Remark For extended SFRs (2nd SFRs), see Table 3-6 Extended SFR (2nd SFR) List. #### 3.2.5 Extended special function registers (2nd SFRs: 2nd Special Function Registers) Unlike a general-purpose register, each extended SFR (2nd SFR) has a special function. Extended SFRs are allocated to the F0000H to F07FFH area. SFRs other than those in the SFR area (FFF00H to FFFFFH) are allocated to this area. An instruction that accesses the extended SFR area, however, is 1 byte longer than an instruction that accesses the SFR area. Extended SFRs can be manipulated like general-purpose registers, using operation, transfer, and bit manipulation instructions. The manipulable bit units, 1, 8, and 16, depend on the SFR type. Each manipulation bit unit can be specified as follows. #### • 1-bit manipulation Describe the symbol reserved by the assembler for the 1-bit manipulation instruction operand (!addr16.bit). This manipulation can also be specified with an address. #### • 8-bit manipulation Describe the symbol reserved by the assembler for the 8-bit manipulation instruction operand (!addr16). This manipulation can also be specified with an address. #### • 16-bit manipulation Describe the symbol reserved by the assembler for the 16-bit manipulation instruction operand (!addr16). When specifying an address, describe an even address. Table 3-6 gives a list of the extended SFRs. The meanings of items in the table are as follows. #### Symbol Symbol indicating the address of an extended SFR. It is a reserved word in the RA78K0R, and is defined as an sfr variable using the #pragma sfr directive in the CC78K0R. When using the RA78K0R, ID78K0R-QB, and SM+ for 78K0R, symbols can be written as an instruction operand. #### R/W Indicates whether the corresponding extended SFR can be read or written. R/W: Read/write enable R: Read only W: Write only #### · Manipulable bit units "\" indicates the manipulable bit unit (1, 8, or 16). "-" indicates a bit unit for which manipulation is not possible. #### · After reset Indicates each register status upon reset signal generation. Caution Do not access addresses to which extended SFRs are not assigned. Remark For SFRs in the SFR area, see 3.2.4 Special function registers (SFRs). Table 3-6. Extended SFR (2nd SFR) List (1/4) | Address | ess Special Function Register (SFR) Name Symbol | | R/W | Manip | After Reset | | | | |---------|--------------------------------------------------|-----------|-------|-------|-------------|----------|----------|-----------| | | | | | | 1-bit | 8-bit | 16-bit | | | F0017H | A/D port configuration register | ADPC | | R/W | - | √ | _ | 10H | | F0030H | Pull-up resistor option register 0 | PU0 | | R/W | <b>V</b> | <b>V</b> | - | 00H | | F0031H | Pull-up resistor option register 1 | PU1 | | R/W | <b>V</b> | V | = | 00H | | F0033H | Pull-up resistor option register 3 | PU3 | | R/W | <b>V</b> | V | = | 00H | | F0034H | Pull-up resistor option register 4 | PU4 | | R/W | V | V | - | 00H | | F0035H | Pull-up resistor option register 5 | PU5 | | R/W | <b>V</b> | <b>V</b> | - | 00H | | F0037H | Pull-up resistor option register 7 | PU7 | | R/W | V | V | - | 00H | | F003CH | Pull-up resistor option register 12 | PU12 | | R/W | <b>V</b> | <b>V</b> | _ | 00H | | F003EH | Pull-up resistor option register 14 | PU14 | | R/W | <b>V</b> | <b>V</b> | _ | 00H | | F0040H | Port input mode register 0 | PIM0 | | R/W | <b>V</b> | V | _ | 00H | | F0050H | Port output mode register 0 | POM0 | | R/W | <b>√</b> | <b>V</b> | _ | 00H | | F0060H | Noise filter enable register 0 | NFEN0 | | R/W | <b>√</b> | <b>V</b> | _ | 00H | | F0061H | Noise filter enable register 1 | NFEN1 | | R/W | √ | √ | = | 00H | | F00F0H | Peripheral enable register 0 | PER0 | | R/W | √ | <b>√</b> | _ | 00H | | F00F2H | Internal high-speed oscillator trimming register | HIOTRM | | R/W | _ | √ | _ | 10H | | F00F3H | Operation speed mode control register | OSMC | | R/W | _ | √ | _ | 00H | | F00F4H | Regulator mode control register | RMC | | R/W | _ | √ | _ | 00H | | F00FEH | BCD adjust result register | BCDADJ | | R | _ | √ | _ | Undefined | | F0100H | Serial status register 00 | | SSR00 | R | _ | <b>V</b> | V | 0000H | | F0101H | | = | | | _ | _ | | | | F0102H | Serial status register 01 | SSR01L | SSR01 | R | _ | <b>V</b> | V | 0000H | | F0103H | | _ | | | _ | _ | | | | F0104H | Serial status register 02 | SSR02L | SSR02 | R | - | <b>V</b> | V | 0000H | | F0105H | | _ | | | _ | _ | | | | F0106H | Serial status register 03 | SSR03L | SSR03 | R | _ | <b>V</b> | V | 0000H | | F0107H | | _ | | | _ | _ | | | | F0108H | Serial flag clear trigger register 00 | SIR00L | SIR00 | R/W | _ | <b>V</b> | <b>√</b> | 0000H | | F0109H | | _ | | | _ | _ | | | | F010AH | Serial flag clear trigger register 01 | SIR01L | SIR01 | R/W | _ | <b>V</b> | <b>√</b> | 0000H | | F010BH | | _ | | | | _ | | | | F010CH | Serial flag clear trigger register 02 | SIR02L | SIR02 | R/W | _ | <b>V</b> | <b>V</b> | 0000H | | F010DH | 331 331 | _ | | | | _ | | | | F010EH | Serial flag clear trigger register 03 | SIR03L | SIR03 | R/W | _ | <b>√</b> | <b>√</b> | 0000H | | F010FH | 33 - 3 - 3 | _ | | | | _ | | | | F0110H | Serial mode register 00 | SMR00 | | R/W | = | = | <b>√</b> | 0020H | | F0111H | , g | | | | | | | | | F0112H | Serial mode register 01 | SMR01 | | R/W | _ | = | <b>√</b> | 0020H | | F0113H | | | | | | | | | | F0114H | Serial mode register 02 | SMR02 | | R/W | _ | _ | <b>√</b> | 0020H | | F0115H | | | | | | | , | | | F0116H | Serial mode register 03 | SMR03 | | R/W | _ | _ | <b>√</b> | 0020H | | F0117H | | 5.711.100 | | | | | , | 302011 | Table 3-6. Extended SFR (2nd SFR) List (2/4) | Address | Special Function Projector (SED) Name | Symbol | | DAM | Manin | ulabla Dit | Dance | After Reset | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|----------|-------|------------|----------|-------------|--| | Address | Special Function Register (SFR) Name | Syllibol | | R/W | | ulable Bit | | Aiter Heset | | | F04/311 | | 00555 | | D.: | 1-bit | 8-bit | 16-bit | 005=11 | | | F0118H | Serial communication operation setting register 00 | SCR00 | | R/W | _ | _ | √ | 0087H | | | F0119H | | 00001 | | D/// | | | .1 | 000711 | | | F011AH | Serial communication operation setting register 01 | SCR01 | | R/W | = | - | √ | 0087H | | | F011BH | Control or control of the | CODOO | | DAM | | | √ | 000711 | | | F011CH | Serial communication operation setting register 02 | SCR02 | | R/W | _ | _ | V | 0087H | | | F011DH<br>F011EH | Social communication operation patting register 02 | SCR03 | | R/W | | | <b>√</b> | 0087H | | | F011EH | Serial communication operation setting register 03 | SCHUS | | I 7/ V V | _ | _ | V | 000711 | | | F011FH<br>F0120H | Sorial channel anable status register 0 | SE0L | SE0 | R | √ | √ | <b>√</b> | 0000H | | | F0120H | Serial channel enable status register 0 | SEUL | SEU | n | V | V | V | 00001 | | | F012111 | Serial channel start register 0 | SS0L | SS0 | R/W | | √ | √ | 0000H | | | F0122H | Senai Channel Start register 0 | 330L | 330 | I 7/ V V | | | V | 0000H | | | F012311 | Serial channel stop register 0 | ST0L | ST0 | R/W | | | <b>√</b> | 0000H | | | F0125H | Joenal Chairlet Stop Tegister 0 | STOL | 310 | 11/ / / | _ | ٧ | ' | 000011 | | | F0126H | Serial clock select register 0 | SPS0L | SPS0 | R/W | | √ | √ | 0000H | | | F0127H | Joenal Glock Select register 0 | - SI 30L | 31 30 | 11/ / / | | _ | , | 000011 | | | F0128H | Serial output register 0 | SO0 | | R/W | _ | _ | √ | 0F0FH | | | F0129H | Jenai output register o | 300 | | 11/ / / | _ | | · | 01 01 11 | | | F012AH | Serial output enable register 0 | SOE0L | SOE0 | R/W | √ | √ | √ | 0000H | | | F012BH | Gorial output chapte register o | _ | 10020 | 1000 | | | <b>'</b> | 000011 | | | F0134H | Serial output level register 0 | SOLOL | SOL0 | R/W | _ | <b>√</b> | <b>√</b> | 0000H | | | F0135H | | _ | | | _ | | ·<br> | | | | F0144H | Serial status register 12 | SSR12L | SSR12 | R | _ | √ | <b>√</b> | 0000H | | | F0145H | | _ | | | = | | , | | | | F0146H | Serial status register 13 | SSR13L | SSR13 | R | _ | √ | <b>√</b> | 0000H | | | F0147H | | _ | | | _ | _ | } | | | | F014CH | Serial flag clear trigger register 12 | SIR12L | SIR12 | R/W | _ | <b>V</b> | V | 0000H | | | F014DH | | _ | | | - | _ | | | | | F014EH | Serial flag clear trigger register 13 | SIR13L | SIR13 | R/W | - | <b>V</b> | <b>V</b> | 0000H | | | F014FH | | _ | | | = | - | | | | | F0154H | Serial mode register 12 | SMR12 | | R/W | - | - | <b>V</b> | 0020H | | | F0155H | | | | | | | | | | | F0156H | Serial mode register 13 | SMR13 | | R/W | - | - | √ | 0020H | | | F0157H | | | | | | | | | | | F015CH | Serial communication operation setting register 12 | SCR12 | | R/W | _ | _ | <b>V</b> | 0087H | | | F015DH | | | | | | | | | | | F015EH | Serial communication operation setting register 13 | SCR13 | | R/W | - | - | <b>V</b> | 0087H | | | F015FH | | | | | | | | | | | F0160H | Serial channel enable status register 1 | SE1L | SE1 | R | √ | V | <b>V</b> | 0000H | | | F0161H | | - | | | _ | _ | | | | | F0162H | Serial channel start register 1 | SS1L | SS1 | R/W | √ | V | <b>V</b> | 0000H | | | F0163H | | _ | | | _ | _ | | | | Table 3-6. Extended SFR (2nd SFR) List (3/4) | Address | Special Function Register (SFR) Name Symbol | | R/W | Manip | After Reset | | | | |---------|---------------------------------------------|-------|------|-------|-------------|------------------|--------------|-------| | | | | | | 1-bit | l-bit 8-bit 16-b | | | | F0164H | Serial channel stop register 1 | ST1L | ST1 | R/W | V | V | V | 0000H | | F0165H | | = | | | _ | - | | | | F0166H | Serial clock select register 1 | SPS1L | SPS1 | R/W | - | V | √ | 0000H | | F0167H | | _ | | | _ | _ | | | | F0168H | Serial output register 1 | SO1 | | R/W | - | _ | <b>V</b> | 0F0FH | | F0169H | | | | | | | | | | F016AH | Serial output enable register 1 | SOE1L | SOE1 | R/W | √ | $\sqrt{}$ | <b>√</b> | 0000H | | F016BH | | - | | | - | - | | | | F0174H | Serial output level register 1 | SOL1L | SOL1 | R/W | - | V | $\sqrt{}$ | 0000H | | F0175H | | - | | | - | - | | | | F0180H | Timer counter register 00 | TCR00 | | R | - | _ | <b>V</b> | FFFFH | | F0181H | | | | | | | | | | F0182H | Timer counter register 01 | TCR01 | | R | - | _ | <b>√</b> | FFFFH | | F0183H | | | | | | | | | | F0184H | Timer counter register 02 | TCR02 | | R | - | _ | <b>V</b> | FFFFH | | F0185H | | | | | | | | | | F0186H | Timer counter register 03 | TCR03 | | R | - | _ | <b>V</b> | FFFFH | | F0187H | | | | | | | | | | F0188H | Timer counter register 04 | TCR04 | | R | - | _ | <b>√</b> | FFFFH | | F0189H | | | | | | | | | | F018AH | Timer counter register 05 | TCR05 | | R | - | - | $\sqrt{}$ | FFFFH | | F018BH | | | | | | | | | | F018CH | Timer counter register 06 | TCR06 | | R | - | - | $\sqrt{}$ | FFFFH | | F018DH | | | | | | | | | | F018EH | Timer counter register 07 | TCR07 | | R | = | = | $\sqrt{}$ | FFFFH | | F018FH | | | | | | | | | | F0190H | Timer mode register 00 | TMR00 | | R/W | - | _ | $\sqrt{}$ | 0000H | | F0191H | | | | | | | | | | F0192H | Timer mode register 01 | TMR01 | | R/W | _ | _ | √ | 0000H | | F0193H | | | | | | | | | | F0194H | Timer mode register 02 | TMR02 | | R/W | - | - | $\sqrt{}$ | 0000H | | F0195H | | | | | | | | | | F0196H | Timer mode register 03 | TMR03 | | R/W | - | _ | $\sqrt{}$ | 0000H | | F0197H | | | | | | | | | | F0198H | Timer mode register 04 | TMR04 | | R/W | - | _ | V | 0000H | | F0199H | | | | | | | | | | F019AH | Timer mode register 05 | TMR05 | | R/W | - | _ | √ | 0000H | | F019BH | | | | | | | | | | F019CH | Timer mode register 06 | TMR06 | | R/W | - | _ | $\sqrt{}$ | 0000H | | F019DH | | | | | | | | | | F019EH | Timer mode register 07 | TMR07 | | R/W | _ | _ | $\checkmark$ | 0000H | | F019FH | | | | | | | | | Table 3-6. Extended SFR (2nd SFR) List (4/4) | Address | Special Function Register (SFR) Name | Sym | bol | R/W | Manipu | ulable Bit | Range | After Reset | |---------|----------------------------------------|--------|-------|-----|--------|------------|-----------|-------------| | | | | | | 1-bit | 8-bit | 16-bit | | | F01A0H | Timer status register 00 | TSR00L | TSR00 | R | = | V | $\sqrt{}$ | 0000H | | F01A1H | | 1 | | | - | - | | | | F01A2H | Timer status register 01 | TSR01L | TSR01 | R | - | <b>V</b> | √ | 0000H | | F01A3H | | - | | | _ | - | | | | F01A4H | Timer status register 02 | TSR02L | TSR02 | R | - | <b>V</b> | √ | 0000H | | F01A5H | | _ | | | = | - | | | | F01A6H | Timer status register 03 | TSR03L | TSR03 | R | - | <b>V</b> | <b>V</b> | 0000H | | F01A7H | | _ | | | = | - | | | | F01A8H | Timer status register 04 | TSR04L | TSR04 | R | = | V | √ | 0000H | | F01A9H | | - | | | = | - | | | | F01AAH | Timer status register 05 | TSR05L | TSR05 | R | - | V | <b>V</b> | 0000H | | F01ABH | | = | | | - | - | | | | F01ACH | Timer status register 06 | TSR06L | TSR06 | R | = | V | √ | 0000H | | F01ADH | | = | | | - | - | | | | F01AEH | Timer status register 07 | TSR07L | TSR07 | R | = | V | √ | 0000H | | F01AFH | | - | | | = | - | | | | F01B0H | Timer channel enable status register 0 | TE0L | TE0 | R | √ | V | √ | 0000H | | F01B1H | | _ | | | = | - | | | | F01B2H | Timer channel start register 0 | TS0L | TS0 | R/W | √ | V | √ | 0000H | | F01B3H | | _ | | | = | - | | | | F01B4H | Timer channel stop register 0 | TT0L | TT0 | R/W | √ | V | √ | 0000H | | F01B5H | | - | | | _ | - | | | | F01B6H | Timer clock select register 0 | TPS0L | TPS0 | R/W | = | V | √ | 0000H | | F01B7H | | _ | | | = | - | | | | F01B8H | Timer output register 0 | TO0L | TO0 | R/W | = | V | √ | 0000H | | F01B9H | | = | | | - | - | | | | F01BAH | Timer output enable register 0 | TOE0L | TOE0 | R/W | √ | V | √ | 0000H | | F01BBH | | _ | | | = | - | | | | F01BCH | Timer output level register 0 | TOL0L | TOL0 | R/W | - | V | <b>V</b> | 0000H | | F01BDH | | - | | | - | - | ] | | | F01BEH | Timer output mode register 0 | TOM0L | ТОМО | R/W | - | √ | √ | 0000H | | F01BFH | | - | | | - | _ | | | **Remark** For SFRs in the SFR area, see **Table 3-5 SFR List**. ### 3.3 Instruction Address Addressing ### 3.3.1 Relative addressing #### [Function] Relative addressing stores in the program counter (PC) the result of adding a displacement value included in the instruction word (signed complement data: -128 to +127 or -32768 to +32767) to the program counter (PC)'s value (the start address of the next instruction), and specifies the program address to be used as the branch destination. Relative addressing is applied only to branch instructions. Figure 3-18. Outline of Relative Addressing #### 3.3.2 Immediate addressing ### [Function] Immediate addressing stores immediate data of the instruction word in the program counter, and specifies the program address to be used as the branch destination. For immediate addressing, CALL !!addr20 or BR !!addr20 is used to specify 20-bit addresses and CALL !addr16 or BR !addr16 is used to specify 16-bit addresses. 0000 is set to the higher 4 bits when specifying 16-bit addresses. Figure 3-19. Example of CALL !!addr20/BR !!addr20 Figure 3-20. Example of CALL !addr16/BR !addr16 ### 3.3.3 Table indirect addressing ## [Function] Table indirect addressing specifies a table address in the CALLT table area (0080H to 00BFH) with the 5-bit immediate data in the instruction word, stores the contents at that table address and the next address in the program counter (PC) as 16-bit data, and specifies the program address. Table indirect addressing is applied only for CALLT instructions. In the 78K0R microcontrollers, branching is enabled only to the 64 KB space from 00000H to 0FFFFH. Figure 3-21. Outline of Table Indirect Addressing ## 3.3.4 Register direct addressing ## [Function] Register direct addressing stores in the program counter (PC) the contents of a general-purpose register pair (AX/BC/DE/HL) and CS register of the current register bank specified with the instruction word as 20-bit data, and specifies the program address. Register direct addressing can be applied only to the CALL AX, BC, DE, HL, and BR AX instructions. Figure 3-22. Outline of Register Direct Addressing ### 3.4 Addressing for Processing Data Addresses ## 3.4.1 Implied addressing ### [Function] Instructions for accessing registers (such as accumulators) that have special functions are directly specified with the instruction word, without using any register specification field in the instruction word. ### [Operand format] Because implied addressing can be automatically employed with an instruction, no particular operand format is necessary. Implied addressing can be applied only to MULU X. Figure 3-23. Outline of Implied Addressing ### 3.4.2 Register addressing #### [Function] Register addressing accesses a general-purpose register as an operand. The instruction word of 3-bit long is used to select an 8-bit register and the instruction word of 2-bit long is used to select a 16-bit register. | Identifier | Description | |------------|------------------------| | r | X, A, C, B, E, D, L, H | | rp | AX, BC, DE, HL | Figure 3-24. Outline of Register Addressing ## 3.4.3 Direct addressing # [Function] Direct addressing uses immediate data in the instruction word as an operand address to directly specify the target address. | Identifier | Description | |------------|------------------------------------------------------------------------------------------| | ADDR16 | Label or 16-bit immediate data (only the space from F0000H to FFFFFH is specifiable) | | ES: ADDR16 | Label or 16-bit immediate data (higher 4-bit addresses are specified by the ES register) | Figure 3-25. Example of ADDR16 Figure 3-26. Example of ES:ADDR16 ### 3.4.4 Short direct addressing ## [Function] Short direct addressing directly specifies the target addresses using 8-bit data in the instruction word. This type of addressing is applied only to the space from FFE20H to FFF1FH. ### [Operand format] | Identifier | Description | |------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | SADDR | Label, FFE20H to FFF1FH immediate data, or 0FE20H to 0FF1FH immediate data | | | (only the space from FFE20H to FFF1FH is specifiable) | | SADDRP | Label, FFE20H to FFF1FH immediate data, or 0FE20H to 0FF1FH immediate data (even address only) (only the space from FFE20H to FFF1FH is specifiable) | Figure 3-27. Outline of Short Direct Addressing **Remark** SADDR and SADDRP are used to describe the values of addresses FE20H to FF1FH with 16-bit immediate data (higher 4 bits of actual address are omitted), and the values of addresses FFE20H to FFF1FH with 20-bit immediate data. Regardless of whether 16-bit or 20-bit immediate data is used, addresses within the space from FFE20H to FFF1FH are specified for the memory. ## 3.4.5 SFR addressing # [Function] SFR addressing directly specifies the target SFR addresses using 8-bit data in the instruction word. This type of addressing is applied only to the space from FFF00H to FFFFFH. | Identifier | Description | |------------|---------------------------------------------------| | SFR | SFR name | | SFRP | 16-bit-manipulatable SFR name (even address only) | Figure 3-28. Outline of SFR Addressing ## 3.4.6 Register indirect addressing # [Function] Register indirect addressing directly specifies the target addresses using the contents of the register pair specified with the instruction word as an operand address. | Identifier | Description | | | | |------------|----------------------------------------------------------------------------|--|--|--| | - | [DE], [HL] (only the space from F0000H to FFFFFH is specifiable) | | | | | - | ES:[DE], ES:[HL] (higher 4-bit addresses are specified by the ES register) | | | | Figure 3-29. Example of [DE], [HL] Figure 3-30. Example of ES:[DE], ES:[HL] ## 3.4.7 Based addressing # [Function] Based addressing uses the contents of a register pair specified with the instruction word as a base address, and 8-bit immediate data or 16-bit immediate data as offset data. The sum of these values is used to specify the target address. | Identifier | Description | |------------|---------------------------------------------------------------------------------------------| | - | [HL + byte], [DE + byte], [SP + byte] (only the space from F0000H to FFFFFH is specifiable) | | _ | word[B], word[C] (only the space from F0000H to FFFFFH is specifiable) | | _ | word[BC] (only the space from F0000H to FFFFFH is specifiable) | | - | ES:[HL + byte], ES:[DE + byte] (higher 4-bit addresses are specified by the ES register) | | - | ES:word[B], ES:word[C] (higher 4-bit addresses are specified by the ES register) | | - | ES:word[BC] (higher 4-bit addresses are specified by the ES register) | Figure 3-31. Example of [SP+byte] Figure 3-32. Example of [HL + byte], [DE + byte] Figure 3-33. Example of word[B], word[C] Figure 3-34. Example of word[BC] Figure 3-35. Example of ES:[HL + byte], ES:[DE + byte] Figure 3-36. Example of ES:word[B], ES:word[C] Figure 3-37. Example of ES:word[BC] ## 3.4.8 Based indexed addressing # [Function] Based indexed addressing uses the contents of a register pair specified with the instruction word as the base address, and the content of the B register or C register similarly specified with the instruction word as offset address. The sum of these values is used to specify the target address. | Identifier | Description | |------------|--------------------------------------------------------------------------------| | - | [HL+B], [HL+C] (only the space from F0000H to FFFFFH is specifiable) | | - | ES:[HL+B], ES:[HL+C] (higher 4-bit addresses are specified by the ES register) | Figure 3-38. Example of [HL+B], [HL+C] Figure 3-39. Example of ES:[HL+B], ES:[HL+C] ## 3.4.9 Stack addressing # [Function] The stack area is indirectly addressed with the stack pointer (SP) contents. This addressing is automatically employed when the PUSH, POP, subroutine call, and return instructions are executed or the register is saved/restored upon generation of an interrupt request. Stack addressing is applied only to the internal RAM area. | Identifier | Description | |------------|------------------------------------| | - | PUSH AX/BC/DE/HL | | | POP AX/BC/DE/HL | | | CALL/CALLT | | | RET | | | BRK | | | RETB (Interrupt request generated) | | | RETI | ### **CHAPTER 4 PORT FUNCTIONS** #### 4.1 Port Functions There are three types of pin I/O buffer power supplies: AVREF, EVDD, and VDD. The relationship between these power supplies and the pins is shown below. Power Supply Corresponding Pins AVREF P20 to P27 EVDD Port pins other than P20 to P27 and P121 to P124 RESET pin and FLMD0 pin VDD P121 to P124 Pins other than port pins (except RESET pin and FLMD0 pin ) Table 4-1. Pin I/O Buffer Power Supplies 78K0R/KE3 products are provided with the ports shown in Figure 4-1, which enable variety of control operations. The functions of each port are shown in Table 4-2. In addition to the function as digital I/O ports, these ports have several alternate functions. For details of the alternate functions, see **CHAPTER 2 PIN FUNCTIONS**. Figure 4-1. Port Types Table 4-2. Port Functions (1/2) | Function Name | I/O | Function | After Reset | Alternate Function | |---------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--------------------| | P00 | I/O | Port 0. | Input port | TI00 | | P01 | | 7-bit I/O port. | | TO00 | | P02 | | Input of P03 and P04 can be set to TTL input buffer. Output of P02 to P04 can be set to N-ch open-drain output | | SO10/TxD1 | | P03 | | (V <sub>DD</sub> tolerance). | | SI10/RxD1/SDA10 | | P04 | | Input/output can be specified in 1-bit units. | | SCK10/SCL10 | | P05 | | Use of an on-chip pull-up resistor can be specified by a | | TI05/TO05 | | P06 | | software setting. | | TI06/TO06 | | P10 | I/O | Port 1. | Input port | SCK00 | | P11 | | 8-bit I/O port. | | SI00/RxD0 | | P12 | | Input/output can be specified in 1-bit units. Use of an on-chip pull-up resistor can be specified by a | | SO00/TxD0 | | P13 | | software setting. | | TxD3 | | P14 | | | | RxD3 | | P15 | | | RTCDIV/RTCCL | | | P16 | | | TI01/TO01/INTP5 | | | P17 | | | TI02/TO02 | | | P20 to P27 | I/O | Port 2. 8-bit I/O port. Input/output can be specified in 1-bit units. | Digital input port | ANI0 to ANI7 | | P30 | I/O | Port 3. | Input port | RTC1HZ/INTP3 | | P31 | | 2-bit I/O port. Input/output can be specified in 1-bit units. Use of an on-chip pull-up resistor can be specified by a software setting. | | TI03/TO03/INTP4 | | P40 <sup>Note</sup> | I/O | Port 4. | Input port | TOOL0 | | P41 | | 4-bit I/O port. | | TOOL1 | | P42 | | Input/output can be specified in 1-bit units. Use of an on-chip pull-up resistor can be specified by a | | TI04/TO04 | | P43 | | software setting. | - | | | P50 | I/O | Port 5. | Input port | INTP1 | | P51 | | 6-bit I/O port. | | INTP2 | | P52 | | Input/output can be specified in 1-bit units. | of an on-chip pull-up resistor can be specified by a | - | | P53 | | software setting. | | - | | P54 | | | | - | | P55 | | | | - | **Note** If on-chip debugging is enabled by using an option byte, be sure to pull up the P40/TOOL0 pin externally (see **Caution** in **2.2.5 P40** to **P43** (port 4)). Table 4-2. Port Functions (2/2) | Function Name | I/O | Function | After Reset | Alternate Function | |---------------|--------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|--------------------| | P60 | I/O | Port 6. | Input port | SCL0 | | P61 | | 4-bit I/O port. Output of P60 to P63 can be set to N-ch open-drain output (6 V tolerance). | | SDA0 | | P62 | | | | = | | P63 | | Input/output can be specified in 1-bit units. | | - | | P70 to P73 | I/O | Port 7.<br>8-bit I/O port. | Input port | KR0 to KR3 | | P74 to P77 | | Input/output can be specified in 1-bit units. Use of an on-chip pull-up resistor can be specified by a software setting. | of an on-chip pull-up resistor can be specified by a KR4/INTP8 to | | | P120 | I/O | Port 12. | Input port INTP0/EXLVI | | | P121 | Input | 1-bit I/O port and 4-bit input port. | | X1 | | P122 | | For only P120, use of an on-chip pull-up resistor can be specified by a software setting. | | X2/EXCLK | | P123 | | oposition by a continuity continuity. | | XT1 | | P124 | | | XT2 | XT2 | | P130 | Output | Port 13. 1-bit output port. | Output port | - | | P140 | I/O | Port 14.<br>2-bit I/O port. | Input port | PCLBUZ0/INTP6 | | P141 | | Input/output can be specified in 1-bit units. Use of an on-chip pull-up resistor can be specified by a software setting. | | PCLBUZ1/INTP7 | # 4.2 Port Configuration Ports include the following hardware. **Table 4-3. Port Configuration** | Item | Configuration | | |-------------------|---------------------------------------------------------------------------------|--| | Control registers | Port mode registers (PM0 to PM7, PM12, PM14) | | | | Port registers (P0 to P7, P12 to P14) | | | | Pull-up resistor option registers (PU0, PU1, PU3 to PU5, PU7, PU12, PU14) | | | | Port input mode registers (PIM0) | | | | Port output mode registers (POM0) | | | | A/D port configuration register (ADPC) | | | Port | Total: 55 (CMOS I/O: 46, CMOS input: 4, CMOS output: 1, N-ch open drain I/O: 4) | | | Pull-up resistor | Total: 38 | | #### 4.2.1 Port 0 Port 0 is a 7-bit I/O port with an output latch. Port 0 can be set to the input mode or output mode in 1-bit units using port mode register 0 (PM0). When the P00 to P06 pins are used as an input port, use of an on-chip pull-up resistor can be specified in 1-bit units by pull-up resistor option register 0 (PU0). Input to the P03 and P04 pins can be specified through a normal input buffer or a TTL input buffer in 1-bit units using port input mode register 0 (PIM0). Output from the P02 to P04 pins can be specified as N-ch open-drain output (V<sub>DD</sub> tolerance) in 1-bit units using port output mode register 0 (POM0). This port can also be used for timer I/O, serial interface data I/O, and clock I/O. Reset signal generation sets port 0 to input mode. Figures 4-2 to 4-6 show block diagrams of port 0. - Cautions 1. To use P01/T000, P05/Tl05/T005, or P06/Tl06/T006 as a general-purpose port, set bits 0, 5, 6 (T000, T005, T006) of timer output register 0 (T00) and bits 0, 5, 6 (T0E00, T0E05, T0E06) of timer output enable register 0 (T0E0) to "0", which is the same as their default status setting. - 2. To use P02/SO10/TxD1, P03/SI10/RxD1/SDA10, or P04/SCK10/SCL10 as a general-purpose port, note the serial array unit 0 setting. For details, refer to the following tables. - Table 11-7 Relationship Between Register Settings and Pins (Channel 2 of Unit 0: CSI10, UART1 Transmission, IIC10) - Table 11-8 Relationship Between Register Settings and Pins (Channel 3 of Unit 0: UART1 Reception) Figure 4-2. Block Diagram of P00 P0: Port register 0 PU0: Pull-up resistor option register 0 PM0: Port mode register 0 $\mathsf{EV}_\mathsf{DD}$ $WR_{\text{PU}}$ PU0 PU01 RD Selector Internal bus WRPORT P0 Output latch (P01) © P01/T000 WR<sub>PM</sub> PM0 PM01 Alternate function Figure 4-3. Block Diagram of P01 PU0: Pull-up resistor option register 0 PM0: Port mode register 0 EV<sub>DD</sub> WRpu PU0 PU02 RD Selector Internal bus WRPORT P0 Output latch © P02/SO10/TxD1 (P02) $WR_{\text{POM}}$ POM0 POM02 $WR_{\text{PM}}$ PM0 PM02 Alternate function Figure 4-4. Block Diagram of P02 PU0: Pull-up resistor option register 0 PM0: Port mode register 0 POM0: Port output mode register 0 Figure 4-5. Block Diagram of P03 and P04 PU0: Pull-up resistor option register 0 PM0: Port mode register 0PIM0: Port input mode register 0POM0: Port output mode register 0 Figure 4-6. Block Diagram of P05 and P06 PU0: Pull-up resistor option register 0 PM0: Port mode register 0 #### 4.2.2 Port 1 Port 1 is an 8-bit I/O port with an output latch. Port 1 can be set to the input mode or output mode in 1-bit units using port mode register 1 (PM1). When the P10 to P17 pins are used as an input port, use of an on-chip pull-up resistor can be specified in 1-bit units by pull-up resistor option register 1 (PU1). This port can also be used for external interrupt request input, serial interface data I/O, clock I/O, timer I/O, and real-time counter clock output. Reset signal generation sets port 1 to input mode. Figures 4-7 to 4-11 show block diagrams of port 1. - Cautions 1. To use P10/SCK00 P11/Sl00/RxD0 P12/SO00/TxD0, P13/TxD3, or P14/RxD3 as a general-purpose port, note the serial array unit setting. For details, refer to the following tables. - Table 11-5 Relationship Between Register Settings and Pins (Channel 0 of Unit 0: CSI00, UART0 Transmission) - Table 11-6 Relationship Between Register Settings and Pins (Channel 1 of Unit 0: UART0 Reception) - Table 11-9 Relationship Between Register Settings and Pins (Channel 2 of Unit 1: UART3 Transmission) - Table 11-10 Relationship Between Register Settings and Pins (Channel 3 of Unit 1: UART3 Reception) - 2. To use P16/TI01/TO01/INTP5 or P17/TI02/TO02 as a general-purpose port, set bits 1 and 2 (TO01, TO02) of timer output register 0 (TO0) and bits 1 and 2 (TOE01, TOE02) of timer output enable register 0 (TOE0) to "0", which is the same as their default status setting. - 3. To use P15/RTCDIV/RTCCL as a general-purpose port, set bit 4 (RCLOE0) of real-time counter control register 0 (RTCC0) and bit 6 (RCLOE2) of real-time counter control register 2 (RTCC2) to "0", which is the same as their default status settings. $\mathsf{EV}_\mathsf{DD}$ $WR_{PU}$ PU1 PU10 Alternate function RD Selector WRPORT P1 Internal bus Output latch - P10/SCK00 (P10) **WR**PM PM1 PM10 Alternate function Figure 4-7. Block Diagram of P10 PU1: Pull-up resistor option register 1 PM1: Port mode register 1 Figure 4-8. Block Diagram of P11 and P14 PU1: Pull-up resistor option register 1 PM1: Port mode register 1 $\mathsf{EV}_\mathsf{DD}$ WRpu PU1 PU12, PU13 RD Selector Internal bus WRPORT P1 Output latch (P12, P13) P13/TxD3 WRPM PM1 PM12, PM13 Alternate function Figure 4-9. Block Diagram of P12 and P13 PU1: Pull-up resistor option register 1 PM1: Port mode register 1 $\mathsf{EV}_\mathsf{DD}$ $WR_{\text{PU}}$ PU1 PU15 RD Selector Internal bus WRPORT P1 Output latch . (P15) - P15/RTCDIV/RTCCL $WR_{PM}$ PM1 PM15 Alternate function Figure 4-10. Block Diagram of P15 PU1: Pull-up resistor option register 1 PM1: Port mode register 1 Figure 4-11. Block Diagram of P16 and P17 PU1: Pull-up resistor option register 1 PM1: Port mode register 1 #### 4.2.3 Port 2 Port 2 is an 8-bit I/O port with an output latch. Port 2 can be set to the input mode or output mode in 1-bit units using port mode register 2 (PM2). This port can also be used for A/D converter analog input. To use P20/ANI0 to P27/ANI7 as digital input pins, set them in the digital I/O mode by using the A/D port configuration register (ADPC) and in the input mode by using PM2. Use these pins starting from the lower bit. To use P20/ANI0 to P27/ANI7 as digital output pins, set them in the digital I/O mode by using ADPC and in the output mode by using PM2. To use P20/ANI0 to P27/ANI7 as analog input pins, set them in the analog input mode by using the A/D port configuration register (ADPC) and in the input mode by using PM2. Use these pins starting from the upper bit. Table 4-4. Setting Functions of P20/ANI0 to P27/ANI7 Pins | ADPC | PM2 | ADS | P20/ANI0 to P27/ANI7 Pins | |------------------------|-------------|----------------------|------------------------------------| | Digital I/O selection | Input mode | - | Digital input | | | Output mode | - | Digital output | | Analog input selection | Input mode | Selects ANI. | Analog input (to be converted) | | | | Does not select ANI. | Analog input (not to be converted) | | | Output mode | Selects ANI. | Setting prohibited | | | | Does not select ANI. | | All P20/ANI0 to P27/ANI7 are set in the digital input mode when the reset signal is generated. Figure 4-12 shows a block diagram of port 2. Caution See 2.2.12 AVREF for the voltage to be applied to the AVREF pin when using port 2 as a digital I/O. RD WRPORT P2 Output latch (P20 to P27) WRPM PM2 PM2 PM20 to PM27 A/D converter Figure 4-12. Block Diagram of P20 to P27 PM2: Port mode register 2 #### 4.2.4 Port 3 Port 3 is a 2-bit I/O port with an output latch. Port 3 can be set to the input mode or output mode in 1-bit units using port mode register 3 (PM3). When the P30 and P31 pins are used as an input port, use of an on-chip pull-up resistor can be specified in 1-bit units by pull-up resistor option register 3 (PU3). This port can also be used for external interrupt request input, timer I/O, and real-time counter correction clock output. Reset signal generation sets port 3 to input mode. Figure 4-13 shows block a diagram of port 3. - Cautions 1. To use P31/Tl03/TO03/INTP4 as a general-purpose port, set bit 3 (TO03) of timer output register 0 (TO0) and bit 3 (TOE03) of timer output enable register 0 (TOE0) to "0", which is the same as their default status setting. - 2. To use P30/RTC1HZ/INTP3 as a general-purpose port, set bit 5 (RCLOE1) of Real-time counter control register 0 (RTCC0) to "0", which is the same as their default status setting. Figure 4-13. Block Diagram of P30 and P31 P3: Port register 3 PU3: Pull-up resistor option register 3 PM3: Port mode register 3 #### 4.2.5 Port 4 Port 4 is a 4-bit I/O port with a output latch. Port 4 can be set to the input mode or output mode in 1-bit units using port mode register 4 (PM4). When the P40 to P43 pins are used as an input port, use of an on-chip pull-up resistor can be specified in 1-bit units by pull-up resistor option register 4 (PU4)<sup>Note</sup>. This port can also be used for flash memory programmer/debugger data I/O, clock output, and timer I/O. Reset signal generation sets port 4 to input mode. Figures 4-14 to 4-17 show block diagrams of port 4. Note When a tool is connected, the P40 and P41 pins cannot be connected to a pull-up resistor. Cautions 1. When a tool is connected, the P40 pin cannot be used as a port pin. When the on-chip debug function is used, P41 pin can be used as follows by the mode setting on the debugger. 1-line mode: can be used as a port (P41). 2-line mode: used as a TOOL1 pin and cannot be used as a port (P41). 2. To use P42/Tl04/T004 as a general-purpose port, set bit 4 (T004) of timer output register 0 (T00) and bit 4 (T0E04) of timer output enable register 0 (T0E0) to "0", which is the same as their default status setting. Figure 4-14. Block Diagram of P40 PU4: Pull-up resistor option register 4 PM4: Port mode register 4 $\text{EV}_{\text{DD}}$ WRpu PU4 PU41 RD Selector Internal bus WRPORT P4 Output latch (P41) Selector - P41/TOOL1 WR<sub>PM</sub> PM4 PM41 Alternate function Figure 4-15. Block Diagram of P41 PU4: Pull-up resistor option register 4 PM4: Port mode register 4 $\mathsf{EV}_\mathsf{DD}$ WRPU PU4 PU42 Alternate function RD Selector Internal bus WRPORT P4 Output latch P42/TI04/TO04 (P42) $WR_{\text{PM}}$ PM4 PM42 Alternate function Figure 4-16. Block Diagram of P42 PU4: Pull-up resistor option register 4 PM4: Port mode register 4 PU43 PU43 PU43 PP-ch RD WRPORT P4 Output latch (P43) WRPM PM4 PM43 Figure 4-17. Block Diagram of P43 PU4: Pull-up resistor option register 4 PM4: Port mode register 4 # 4.2.6 Port 5 Port 5 is an 6-bit I/O port with an output latch. Port 5 can be set to the input mode or output mode in 1-bit units using port mode register 5 (PM5). When the P50 to P55 pins are used as an input port, use of an on-chip pull-up resistor can be specified in 1-bit units by pull-up resistor option register 5 (PU5). This port can also be used for external interrupt request input. Reset signal generation sets port 5 to input mode. Figures 4-18 and 4-19 show block diagrams of port 5. Figure 4-18. Block Diagram of P50 and P51 P5: Port register 5 PU5: Pull-up resistor option register 5 PM5: Port mode register 5 Figure 4-19. Block Diagram of P52 to P55 PU5: Pull-up resistor option register 5 PM5: Port mode register 5 # 4.2.7 Port 6 Port 6 is a 4-bit I/O port with an output latch. Port 6 can be set to the input mode or output mode in 1-bit units using port mode register 6 (PM6). The output of the P60 to P63 pins is N-ch open-drain output (6 V tolerance). This port can also be used for serial interface data I/O and clock I/O. Reset signal generation sets port 6 to input mode. Figures 4-20 and 4-21 show block diagrams of port 6. Caution When using P60/SCL0 or P61/SDA0 as a general-purpose port, stop the operation of serial interface IIC0. Alternate function RD Selector WRPORT Internal bus P6 Output latch P60/SCL0, (P60, P61) P61/SDA0 $WR_{PM}$ PM6 PM60. PM61 Alternate function Figure 4-20. Block Diagram of P60 and P61 P6: Port register 6 PM6: Port mode register 6 Snd lemating MRPort P6 Output latch (P62, P63) WRPM PM6 PM62, PM63 PM62, PM63 Figure 4-21. Block Diagram of P62 and P63 P6: Port register 6 PM6: Port mode regis PM6: Port mode register 6 RD: Read signal WR××: Write signal 118 # 4.2.8 Port 7 Port 7 is an 8-bit I/O port with an output latch. Port 7 can be set to the input mode or output mode in 1-bit units using port mode register 7 (PM7). When the P70 to P77 pins are used as an input port, use of an on-chip pull-up resistor can be specified in 1-bit units by pull-up resistor option register 7 (PU7). This port can also be used for key return input, and interrupt request input. Reset signal generation sets port 7 to input mode. Figure 4-22 shows a block diagram of port 7. Figure 4-22. Block Diagram of P70 to P77 P7: Port register 7 PU7: Pull-up resistor option register 7 PM7: Port mode register 7 #### 4.2.9 Port 12 P120 is a 1-bit I/O port with an output latch. Port 12 can be set to the input mode or output mode in 1-bit units using port mode register 12 (PM12). When used as an input port, use of an on-chip pull-up resistor can be specified by pull-up resistor option register 12 (PU12). P121 to P124 are 4-bit input ports. This port can also be used for external interrupt request input, potential input for external low-voltage detection, connecting resonator for main system clock, connecting resonator for subsystem clock, and external clock input for main system clock. Reset signal generation sets port 12 to input mode. Figures 4-23 to 4-25 show block diagrams of port 12. Caution The function setting on P121 to P124 is available only once after the reset release. The port once set for connection to an oscillator cannot be used as an input port unless the reset is performed. Figure 4-23. Block Diagram of P120 P12: Port register 12 PU12: Pull-up resistor option register 12 PM12: Port mode register 12 Figure 4-24. Block Diagram of P121 and P122 CMC: Clock operation mode control register RD: Read signal Figure 4-25. Block Diagram of P123 and P124 CMC: Clock operation mode control register RD: Read signal # 4.2.10 Port 13 P130 is a 1-bit output-only port with an output latch. Figure 4-26 shows block diagrams of port 13. Figure 4-26. Block Diagram of P130 P13: Port register 13 RD: Read signal WR××: Write signal **Remark** When reset is effected, P130 outputs a low level. If P130 is set to output a high level before reset is effected, the output signal of P130 can be dummy-output as the CPU reset signal. # 4.2.11 Port 14 Port 14 is a 2-bit I/O port with an output latch. Port 14 can be set to the input mode or output mode in 1-bit units using port mode register 14 (PM14). When the P140 and P141 pins are used as an input port, use of an on-chip pull-up resistor can be specified in 1-bit units by pull-up resistor option register 14 (PU14). This port can also be used for external interrupt request input and clock/buzzer output. Reset signal generation sets port 14 to input mode. Figure 4-27 shows block diagrams of port 14. Caution To use P140/PCLBUZ0/INTP6 or P141/PCLBUZ1/INTP7 as a general-purpose port, set bit 7 of clock output select register 0 and 1 (CKS0, CKS1) to "0", which is the same as their default status setting. Figure 4-27. Block Diagram of P140 and P141 PU14: Pull-up resistor option register 14 PM14: Port mode register 14 # 4.3 Registers Controlling Port Function Port functions are controlled by the following six types of registers. - Port mode registers (PM0 to PM7, PM12, PM14) - Port registers (P0 to P7, P12 to P14) - Pull-up resistor option registers (PU0, PU1, PU3 to PU5, PU7, PU12, PU14) - Port input mode register (PIM0) - Port output mode register (POM0) - A/D port configuration register (ADPC) # (1) Port mode registers (PM0 to PM7, PM12, PM14) These registers specify input or output mode for the port in 1-bit units. These registers can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation sets these registers to FFH. When port pins are used as alternate-function pins, set the port mode register by referencing **4.5** Settings of Port Mode Register and Output Latch When Using Alternate Function. Figure 4-28. Format of Port Mode Register | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Address | After reset | R/W | |--------|----------|--------------------------------|----------------------------------|-------------|----------|-------------|-----------|----------|---------|-------------|----------| | PM0 | 1 | PM06 | PM05 | PM04 | PM03 | PM02 | PM01 | PM00 | FFF20H | FFH | R/W | | | | | | 1 | | 1 | 1 | | | | | | PM1 | PM17 | PM16 | PM15 | PM14 | PM13 | PM12 | PM11 | PM10 | FFF21H | FFH | R/W | | ſ | | T | Т | 1 | Т | 1 | 1 | 1 | | | | | PM2 | PM27 | PM26 | PM25 | PM24 | PM23 | PM22 | PM21 | PM20 | FFF22H | FFH | R/W | | 1 | | 1 | I | I | I | <u> </u> | I | I | | | | | PM3 | 1 | 1 | 1 | 1 | 1 | 1 | PM31 | PM30 | FFF23H | FFH | R/W | | ĺ | | T | Π | T | Π | | T | T 1 | | | | | PM4 | 1 | 1 | 1 | 1 | PM43 | PM42 | PM41 | PM40 | FFF24H | FFH | R/W | | | | 1 | | | | | | | l | | | | PM5 | 1 | 1 | PM55 | PM54 | PM53 | PM52 | PM51 | PM50 | FFF25H | FFH | R/W | | D140 | | 1 , | | | D1400 | D1400 | DMO4 | Diviso | FFFOOL | | D.44 | | PM6 | 1 | 1 | 1 | 1 | PM63 | PM62 | PM61 | PM60 | FFF26H | FFH | R/W | | PM7 | PM77 | PM76 | PM75 | PM74 | PM73 | PM72 | PM71 | PM70 | FFF27H | FFH | R/W | | 1 1017 | 1 1017 7 | 1 1017 0 | 1 1017 3 | 1 10174 | 1 1017 3 | 1 1017 2 | 1 1017 1 | 1 1017 0 | 1112/11 | 1111 | 1 1/ V V | | PM12 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | PM120 | FFF2CH | FFH | R/W | | | | | | | | | ' | 1 111120 | 1112011 | | | | PM14 | 1 | 1 | 1 | 1 | 1 | 1 | PM141 | PM140 | FFF2EH | FFH | R/W | | | | ı | <u> </u> | <u>I</u> | <u> </u> | | <u>l</u> | | | | | | | PMmn | | | | F | Pmn pin I/O | ) mode se | lection | | | | | | | | (m = 0 to 7, 12, 14; n = 0 to 7) | | | | | | | | | | | 0 | Output mode (output buffer on) | | | | | | | | | | | | 1 | Input mod | de (output | buffer off) | | | | | | | | Caution Be sure to set bit 7 of PM0, bits 2 to 7 of PM3, bits 4 to 7 of PM4, bits 6 and 7 of PM5, bits 4 to 7 of PM6, bits 1 to 7 of PM12, and bits 2 to 7 of PM14 to "1". # (2) Port registers (P0 to P7, P12 to P14) These registers write the data that is output from the chip when data is output from a port. If the data is read in the input mode, the pin level is read. If it is read in the output mode, the output latch value is read. Note. These registers can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears these registers to 00H. **Note** It is always 0 and never a pin level that is read out if a P2 is read during the input mode when P2 is set to function as an analog input for a A/D converter. Figure 4-29. Format of Port Register | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Address | After reset | R/W | |--------|-----|----------|------------|-------------|------------|--------------|-----------------|-----------|----------------|----------------------|---------------------| | P0 | 0 | P06 | P05 | P04 | P03 | P02 | P01 | P00 | FFF00H | 00H (output latch) | R/W | | | | 1 | | Т | Т | Т | 1 | | | | | | P1 | P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 | FFF01H | 00H (output latch) | R/W | | | | T | | | | | T | | | | | | P2 | P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | FFF02H | 00H (output latch) | R/W | | Do | | | 0 | 0 | 0 | | DO1 | Dan | FFFOOL | OOLI (autaut latab) | DAM | | P3 | 0 | 0 | 0 | 0 | 0 | 0 | P31 | P30 | FFF03H | 00H (output latch) | H/VV | | P4 | 0 | 0 | 0 | 0 | P43 | P42 | P41 | P40 | FFF04H | 00H (output latch) | R/W | | | | | | | | | | | | , | | | P5 | 0 | 0 | P55 | P54 | P53 | P52 | P51 | P50 | FFF05H | 00H (output latch) | R/W | | | | | | | | | | | | | | | P6 | 0 | 0 | 0 | 0 | P63 | P62 | P61 | P60 | FFF06H | 00H (output latch) | R/W | | | | ī | | 1 | 1 | T | ı | 1 | | | | | P7 | P77 | P76 | P75 | P74 | P73 | P72 | P71 | P70 | FFF07H | 00H (output latch) | R/W | | | | | | | | 5 | 5.0. | D | | | n a Note | | P12 | 0 | 0 | 0 | P124 | P123 | P122 | P121 | P120 | FFF0CH | Undefined | R/W <sup>Note</sup> | | P13 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | P130 | FFF0DH | 00H (output latch) | R/W | | 1 10 | | 0 | U | U | U | U | 0 | 1 100 | 1110011 | oori (output lateri) | 10,00 | | P14 | 0 | 0 | 0 | 0 | 0 | 0 | P141 | P140 | FFF0EH | 00H (output latch) | R/W | | | | I | | | | | I | | l | | | | | Pmn | | | | m = | = 0 to 7, 12 | 2 to 14; n = | = 0 to 7 | | | | | | | Οι | utput data | control (in | output mod | de) | | Input dat | ta read (in in | put mode) | | | | 0 | Output 0 | | | | | Input low level | | | | | | | 1 | Output 1 | | | | | Input hig | h level | | | | Note P121 to P124 are read-only. # (3) Pull-up resistor option registers (PU0, PU1, PU3 to PU5, PU7, PU12, PU14) These registers specify whether the on-chip pull-up resistors of P00 to P06, P10 to P17, P30, P31, P40 to P43, P50 to P55, P70 to P77, P120, P140, or P141 are to be used or not. On-chip pull-up resistors can be used in 1-bit units only for the bits set to input mode of the pins to which the use of an on-chip pull-up resistor has been specified in PU0, PU1, PU3 to PU5, PU7, PU12, and PU14. On-chip pull-up resistors cannot be connected to bits set to output mode and bits used as alternate-function output pins, regardless of the settings of PU0, PU1, PU3 to PU5, PU7, PU12, and PU14. These registers can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears these registers to 00H. Figure 4-30. Format of Pull-up Resistor Option Register | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Address | After reset | R/W | |--------|------|---------|--------------------------------------------|-------------|-------|--------------|--------------|------------------------------------|---------|-------------|-----| | PU0 | 0 | PU06 | PU05 | PU04 | PU03 | PU02 | PU01 | PU00 | F0030H | 00H | R/W | | | | | | | | | | | | | | | PU1 | PU17 | PU16 | PU15 | PU14 | PU13 | PU12 | PU11 | PU10 | F0031H | 00H | R/W | | | | | | | | 1 | r | 1 | | | | | PU3 | 0 | 0 | 0 | 0 | 0 | 0 | PU31 | PU30 | F0033H | 00H | R/W | | | | | | | | | T | 1 | | | | | PU4 | 0 | 0 | 0 | 0 | PU43 | PU42 | PU41 | PU40 | F0034H | 00H | R/W | | | | 1 | 1 | | | 1 | 1 | 1 | | | | | PU5 | 0 | 0 | PU55 | PU54 | PU53 | PU52 | PU51 | PU50 | F0035H | 00H | R/W | | | | T | T | T | T | T | T | 1 | | | | | PU7 | PU77 | PU76 | PU75 | PU74 | PU73 | PU72 | PU71 | PU70 | F0037H | 00H | R/W | | | | | | | | 1 | Т | | | | | | PU12 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PU120 | F003CH | 00H | R/W | | | | T | 1 | T | T | 1 | T | | | | | | PU14 | 0 | 0 | 0 | 0 | 0 | 0 | PU141 | PU140 | F003EH | 00H | R/W | | | | T | | | | | | | | | | | | PUmn | | Pmn pin on-chip pull-up resistor selection | | | | | | | | | | | | | | | • | 0, 1, 3 to t | 5, 7, 12, 14 | $\mathbf{r}$ ; $\mathbf{n} = 0$ to | /) | | | | | 0 | | On-chip pull-up resistor not connected | | | | | | | | | | | 1 | On-chip | pull-up res | istor conne | ected | | | | | | | #### (4) Port input mode registers (PIM0) This register sets the input buffer of P03 or P04 in 1-bit units. TTL input buffer can be selected during serial communication with an external device of the different potential. This register can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 4-31. Format of Port Input Mode Register | Address: | F0040H | After reset: 00H | R/W | | | | | | |----------|--------|------------------|-----|-------|-------|---|---|---| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PIM0 | 0 | 0 | 0 | PIM04 | PIM03 | 0 | 0 | 0 | | PIM0n | P0n pin input buffer selection $(n=3,4)$ | |-------|------------------------------------------| | 0 | Normal input buffer | | 1 | TTL input buffer | # (5) Port output mode registers (POM0) This register sets the output mode of P02 to P04 in 1-bit units. N-ch open drain output ( $V_{DD}$ tolerance) mode can be selected during serial communication with an external device of the different potential, and for the SDA10 and SDA20 pins during simplified $I^2C$ communication with an external device of the same potential. This register can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 4-32. Format of Port Input Mode Register | Address: | F0050H | After reset: 00H | R/W | | | | | | |----------|--------|------------------|-----|-------|-------|-------|---|---| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | РОМ0 | 0 | 0 | 0 | POM04 | POM03 | POM02 | 0 | 0 | | POMmn | Pmn pin output mode selection (n = 2 to 4) | | | | |-------|---------------------------------------------|--|--|--| | 0 | Normal output mode | | | | | 1 | N-ch open-drain output (VDD tolerance) mode | | | | #### (6) A/D port configuration register (ADPC) This register switches the P20/ANI0 to P27/ANI7 pins to digital I/O of port or analog input of A/D converter. ADPC can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation sets this register to 10H. Figure 4-33. Format of A/D Port Configuration Register (ADPC) Address: F0017H After reset: 10H R/W 2 0 Symbol 6 5 3 1 4 ADPC 0 0 0 ADPC4 ADPC3 ADPC2 ADPC1 ADPC0 | ADPC4 | ADPC3 | ADPC2 | ADPC1 | ADPC0 | | Analog input (A)/digital I/O (D) switching | | | | | | | | | | | | |-------|------------------|-------|-------|-------|-------|--------------------------------------------|-------|-------|-------|-------|-------|--------------------|--|--|--|--|--| | | | | | | ANI7/ | ANI6/ | ANI5/ | ANI4/ | ANI3/ | ANI2/ | ANI1/ | ANIO/ | | | | | | | | | | | | P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | | | | | | | 0 | 0 | 0 | 0 | 0 | Α | Α | Α | Α | Α | Α | Α | Α | | | | | | | 0 | 0 | 0 | 0 | 1 | Α | Α | Α | Α | Α | Α | Α | D | | | | | | | 0 | 0 | 0 | 1 | 0 | Α | Α | Α | Α | Α | Α | D | D | | | | | | | 0 | 0 | 0 | 1 | 1 | Α | Α | Α | Α | Α | D | D | D | | | | | | | 0 | 0 | 1 | 0 | 0 | Α | Α | Α | Α | D | D | D | D | | | | | | | 0 | 0 | 1 | 0 | 1 | Α | Α | Α | D | D | D | D | D | | | | | | | 0 | 0 | 1 | 1 | 0 | Α | Α | D | D | D | D | D | D | | | | | | | 0 | 0 | 1 | 1 | 1 | Α | D | D | D | D | D | D | D | | | | | | | 0 | 1 | 0 | 0 | 0 | D | D | D | D | D | D | D | D | | | | | | | 1 | 0 | 0 | 0 | 0 | D | D | D | D | D | D | D | D | | | | | | | | Other than above | | | | | | ted | | • | | | Setting prohibited | | | | | | # Cautions 1. Set the channel used for A/D conversion to the input mode by using port mode registers 2 (PM2). - 2. Do not set the pin set by ADPC as digital I/O by analog input channel specification register (ADS). - 3. When using all ANI0/P20 to ANI7/P27 pins as digital I/O (D), the setting can be done by ADPC4 to ADPC0 = either 01000 or 10000. - 4. P20/ANI0 to P27/ANI7 are set as analog inputs in the order of P27/ANI7, ..., P20/ANI0 by the A/D port configuration register (ADPC). When using P20/ANI0 to P27/ANI7 as analog inputs, start designing from P27/ANI7. #### 4.4 Port Function Operations Port operations differ depending on whether the input or output mode is set, as shown below. ## 4.4.1 Writing to I/O port #### (1) Output mode A value is written to the output latch by a transfer instruction, and the output latch contents are output from the pin. Once data is written to the output latch, it is retained until data is written to the output latch again. The data of the output latch is cleared when a reset signal is generated. #### (2) Input mode A value is written to the output latch by a transfer instruction, but since the output buffer is off, the pin status does not change. Once data is written to the output latch, it is retained until data is written to the output latch again. The data of the output latch is cleared when a reset signal is generated. #### 4.4.2 Reading from I/O port #### (1) Output mode The output latch contents are read by a transfer instruction. The output latch contents do not change. #### (2) Input mode The pin status is read by a transfer instruction. The output latch contents do not change. #### 4.4.3 Operations on I/O port #### (1) Output mode An operation is performed on the output latch contents, and the result is written to the output latch. The output latch contents are output from the pins. Once data is written to the output latch, it is retained until data is written to the output latch again. The data of the output latch is cleared when a reset signal is generated. # (2) Input mode The pin level is read and an operation is performed on its contents. The result of the operation is written to the output latch, but since the output buffer is off, the pin status does not change. The data of the output latch is cleared when a reset signal is generated. #### 4.4.4 Connecting to external device with different power potential (2.5 V, 3 V) When parts of ports 0 operate with $V_{DD} = 4.0 \text{ V}$ to 5.5 V, I/O connections with an external device that operates on a 2.5 V or 3 V power supply voltage are possible. Regarding inputs, CMOS/TTL switching is possible on a bit-by-bit basis by port input mode registers (PIM0). Moreover, regarding outputs, different power potentials can be supported by switching the output buffer to the N-ch open drain (V<sub>DD</sub> withstand voltage) by the port output mode registers (POM0). #### (1) Setting procedure when using I/O pins of UART1 and CSI10 functions ### (a) Use as 2.5 V or 3 V input port - <1> After reset release, the port mode is the input mode (Hi-Z). - <2> If pull-up is needed, externally pull up the pin to be used (on-chip pull-up resistor cannot be used). In case of UART1: P03 In case of CSI10: P03, P04 - <3> Set the corresponding bit of the PIM0 register to 1 to switch to the TTL input buffer. - <4> VIH/VIL operates on 2.5 V or 3 V operating voltage. #### (b) Use as 2.5 V or 3 V output port - <1> After reset release, the port mode changes to the input mode (Hi-Z). - <2> Pull up externally the pin to be used (on-chip pull-up resistor cannot be used). In case of UART1: P02 In case of CSI10: P02, P04 - <3> Set the output latch of the corresponding port to 1. - <4> Set the corresponding bit of the POM0 register to 1 to set the N-ch open drain output (VDD withstand voltage) mode. - <5> Set the output mode by manipulating the PM0 register. - At this time, the output data is high level, so the pin is in the Hi-Z state. - <6> Operation is done only in the low level according to the operating status of the serial array unit. # (2) Setting procedure when using I/O pins of simplified IIC10 functions - <1> After reset release, the port mode is the input mode (Hi-Z). - <2> Externally pull up the pin to be used (on-chip pull-up resistor cannot be used). In case of simplified IIC10: P03, P04 - <3> Set the output latch of the corresponding port to 1. - <4> Set the corresponding bit of the POM0 register to 1 to set the N-ch open drain output (VDD withstand voltage) mode. - <5> Set the corresponding bit of the PM0 register to the output mode (data I/O is possible in the output mode). - At this time, the output data is high level, so the pin is in the Hi-Z state. - <6> Enable the operation of the serial array unit and set the mode to the simplified I<sup>2</sup>C mode. # 4.5 Settings of Port Mode Register and Output Latch When Using Alternate Function To use the alternate function of a port pin, set the port mode register and output latch as shown in Table 4-5. Table 4-5. Settings of Port Mode Register and Output Latch When Using Alternate Function (1/2) | Pin Name | Alternate Function | | PM×× | P×× | |----------|--------------------|--------|------|-----| | | Function Name | I/O | | | | P00 | TI00 | Input | 1 | × | | P01 | TO00 | Output | 0 | 0 | | P02 | SO10 | Output | 0 | 1 | | | TxD1 | Output | 0 | 1 | | P03 | SI10 | Input | 1 | × | | | RxD1 | Input | 1 | × | | | SDA10 | I/O | 0 | 1 | | P04 | SCK10 | Input | 1 | × | | | | Output | 0 | 1 | | | SCL10 | I/O | 0 | 1 | | P05 | TI05 | Input | 1 | × | | | TO05 | Output | 0 | 0 | | P06 | TI06 | Input | 1 | × | | | TO06 | Output | 0 | 0 | | P10 | SCK00 | Input | 1 | × | | | | Output | 0 | 1 | | P11 | SI00 | Input | 1 | × | | | RxD0 | Input | 1 | × | | P12 | SO00 | Output | 0 | 1 | | | TxD0 | Output | 0 | 1 | | P13 | TxD3 | Output | 0 | 1 | | P14 | RxD3 | Input | 1 | × | | P15 | RTCDIV | Output | 0 | 0 | | | RTCCL | Output | 0 | 0 | | P16 | TI01 | Input | 1 | × | | | TO01 | Output | 0 | 0 | | | INTP5 | Input | 1 | × | | P17 | TI02 | Input | 1 | × | | | TO02 | Output | 0 | 0 | Remark ×: don't care PM×x: Port mode register P×x: Port output latch Table 4-5. Settings of Port Mode Register and Output Latch When Using Alternate Function (2/2) | Pin Name | Alternate Function | | PM×× | P×× | |----------------------------|------------------------------|--------|------|-----| | | Function Name | I/O | | | | P20 to P27 <sup>Note</sup> | ANI0 to ANI7 <sup>Note</sup> | Input | 1 | × | | P30 | RTC1HZ | Output | 0 | 0 | | | INTP3 | Input | 1 | × | | P31 | TI03 | Input | 1 | × | | | TO03 | Output | 0 | 0 | | | INTP4 | Input | 1 | × | | P40 | TOOL0 | I/O | × | × | | P41 | TOOL1 | Output | × | × | | P42 | TI04 | Input | 1 | × | | | TO04 | Output | 0 | 0 | | P50 | INTP1 | Input | 1 | × | | P51 | INTP2 | Input | 1 | × | | P60 | SCL0 | I/O | 0 | 0 | | P61 | SDA0 | I/O | 0 | 0 | | P70 to P73 | KR0 to KR3 | Input | 1 | × | | P74 to P77 | INTP8 to INTP11 | Input | 1 | × | | | KR4 to KR7 | Input | 1 | × | | P120 | INTP0 | Input | 1 | × | | | EXLVI | Input | 1 | × | | P140 | PCLBUZ0 | Output | 0 | 0 | | | INTP6 | Input | 1 | × | | P141 | PCLBUZ1 | Output | 0 | 0 | | | INTP7 | Input | 1 | × | Remark ×: don't care PM××: Port mode register P××: Port output latch **Note** The function of the ANI0/P20 to ANI7/P27 pins can be selected by using the A/D port configuration register (ADPC), the analog input channel specification register (ADS), and PM2. Table 4-6. Setting Functions of ANI0/P20 to ANI7/P27 Pins | ADPC | PM2 | ADS | ANI0/P20 to ANI7/P27 Pins | |------------------------|-------------|----------------------|------------------------------------| | Digital I/O selection | Input mode | = | Digital input | | | Output mode | - | Digital output | | Analog input selection | Input mode | Selects ANI. | Analog input (to be converted) | | | | Does not select ANI. | Analog input (not to be converted) | | | Output mode | Selects ANI. | Setting prohibited | | | | Does not select ANI. | | #### 4.6 Cautions on 1-Bit Manipulation Instruction for Port Register n (Pn) When a 1-bit manipulation instruction is executed on a port that provides both input and output functions, the output latch value of an input port that is not subject to manipulation may be written in addition to the targeted bit. Therefore, it is recommended to rewrite the output latch when switching a port from input mode to output mode. <Example> When P10 is an output port, P11 to P17 are input ports (all pin statuses are high level), and the port latch value of port 1 is 00H, if the output of output port P10 is changed from low level to high level via a 1-bit manipulation instruction, the output latch value of port 1 is FFH. Explanation: The targets of writing to and reading from the Pn register of a port whose PMnm bit is 1 are the output latch and pin status, respectively. A 1-bit manipulation instruction is executed in the following order in the 78K0R/KE3. - <1> The Pn register is read in 8-bit units. - <2> The targeted one bit is manipulated. - <3> The Pn register is written in 8-bit units. In step <1>, the output latch value (0) of P10, which is an output port, is read, while the pin statuses of P11 to P17, which are input ports, are read. If the pin statuses of P11 to P17 are high level at this time, the read value is FEH. The value is changed to FFH by the manipulation in <2>. FFH is written to the output latch by the manipulation in <3>. 1-bit manipulation instruction P10 P10 (set1 P1.0) Low-level output High-level output is executed for P10 bit. P11 to P17 P11 to P17 Pin status: High-level Pin status: High-level Port 1 output latch Port 1 output latch 0 0 0 0 0 0 0 0 1 1 Figure 4-34. Bit Manipulation Instruction (P10) 1-bit manipulation instruction for P10 bit - <1> Port register 1 (P1) is read in 8-bit units. - In the case of P10, an output port, the value of the port output latch (0) is read. - In the case of P11 to P17, input ports, the pin status (1) is read. - <2> Set the P10 bit to 1. - <3> Write the results of <2> to the output latch of port register 1 (P1) in 8-bit units. #### **CHAPTER 5 CLOCK GENERATOR** #### 5.1 Functions of Clock Generator The clock generator generates the clock to be supplied to the CPU and peripheral hardware. The following three kinds of system clocks and clock oscillators are selectable. #### (1) Main system clock #### <1> X1 oscillator This circuit oscillates a clock of fx = 2 to 20 MHz by connecting a resonator to X1 and X2. Oscillation can be stopped by executing the STOP instruction or setting of MSTOP (bit 7 of the clock operation status control register (CSC)). #### <2> Internal high-speed oscillator This circuit oscillates a clock of $f_{IH} = 8$ MHz (TYP.). After a reset release, the CPU always starts operating with this internal high-speed oscillation clock. Oscillation can be stopped by executing the STOP instruction or setting of HIOSTOP (bit 0 of CSC). An external main system clock (fex = 2 to 20 MHz) can also be supplied from the EXCLK/X2/P122 pin. An external main system clock input can be disabled by executing the STOP instruction or setting of MSTOP. As the main system clock, a high-speed system clock (X1 clock or external main system clock) or internal high-speed oscillation clock can be selected by setting of MCM0 (bit 4 of the system clock control register (CKC)). #### (2) Subsystem clock ## • XT1 clock oscillator This circuit oscillates a clock of $f_{SUB} = 32.768$ kHz by connecting a 32.768 kHz resonator to XT1 and XT2. Oscillation can be stopped by setting XTSTOP (bit 6 of CSC). #### Remark fx: X1 clock oscillation frequency fін: Internal high-speed oscillation clock frequency fex: External main system clock frequency fsub: Subsystem clock frequency # (3) Internal low-speed oscillation clock (clock for watchdog timer) #### • Internal low-speed oscillator This circuit oscillates a clock of fil = 240 kHz (TYP.). The internal low-speed oscillation clock cannot be used as the CPU clock. The only hardware that operates with the internal low-speed oscillation clock is the watchdog timer. Oscillation is stopped when the watchdog timer stops. #### Remarks 1. fil: Internal low-speed oscillation clock frequency - 2. The watchdog timer stops in the following cases. - When bit 4 (WDTON) of an option byte (000C0H) = 0 - If the HALT or STOP instruction is executed when bit 4 (WDTON) of an option byte (000C0H) = 1 and bit 0 (WDSTBYON) = 0 # **5.2 Configuration of Clock Generator** The clock generator includes the following hardware. Table 5-1. Configuration of Clock Generator | Item | Configuration | |-------------------|---------------------------------------------------------------| | Control registers | Clock operation mode control register (CMC) | | | Clock operation status control register (CSC) | | | Oscillation stabilization time counter status register (OSTC) | | | Oscillation stabilization time select register (OSTS) | | | System clock control register (CKC) | | | Peripheral enable register 0 (PER0) | | | Operation speed mode control register (OSMC) | | | Internal high-speed oscillator trimming register (HIOTRM) | | Oscillators | X1 oscillator | | | XT1 oscillator | | | Internal high-speed oscillator | | | Internal low-speed oscillator | <R>> Figure 5-1. Block Diagram of Clock Generator User's Manual U17854EJ9V0UD Remark fx: X1 clock oscillation frequency fін: Internal high-speed oscillation clock frequency fex: External main system clock frequency fмх: High-speed system clock frequency fmain: Main system clock frequency fmainc: Main system select clock frequency fxr: XT1 clock oscillation frequency fsub: Subsystem clock frequency fclk: CPU/peripheral hardware clock frequency fil: Internal low-speed oscillation clock frequency # 5.3 Registers Controlling Clock Generator <R> The following eight registers are used to control the clock generator. - Clock operation mode control register (CMC) - Clock operation status control register (CSC) - Oscillation stabilization time counter status register (OSTC) - Oscillation stabilization time select register (OSTS) - System clock control register (CKC) - Peripheral enable registers 0 (PER0) - Operation speed mode control register (OSMC) - Internal high-speed oscillator trimming register (HIOTRM) ## (1) Clock operation mode control register (CMC) This register is used to set the operation mode of the X1/P121, X2/EXCLK/P122, XT1/P123, and XT2/P124 pins, and to select a gain of the oscillator. CMC can be written only once by an 8-bit memory manipulation instruction after reset release. This register can be read by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 5-2. Format of Clock Operation Mode Control Register (CMC) | Address: FF | FA0H Afte | r reset: 00H | R/W | | | | | | |-------------|-----------|--------------|-----|---------|---|---|---|------| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | CMC | EXCLK | OSCSEL | 0 | OSCSELS | 0 | 0 | 0 | AMPH | | EXCLK | OSCSEL | High-speed system clock pin operation mode | X1/P121 pin X2/EXCLK/P122 p | | | |-------|--------|--------------------------------------------|-----------------------------|----------------------|--| | 0 | 0 | Input port mode | Input port | | | | 0 | 1 | X1 oscillation mode | Crystal/ceramic resonato | r connection | | | 1 | 0 | Input port mode Input port | | | | | 1 | 1 | External clock input mode | Input port | External clock input | | | OSCSELS | Subsystem clock pin operation mode | XT1/P123 pin | XT2/P124 pin | | |---------|------------------------------------|------------------------------|--------------|--| | 0 | Input port mode | Input port | | | | 1 | XT1 oscillation mode | Crystal resonator connection | | | | AMPH | Control of X1 clock oscillation frequency | | | | | | |------|--------------------------------------------|--|--|--|--|--| | 0 | $2 \text{ MHz} \le f_X \le 10 \text{ MHz}$ | | | | | | | 1 | 10 MHz < fx ≤ 20 MHz | | | | | | Cautions 1. CMC can be written only once after reset release, by an 8-bit memory manipulation instruction. - 2. After reset release, set CMC before X1 or XT1 oscillation is started as set by the clock operation status control register (CSC). - 3. Be sure to set AMPH to 1 if the X1 clock oscillation frequency exceeds 10 MHz. - 4. It is recommended to set the default value (00H) to CMC after reset release, even when the register is used at the default value, in order to prevent malfunctioning during a program loop. **Remark** fx: X1 clock oscillation frequency <R> <R> #### (2) Clock operation status control register (CSC) This register is used to control the operations of the high-speed system clock, internal high-speed oscillation clock, and subsystem clock (except the internal low-speed oscillation clock). CSC can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation sets this register to C0H. Figure 5-3. Format of Clock Operation Status Control Register (CSC) Address: FFFA1H After reset: COH R/W Symbol <7> <6> 5 4 3 2 1 <0> CSC MSTOP XTSTOP 0 0 0 0 0 HIOSTOP | MSTOP | High-speed system clock operation control | | | | | | |-------|-------------------------------------------|------------------------------------------|-----------------|--|--|--| | | X1 oscillation mode | External clock input mode | Input port mode | | | | | 0 | X1 oscillator operating | External clock from EXCLK pin is valid | _ | | | | | 1 | X1 oscillator stopped | External clock from EXCLK pin is invalid | | | | | | XTSTOP | Subsystem clock operation control | | | | | | |--------|-----------------------------------|-----------------|--|--|--|--| | | XT1 oscillation mode | Input port mode | | | | | | 0 | XT1 oscillator operating | _ | | | | | | 1 | XT1 oscillator stopped | | | | | | | HIOSTOP | Internal high-speed oscillation clock operation control | | | | | |---------|---------------------------------------------------------|--|--|--|--| | 0 | Internal high-speed oscillator operating | | | | | | 1 | Internal high-speed oscillator stopped | | | | | ## Cautions 1. After reset release, set the clock operation mode control register (CMC) before starting X1 oscillation as set by MSTOP or XT1 oscillation as set by XTSTOP. - To start X1 oscillation as set by MSTOP, check the oscillation stabilization time of the X1 clock by using the oscillation stabilization time counter status register (OSTC). - 3. Do not stop the clock selected for the CPU/peripheral hardware clock (fclk) with the OSC register. - 4. The setting of the flags of the register to stop clock oscillation (invalidate the external clock input) and the condition before clock oscillation is to be stopped are as shown in Table 5-2. Table 5-2. Condition Before Stopping Clock Oscillation and Flag Setting | Clock | Condition Before Stopping Clock (Invalidating External Clock Input) | Setting of CSC<br>Register Flags | |---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | X1 clock | • CLS = 0 and MCS = 0 | MSTOP = 1 | | External main system clock | CLS = 1 (CPU and peripheral hardware clocks operate with a clock other than the high-speed system clock.) | | | Subsystem clock | CLS = 0 (CPU and peripheral hardware clocks operate with a clock other than the subsystem clock.) | XTSTOP = 1 | | Internal high-speed oscillation clock | CLS = 0 and MCS = 1 CLS = 1 (CPU and peripheral hardware clocks operate with a clock other than the internal high-speed oscillator clock.) | HIOSTOP = 1 | ## (3) Oscillation stabilization time counter status register (OSTC) This is the register that indicates the count status of the X1 clock oscillation stabilization time counter. The X1 clock oscillation stabilization time can be checked in the following case, - If the X1 clock starts oscillation while the internal high-speed oscillation clock or subsystem clock is being used as the CPU clock. - If the STOP mode is entered and then released while the internal high-speed oscillation clock is being used as the CPU clock with the X1 clock oscillating. OSTC can be read by a 1-bit or 8-bit memory manipulation instruction. When reset signal is generated, the STOP instruction and MSTOP (bit 7 of CSC register) = 1 clear OSTC to 00H. **Remark** The oscillation stabilization time counter starts counting in the following cases. - When oscillation of the X1 clock starts (EXCLK, OSCSEL = $0, 1 \rightarrow MSTOP = 0$ ) - When the STOP mode is released Figure 5-4. Format of Oscillation Stabilization Time Counter Status Register (OSTC) Address: FFFA2H After reset: 00H Symbol 6 0 2 1 OSTC MOST MOST MOST MOST MOST MOST MOST MOST 10 13 15 17 18 8 9 11 | MOST Oscillati | on stabilization | time status | |------|------|------|------|------|------|------|------|--------------------------|----------------------------|----------------------------| | 8 | 9 | 10 | 11 | 13 | 15 | 17 | 18 | | fx = 10 MHz | fx = 20 MHz | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 28/fx max. | 25.6 $\mu$ s max. | 12.8 $\mu$ s max. | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 28/fx min. | $25.6~\mu \mathrm{s}$ min. | 12.8 $\mu$ s min. | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 2º/fx min. | 51.2 $\mu$ s min. | $25.6~\mu \mathrm{s}$ min. | | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 2 <sup>10</sup> /fx min. | 102.4 $\mu$ s min. | 51.2 $\mu$ s min. | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 2 <sup>11</sup> /fx min. | 204.8 $\mu$ s min. | 102.4 $\mu$ s min. | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 2 <sup>13</sup> /fx min. | 819.2 $\mu$ s min. | 409.6 $\mu$ s min. | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 2 <sup>15</sup> /fx min. | 3.27 ms min. | 1.64 ms min. | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 2 <sup>17</sup> /fx min. | 13.11 ms min. | 6.55 ms min. | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 2 <sup>18</sup> /fx min. | 26.21 ms min. | 13.11 ms min. | - Cautions 1. After the above time has elapsed, the bits are set to 1 in order from MOST8 and remain 1. - 2. The oscillation stabilization time counter counts up to the oscillation stabilization time set by OSTS. In the following cases, set the oscillation stabilization time of OSTS to the value greater than or equal to the count value which is to be checked by the OSTC register. - If the X1 clock starts oscillation while the internal high-speed oscillation clock or subsystem clock is being used as the CPU clock. - If the STOP mode is entered and then released while the internal high-speed oscillation clock is being used as the CPU clock with the X1 clock oscillating. (Note, therefore, that only the status up to the oscillation stabilization time set by OSTS is set to OSTC after the STOP mode is released.) - 3. The X1 clock oscillation stabilization wait time does not include the time until clock oscillation starts ("a" below). Remark fx: X1 clock oscillation frequency ## (4) Oscillation stabilization time select register (OSTS) This register is used to select the X1 clock oscillation stabilization wait time when the STOP mode is released. When the X1 clock is selected as the CPU clock, the operation automatically waits for the time set using OSTS after the STOP mode is released. When the internal high-speed oscillation clock is selected as the CPU clock, confirm with OSTC that the desired oscillation stabilization time has elapsed after the STOP mode is released. The oscillation stabilization time can be checked up to the time set using OSTC. OSTS can be set by an 8-bit memory manipulation instruction. Reset signal generation sets OSTS to 07H. Figure 5-5. Format of Oscillation Stabilization Time Select Register (OSTS) Address: FFFA3H After reset: 07H R/W Symbol 3 2 1 0 OSTS2 OSTS1 OSTS0 OSTS 0 0 0 0 0 | OSTS2 | OSTS1 | OSTS0 | Oscillation stabilization time selection | | | |-------|-------|-------|------------------------------------------|------------------|--------------------| | | | | | fx = 10 MHz | fx = 20 MHz | | 0 | 0 | 0 | 2 <sup>8</sup> /fx | 25.6 μs | Setting prohibited | | 0 | 0 | 1 | 2 <sup>9</sup> /fx | 51.2 <i>μ</i> s | 25.6 μs | | 0 | 1 | 0 | 2 <sup>10</sup> /fx | 102.4 <i>μ</i> s | 51.2 <i>μ</i> s | | 0 | 1 | 1 | 2 <sup>11</sup> /fx | 204.8 μs | 102.4 <i>μ</i> s | | 1 | 0 | 0 | 2 <sup>13</sup> /fx | 819.2 <i>μ</i> s | 409.6 <i>μ</i> s | | 1 | 0 | 1 | 2 <sup>15</sup> /fx | 3.27 ms | 1.64 ms | | 1 | 1 | 0 | 2 <sup>17</sup> /fx | 13.11 ms | 6.55 ms | | 1 | 1 | 1 | 2 <sup>18</sup> /fx | 26.21 ms | 13.11 ms | Cautions 1. To set the STOP mode when the X1 clock is used as the CPU clock, set the OSTS register before executing the STOP instruction. - 2. Setting the oscillation stabilization time to 20 $\mu$ s or less is prohibited. - 3. To change the setting of the OSTS register, be sure to confirm that the counting operation of the OSTC register has been completed. - 4. Do not change the value of the OSTS register during the X1 clock oscillation stabilization time. - 5. The oscillation stabilization time counter counts up to the oscillation stabilization time set by OSTS. In the following cases, set the oscillation stabilization time of OSTS to the value greater than or equal to the count value which is to be checked by the OSTC register. - If the X1 clock starts oscillation while the internal high-speed oscillation clock or subsystem clock is being used as the CPU clock. - If the STOP mode is entered and then released while the internal high-speed oscillation clock is being used as the CPU clock with the X1 clock oscillating. (Note, therefore, that only the status up to the oscillation stabilization time set by OSTS is set to OSTC after the STOP mode is released.) - 6. The X1 clock oscillation stabilization wait time does not include the time until clock oscillation starts ("a" below). Remark fx: X1 clock oscillation frequency ## (5) System clock control register (CKC) This register is used to select a CPU/peripheral hardware clock and a division ratio. CKC can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation sets this register to 09H. Figure 5-6. Format of System Clock Control Register (CKC) Address: FFFA4H After reset: 09H R/W<sup>Note 1</sup> Symbol <7> <6> <5> <4> 3 2 0 CKC CLS CSS MCS MCM0 1 MDIV2 MDIV1 MDIV0 | CLS | Status of CPU/peripheral hardware clock (fclk) | | | | | |-----|------------------------------------------------|--|--|--|--| | 0 | Main system clock (fmain) | | | | | | 1 | Subsystem clock (fsuB) | | | | | | MCS | Status of Main system clock (fmain) | | | | | | | |-----|--------------------------------------------|--|--|--|--|--|--| | 0 | Internal high-speed oscillation clock (fн) | | | | | | | | 1 | High-speed system clock (fмx) | | | | | | | | CSS | MCM0 | MDIV2 | MDIV1 | MDIV0 | Selection of CPU/peripheral hardware clock (fcLk) | |----------|----------|----------------|--------------------|-------|---------------------------------------------------| | 0 | 0 | 0 | 0 | 0 | fін | | | | 0 | 0 | 1 | fıн/2 (default) | | | | 0 | 1 | 0 | f <sub>IH</sub> /2 <sup>2</sup> | | | | 0 | 1 | 1 | f <sub>IH</sub> /2 <sup>3</sup> | | | | 1 | 0 | 0 | fıн/2⁴ | | | | 1 | 0 | 1 | f <sub>IH</sub> /2⁵ | | 0 | 1 | 0 | 0 | 0 | f <sub>MX</sub> | | | | 0 | 0 | 1 | f <sub>MX</sub> /2 | | | | 0 | 1 | 0 | f <sub>MX</sub> /2 <sup>2</sup> | | | | 0 | 1 | 1 | f <sub>MX</sub> /2 <sup>3</sup> | | | | 1 | 0 | 0 | f <sub>MX</sub> /2 <sup>4</sup> | | | | 1 | 0 | 1 | f <sub>MX</sub> /2 <sup>5 Note 2</sup> | | 1 Note 3 | × Note 3 | × | × | × | fsua/2 | | | Of | ther than abov | Setting prohibited | | | Notes 1. Bits 7 and 5 are read-only. **2.** Setting is prohibited when $f_{MX} < 4$ MHz. 3. Changing the value of the MCM0 bit is prohibited while CSS is set to 1. Remarks 1. fin: Internal high-speed oscillation clock frequency fмх: High-speed system clock frequency fsub: Subsystem clock frequency 2. x: don't care (Cautions 1 to 3 are listed on the next page.) ## Cautions 1. Be sure to set bit 3 to 1. - 2. The clock set by CSS, MCM0, and MDIV2 to MDIV0 is supplied to the CPU and peripheral hardware. If the CPU clock is changed, therefore, the clock supplied to peripheral hardware (except the real-time counter, clock output/buzzer output, and watchdog timer) is also changed at the same time. Consequently, stop each peripheral function when changing the CPU/peripheral operating hardware clock. - 3. If the peripheral hardware clock is used as the subsystem clock, the operations of the A/D converter and IIC0 are not guaranteed. For the operating characteristics of the peripheral hardware, refer to the chapters describing the various peripheral hardware as well as CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS) and CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS). The fastest instruction can be executed in 1 clock of the CPU clock in the 78K0R/KE3. Therefore, the relationship between the CPU clock (fclk) and the minimum instruction execution time is as shown in Table 5-3. Table 5-3. Relationship Between CPU Clock and Minimum Instruction Execution Time | CPU Clock | | | | | | |-------------------------|----------------------|---------------------|--------------------------------------------------|-------------------------|--| | (Value set by the | | Subsystem Clock | | | | | MDIV2 to MDIV0<br>bits) | High-Speed S<br>(MCM | • | Internal High-Speed Oscillation Clock (MCM0 = 0) | (CSS = 1) | | | | At 10 MHz Operation | At 20 MHz Operation | At 8 MHz (TYP.) Operation | At 32.768 kHz Operation | | | fmain | 0.1 <i>μ</i> s | 0.05 <i>μ</i> s | 0.125 μs (TYP.) | - | | | fmain/2 | 0.2 <i>μ</i> s | 0.1 <i>μ</i> s | 0.25 μs (TYP.) (default) | - | | | fmain/2 <sup>2</sup> | 0.4 μs | 0.2 <i>μ</i> s | 0.5 μs (TYP.) | - | | | fmain/2 <sup>3</sup> | 0.8 μs | 0.4 μs | 1.0 <i>μ</i> s (TYP.) | - | | | fmain/2 <sup>4</sup> | 1.6 <i>μ</i> s | 0.8 <i>μ</i> s | 2.0 μs (TYP.) | - | | | fmain/2 <sup>5</sup> | 3.2 μs | 1.6 <i>μ</i> s | 4.0 μs (TYP.) | _ | | | fsuB/2 | - | | _ | 61 <i>μ</i> s | | Remark fmain: Main system clock frequency (fin or fmx) fsub: Subsystem clock frequency ## (6) Peripheral enable registers 0 (PER0) These registers are used to enable or disable use of each peripheral hardware macro. Clock supply to the hardware that is not used is also stopped so as to decrease the power consumption and noise. PER0 can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears theses registers to 00H. Figure 5-7. Format of Peripheral Enable Register 0 (PER0) (1/2) Address: F00F0H After reset: 00H R/W Symbol <7> <5> <4> <3> <2> <0> PER0 **RTCEN** 0 **ADCEN** SAU1EN SAU0EN TAU0EN **IIC0EN** 0 | RTCEN | Control of real-time counter (RTC) input clock <sup>Note</sup> | |-------|------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Stops input clock supply. • SFR used by the real-time counter (RTC) cannot be written. • The real-time counter (RTC) is in the reset status. | | 1 | Supplies input clock. • SFR used by the real-time counter (RTC) can be read and written. | | ADCEN | Control of A/D converter input clock | |-------|----------------------------------------------------------------------------------------------------------------------------| | 0 | Stops input clock supply. • SFR used by the A/D converter cannot be written. • The A/D converter is in the reset status. | | 1 | Supplies input clock. • SFR used by the A/D converter can be read and written. | | IIC0EN | Control of serial interface IIC0 input clock | |--------|--------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Stops input clock supply. • SFR used by the serial interface IIC0 cannot be written. • The serial interface IIC0 is in the reset status. | | 1 | Supplies input clock. • SFR used by the serial interface IIC0 can be read and written. | Note The input clock that can be controlled by RTCEN is used when the register that is used by the real-time counter (RTC) is accessed from the CPU. RTCEN cannot control supply of the operating clock (fsub) to RTC. Caution Be sure to clear bits 1 and 6 of PER0 register to 0. <R> Figure 5-7. Format of Peripheral Enable Register 0 (PER0) (2/2) | SAU1EN | Control of serial array unit 1 input clock | |--------|----------------------------------------------------------------------------------------------------------------------------------------| | 0 | Stops input clock supply. • SFR used by the serial array unit 1 cannot be written. • The serial array unit 1 is in the reset status. | | 1 | Supplies input clock. • SFR used by the serial array unit 1 can be read and written. | | SAU0EN | Control of serial array unit 0 input clock | |--------|----------------------------------------------------------------------------------------------------------------------------------------| | 0 | Stops input clock supply. • SFR used by the serial array unit 0 cannot be written. • The serial array unit 0 is in the reset status. | | 1 | Supplies input clock. • SFR used by the serial array unit 0 can be read and written. | | TAU0EN | Control of timer array unit input clock | |--------|------------------------------------------------------------------------------------------------------------------------------| | 0 | Stops input clock supply. SFR used by the timer array unit cannot be written. The timer array unit is in the reset status. | | 1 | Supplies input clock. • SFR used by the timer array unit can be read and written. | Caution Be sure to clear bits 1 and 6 of PER0 register to 0. ## (7) Operation speed mode control register (OSMC) This register is used to control the step-up circuit of the flash memory for high-speed operation. If the microcontroller operates at a low speed with a system clock of 10 MHz or less, the power consumption can be lowered by setting this register to the default value, 00H. OSMC can be set by an 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 5-8. Format of Operation Speed Mode Control Register (OSMC) | Address: F00F3H After reset: 00H | | | R/W | | | | | | |----------------------------------|---|---|-----|---|---|---|---|------| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OSMC | 0 | 0 | 0 | 0 | 0 | 0 | 0 | FSEL | | FSEL | fclk frequency selection | | | | | | |------|------------------------------------------------------|--|--|--|--|--| | 0 | Operates at a frequency of 10 MHz or less (default). | | | | | | | 1 | Operates at a frequency higher than 10 MHz. | | | | | | Cautions 1. OSMC can be written only once after reset release, by an 8-bit memory manipulation instruction. - 2. Write "1" to FSEL before the following two operations. - Changing the clock prior to dividing fclk to a clock other than fin. - Operating the DMA controller. - 3. The CPU waits when "1" is written to the FSEL flag. Interrupt requests issued during a wait will be suspended. The wait time is 16.6 $\mu$ s to 18.5 $\mu$ s when fclk = fih, and 33.3 $\mu$ s to 36.9 $\mu$ s when fclk = fih/2. However, counting the oscillation stabilization time of fx can continue even while the CPU is waiting. - 4. To increase fclk to 10 MHz or higher, set FSEL to "1", then change fclk after two or more clocks have elapsed. - 5. Flash memory can be used at a frequency of 10 MHz or lower if FSEL is 1. <R> #### (8) Internal high-speed oscillator trimming register (HIOTRM) This register is used to adjust the accuracy of the internal high-speed oscillator. With self-measurement of the internal high-speed oscillator frequency via a subsystem clock using a crystal resonator, a timer using high-accuracy external clock input (real-time counter or timer array unit), and so on, the register can adjust the accuracy. HIOTRM can be set by an 8-bit memory manipulation instruction. Reset signal generation sets this register to 10H. Caution The frequency will vary if the temperature and V<sub>DD</sub> pin voltage change after accuracy adjustment. Moreover, if the HIOTRM register is set to any value other than the initial value (10H), the oscillation accuracy of the internal high-speed oscillation clock may exceed 8 MHz±5%, depending on the subsequent temperature and V<sub>DD</sub> voltage change, or HIOTRM register setting. When the temperature and V<sub>DD</sub> voltage change, accuracy adjustment must be executed regularly or before the frequency accuracy is required. Figure 5-9. Format of Internal High-Speed Oscillator Trimming Register (HIOTRM) Address: F00F2H After reset: 10H R/W Symbol 7 6 5 4 3 2 1 0 HIOTRM 0 0 TTRM4 TTRM3 TTRM2 TTRM1 TTRM0 0 | TTRM4 | TTRM3 | TTRM2 | TTRM1 | TTRM0 | Clock correction value $(2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V})$ | | | |-------|-------|-------|-------|-------|------------------------------------------------------------------------------|---------------|---------| | | | | | | MIN. | TYP. | MAX. | | 0 | 0 | 0 | 0 | 0 | -5.54% | -4.88% | -4.02% | | 0 | 0 | 0 | 0 | 1 | -5.28% | -4.62% | -3.76% | | 0 | 0 | 0 | 1 | 0 | -4.99% | -4.33% | -3.47% | | 0 | 0 | 0 | 1 | 1 | -4.69% | -4.03% | -3.17% | | 0 | 0 | 1 | 0 | 0 | -4.39% | -3.73% | -2.87% | | 0 | 0 | 1 | 0 | 1 | -4.09% | -3.43% | -2.57% | | 0 | 0 | 1 | 1 | 0 | -3.79% | -3.13% | -2.27% | | 0 | 0 | 1 | 1 | 1 | -3.49% | -2.83% | -1.97% | | 0 | 1 | 0 | 0 | 0 | -3.19% | -2.53% | -1.67% | | 0 | 1 | 0 | 0 | 1 | -2.88% | -2.22% | -1.36% | | 0 | 1 | 0 | 1 | 0 | -2.23% | -1.91% | -1.31% | | 0 | 1 | 0 | 1 | 1 | -1.92% | -1.60% | -1.28% | | 0 | 1 | 1 | 0 | 0 | -1.60% | -1.28% | -0.96.% | | 0 | 1 | 1 | 0 | 1 | -1.28% | -0.96% | -0.64% | | 0 | 1 | 1 | 1 | 0 | -0.96% | -0.64% | -0.32% | | 0 | 1 | 1 | 1 | 1 | -0.64% | -0.32% | ±0% | | 1 | 0 | 0 | 0 | 0 | | ±0% (default) | | | 1 | 0 | 0 | 0 | 1 | +0% | +0.32% | +0.64% | | 1 | 0 | 0 | 1 | 0 | +0.33% | +0.65% | +0.97% | | 1 | 0 | 0 | 1 | 1 | +0.66% | +0.98% | +1.30% | | 1 | 0 | 1 | 0 | 0 | +0.99% | +1.31% | +1.63% | | 1 | 0 | 1 | 0 | 1 | +1.32% | +1.64% | +1.96% | | 1 | 0 | 1 | 1 | 0 | +1.38% | +1.98% | +2.30% | | 1 | 0 | 1 | 1 | 1 | +1.46% | +2.32% | +2.98% | | 1 | 1 | 0 | 0 | 0 | +1.80% | +2.66% | +3.32% | | 1 | 1 | 0 | 0 | 1 | +2.14% | +3.00% | +3.66% | | 1 | 1 | 0 | 1 | 0 | +2.48% | +3.34% | +4.00% | | 1 | 1 | 0 | 1 | 1 | +2.83% | +3.69% | +4.35% | | 1 | 1 | 1 | 0 | 0 | +3.18% | +4.04% | +4.70% | | 1 | 1 | 1 | 0 | 1 | +3.53% | +4.39% | +5.05% | | 1 | 1 | 1 | 1 | 0 | +3.88% | +4.74% | +5.40% | | 1 | 1 | 1 | 1 | 1 | +4.24% | +5.10% | +5.76% | Caution The internal high-speed oscillation frequency becomes faster/slower by increasing/decreasing the HIOTRM value to a value larger/smaller than a certain value. A reversal, such as the frequency becoming slower/faster by increasing/decreasing the HIOTRM value does not occur. ## 5.4 System Clock Oscillator #### 5.4.1 X1 oscillator The X1 oscillator oscillates with a crystal resonator or ceramic resonator (2 to 20 MHz) connected to the X1 and X2 pins. An external clock can also be input. In this case, input the clock signal to the EXCLK pin. To use the X1 oscillator, set bits 7 and 6 (EXCLK, OSCSEL) of the clock operation mode control register (CMC) as follows. - Crystal or ceramic oscillation: EXCLK, OSCSEL = 0, 1 - External clock input: EXCLK, OSCSEL = 1, 1 When the X1 oscillator is not used, set the input port mode (EXCLK, OSCSEL = 0, 0). When the pins are not used as input port pins, either, see Table 2-2 Connection of Unused Pins. Figure 5-10 shows an example of the external circuit of the X1 oscillator. Figure 5-10. Example of External Circuit of X1 Oscillator #### (a) Crystal or ceramic oscillation #### (b) External clock Cautions are listed on the next page. #### 5.4.2 XT1 oscillator The XT1 oscillator oscillates with a crystal resonator (standard: 32.768 kHz) connected to the XT1 and XT2 pins. To use the XT1 oscillator, set bit 4 (OSCSELS) of the clock operation mode control register (CMC) to 1. When the XT1 oscillator is not used, set the input port mode (OSCSELS = 0). When the pins are not used as input port pins, either, see Table 2-2 Connection of Unused Pins. Figure 5-11 shows an example of the external circuit of the XT1 oscillator. Figure 5-11. Example of External Circuit of XT1 Oscillator (Crystal Oscillation) Cautions are listed on the next page. Caution When using the X1 oscillator and XT1 oscillator, wire as follows in the area enclosed by the broken lines in the Figures 5-10 and 5-11 to avoid an adverse effect from wiring capacitance. - · Keep the wiring length as short as possible. - Do not cross the wiring with the other signal lines. Do not route the wiring near a signal line through which a high fluctuating current flows. - Always make the ground point of the oscillator capacitor the same potential as Vss. Do not ground the capacitor to a ground pattern through which a high current flows. - · Do not fetch signals from the oscillator. Note that the XT1 oscillator is designed as a low-amplitude circuit for reducing power consumption. Figure 5-12 shows examples of incorrect resonator connection. (a) Too long wiring (b) Crossed signal line Figure 5-12. Examples of Incorrect Resonator Connection (1/2) **Remark** When using the subsystem clock, replace X1 and X2 with XT1 and XT2, respectively. Also, insert resistors in series on the XT2 side. Figure 5-12. Examples of Incorrect Resonator Connection (2/2) ## (c) Wiring near high alternating current # (d) Current flowing through ground line of oscillator (potential at points A, B, and C fluctuates) ## (e) Signals are fetched **Remark** When using the subsystem clock, replace X1 and X2 with XT1 and XT2, respectively. Also, insert resistors in series on the XT2 side. Caution When X2 and XT1 are wired in parallel, the crosstalk noise of X2 may increase with XT1, resulting in malfunctioning. #### 5.4.3 Internal high-speed oscillator The internal high-speed oscillator is incorporated in the 78K0R/KE3 (8 MHz (TYP.)). Oscillation can be controlled by bit 0 (HIOSTOP) of the clock operation status control register (CSC). After a reset release, the internal high-speed oscillator automatically starts oscillation. #### 5.4.4 Internal low-speed oscillator The internal low-speed oscillator is incorporated in the 78K0R/KE3. The internal low-speed oscillation clock is used only as the watchdog timer clock. The internal low-speed oscillation clock cannot be used as the CPU clock. After a reset release, the internal low-speed oscillator automatically starts oscillation, and the watchdog timer is driven (240 kHz (TYP.)) if the watchdog timer operation is enabled by the option byte. The internal low-speed oscillator continues oscillation except when the watchdog timer stops. When the watchdog timer operates, the internal low-speed oscillation clock does not stop, even in case of a program loop. #### 5.4.5 Prescaler The prescaler generates CPU/peripheral hardware clock by dividing the main system clock and subsystem clock. #### 5.5 Clock Generator Operation The clock generator generates the following clocks and controls the operation modes of the CPU, such as standby mode (see **Figure 5-1**). - Main system clock fmain - High-speed system clock fmx X1 clock fx External main system clock fex - Internal high-speed oscillation clock fiн - Subsystem clock fsub - Internal low-speed oscillation clock fill - CPU/peripheral hardware clock fclk The CPU starts operation when the internal high-speed oscillator starts outputting after a reset release in the 78K0R/KE3, thus enabling the following. #### (1) Enhancement of security function When the X1 clock is set as the CPU clock by the default setting, the device cannot operate if the X1 clock is damaged or badly connected and therefore does not operate after reset is released. However, the start clock of the CPU is the internal high-speed oscillation clock, so the device can be started by the internal high-speed oscillation clock after a reset release. As a result, reset sources can be detected by software and the minimum amount of safety processing can be done during anomalies to ensure that the system terminates safely. ## (2) Improvement of performance Because the CPU can be started without waiting for the X1 clock oscillation stabilization time, the total performance can be improved. When the power supply voltage is turned on, the clock generator operation is shown in Figure 5-13 and Figure 5-14. Figure 5-13. Clock Generator Operation When Power Supply Voltage Is Turned On (When LVI Default Start Function Stopped Is Set (Option Byte: LVIOFF = 1)) - <1> When the power is turned on, an internal reset signal is generated by the power-on-clear (POC) circuit. - <2> When the power supply voltage exceeds 1.59 V (TYP.), the reset is released and the internal high-speed oscillator automatically starts oscillation. - <3> When the power supply voltage rises with a slope of 0.5 V/ms (MIN.), the CPU starts operation on the internal high-speed oscillation clock after the reset is released and after the stabilization times for the voltage of the power supply and regulator have elapsed, and then reset processing is performed. - <4> Set the start of oscillation of the X1 or XT1 clock via software (see (1) in 5.6.1 Example of controlling high-speed system clock and (1) in 5.6.3 Example of controlling subsystem clock). - <5> When switching the CPU clock to the X1 or XT1 clock, wait for the clock oscillation to stabilize, and then set switching via software (see (3) in 5.6.1 Example of controlling high-speed system clock and (2) in 5.6.3 Example of controlling subsystem clock). - **Notes 1.** The internal voltage stabilization time includes the oscillation accuracy stabilization time of the internal high-speed oscillation clock. - 2. When releasing a reset (above figure) or releasing STOP mode while the CPU is operating on the internal high-speed oscillation clock, confirm the oscillation stabilization time for the X1 clock using the oscillation stabilization time counter status register (OSTC). If the CPU operates on the high-speed system clock (X1 oscillation), set the oscillation stabilization time when releasing STOP mode using the oscillation stabilization time select register (OSTS). - Cautions 1. If the voltage rises with a slope of less than 0.5 V/ms (MIN.) from power application until the voltage reaches 1.8 V, input a low level to the RESET pin from power application until the voltage reaches 1.8 V, or set the LVI default start function stopped by using the option byte (LVIOFF = 0) (see Figure 5-14). By doing so, the CPU operates with the same timing as <2> and thereafter in Figure 5-13 after reset release by the RESET pin. - 2. It is not necessary to wait for the oscillation stabilization time when an external clock input from the EXCLK pin is used. Remark While the microcontroller is operating, a clock that is not used as the CPU clock can be stopped via software settings. The internal high-speed oscillation clock and high-speed system clock can be stopped by executing the STOP instruction (see (4) in 5.6.1 Example of controlling high-speed system clock, (3) in 5.6.2 Example of controlling internal high-speed oscillation clock, and (3) in 5.6.3 Example of controlling subsystem clock). Figure 5-14. Clock Generator Operation When Power Supply Voltage Is Turned On (When LVI Default Start Function Enabled Is Set (Option Byte: LVIOFF = 0)) - <1> When the power is turned on, an internal reset signal is generated by the low-voltage detector (LVI). - <2> When the power supply voltage exceeds 2.07 V (TYP.), the reset is released and the internal high-speed oscillator automatically starts oscillation. - <3> After the reset is released and reset processing is performed, the CPU starts operation on the internal high-speed oscillation clock. - <4> Set the start of oscillation of the X1 or XT1 clock via software (see (1) in 5.6.1 Example of controlling high-speed system clock and (1) in 5.6.3 Example of controlling subsystem clock). - <5> When switching the CPU clock to the X1 or XT1 clock, wait for the clock oscillation to stabilize, and then set switching via software (see (3) in 5.6.1 Example of controlling high-speed system clock and (2) in 5.6.3 Example of controlling subsystem clock). - **Notes 1.** The internal reset processing time includes the oscillation accuracy stabilization time of the internal high-speed oscillation clock. - 2. When releasing a reset (above figure) or releasing STOP mode while the CPU is operating on the internal high-speed oscillation clock, confirm the oscillation stabilization time for the X1 clock using the oscillation stabilization time counter status register (OSTC). If the CPU operates on the high-speed system clock (X1 oscillation), set the oscillation stabilization time when releasing STOP mode using the oscillation stabilization time select register (OSTS). - Cautions 1. A voltage oscillation stabilization time is required after the supply voltage reaches 1.59 V (TYP.). If the supply voltage rises from 1.59 V (TYP.) to 2.07 V (TYP.) within the power supply oscillation stabilization time, the power supply oscillation stabilization time is automatically generated before reset processing. - 2. It is not necessary to wait for the oscillation stabilization time when an external clock input from the EXCLK pin is used. Remark While the microcontroller is operating, a clock that is not used as the CPU clock can be stopped via software settings. The internal high-speed oscillation clock and high-speed system clock can be stopped by executing the STOP instruction (see (4) in 5.6.1 Example of controlling high-speed system clock, (3) in 5.6.2 Example of controlling internal high-speed oscillation clock, and (3) in 5.6.3 Example of controlling subsystem clock). #### 5.6 Controlling Clock #### 5.6.1 Example of controlling high-speed system clock The following two types of high-speed system clocks are available. - X1 clock: Crystal/ceramic resonator is connected to the X1 and X2 pins. - External main system clock: External clock is input to the EXCLK pin. When the high-speed system clock is not used, the X1/P121 and X2/EXCLK/P122 pins can be used as input port pins. #### Caution The X1/P121 and X2/EXCLK/P122 pins are in the input port mode after a reset release. The following describes examples of setting procedures for the following cases. - (1) When oscillating X1 clock - (2) When using external main system clock - (3) When using high-speed system clock as CPU/peripheral hardware clock - (4) When stopping high-speed system clock #### (1) Example of setting procedure when oscillating the X1 clock - <1> Setting P121/X1 and P122/X2/EXCLK pins and setting oscillation frequency (CMC register) - 2 MHz $\leq$ fx $\leq$ 10 MHz | EXCLK | OSCSEL | 0 | OSCSELS | 0 | 0 | 0 | AMPH | |-------|--------|---|---------|---|---|---|------| | 0 | 1 | 0 | 0/1 | 0 | 0 | 0 | 0 | • 10 MHz < fx $\le$ 20 MHz | EXCLK | OSCSEL | 0 | OSCSELS | 0 | 0 | 0 | AMPH | |-------|--------|---|---------|---|---|---|------| | 0 | 1 | 0 | 0/1 | 0 | 0 | 0 | 1 | - **Remarks 1.** fx: X1 clock oscillation frequency - 2. For setting of the P123/XT1 and P124/XT2 pins, see 5.6.3 Example of controlling subsystem clock. - <2> Controlling oscillation of X1 clock (CSC register) If MSTOP is cleared to 0, the X1 oscillator starts oscillating. - <3> Waiting for the stabilization of the oscillation of X1 clock Check the OSTC register and wait for the necessary time. During the wait time, other software processing can be executed with the internal high-speed oscillation clock. Cautions 1. The CMC register can be written only once after reset release, by an 8-bit memory manipulation instruction. Therefore, it is necessary to also set the value of the OSCSELS bit at the same time. For OSCSELS bit, see 5.6.3 Example of controlling subsystem clock. Set the X1 clock after the supply voltage has reached the operable voltage of the clock to be used (see CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS) and CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS)). #### (2) Example of setting procedure when using the external main system clock <1> Setting P121/X1 and P122/X2/EXCLK pins (CMC register) | EXCLK | OSCSEL | 0 | OSCSELS | 0 | 0 | 0 | AMPH | |-------|--------|---|---------|---|---|---|------| | 1 | 1 | 0 | 0/1 | 0 | 0 | 0 | × | Remarks 1. ×: don't care - 2. For setting of the P123/XT1 and P124/XT2 pins, see 5.6.3 (1) Example of setting procedure when oscillating the subsystem clock. - <2> Controlling external main system clock input (CSC register) When MSTOP is cleared to 0, the input of the external main system clock is enabled. - Cautions 1. The CMC register can be written only once after reset release, by an 8-bit memory manipulation instruction. - Therefore, it is necessary to also set the value of the OSCSELS bits at the same time. For OSCSELS bits, see 5.6.3 Example of controlling subsystem clock. - Set the external main system clock after the supply voltage has reached the operable voltage of the clock to be used (see CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS) and CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS)). - (3) Example of setting procedure when using high-speed system clock as CPU/peripheral hardware clock - <1> Setting high-speed system clock oscillation Note - (See 5.6.1 (1) Example of setting procedure when oscillating the X1 clock and (2) Example of setting procedure when using the external main system clock.) Note The setting of <1> is not necessary when high-speed system clock is already operating. <2> Setting the high-speed system clock as the source clock of the CPU/peripheral hardware clock and setting the division ratio of the set clock (CKC register) | МСМ0 | MDIV2 | MDIV1 | MDIV0 | Selection of CPU/Peripheral<br>Hardware Clock (fclk) | |------|-------|-------|-------|------------------------------------------------------| | 1 | 0 | 0 | 0 | fmx | | | 0 | 0 | 1 | f <sub>MX</sub> /2 | | | 0 | 1 | 0 | f <sub>MX</sub> /2 <sup>2</sup> | | | 0 | 1 | 1 | f <sub>MX</sub> /2 <sup>3</sup> | | | 1 | 0 | 0 | f <sub>MX</sub> /2 <sup>4</sup> | | | 1 | 0 | 1 | f <sub>MX</sub> /2 <sup>5 Note</sup> | **Note** Setting is prohibited when f<sub>MX</sub> < 4 MHz. <3> If some peripheral hardware macros are not used, supply of the input clock to each hardware macro can be stopped. ## (PER0 register) | RTCEN 0 ADCEN | IIC0EN | SAU1EN | SAU0EN | 0 | TAU0EN | |---------------|--------|--------|--------|---|--------| |---------------|--------|--------|--------|---|--------| | xxxEN | Input clock control | | | | |-------|---------------------------|--|--|--| | 0 | Stops input clock supply. | | | | | 1 | Supplies input clock. | | | | Caution Be sure to clear bits 1 and 6 of PER0 register to 0. Remark RTCEN: Control of the real-time counter input clock ADCEN: Control of the A/D converter input clock IIC0EN: Control of the serial interface IIC0 input clock SAU1EN: Control of the serial array unit 1 input clock SAU0EN: Control of the serial array unit 0 input clock TAU0EN: Control of the timer array unit input clock #### (4) Example of setting procedure when stopping the high-speed system clock The high-speed system clock can be stopped (disabling clock input if the external clock is used) in the following two ways. - Executing the STOP instruction - Setting MSTOP to 1 #### (a) To execute a STOP instruction - <1> Setting to stop peripheral hardware - Stop peripheral hardware that cannot be used in the STOP mode (for peripheral hardware that cannot be used in STOP mode, see **CHAPTER 17 STANDBY FUNCTION**). - <2> Setting the X1 clock oscillation stabilization time after STOP mode is released If the X1 clock oscillates before the STOP mode is entered, set the value of the OSTS register before executing the STOP instruction. - <3> Executing the STOP instruction When the STOP instruction is executed, the system is placed in the STOP mode and X1 oscillation is stopped (the input of the external clock is disabled). #### (b) To stop X1 oscillation (disabling external clock input) by setting MSTOP to 1 <1> Confirming the CPU clock status (CKC register) Confirm with CLS and MCS that the CPU is operating on a clock other than the high-speed system clock. When CLS = 0 and MCS = 1, the high-speed system clock is supplied to the CPU, so change the CPU clock to the subsystem clock or internal high-speed oscillation clock. | CLS | MCS | CPU Clock Status | | |-----|-----|---------------------------------------|--| | 0 | 0 | Internal high-speed oscillation clock | | | 0 | 1 | High-speed system clock | | | 1 | × | Subsystem clock | | <2> Setting of X1 clock oscillation stabilization time after restart of X1 clock oscillation<sup>Note</sup> Prior to setting "1" to MSTOP, set the OSTS register to a value greater than the count value to be confirmed with the OSTS register after X1 clock oscillation is restarted. <3> Stopping the high-speed system clock (CSC register) When MSTOP is set to 1, X1 oscillation is stopped (the input of the external clock is disabled). **Note** This setting is required to resume the X1 clock oscillation when the high-speed system clock is in the X1 oscillation mode. This setting is not required in the external clock input mode. Caution Be sure to confirm that MCS = 0 or CLS = 1 when setting MSTOP to 1. In addition, stop peripheral hardware that is operating on the high-speed system clock. #### 5.6.2 Example of controlling internal high-speed oscillation clock The following describes examples of clock setting procedures for the following cases. - (1) When restarting oscillation of the internal high-speed oscillation clock - (2) When using internal high-speed oscillation clock as CPU/peripheral hardware clock - (3) When stopping the internal high-speed oscillation clock ## (1) Example of setting procedure when restarting oscillation of the internal high-speed oscillation clock<sup>Note</sup> <1> Setting restart of oscillation of the internal high-speed oscillation clock (CSC register) When HIOSTOP is cleared to 0, the internal high-speed oscillation clock restarts oscillation. **Note** After a reset release, the internal high-speed oscillator automatically starts oscillating and the internal high-speed oscillation clock is selected as the CPU/peripheral hardware clock. ## (2) Example of setting procedure when using internal high-speed oscillation clock as CPU/peripheral hardware clock <1> Restarting oscillation of the internal high-speed oscillation clock<sup>Note</sup> (See **5.6.2** (1) Example of setting procedure when restarting internal high-speed oscillation clock). Note The setting of <1> is not necessary when the internal high-speed oscillation clock is operating. <2> Setting the internal high-speed oscillation clock as the source clock of the CPU/peripheral hardware clock and setting the division ratio of the set clock (CKC register) | МСМ0 | MDIV2 | MDIV1 | MDIV0 | Selection of CPU/Peripheral<br>Hardware Clock (fclk) | |------|-------|-------|-------|------------------------------------------------------| | 0 | 0 | 0 | 0 | fін | | | 0 | 0 | 1 | f <sub>IH</sub> /2 | | | 0 | 1 | 0 | fін/2² | | | 0 | 1 | 1 | fін/2³ | | | 1 | 0 | 0 | fін/2 <sup>4</sup> | | | 1 | 0 | 1 | fін/2 <sup>5</sup> | Caution If switching the CPU/peripheral hardware clock from the high-speed system clock to the internal high-speed oscillation clock after restarting the internal high-speed oscillation clock, do so after 10 $\mu$ s or more have elapsed. If the switching is made immediately after the internal high-speed oscillation clock is restarted, the accuracy of the internal high-speed oscillation cannot be guaranteed for $10 \mu s$ . #### (3) Example of setting procedure when stopping the internal high-speed oscillation clock The internal high-speed oscillation clock can be stopped in the following two ways. - Executing the STOP instruction - Setting HIOSTOP to 1 #### (a) To execute a STOP instruction <1> Setting of peripheral hardware Stop peripheral hardware that cannot be used in the STOP mode (for peripheral hardware that cannot be used in STOP mode, see **CHAPTER 17 STANDBY FUNCTION**). - <2> Setting the X1 clock oscillation stabilization time after STOP mode is released If the X1 clock oscillates before the STOP mode is entered, set the value of the OSTS register before executing the STOP instruction. - <3> Executing the STOP instruction When the STOP instruction is executed, the system is placed in the STOP mode and internal high-speed oscillation clock is stopped. #### (b) To stop internal high-speed oscillation clock by setting HIOSTOP to 1 <1> Confirming the CPU clock status (CKC register) Confirm with CLS and MCS that the CPU is operating on a clock other than the internal high-speed oscillation clock. When CLS = 0 and MCS = 0, the internal high-speed oscillation clock is supplied to the CPU, so change the CPU clock to the high-speed system clock or subsystem clock. | CLS | MCS | CPU Clock Status | |-----|-----|---------------------------------------| | 0 | 0 | Internal high-speed oscillation clock | | 0 | 1 | High-speed system clock | | 1 | × | Subsystem clock | <2> Stopping the internal high-speed oscillation clock (CSC register) When HIOSTOP is set to 1, internal high-speed oscillation clock is stopped. Caution Be sure to confirm that MCS = 1 or CLS = 1 when setting HIOSTOP to 1. In addition, stop peripheral hardware that is operating on the internal high-speed oscillation clock. #### 5.6.3 Example of controlling subsystem clock The subsystem clock can be oscillated by connecting a crystal resonator to the XT1 and XT2 pins. When the subsystem clock is not used, the XT1/P123 and XT2/P124 pins can be used as input port pins. Caution The XT1/P123 and XT2/P124 pins are in the input port mode after a reset release. The following describes examples of setting procedures for the following cases. - (1) When oscillating subsystem clock - (2) When using subsystem clock as CPU clock - (3) When stopping subsystem clock Caution When the subsystem clock is used as the CPU clock, the subsystem clock is also supplied to the peripheral hardware (except the real-time counter, clock output/buzzer output, and watchdog timer). At this time, the operations of the A/D converter and IIC0 are not guaranteed. For the operating characteristics of the peripheral hardware, refer to the chapters describing the various peripheral hardware as well as CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS) and CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS). #### (1) Example of setting procedure when oscillating the subsystem clock <1> Setting P123/XT1 and P124/XT2 pins (CMC register) | EXCLK | OSCSEL | 0 | OSCSELS | 0 | 0 | 0 | AMPH | |-------|--------|---|---------|---|---|---|------| | 0/1 | 0/1 | 0 | 1 | 0 | 0 | 0 | 0/1 | Remarks For setting of the P121/X1 and P122/X2 pins, see 5.6.1 Example of controlling high-speed system clock. - <2> Controlling oscillation of subsystem clock (CSC register) If XTSTOP is cleared to 0, the XT1 oscillator starts oscillating. - <3> Waiting for the stabilization of the subsystem clock oscillation Wait for the oscillation stabilization time of the subsystem clock by software, using a timer function. Caution The CMC register can be written only once after reset release, by an 8-bit memory manipulation instruction. Therefore, it is necessary to also set the value of the EXCLK and OSCSEL bits at the same time. For EXCLK and OSCSEL bits, see 5.6.1 (1) Example of setting procedure when oscillating the X1 clock or 5.6.1 (2) Example of setting procedure when using the external main system clock. #### (2) Example of setting procedure when using the subsystem clock as the CPU clock <1> Setting subsystem clock oscillation Note (See 5.6.3 (1) Example of setting procedure when oscillating the subsystem clock.) Note The setting of <1> is not necessary when while the subsystem clock is operating. <2> Setting the subsystem clock as the source clock of the CPU clock (CKC register) | CSS | Selection of CPU/Peripheral Hardware Clock (fclk) | |-----|---------------------------------------------------| | 1 | fsus/2 | Caution When the subsystem clock is used as the CPU clock, the subsystem clock is also supplied to the peripheral hardware (except the real-time counter, clock output/buzzer output, and watchdog timer). At this time, the operations of the A/D converter and IIC0 are not guaranteed. For the operating characteristics of the peripheral hardware, refer to the chapters describing the various peripheral hardware as well as CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS) and CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS). ## (3) Example of setting procedure when stopping the subsystem clock <1> Confirming the CPU clock status (CKC register) Confirm with CLS and MCS that the CPU is operating on a clock other than the subsystem clock. When CLS = 1, the subsystem clock is supplied to the CPU, so change the CPU clock to the internal high-speed oscillation clock or high-speed system clock. (See **Figure 5-15 CPU Clock Status Transition Diagram** or **Table 5-5 Changing CPU Clock** for the conditions to change the subsystem clock to another clock.) | CLS | MCS | CPU Clock Status | | |-----|-----|---------------------------------------|--| | 0 | 0 | Internal high-speed oscillation clock | | | 0 | 1 | High-speed system clock | | | 1 | × | Subsystem clock | | <2> Stopping the subsystem clock (CSC register) When XTSTOP is set to 1, subsystem clock is stopped. - Cautions 1. Be sure to confirm that CLS = 0 when setting XTSTOP to 1. In addition, stop the peripheral hardware if it is operating on the subsystem clock. - 2. The subsystem clock oscillation cannot be stopped using the STOP instruction. #### 5.6.4 Example of controlling internal low-speed oscillation clock The internal low-speed oscillation clock cannot be used as the CPU clock. Used only as the watchdog timer clock. The internal low-speed oscillator automatically starts oscillation after a reset release, and the watchdog timer is driven (240 kHz (TYP.)) if the watchdog timer operation is enabled by the option byte. The internal low-speed oscillator continues oscillation except when the watchdog timer stops. When the watchdog timer operates, the internal low-speed oscillation clock does not stop even in case of a program loop. #### (1) Example of setting procedure when stopping the internal low-speed oscillation clock The internal low-speed oscillation clock can be stopped in the following two ways. - Stop the watchdog timer in the HALT/STOP mode by the option byte (bit 0 (WDSTBYON) of 000C0H = 0), and execute the HALT or STOP instruction. - Stop the watchdog timer by the option byte (bit 4 (WDTON) of 000C0H = 0). #### (2) Example of setting procedure when restarting oscillation of the internal low-speed oscillation clock The internal low-speed oscillation clock can be restarted as follows. Release the HALT or STOP mode (only when the watchdog timer is stopped in the HALT/STOP mode by the option byte (bit 0 (WDSTBYON) of 000C0H) = 0) and when the watchdog timer is stopped as a result of execution of the HALT or STOP instruction). ## 5.6.5 CPU clock status transition diagram Figure 5-15 shows the CPU clock status transition diagram of this product. Internal high-speed oscillation: Woken up Power ON X1 oscillation/EXCLK input: Stops (input port mode) XT1 oscillation: Stops (input port mode) V<sub>DD</sub> < 1.59 V±0.09 V V<sub>DD</sub> ≥ 1.59 V±0.09 V (Reset release Internal high-speed oscillation: Operating X1 oscillation/EXCLK input: Stops (input port mode) XT1 oscillation: Stops (input port mode) Internal high-speed oscillation (B) $V_{\text{DD}} \geq 1.8 \ V$ Operating X1 oscillation/EXCLK input: Selectable by CPU CPU: Operating Internal high-speed oscillation with internal high-(H) Selectable by CPU Internal high-speed oscillation (D) CPU: Internal high need oscillatio X1 oscillation/EXCLK input: XT1 oscillation: Selectable by CP speed oscillation X1 oscillation/EXCLK input: CPU: $\rightarrow$ STOP XT1 oscillation: Operating Operating with XT1 oscillation XT1 oscillation: Oscillatable Internal high-speed oscillation: Selectable by CPU X1 oscillation/EXCLK CPU: Internal high Internal high-speed oscillation: speed oscillation Operating X1 oscillation/EXCLK input: (G) input: Operating XT1 oscillation: $\rightarrow$ HALT (C) CPU: Oscillatable CPU: Operating with X1 oscillation XT1 oscillation XT1 oscillation: Oscillatable Internal high-speed oscillation or EXCLK input Oscillatable (D) X1 oscillation/EXCLK input: Oscillatable CPU: CPU: X1 XT1 oscillation: Operating Operating with oscillation/EXCL XT1 oscillatio input $\rightarrow$ STOP Internal high-speed oscillation: CPU: X1 Internal high-speed oscillation: Oscillatable oscillation/EXCLK Stops X1 oscillation/EXCLK input: input → HALT X1 oscillation/EXCLK input (G) Selectable by CPU XT1 oscillation: Operatin CPU: Internal high-speed oscillation XT1 oscillation: Oscillatable XT1 oscillation → HALT X1 oscillation/EXCLK input: Internal high-speed oscillation Operating Oscillatable XT1 oscillation: Oscillatable Oscillatable XT1 oscillation: Operating Figure 5-15. CPU Clock Status Transition Diagram **Remark** If the low-power-supply detector (LVI) is set to ON by default by the option bytes, the reset will not be released until the power supply voltage (V<sub>DD</sub>) exceeds 2.07 V±0.2 V. After the reset operation, the status will shift to (B) in the above figure. Table 5-4 shows transition of the CPU clock and examples of setting the SFR registers. Table 5-4. CPU Clock Transition and SFR Register Setting Examples (1/4) #### (1) CPU operating with internal high-speed oscillation clock (B) after reset release (A) | Status Transition | SFR Register Setting | |-----------------------|---------------------------------------------------------------------------| | $(A) \rightarrow (B)$ | SFR registers do not have to be set (default status after reset release). | ### (2) CPU operating with high-speed system clock (C) after reset release (A) (The CPU operates with the internal high-speed oscillation clock immediately after a reset release (B).) (Setting sequence of SFR registers) | Setting Flag of SFR Register | CM | IC Register | Note 1 | CSC<br>Register | OSMC<br>Register | OSTC<br>Register | CKC<br>Register | |------------------------------------------------------------------------------------|-------|-------------|--------|-----------------|------------------|---------------------------|-----------------| | Status Transition | EXCLK | OSCSEL | AMPH | MSTOP | FSEL | | мсмо | | $(A) \rightarrow (B) \rightarrow (C)$<br>(X1 clock: 2 MHz $\leq$ fx $\leq$ 10 MHz) | 0 | 1 | 0 | 0 | 0 | Must be checked | 1 | | $(A) \rightarrow (B) \rightarrow (C)$<br>(X1 clock: 10 MHz < fx \le 20 MHz) | 0 | 1 | 1 | 0 | 1 Note 2 | Must be checked | 1 | | $(A) \rightarrow (B) \rightarrow (C)$<br>(external main clock) | 1 | 1 | × | 0 | 0/1 | Must<br>not be<br>checked | 1 | **Notes 1.** The CMC and OSMC registers can be written only once by an 8-bit memory manipulation instruction after reset release. 2. FSEL = 1 when $f_{CLK} > 10$ MHz If a divided clock is selected and $f_{CLK} \le 10$ MHz, use with FSEL = 0 is possible even if $f_X > 10$ MHz. Caution Set the clock after the supply voltage has reached the operable voltage of the clock to be set (see CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS) and CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS)). <R> Remark x: don't care #### (3) CPU operating with subsystem clock (D) after reset release (A) (The CPU operates with the internal high-speed oscillation clock immediately after a reset release (B).) (Setting sequence of SFR registers) | (001) | ing coquence of or it registers) | | | | <u> </u> | |---------------------------------------|----------------------------------|------------------------------|--------------|------------------------------|--------------| | | Setting Flag of SFR Register | CMC Register <sup>Note</sup> | CSC Register | Waiting for | CKC Register | | Status Transition | | OSCSELS | XTSTOP | Oscillation<br>Stabilization | CSS | | $(A) \rightarrow (B) \rightarrow (D)$ | | 1 | 0 | Necessary | 1 | Note The CMC register can be written only once by an 8-bit memory manipulation instruction after reset release. Remark (A) to (I) in Table 5-4 correspond to (A) to (I) in Figure 5-15. <R> Table 5-4. CPU Clock Transition and SFR Register Setting Examples (2/4) ## (4) CPU clock changing from internal high-speed oscillation clock (B) to high-speed system clock (C) (Setting sequence of SFR registers) CMC Register<sup>Note 1</sup> OSTS CSC OSTC Setting Flag of SFR Register **OSMC** CKC Register Register Regi Register Register Status Transition ster **EXCLK** OSCSEL **AMPH MSTOP FSEL** MCM0 $(B) \rightarrow (C)$ n 1 O Note 2 0 n Must be 1 checked (X1 clock: 2 MHz $\leq$ fX $\leq$ 10 MHz) 1 Note 3 $(B) \rightarrow (C)$ 0 1 Note 2 Must be 1 checked (X1 clock: 10 MHz < fX $\le$ 20 MHz) <R> $(B) \rightarrow (C)$ Note 2 0 1 1 0/1 Must 1 not be (external main clock) checked Unnecessary if these registers are already set Unnecessary if the CPU is operating with the high-speed system clock - **Notes 1.** The CMC and OSMC registers can be changed only once after reset release. This setting is not necessary if it has already been set. - 2. Set the oscillation stabilization time as follows. - Desired OSTC oscillation stabilization time ≤ Oscillation stabilization time set by OSTS - 3. FSEL = 1 when fclk > 10 MHz If a divided clock is selected and fcL $\kappa \le 10$ MHz, use with FSEL = 0 is possible even if fx > 10 MHz. Caution Set the clock after the supply voltage has reached the operable voltage of the clock to be set (see CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS) and CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS)). ## <R> Remark x: don't care #### (5) CPU clock changing from internal high-speed oscillation clock (B) to subsystem clock (D) | (Set | ting sequence of SFR registers) | - | | | <b></b> | |-----------------------|---------------------------------|------------------------------|--------------|------------------------------|--------------| | | Setting Flag of SFR Register | CMC Register <sup>Note</sup> | CSC Register | Waiting for | CKC Register | | Status Transition | | OSCSELS | XTSTOP | Oscillation<br>Stabilization | CSS | | $(B) \rightarrow (D)$ | | 1 | 0 | Necessary | 1 | | | | | | | | Unnecessary if the CPU is operating with the subsystem clock Note The CMC register can be written only once by an 8-bit memory manipulation instruction after reset release. **Remark** (A) to (I) in Table 5-4 correspond to (A) to (I) in Figure 5-15. #### Table 5-4. CPU Clock Transition and SFR Register Setting Examples (3/4) ## (6) CPU clock changing from high-speed system clock (C) to internal high-speed oscillation clock (B) (Setting sequence of SFR registers) | Setting Flag of SFR Register | CSC Register | Oscillation accuracy | CKC Register | |------------------------------|--------------|----------------------|--------------| | Status Transition | HIOSTOP | stabilization time | МСМ0 | | $(C) \rightarrow (B)$ | 0 | 10 <i>μ</i> s | 0 | Unnecessary if the CPU is operating with the internal highspeed oscillation clock #### (7) CPU clock changing from high-speed system clock (C) to subsystem clock (D) (Setting sequence of SFR registers) | Setting Flag of SFR Register | CMC Register <sup>Note</sup> | CSC Register | Waiting for | CKC Register | |------------------------------|------------------------------|--------------|------------------------------|--------------| | Status Transition | OSCSELS | XTSTOP | Oscillation<br>Stabilization | CSS | | $(C) \rightarrow (D)$ | 1 | 0 | Necessary | 1 | Unnecessary if the CPU is operating with the subsystem clock Note The CMC register can be written only once by an 8-bit memory manipulation instruction after reset release. #### (8) CPU clock changing from subsystem clock (D) to internal high-speed oscillation clock (B) **Remark** (A) to (I) in Table 5-4 correspond to (A) to (I) in Figure 5-15. Table 5-4. CPU Clock Transition and SFR Register Setting Examples (4/4) ## <R> (9) CPU clock changing from subsystem clock (D) to high-speed system clock (C) | (Setting sequence of SFR registers) | | | | | | <u> </u> | |--------------------------------------------------------------------|------------------|-----------------|---------------------|---------------------|-----------|----------| | Setting Flag of SFR Register Status Transition | OSTS<br>Register | CSC<br>Register | OSMC<br>Register | OSTC<br>Register | Ch<br>Reg | | | | | MSTOP | FSEL | | MCM0 | CSS | | (D) $\rightarrow$ (C)<br>(X1 clock: 2 MHz $\leq$ fx $\leq$ 10 MHz) | Note 1 | 0 | 0 | Must be checked | 1 | 0 | | (D) → (C)<br>(X1 clock: 10 MHz < fx ≤ 20 MHz) | Note 1 | 0 | 1 <sup>Note 2</sup> | Must be checked | 1 | 0 | | $(D) \rightarrow (C)$ (external main clock) | Note 1 | 0 | 0/1 | Must not be checked | 1 | 0 | Unnecessary if the CPU is operating with the high-speed system clock Unnecessary if these registers are already set - Notes 1. Set the oscillation stabilization time as follows. - Desired OSTC oscillation stabilization time ≤ Oscillation stabilization time set by OSTS - **2.** FSEL = 1 when fclk > 10 MHz If a divided clock is selected and $f_{CLK} \le 10$ MHz, use with FSEL = 0 is possible even if $f_X > 10$ MHz. Caution Set the clock after the supply voltage has reached the operable voltage of the clock to be set (see CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS) and CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS)). - (10) HALT mode (E) set while CPU is operating with internal high-speed oscillation clock (B) - HALT mode (F) set while CPU is operating with high-speed system clock (C) - HALT mode (G) set while CPU is operating with subsystem clock (D) | Status Transition | Setting | |-----------------------|----------------------------| | $(B) \rightarrow (E)$ | Executing HALT instruction | | $(C) \rightarrow (F)$ | | | $(D) \rightarrow (G)$ | | - <R> (11) STOP mode (H) set while CPU is operating with internal high-speed oscillation clock (B) - STOP mode (I) set while CPU is operating with high-speed system clock (C) | | (Setting sequence) | - | | <b>&gt;</b> | | |-----------------------|--------------------|--------------------------------------------|------------------------|----------------|--| | Status Trai | nsition | Setting | | | | | $(B) \rightarrow (H)$ | | Stopping peripheral | _ | Executing STOP | | | (C) → (I) | In X1 oscillation | functions that cannot operate in STOP mode | Sets the OSTS register | instruction | | | | External clock | | - | | | **Remark** (A) to (I) in Table 5-4 correspond to (A) to (I) in Figure 5-15. ## 5.6.6 Condition before changing CPU clock and processing after changing CPU clock Condition before changing the CPU clock and processing after changing the CPU clock are shown below. Table 5-5. Changing CPU Clock (1/2) | CPU Clock | | Condition Before Change | Processing After Change | | |----------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--| | Before Change | After Change | | | | | Internal high-<br>speed<br>oscillation | speed • OSCSEL = 1, EXCLK = 0, MSTOP = 0 | | Operating current can be reduced by stopping internal high-speed oscillator (HIOSTOP = 1). | | | clock | External main system clock | Enabling input of external clock from EXCLK pin OSCSEL = 1, EXCLK = 1, MSTOP = 0 | | | | | Subsystem clock | Stabilization of X1 oscillation OSCSELS = 1, XTSTOP = 0 After elapse of oscillation stabilization time | | | | X1 clock | Internal high-<br>speed<br>oscillation clock | Oscillation of internal high-speed oscillator • HIOSTOP= 0 | X1 oscillation can be stopped (MSTOP = 1). | | | | External main system clock | Transition not possible (To change the clock, set it again after executing reset once.) | - | | | | Subsystem clock | Stabilization of XT1 oscillation OSCSELS = 1, XTSTOP = 0 After elapse of oscillation stabilization time | X1 oscillation can be stopped (MSTOP = 1). | | | External main system clock | Internal high-<br>speed<br>oscillation<br>clock | Oscillation of internal high-speed oscillator • HIOSTOP= 0 | External main system clock input can be disabled (MSTOP = 1). | | | | X1 clock | Transition not possible (To change the clock, set it again after executing reset once.) | - | | | | Subsystem clock | Stabilization of XT1 oscillation OSCSELS = 1, XTSTOP = 0 After elapse of oscillation stabilization time | External main system clock input can be disabled (MSTOP = 1). | | Table 5-5. Changing CPU Clock (2/2) | CPU Clock | | Condition Before Change | Processing After Change | | |---------------------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--| | Before Change | After Change | | | | | Subsystem clock <sup>Note</sup> | Internal high-<br>speed oscillation<br>clock | Oscillation of internal high-speed oscillator and selection of internal high-speed oscillation clock as main system clock • HIOSTOP = 0, MCS = 0 | XT1 oscillation can be stopped (XTSTOP = 1) | | | | X1 clock | Stabilization of X1 oscillation and selection of high-speed system clock as main system clock OSCSEL = 1, EXCLK = 0, MSTOP = 0 After elapse of oscillation stabilization time MCS = 1 | | | | | External main system clock | Enabling input of external clock from EXCLK pin and selection of high-speed system clock as main system clock • OSCSEL = 1, EXCLK = 1, MSTOP = 0 • MCS = 1 | | | **Note** When changing the subsystem clock to another clock, the clock must be set back to the clock before setting the subsystem clock. For example, when changing the clock to the X1 clock after having changed the internal high-speed oscillation clock to the subsystem clock, the clock is changed in the order of the subsystem clock, the internal high-speed oscillation clock, and the X1 clock. ### 5.6.7 Time required for switchover of CPU clock and main system clock By setting bits 0 to 2, 4, and 6 (MDIV0 to MDIV2, MCM0, CSS) of the system clock control register (CKC), the CPU clock can be switched (between the main system clock and the subsystem clock), main system clock can be switched (between the internal high-speed oscillation clock and the high-speed system clock), and the division ratio of the main system clock can be changed. The actual switchover operation is not performed immediately after rewriting to CKC; operation continues on the pre-switchover clock for several clocks (see Table 5-6 to Table 5-9). Whether the CPU is operating on the main system clock or the subsystem clock can be ascertained using bit 7 (CLS) of CKC. Whether the main system clock is operating on the high-speed system clock or internal high-speed oscillation clock can be ascertained using bit 5 (MCS) of CKC. When the CPU clock is switched, the peripheral hardware clock is also switched. ### Table 5-6. Maximum Time Required for Main System Clock Switchover | Clock A | Switching directions | Clock B | Туре | |----------------|-------------------------------|---------|--------------------------------| | fmainc | <b>←→</b> | fmainc | Type 1 (see Table 5-7) | | | (Changing the division ratio) | | | | fін | <b>←→</b> | fмх | Type 2 (see <b>Table 5-8</b> ) | | <b>f</b> MAINC | <b>←→</b> | fsus/2 | Type 3 (see <b>Table 5-9</b> ) | Table 5-7. Maximum Number of Clocks Required in Type 1 | Set Value Before Switchover | Set Value Aft | er Switchover | |-----------------------------|-----------------|-----------------| | | Clock A | Clock B | | Clock A | | 1 + fa/fB clock | | Clock B | 1 + fb/fa clock | | Table 5-8. Maximum Number of Clocks Required in Type 2 | Set Value Befo | ore Switchover | Set Value After Switchover | | | | | |----------------|------------------------------------------------------------|----------------------------|-------------------|--|--|--| | МС | МО | MCM0 | | | | | | | | 0 | 1 | | | | | | | (fmain = fih) | (fmain = fmx) | | | | | 0 | fмх≥fін | | 1 + fıн/fмx clock | | | | | (fmain = fih) | fмx <fiн< td=""><td></td><td>2fıн/fмx clock</td></fiн<> | | 2fıн/fмx clock | | | | | 1 | fмх≥fін | 2fмx/fін clock | | | | | | (fmain = fmx) | fmx <fih< td=""><td>1 + fmx/fiн clock</td><td></td></fih<> | 1 + fmx/fiн clock | | | | | (Remarks are listed on the next page.) <R> <R> <R> Table 5-9. Maximum Number of Clocks Required in Type 3 | Set Value Before Switchover | Set Value After Switchover | | | | | |-----------------------------|----------------------------|-------------------------|--|--|--| | CSS | CS | SS | | | | | | 0 | 1 | | | | | | (fclk = fmainc) | (fclk = fsub/2) | | | | | 0 | | 1 + 4 fmainc/fsub clock | | | | | (fclk = fmainc) | | | | | | | 1 | 2 + fsub/2fmainc clock | | | | | | (fclk = fsub/2) | | | | | | <R> Remarks 1. $f_{IH}$ :Internal high-speed oscillation clock frequency fmx :High-speed system clock frequency fmain :Main system clock frequency fmainc: Main system select clock frequency fsub :Subsystem clock frequency fclk :CPU/peripheral hardware clock frequency - 2. The number of clocks listed in Table 5-7 to Table 5-9 is the number of CPU clocks before switchover. - **3.** Calculate the number of clocks in Table 5-7 to Table 5-9 by removing the decimal portion. **Example** When switching the main system clock from the internal high-speed oscillation clock to the high-speed system clock (@ oscillation with fih = 8 MHz, fmx = 10 MHz) $$1 + f_{IH}/f_{MX} = 1 + 8/10 = 1 + 0.8 = 1.8 \rightarrow 2 \text{ clocks}$$ # 5.6.8 Conditions before clock oscillation is stopped The following lists the register flag settings for stopping the clock oscillation (disabling external clock input) and conditions before the clock oscillation is stopped. Table 5-10. Conditions Before the Clock Oscillation Is Stopped and Flag Settings | Clock | Conditions Before Clock Oscillation Is Stopped (External Clock Input Disabled) | Flag Settings of SFR<br>Register | |---------------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------| | Internal high-speed oscillation clock | MCS = 1 or CLS = 1 (The CPU is operating on a clock other than the internal high-speed oscillation clock) | HIOSTOP = 1 | | X1 clock External main system clock | MCS = 0 or CLS = 1 (The CPU is operating on a clock other than the high-speed system clock) | MSTOP = 1 | | Subsystem clock | CLS = 0 (The CPU is operating on a clock other than the subsystem clock) | XTSTOP = 1 | #### **CHAPTER 6 TIMER ARRAY UNIT** The timer array unit has eight 16-bit timers per unit. Each 16-bit timer is called a channel and can be used as an independent timer. In addition, two or more "channels" can be used to create a high-accuracy timer. | Single-operation Function | Combination-operation Function | |------------------------------------------------------|--------------------------------| | Interval timer | PWM output | | Square wave output | One-shot pulse output | | External event counter | Multiple PWM output | | Divider function (channel 0 only) | | | Input pulse interval measurement | | | Measurement of high-/low-level width of input signal | | Channel 7 can be used to realize LIN-bus reception processing in combination with UART3 of serial array unit 1. # 6.1 Functions of Timer Array Unit The timer array unit has the following functions. ### 6.1.1 Functions of each channel when it operates independently Single-operation functions are those functions that can be used for any channel regardless of the operation mode of the other channel (for details, refer to **6.6.1 Overview of single-operation function and combination-operation function**). ### (1) Interval timer Each timer of a unit can be used as a reference timer that generates an interrupt (INTTM0n) at fixed intervals. #### (2) Square wave output A toggle operation is performed each time INTTM0n is generated and a square wave with a duty factor of 50% is output from a timer output pin (TO0k). #### (3) External event counter Each timer of a unit can be used as an event counter that generates an interrupt when the number of the valid edges of a signal input to the timer input pin (Tl0k) has reached a specific value. ### (4) Divider function (channel 0 only) A clock input from a timer input pin (TI00) is divided and output from an output pin (TO00). #### (5) Input pulse interval measurement Counting is started by the valid edge of a pulse signal input to a timer input pin (TI0k). The count value of the timer is captured at the valid edge of the next pulse. In this way, the interval of the input pulse can be measured. # (6) Measurement of high-/low-level width of input signal Counting is started by a single edge of the signal input to the timer input pin (TI0k), and the count value is captured at the other edge. In this way, the high-level or low-level width of the input signal can be measured. **Remark** n: Channel number (n = 0 to 7), k: I/O port number (k = 0 to 6) #### 6.1.2 Functions of each channel when it operates with another channel Combination-operation functions are those functions that are attained by using the master channel (mostly the reference timer that controls cycles) and the slave channels (timers that operate following the master channel) in combination (for details, refer to **6.6.1 Overview of single-operation function and combination-operation function**). #### (1) PWM (Pulse Width Modulator) output Two channels are used as a set to generate a pulse with a specified period and a specified duty factor. #### (2) One-shot pulse output Two channels are used as a set to generate a one-shot pulse with a specified delay time and a specified pulse width. ### (3) Multiple PWM (Pulse Width Modulator) output By extending the PWM function and using one master channel and two or more slave channels, up to seven types of PWM signals that have a specific period and a specified duty factor can be generated. #### 6.1.3 LIN-bus supporting function (channel 7 only) #### (1) Detection of wakeup signal The timer starts counting at the falling edge of a signal input to the serial data input pin (RxD3) of UART3 and the count value of the timer is captured at the rising edge. In this way, a low-level width can be measured. If the low-level width is greater than a specific value, it is recognized as a wakeup signal. # (2) Detection of sync break field The timer starts counting at the falling edge of a signal input to the serial data input pin (RxD3) of UART3 after a wakeup signal is detected, and the count value of the timer is captured at the rising edge. In this way, a low-level width is measured. If the low-level width is greater than a specific value, it is recognized as a sync break field. #### (3) Measurement of pulse width of sync field After a sync break field is detected, the low-level width and high-level width of the signal input to the serial data input pin (RxD3) of UART3 are measured. From the bit interval of the sync field measured in this way, a baud rate is calculated. # 6.2 Configuration of Timer Array Unit The timer array unit includes the following hardware. Table 6-1. Configuration of Timer Array Unit | Item | Configuration | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Timer/counter | Timer counter register 0n (TCR0n) | | Register | Timer data register 0n (TDR0n) | | Timer input | TI00 to TI06 pins, RxD3 pin (for LIN-bus) | | Timer output | TO00 to TO06 pins, output controller | | Control registers | <registers block="" of="" setting="" unit=""> Peripheral enable register 0 (PER0) Timer clock select register 0 (TPS0) Timer channel enable status register 0 (TE0) Timer channel start register 0 (TS0) Timer channel stop register 0 (TT0) Timer input select register 0 (TIS0) Timer output enable register 0 (TOE0) Timer output register 0 (TOD0) Timer output level register 0 (TOL0) Timer output mode register 0 (TOM0)</registers> | | | <registers channel="" each="" of=""> <ul> <li>Timer mode register 0n (TMR0n)</li> <li>Timer status register 0n (TSR0n)</li> <li>Input switch control register (ISC) (channel 7 only)</li> <li>Noise filter enable register 1 (NFEN1)</li> <li>Port mode registers 0, 1, 3, 4 (PM0, PM1, PM3, PM4)</li> <li>Port registers 0, 1, 3, 4 (P0, P1, P3, P4)</li> </ul></registers> | **Remark** n: Channel number (n = 0 to 7) Figure 6-1 shows the block diagram. Figure 6-1. Block Diagram of Timer Array Unit ### (1) Timer/counter register 0n (TCR0n) TCR0n is a 16-bit read-only register and is used to count clocks. The value of this counter is incremented or decremented in synchronization with the rising edge of a count clock. Whether the counter is incremented or decremented depends on the operation mode that is selected by the MD0n3 to MD0n0 bits of TMR0n. Figure 6-2. Format of Timer/Counter Register 0n (TCR0n) The count value can be read by reading TCR0n. The count value is set to FFFFH in the following cases. - · When the reset signal is generated - When the TAU0EN bit of peripheral enable register 0 (PER0) is cleared - When counting of the slave channel has been completed in the PWM output mode - When counting of the master/slave channel has been completed in the one-shot pulse output mode - When counting of the slave channel has been completed in the multiple PWM output mode The count value is cleared to 0000H in the following cases. - When the start trigger is input in the capture mode - When capturing has been completed in the capture mode Caution The count value is not captured to TDR0n even when TCR0n is read. The TCR0n register read value differs as follows according to operation mode changes and the operating status. Table 6-2. TCR0n Register Read Value in Various Operation Modes | Operation Mode | Count Mode | TCR0n Register Read Value Note | | | | | | | | |------------------------------|--------------------------|-----------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------|--|--|--|--| | | | Operation mode change after reset | Operation mode<br>change after count<br>operation paused<br>(TT0n = 1) | Operation restart<br>after count operation<br>paused (TT0n = 1) | During start trigger<br>wait status after one<br>count | | | | | | Interval timer mode | | | Undefined | Stop value | - | | | | | | Capture mode | Count up | 0000H | Undefined | Stop value | - | | | | | | Event counter mode | counter Count down FFFFH | | FFFFH Undefined | | - | | | | | | One-count mode | | FFFFH | Undefined | Stop value | FFFFH | | | | | | Capture & one-<br>count mode | Count up | 0000H | Undefined | Stop value | Capture value of TDR0n register + 1 | | | | | **Note** The read values of the TCR0n register when TS0n has been set to "1" while TE0n = 0 are shown. The read value is held in the TCR0n register until the count operation starts. **Remark** n = 0 to 7 # (2) Timer data register 0n (TDR0n) This is a 16-bit register from which a capture function and a compare function can be selected. The capture or compare function can be switched by selecting an operation mode by using the MD0n3 to MD0n0 bits of TMR0n. The value of TDR0n can be changed at any time. This register can be read or written in 16-bit units. Reset signal generation clears this register to 0000H. Figure 6-3. Format of Timer Data Register 0n (TDR0n) Address: FFF18H, FFF19H (TDR00), FFF1AH, FFF1BH (TDR01), After reset: 0000H R/W FFF64H, FFF65H (TDR02) to FFF6EH, FFF6FH (TDR07) (n = 0 to 7) # (i) When TDR0n is used as compare register Counting down is started from the value set to TDR0n. When the count value reaches 0000H, an interrupt signal (INTTM0n) is generated. TDR0n holds its value until it is rewritten. Caution TDR0n does not perform a capture operation even if a capture trigger is input, when it is set to the compare function. # (ii) When TDR0n is used as capture register The count value of TCR0n is captured to TDR0n when the capture trigger is input. A valid edge of the TI0k pin can be selected as the capture trigger. This selection is made by TMR0n. **Remark** n = 0 to 7, k = 0 to 6 # 6.3 Registers Controlling Timer Array Unit Timer array unit is controlled by the following registers. - Peripheral enable register 0 (PER0) - Timer clock select register 0 (TPS0) - Timer mode register 0n (TMR0n) - Timer status register 0n (TSR0n) - Timer channel enable status register 0 (TE0) - Timer channel start register 0 (TS0) - Timer channel stop register 0 (TT0) - Timer input select register 0 (TIS0) - Timer output enable register 0 (TOE0) - Timer output register 0 (TO0) - Timer output level register 0 (TOL0) - Timer output mode register 0 (TOM0) - Input switch control register (ISC) - Noise filter enable register 1 (NFEN1) - Port mode registers 0, 1, 3, 4 (PM0, PM1, PM3, PM4) - Port registers 0, 1, 3, 4 (P0, P1, P3, P4) **Remark** n = 0 to 7 ### (1) Peripheral enable register 0 (PER0) PER0 is used to enable or disable use of each peripheral hardware macro. Clock supply to a hardware macro that is not used is stopped in order to reduce the power consumption and noise. When the timer array unit is used, be sure to set bit 0 (TAU0EN) of this register to 1. PER0 can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 6-4. Format of Peripheral Enable Register 0 (PER0) Address: F00F0H After reset: 00H R/W Symbol <7> <5> <3> <2> <0> 6 <4> 1 PER0 **RTCEN** 0 **ADCEN** IIC0EN SAU1EN SAU0EN TAU0EN | TAU0EN | Control of timer array unit input clock | |--------|---------------------------------------------------------------------------------------------------------------------------------| | 0 | Stops supply of input clock. SFR used by the timer array unit cannot be written. The timer array unit is in the reset status. | | 1 | Supplies input clock. • SFR used by the timer array unit can be read/written. | - Cautions 1. When setting the timer array unit, be sure to set TAU0EN = 1 first. If TAU0EN = 0, writing to a control register of the timer array unit is ignored, and all read values are default values (except for timer input select register 0 (TIS0), input switch control register (ISC), noise filter enable register 1 (NFEN1), port mode registers 0, 1, 3, 4 (PM0, PM1, PM3, PM4), and port registers 0, 1, 3, 4 (P0, P1, P3, P4)). - 2. Be sure to clear bit 1, 6 of the PER0 register to 0. # (2) Timer clock select register 0 (TPS0) TPS0 is a 16-bit register that is used to select two types of operation clocks (CK00, CK01) that are commonly supplied to each channel. CK01 is selected by bits 7 to 4 of TPS0, and CK00 is selected by bits 3 to 0. Rewriting of TPS0 during timer operation is possible only in the following cases. Rewriting of PRS000 to PRS003 bits: Possible only when all the channels set to CKS0n = 0 are in the operation stopped state (TE0n = 0) Rewriting of PRS010 to PRS013 bits: Possible only when all the channels set to CKS0n = 1 are in the operation stopped state (TE0n = 0) TPS0 can be set by a 16-bit memory manipulation instruction. The lower 8 bits of TPS0 can be set with an 8-bit memory manipulation instruction with TPS0L. Reset signal generation clears this register to 0000H. Figure 6-5. Format of Timer Clock Select Register 0 (TPS0) Address: F01B6H, F01B7H After reset: 0000H R/W Symbol 9 7 5 4 3 2 0 15 13 12 11 10 8 6 1 TPS0 0 0 0 0 0 PRS **PRS PRS PRS** PRS **PRS PRS** PRS 0 0 0 001 000 013 012 011 010 003 002 | PRS | PRS | PRS | PRS | Selection of operation clock (CK0m) Note | | | | | | | | |-----|-----|-----|-----|------------------------------------------|--------------|--------------|---------------|---------------|--|--|--| | 0m3 | 0m2 | 0m1 | 0m0 | | fclk = 2 MHz | fclk = 5 MHz | fclk = 10 MHz | fclk = 20 MHz | | | | | 0 | 0 | 0 | 0 | fclk | 2 MHz | 5 MHz | 10 MHz | 20 MHz | | | | | 0 | 0 | 0 | 1 | fclk/2 | 1 MHz | 2.5 MHz | 5 MHz | 10 MHz | | | | | 0 | 0 | 1 | 0 | fclk/2 <sup>2</sup> | 500 kHz | 1.25 MHz | 2.5 MHz | 5 MHz | | | | | 0 | 0 | 1 | 1 | fclk/2 <sup>3</sup> | 250 kHz | 625 kHz | 1.25 MHz | 2.5 MHz | | | | | 0 | 1 | 0 | 0 | fclk/2 <sup>4</sup> | 125 kHz | 312.5 kHz | 625 kHz | 1.25 MHz | | | | | 0 | 1 | 0 | 1 | fclk/2⁵ | 62.5 kHz | 156.2 kHz | 312.5 kHz | 625 kHz | | | | | 0 | 1 | 1 | 0 | fclk/2 <sup>6</sup> | 31.25 kHz | 78.1 kHz | 156.2 kHz | 312.5 kHz | | | | | 0 | 1 | 1 | 1 | fclk/2 <sup>7</sup> | 15.62 kHz | 39.1 kHz | 78.1 kHz | 156.2 kHz | | | | | 1 | 0 | 0 | 0 | fclk/2 <sup>8</sup> | 7.81 kHz | 19.5 kHz | 39.1 kHz | 78.1 kHz | | | | | 1 | 0 | 0 | 1 | fclk/29 | 3.91 kHz | 9.76 kHz | 19.5 kHz | 39.1 kHz | | | | | 1 | 0 | 1 | 0 | fclk/2 <sup>10</sup> | 1.95 kHz | 4.88 kHz | 9.76 kHz | 19.5 kHz | | | | | 1 | 0 | 1 | 1 | fclk/2 <sup>11</sup> | 976 Hz | 2.44 kHz | 4.88 kHz | 9.76 kHz | | | | | 1 | 1 | 0 | 0 | fclk/2 <sup>12</sup> | 488 Hz | 1.22 kHz | 2.44 kHz | 4.88 kHz | | | | | 1 | 1 | 0 | 1 | fclk/2 <sup>13</sup> | 244 Hz | 610 Hz | 1.22 kHz | 2.44 kHz | | | | | 1 | 1 | 1 | 0 | fclk/2 <sup>14</sup> | 122 Hz | 305 Hz | 610 Hz | 1.22 kHz | | | | | 1 | 1 | 1 | 1 | fclk/2 <sup>15</sup> | 61 Hz | 153 Hz | 305 Hz | 610 Hz | | | | Note When changing the clock selected for fclk (by changing the system clock control register (CKC) value), stop the timer array unit (TT0 = 00FFH). Caution Be sure to clear bits 15 to 8 to "0". Remarks 1. fclk: CPU/peripheral hardware clock frequency **2.** $m = 0, 1 \quad n = 0 \text{ to } 7$ ### (3) Timer mode register 0n (TMR0n) TMR0n sets an operation mode of channel n. It is used to select an operation clock (MCK), a count clock, whether the timer operates as the master or a slave, a start trigger and a capture trigger, the valid edge of the timer input, and an operation mode (interval, capture, event counter, one-count, or capture & one-count). Rewriting TMR0n is prohibited when the register is in operation (when TE0 = 1). However, bits 7 and 6 (CIS0n1, CIS0n0) can be rewritten even while the register is operating with some functions (when TE0 = 1) (for details, see 6.7 Operation of Timer Array Unit as Independent Channel and 6.8 Operation of Plural Channels of Timer Array Unit). TMR0n can be set by a 16-bit memory manipulation instruction. Reset signal generation clears this register to 0000H. Figure 6-6. Format of Timer Mode Register 0n (TMR0n) (1/3) Address: F0190H, F0191H (TMR00) to F019EH, F019FH (TMR07) After reset: 0000H R/W Symbol TMR0n | 13 | 14 | 13 | 12 | | 10 | 9 | 0 | | 0 | 3 | - | 3 | _ | ' | U | |-----|----|----|-----|------|-----|-----|-----|-----|-----|---|---|-----|-----|-----|-----| | CKS | 0 | 0 | ccs | MAST | STS | STS | STS | CIS | CIS | 0 | 0 | MD | MD | MD | MD | | 0n | | | 0n | ER0n | 0n2 | 0n1 | 0n0 | 0n1 | 0n0 | | | 0n3 | 0n2 | 0n1 | 0n0 | CKS On Selection of operation clock (MCK) of channel n O Operation clock CK00 set by TPS0 register Operation clock CK01 set by TPS0 register Operation clock MCK is used by the edge detector. A count clock (TCLK) is generated depending on the setting of | ccs | Selection of count clock (TCLK) of channel n | | | | | | |-------|----------------------------------------------------------------------------------------------|--|--|--|--|--| | 0n | | | | | | | | 0 | Operation clock MCK specified by CKS0n bit | | | | | | | 1 | Valid edge of input signal input from TI0k pin/subsystem clock divided by 4 (fsub/4) | | | | | | | Count | Count clock TCLK is used for the timer/counter, output controller, and interrupt controller. | | | | | | | MAS<br>TER<br>On | Selection of operation in single-operation function or as slave channel in combination-operation function /operation as master channel in combination-operation function of channel n | | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | 0 | Operates in single-operation function or as slave channel in combination-operation function. | | | | | | | | | 1 | Operates as master channel in combination-operation function. | | | | | | | | | Only the even channel can be set as a master channel (MASTER0n = 1). Be sure to use the odd channel as a slave channel (MASTER0n = 0). Clear MASTER0n to 0 for a channel that is used with the single-operation function. | | | | | | | | | Caution Be sure to clear bits 14, 13, 5, and 4 to "0". **Remark** n = 0 to 7, k = 0 to 6 the CCS0n bit. <R> Figure 6-6. Format of Timer Mode Register 0n (TMR0n) (2/3) Address: F0190H, F0191H (TMR00) to F019EH, F019FH (TMR07) After reset: 0000H R/W Symbol TMR0n | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | ь | 5 | 4 | 3 | 2 | ı | U | |-----|----|----|-----|------|-----|-----|-----|-----|-----|---|---|-----|-----|-----|-----| | CKS | 0 | 0 | ccs | MAST | STS | STS | STS | CIS | CIS | 0 | 0 | MD | MD | MD | MD | | 0n | | | 0n | ER0n | 0n2 | 0n1 | 0n0 | 0n1 | 0n0 | | | 0n3 | 0n2 | 0n1 | 0n0 | | STS<br>0n2 | STS<br>0n1 | STS<br>0n0 | Setting of start trigger or capture trigger of channel n | |------------------|------------|------------|---------------------------------------------------------------------------------------------------------------------------------------| | | | | Only anthunary triaggry start in valid (athor triaggry any year are unablested) | | 0 | 0 | 0 | Only software trigger start is valid (other trigger sources are unselected). | | 0 | 0 | 1 | Valid edge of Tl0k pin input is used as both the start trigger and capture trigger. | | 0 | 1 | 0 | Both the edges of TI0k pin input are used as a start trigger and a capture trigger. | | 1 | 1 0 0 | | Interrupt signal of the master channel is used (when the channel is used as a slave channel with the combination-operation function). | | Other than above | | | Setting prohibited | | CIS | CIS | Selection of TI0k pin input valid edge | | | | | | | |-----|-----|--------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 0n1 | 0n0 | | | | | | | | | 0 | 0 | ling edge | | | | | | | | 0 | 1 | sing edge | | | | | | | | 1 | 0 | oth edges (when low-level width is measured) tart trigger: Falling edge, Capture trigger: Rising edge | | | | | | | | 1 | 1 | oth edges (when high-level width is measured) tart trigger: Rising edge, Capture trigger: Falling edge | | | | | | | If both the edges are specified when the value of the STS0n2 to STS0n0 bits is other than 010B, set the CIS0n1 to CIS0n0 bits to 10B. **Remark** n = 0 to 7, k = 0 to 6 Figure 6-6. Format of Timer Mode Register 0n (TMR0n) (3/3) Address: F0190H, F0191H (TMR00) to F019EH, F019FH (TMR07) After reset: 0000H R/W Symbol TMR0n | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|----|----|-----|------|-----|-----|-----|-----|-----|---|---|-----|-----|-----|-----| | CKS | 0 | 0 | ccs | MAST | STS | STS | STS | CIS | CIS | 0 | 0 | MD | MD | MD | MD | | 0n | | | 0n | ER0n | 0n2 | 0n1 | 0n0 | 0n1 | 0n0 | | | 0n3 | 0n2 | 0n1 | 0n0 | | MD | MD | MD | MD | Operation mode of channel n | Count operation of TCR | Independent operation | |-----|------------------|-----|-----|-----------------------------|------------------------|-----------------------| | 0n3 | 0n2 | 0n1 | 0n0 | | | | | 0 | 0 | 0 | 1/0 | Interval timer mode | Counting down | Possible | | 0 | 1 | 0 | 1/0 | Capture mode | Counting up | Possible | | 0 | 1 | 1 | 0 | Event counter mode | Counting down | Possible | | 1 | 0 | 0 | 1/0 | One-count mode | Counting down | Impossible | | 1 | 1 | 0 | 0 | Capture & one-count mode | Counting up | Possible | | С | Other than above | | | Setting prohibited | | | The operation of MD0n0 bits varies depending on each operation mode (see table below). | Operation mode (Value set by the MD0n3 to MD0n1 bits (see table above)) | MD<br>0n0 | Setting of starting counting and interrupt | |-------------------------------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | • Interval timer mode (0, 0, 0) | 0 | Timer interrupt is not generated when counting is started (timer output does not change, either). | | • Capture mode (0, 1, 0) | 1 | Timer interrupt is generated when counting is started (timer output also changes). | | • Event counter mode (0, 1, 1) | 0 | Timer interrupt is not generated when counting is started (timer output does not change, either). | | • One-count mode (1, 0, 0) | 0 | Start trigger is invalid during counting operation. At that time, interrupt is not generated, either. | | | 1 | Start trigger is valid during counting operation <sup>Note</sup> . At that time, interrupt is also generated. | | Capture & one-count mode (1, 1, 0) | 0 | Timer interrupt is not generated when counting is started (timer output does not change, either). Start trigger is invalid during counting operation. At that time interrupt is not generated, either. | | Other than above | | Setting prohibited | **Note** If the start trigger (TS0n = 1) is issued during operation, the counter is cleared, an interrupt is generated, and recounting is started. **Remark** n = 0 to 7 # (4) Timer status register 0n (TSR0n) TSR0n indicates the overflow status of the counter of channel n. TSR0n is valid only in the capture mode (MD0n3 to MD0n1 = 010B) and capture & one-count mode (MD0n3 to MD0n1 = 110B). It will not be set in any other mode. See Table 6-3 for the operation of the OVF bit in each operation mode and set/clear conditions. TSR0n can be read by a 16-bit memory manipulation instruction. The lower 8 bits of TSR0n can be set with an 8-bit memory manipulation instruction with TSR0nL. Reset signal generation clears this register to 0000H. Figure 6-7. Format of Timer Status Register 0n (TSR0n) Address: F01A0H, F01A1H (TSR00) to F01AEH, F01AFH (TSR07) After reset: 0000H 5 Symbol 15 12 7 14 13 11 10 4 OVF TSR0n 0 0 0 0 0 0 0 0 0 0 0 | OVF | Counter overflow status of channel n | | | | | | | |------|------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 0 | Overflow does not occur. | | | | | | | | 1 | 1 Overflow occurs. | | | | | | | | When | When OVF = 1, this flag is cleared (OVF = 0) when the next value is captured without overflow. | | | | | | | Table 6-3. OVF Bit Operation and Set/Clear Conditions in Each Operation Mode | Timer operation mode | OVF | Set/clear conditions | |--------------------------|-------|----------------------------------------------| | Capture mode | clear | When no overflow has occurred upon capturing | | Capture & one-count mode | set | When an overflow has occurred upon capturing | | Interval timer mode | clear | | | Event counter mode | | _ | | One-count mode | set | (Use prohibited, not set and not cleared) | **Remark** The OVF bit does not change immediately after the counter has overflowed, but changes upon the subsequent capture. ### (5) Timer channel enable status register 0 (TE0) TE0 is used to enable or stop the timer operation of each channel. When a bit of timer channel start register 0 (TS0) is set to 1, the corresponding bit of this register is set to 1. When a bit of timer channel stop register 0 (TT0) is set to 1, the corresponding bit of this register is cleared to 0. TE0 can be read by a 16-bit memory manipulation instruction. The lower 8 bits of TE0 can be set with a 1-bit or 8-bit memory manipulation instruction with TE0L. Reset signal generation clears this register to 0000H. Figure 6-8. Format of Timer Channel Enable Status Register 0 (TE0) | l | TE0n | Indication of operation enable/stop status of channel n | |---|------|---------------------------------------------------------| | | 0 | Operation is stopped. | | | 1 | Operation is enabled. | **Remark** n = 0 to 7 # (6) Timer channel start register 0 (TS0) TS0 is a trigger register that is used to clear a timer counter (TCR0n) and start the counting operation of each channel. When a bit (TS0n) of this register is set to 1, the corresponding bit (TE0n) of timer channel enable status register 0 (TE0) is set to 1. TS0n is a trigger bit and cleared immediately when TE0n = 1. TS0 can be set by a 16-bit memory manipulation instruction. The lower 8 bits of TS0 can be set with a 1-bit or 8-bit memory manipulation instruction with TS0L. Reset signal generation clears this register to 0000H. Figure 6-9. Format of Timer Channel Start Register 0 (TS0) Address: F01B2H, F01B3H After reset: 0000H R/W Symbol 15 12 10 13 9 TS07 TS06 TS0 0 0 0 0 0 TS05 TS03 TS02 TS01 TS00 0 0 TS04 | TS0n | Operation enable (start) trigger of channel n | | | | | | | | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | 0 | No trigger operation | | | | | | | | | 1 | TE0n is set to 1 and the count operation becomes enabled. The TCR0n count operation start in the count operation enabled state varies depending on each operation mode (see Table 6-4). | | | | | | | | #### Caution Be sure to clear bits 15 to 8 to "0". **Remarks 1.** When the TS0 register is read, 0 is always read. **2.** n = 0 to 7 Table 6-4. Operations from Count Operation Enabled State to TCR0n Count Start (1/2) | Timer operation mode | Operation when TS0n = 1 is set | |----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Interval timer mode | No operation is carried out from start trigger detection (TS0n=1) until count clock generation. The first count clock loads the value of TDR0n to TCR0n and the subsequent count clock performs count down operation (see 6.3 (6) (a) Start timing in | | | interval timer mode). | | Event counter mode | Writing 1 to TS0n bit loads the value of TDR0n to TCR0n. The subsequent count clock performs count down operation. The external trigger detection selected by STS0n2 to STS0n0 bits in the TMR0n register does not start count operation (see 6.3 (6) (b) Start timing in event counter mode). | | Capture mode | No operation is carried out from start trigger detection until count clock generation. The first count clock loads 0000H to TCR0n and the subsequent count clock performs count up operation (see 6.3 (6) (c) Start timing in capture mode). | Table 6-4. Operations from Count Operation Enabled State to TCR0n Count Start (2/2) | Timer operation mode | Operation when TS0n = 1 is set | |--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | One-count mode | When TS0n = 0, writing 1 to TS0n bit sets the start trigger wait state. No operation is carried out from start trigger detection until count clock generation. The first count clock loads the value of TDR0n to TCR0n and the subsequent count clock performs count down operation (see 6.3 (6) (d) Start timing in one-count mode). | | Capture & one-count mode | When TS0n = 0, writing 1 to TS0n bit sets the start trigger wait state. No operation is carried out from start trigger detection until count clock generation. The first count clock loads 0000H to TCR0n and the subsequent count clock performs count up operation (see 6.3 (6) (e) Start timing in capture & one-count mode). | # (a) Start timing in interval timer mode - <1> Writing 1 to TS0n sets TE0n = 1 - <2> The write data to TS0n is held until count clock generation. - <3> TCR0n holds the initial value until count clock generation. - <4> On generation of count clock, the "TDR0n value" is loaded to TCR0n and count starts. TS0n (write) TE0n <1> Count clock TS0n (write) hold signal TCR0n Initial value TDR0n value When MD0n0 = 1 is set Figure 6-10. Start Timing (In Interval Timer Mode) Caution In the first cycle operation of count clock after writing TS0n, an error at a maximum of one clock is generated since count start delays until count clock has been generated. When the information on count start timing is necessary, an interrupt can be generated at count start by setting MD0n0 = 1. ### (b) Start timing in event counter mode - <1> While TE0n is set to 0, TCR0n holds the initial value. - <2> Writing 1 to TS0n sets 1 to TE0n. - <3> As soon as 1 has been written to TS0n and 1 has been set to TE0n, the "TDR0n value" is loaded to TCR0n to start counting. - <4> After that, the TCR0n value is counted down according to the count clock. Figure 6-11. Start Timing (In Event Counter Mode) ### (c) Start timing in capture mode - <1> Writing 1 to TS0n sets TE0n = 1 - <2> The write data to TS0n is held until count clock generation. - <3> TCR0n holds the initial value until count clock generation. - <4> On generation of count clock, 0000H is loaded to TCR0n and count starts. Figure 6-12. Start Timing (In Capture Mode) Caution In the first cycle operation of count clock after writing TS0n, an error at a maximum of one clock is generated since count start delays until count clock has been generated. When the information on count start timing is necessary, an interrupt can be generated at count start by setting MD0n0 = 1. # (d) Start timing in one-count mode - <1> Writing 1 to TS0n sets TE0n = 1 - <2> Enters the start trigger input wait status, and TCR0n holds the initial value. - <3> On start trigger detection, the "TDR0n value" is loaded to TCR0n and count starts. Figure 6-13. Start Timing (In One-count Mode) Note When the one-count mode is set, the operation clock (MCK) is selected as count clock (CCS0n = 0). Caution An input signal sampling error is generated since operation starts upon start trigger detection (The error is one count clock when TI0k is used). <R> # (e) Start timing in capture & one-count mode - <1> Writing 1 to TS0n sets TE0n = 1 - <2> Enters the start trigger input wait status, and TCR0n holds the initial value. - <3> On start trigger detection, 0000H is loaded to TCR0n and count starts. Figure 6-14. Start Timing (In Capture & One-count Mode) Note When the capture & one-count mode is set, the operation clock (MCK) is selected as count clock (CCS0n = 0). Caution An input signal sampling error is generated since operation starts upon start trigger detection (The error is one count clock when Tl0k is used). ### (7) Timer channel stop register 0 (TT0) TT0 is a trigger register that is used to clear a timer counter (TCR0n) and start the counting operation of each channel. When a bit (TT0n) of this register is set to 1, the corresponding bit (TE0n) of timer channel enable status register 0 (TE0) is cleared to 0. TT0n is a trigger bit and cleared to 0 immediately when TE0n = 0. TT0 can be set by a 16-bit memory manipulation instruction. The lower 8 bits of TT0 can be set with a 1-bit or 8-bit memory manipulation instruction with TT0L. Reset signal generation clears this register to 0000H. Figure 6-15. Format of Timer Channel Stop Register 0 (TT0) | TT0n | Operation stop trigger of channel n | |------|---------------------------------------------------| | 0 | No trigger operation | | 1 | Operation is stopped (stop trigger is generated). | Caution Be sure to clear bits 15 to 8 to "0". **Remarks 1.** When the TT0 register is read, 0 is always read. **2.** n = 0 to 7 ### (8) Timer input select register 0 (TIS0) TIS0 is used to select whether a signal input to the timer input pin (TI0n) or the subsystem clock divided by four (fsub/4) is valid for each channel. TISO can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 6-16. Format of Timer Input Select Register 0 (TIS0) | TIS | 0n | Selection of timer input/subsystem clock used with channel n | |-----|----|--------------------------------------------------------------| | 0 | | Input signal of timer input pin (TI0n) | | 1 | | Subsystem clock divided by 4 (fsuB/4) | Caution Since the 78K0R/KE3 does not have the timer input pin on channel 7, normally the timer input on channel 7 cannot be used. When the LIN-bus communication function is used, select the input signal of the RxD3 pin by setting ISC1 (bit 1 of the input switch control register (ISC)) to 1 and setting TIS07 to 0. # (9) Timer output enable register 0 (TOE0) TOE0 is used to enable or disable timer output of each channel. Channel n for which timer output has been enabled becomes unable to rewrite the value of the TO0n bit of the timer output register (TO0) described later by software, and the value reflecting the setting of the timer output function through the count operation is output from the timer output pin (TO0n). TOE0 can be set by a 16-bit memory manipulation instruction. The lower 8 bits of TOE0 can be set with a 1-bit or 8-bit memory manipulation instruction with TOE0L. Reset signal generation clears this register to 0000H. Figure 6-17. Format of Timer Output Enable Register 0 (TOE0) Address: F01BAH, F01BBH After reset: 0000H R/W Symbol 15 13 12 10 9 7 6 5 3 2 0 11 TOE TOE TOE TOE TOE TOE TOE TOE0 0 0 0 0 0 0 0 0 0 06 05 04 03 02 00 | TOE<br>0n | Timer output enable/disable of channel n | |-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | The TO0n operation stopped by count operation (timer channel output bit). Writing to the TO0n bit is enabled. The TO0n pin functions as data output, and it outputs the level set to the TO0n bit. The output level of the TO0n pin can be manipulated by software. | | 1 | The TO0n operation enabled by count operation (timer channel output bit). Writing to the TO0n bit is disabled (writing is ignored). The TO0n pin functions as timer output, and the TOE0n is set or reset depending on the timer operation. The TO0n pin outputs the square-wave or PWM depending on the timer operation. | Caution Be sure to clear bits 15 to 7 to "0". **Remark** n = 0 to 6 ### (10) Timer output register 0 (TO0) TO0 is a buffer register of timer output of each channel. The value of each bit in this register is output from the timer output pin (TO0n) of each channel. This register can be rewritten by software only when timer output is disabled (TOE0n = 0). When timer output is enabled (TOE0n = 1), rewriting this register by software is ignored, and the value is changed only by the timer operation. To use the P01/T000, P16/T001, P17/T002, P31/T003, P42/T004, P05/T005, or P06/T006 pin as a port function pin, set the corresponding T00n bit to "0". TO0 can be set by a 16-bit memory manipulation instruction. The lower 8 bits of TO0 can be set with an 8-bit memory manipulation instruction with TO0L. Reset signal generation clears this register to 0000H. Figure 6-18. Format of Timer Output Register 0 (TO0) | TO0 | Timer output of channel n | | | | | | | | | | |-----|----------------------------|--|--|--|--|--|--|--|--|--| | n | | | | | | | | | | | | 0 | Timer output value is "0". | | | | | | | | | | | 1 | Timer output value is "1". | | | | | | | | | | Caution Be sure to clear bits 15 to 7 to "0". **Remark** n = 0 to 6 # (11) Timer output level register 0 (TOL0) TOL0 is a register that controls the timer output level of each channel. The setting of the inverted output of channel n by this register is reflected at the timing of set or reset of the timer output signal while the timer output is enabled (TOE0n = 1) in the combination-operation mode (TOM0n = 1). In the toggle mode (TOM0n = 0), this register setting is invalid. TOL0 can be set by a 16-bit memory manipulation instruction. The lower 8 bits of TOL0 can be set with an 8-bit memory manipulation instruction with TOL0L. Reset signal generation clears this register to 0000H. Figure 6-19. Format of Timer Output Level Register 0 (TOL0) | Address: F01BCH, F01BDH | | After | reset: | 0000H | R/W | | | | | | | | | | | | |-------------------------|-----|----------|---------|----------|-----------|-------|----------|-----------|-----------|-----------|---------|-----|-----|-----|-----|-----| | Symbol | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | TOL0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | TOL | | | | | | | | | | | 06 | 05 | 04 | 03 | 02 | 01 | 00 | | | | | | | | | | | | | | | | | | | | | TOL | | | | | С | ontrol o | f timer o | output le | evel of o | channel | n | | | | | | | 0n | | | | | | | | | | | | | | | | | | 0 | Positive | e logic | output ( | (active-h | nigh) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ### Caution Be sure to clear bits 15 to 7 to "0". Inverted output (active-low) **Remarks 1.** If the value of this register is rewritten during timer operation, the timer output is inverted when the timer output signal changes next, instead of immediately after the register value is rewritten. **2.** n = 0 to 6 ### (12) Timer output mode register 0 (TOM0) TOM0 is used to control the timer output mode of each channel. When a channel is used for the single-operation function, set the corresponding bit of the channel to be used to 0. When a channel is used for the combination-operation function (PWM output, one-shot pulse output, or multiple PWM output), set the corresponding bit of the master channel to 0 and the corresponding bit of the slave channel to 1. The setting of each channel n by this register is reflected at the timing when the timer output signal is set or reset while the timer output is enabled (TOE0n = 1). TOM0 can be set by a 16-bit memory manipulation instruction. The lower 8 bits of TOM0 can be set with an 8-bit memory manipulation instruction with TOM0L. Reset signal generation clears this register to 0000H. Figure 6-20. Format of Timer Output Mode Register 0 (TOM0) | Address: F01BEH, F01BFH | | After reset: 0000H | | | R/W | | | | | | | | | | | | |-------------------------|----|--------------------|----|----|-----|----|---|---|---|-----|-----|-----|-----|-----|-----|-----| | Symbol | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | TOM0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ТОМ | ТОМ | ТОМ | TOM | TOM | ТОМ | ТОМ | | | | | | | | | | | | 06 | 05 | 04 | 03 | 02 | 01 | 00 | | ТОМ | Control of timer output mode of channel n | |-----|---------------------------------------------------------------------------------------------------------| | 0n | | | 0 | Toggle mode (to produce toggle output by timer interrupt request signal (INTTM0n)) | | 1 | Combination-operation mode (output is set by the timer interrupt request signal (INTTM0n) of the master | | | channel, and reset by the timer interrupt request signal (INTTM0m) of the slave channel) | #### Caution Be sure to clear bits 15 to 7 to "0". Remark n: Channel number, m: Slave channel number n = 0 to 6 (n = 0, 2, 4 for master channel) $n < m \le 6$ (where m is a consecutive integer greater than n) ### (13) Input switch control register (ISC) ISC is used to implement LIN-bus communication operation with channel 7 in association with serial array unit 1. When bit 1 of this register is set to 1, the input signal of the serial data input pin (RxD3) is selected as a timer input signal. ISC can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 6-21. Format of Input Switch Control Register (ISC) | Address: FFF | 3CH After re | eset: 00H F | R/W | | | | | | |--------------|--------------|-------------|-----|---|---|---|------|------| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ISC | 0 | 0 | 0 | 0 | 0 | 0 | ISC1 | ISC0 | | ISC1 | Switching channel 7 input of timer array unit | |------|-----------------------------------------------------------------------------------------------------------------------| | 0 | Not uses the input signal (normal operation). | | 1 | Input signal of RxD3 pin is used as timer input (to measure the pulse widths of the sync break field and sync field). | | ISC0 | Switching external interrupt (INTP0) input | |------|-------------------------------------------------------------------------------------------| | 0 | Uses the input signal of the INTP0 pin as an external interrupt (normal operation). | | 1 | Uses the input signal of the RxD3 pin as an external interrupt (wakeup signal detection). | Caution Be sure to clear bits 7 to 2 to "0". **Remark** Since the 78K0R/KE3 does not have the timer input pin on channel 7, normally the timer input on channel 7 cannot be used. When the LIN-bus communication function is used, select the input signal of the RxD3 pin by setting ISC1 to 1 and setting TIS07 (bit 7 of the timer input select register 0 (TIS0)) to 0. #### (14) Noise filter enable register 1 (NFEN1) NFEN1 is used to set whether the noise filter can be used for the timer input signal to each channel. Enable the noise filter by setting the corresponding bits to 1 on the pins in need of noise removal. When the noise filter is ON, match detection and synchronization of the 2 clocks is performed with the CPU/peripheral hardware clock (fclk). When the noise filter is OFF, only synchronization is performed with the CPU/peripheral hardware clock (fclk). NFEN1 can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. <R> <R> Figure 6-22. Format of Noise Filter Enable Register 1 (NFEN1) | Address: F0061H | | After re | set: 00H R/ | W | | | | | | | |-----------------|-----|----------|-------------|---------|---------|---------|---------|---------|---------|--| | Sym | ool | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | NFE | N1 | 0 | TNFEN06 | TNFEN05 | TNFEN04 | TNFEN03 | TNFEN02 | TNFEN01 | TNFEN00 | | | | | | | | | | | | | | | TNFEN06 | Enable/disable using noise filter of Tl06/TO06/P06 pin input signal | |---------|---------------------------------------------------------------------| | 0 | Noise filter OFF | | 1 | Noise filter ON | | TNFEN05 | Enable/disable using noise filter of Tl05/TO05/P05 pin input signal | | | | | | |---------|---------------------------------------------------------------------|--|--|--|--|--| | 0 | Noise filter OFF | | | | | | | 1 | Noise filter ON | | | | | | | | TNFEN04 | Enable/disable using noise filter of Tl04/TO04/P42 pin input signal | |---|---------|---------------------------------------------------------------------| | Ī | 0 | Noise filter OFF | | Ī | 1 | Noise filter ON | | TNFEN03 Enable/disable using noise filter of Tl03/T003/INTP4/P31 pin input signal | | | | | | | | |-----------------------------------------------------------------------------------|--------------------|-----------------|--|--|--|--|--| | | 0 Noise filter OFF | | | | | | | | | 1 | Noise filter ON | | | | | | | TNFEN02 | Enable/disable using noise filter of Tl02/TO02/P17 pin input signal | |---------|---------------------------------------------------------------------| | 0 | Noise filter OFF | | 1 | Noise filter ON | | | TNFEN01 | Enable/disable using noise filter of TI01/TO01/INTP5/P16 pin input signal | | | | |---|---------|---------------------------------------------------------------------------|--|--|--| | | 0 | Noise filter OFF | | | | | Ī | 1 | Noise filter ON | | | | | | TNFEN00 | Enable/disable using noise filter of TI00/P00 pin input signal | |-------------------|---------|----------------------------------------------------------------| | | 0 | Noise filter OFF | | 1 Noise filter ON | | Noise filter ON | Caution Be sure to clear bits 7 to "0". ### (15) Port mode registers 0, 1, 3, 4 (PM0, PM1, PM3, PM4) These registers set input/output of ports 0, 1, 3, and 4 in 1-bit units. When using the P01/T000, P05/T005/TI05, P06/T006/TI06, P16/T001/TI01/INTP5, P17/T002/TI02, P31/T003/TI03/INTP4, and P42/T004/TI04 pins for timer output, set PM01, PM05, PM06, PM16, PM17, PM31, and PM42 and the output latches of P01, P05, P06, P16, P17, P31, and P42 to 0. When using the P00/T100, P05/T005/T105, P06/T006/T106, P16/T001/T101/INTP5, P17/T002/T102, P31/T003/T103/INTP4, and P42/T004/T104 pins for timer input, set PM00, PM05, PM06, PM16, PM17, PM31, and PM42 to 1. At this time, the output latches of P00, P05, P06, P16, P17, P31, and P42 may be 0 or 1. PM0, PM1, PM3, and PM4 can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation sets these registers to FFH. Figure 6-23. Format of Port Mode Registers 0, 1, 3, 4 (PM0, PM1, PM3, PM4) | Address: FFF20H After reset: FFH R/W | | | | | | | | | |--------------------------------------|--------------|--------------|------|------|------|------|------|------| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PM0 | 1 | PM06 | PM05 | PM04 | PM03 | PM02 | PM01 | PM00 | | | | | | | | | | | | Address: FFF | 21H After re | set: FFH R/\ | N | | | | | | | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PM1 | PM17 | PM16 | PM15 | PM14 | PM13 | PM12 | PM11 | PM10 | | | | | | | | | | | | Address: FFF | 23H After re | set: FFH R/\ | N | | | | | | | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PM3 | 1 | 1 | 1 | 1 | 1 | 1 | PM31 | PM30 | | | | | | | | | | | | Address: FFF24H After reset: FFH R/W | | | | | | | | | | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PM4 | 1 | 1 | 1 | 1 | PM43 | PM42 | PM41 | PM40 | | | | | | | | | | | | | | | | | | | | | | PMmn | Pmn pin I/O mode selection (m = 0, 1, 3, 4; n = 0 to 7) | | | | | | |------|---------------------------------------------------------|--|--|--|--|--| | 0 | Output mode (output buffer on) | | | | | | | 1 | Input mode (output buffer off) | | | | | | # 6.4 Channel Output (TO0n pin) Control ### 6.4.1 TO0n pin output circuit configuration Figure 6-24. Output Circuit Configuration The following describes the TO0n pin output circuit. - <1> When TOM0n = 0 (toggle mode), the set value of the TOL0n register is ignored and only INTTM0p (slave channel timer interrupt) is transmitted to the TO0n register. - <2> When TOM0n = 1 (combination-operation mode), both INTTM0n (master channel timer interrupt) and INTTM0p (slave channel timer interrupt) are transmitted to the TO0n register. At this time, the TOL0n register becomes valid and the signals are controlled as follows: ``` When TOL0n = 0: Forward operation (INTTM0 \rightarrow set, INTTM0p \rightarrow reset) When TOL0n = 1: Reverse operation (INTTM0 \rightarrow reset, INTTM0p \rightarrow set) ``` When INTTM0n and INTTM0p are simultaneously generated, (0% output of PWM), INTTM0p (reset signal) takes priority, and INTTM0n (set signal) is masked. - <3> When TOE0n = 1, INTTM0n (master channel timer interrupt) and INTTM0p (slave channel timer interrupt) are transmitted to the TO0n register. Writing to the TO0n register (TO0n write signal) becomes invalid. When TOE0n = 1, the TO0n pin output never changes with signals other than interrupt signals. To initialize the TO0n pin output level, it is necessary to set TOE0n = 0 and to write a value to TO0n. - <4> When TOE0n = 0, writing to TO0n bit to the target channel (TO0n write signal) becomes valid. When TOE0n = 0, neither INTTM0n (master channel timer interrupt) nor INTTM0p (slave channel timer interrupt) is transmitted to TO0n register. - <5> The TO0n register can always be read, and the TO0n pin output level can be checked. ``` Remarks 1. n = 0 to 6 (n = 0, 2, or 4 for master channel) 2. p = n + 1, n + 2, n + 3 ... (where p \le 6) ``` ### 6.4.2 TO0n Pin Output Setting The following figure shows the procedure and status transition of TO0n out put pin from initial setting to timer operation start. Figure 6-25. Status Transition from Timer Output Setting to Operation Start - <1> The operation mode of timer output is set. - TOM0n bit (0: Toggle mode, 1: Combination-operation mode) - TOL0n bit (0: Forward output, 1: Reverse output) - <2> The timer output signal is set to the initial status by setting TO0n. - <3> The timer output operation is enabled by writing 1 to TOE0n (writing to TO0n is disabled). - <4> The port I/O setting is set to output (see 6.3 (15) Port mode registers 0, 1, 3, 4). - <5> The timer operation is enabled (TS0n = 1). **Remark** n = 0 to 6 ### 6.4.3 Cautions on Channel Output Operation ### (1) Changing values set in registers TO0,TOE0,TOL0, and TOM0 during timer operation Since the timer operations (operations of TCR0n and TDR0n) are independent of the TO0n output circuit and changing the values set in TO0, TOE0, TOL0, and TOM0 does not affect the timer operation, the values can be changed during timer operation. To output an expected waveform from the TO0n pin by timer operation, however, set TO0, TOE0, TOL0, and TOM0 to the values stated in the register setting example of each operation. When the values set in TOE0, TOL0, and TOM0 (except for TO0) are changed close to the timer interrupt (INTTM0n), the waveform output to the TO0n pin may be different depending on whether the values are changed immediately before or immediately after the timer interrupt (INTTM0n) signal generation timing. **Remark** n = 0 to 6 ### (2) Default level of TO0n pin and output level after timer operation start The following figure shows the TO0n pin output level transition when writing has been done in the state of TOE0n = 0 before port output is enabled and TOE0n = 1 is set after changing the default level. ### (a) When operation starts with TOM0n = 0 setting (toggle output) The setting of TOL0n is invalid when TOM0n = 0. When the timer operation starts after setting the default level, the toggle signal is generated and the output level of TO0n pin is reversed. TOE0n Default level, TOL0n setting TO0n = 0, TOL0n = 0Hi-Z Hi-Z TO0n = 1, TOL0n = 0TO0n = 0, TOL0n = 1Hi-Z (Same output waveform as TOL0n = 0) TO0n = 1, TOL0n = 1Hi-Z (Same output waveform as TOL0n = 0) Independent of TOL0n setting Dependent on TO0n setting Port output is enabled Δ Toggle Toggle Toggle Toggle Toggle TO0n pin transition Figure 6-26. TO0n Pin Output Status at Toggle Output (TOM0n = 0) Remarks 1. Toggle: Reverse TO0n pin output status **2.** n = 0 to 6 ### (b) When operation starts with TOM0n = 1 setting (Combination-operation mode (PWM output)) When TOM0n = 1, the active level is determined by TOL0n setting. **Remarks 1.** Set: The output signal of TO0n pin changes from inactive level to active level. Reset: The output signal of TO0n pin changes from active level to inactive level. **2.** n = 0 to 6 #### (3) Operation of TO0n pin in combination-operation mode (TOM0n = 1) #### (a) When TOLOn setting has been changed during timer operation When the TOL0n setting has been changed during timer operation, the setting becomes valid at the generation timing of TO0n change condition. Rewriting TOL0n does not change the output level of TO0n. The following figure shows the operation when the value of TOL0n has been changed during timer operation (TOM0n = 1). Figure 6-28. Operation when TOL0n Has Been Changed during Timer Operation Remarks 1. Set: The output signal of TO0n pin changes from inactive level to active level. Reset: The output signal of TO0n pin changes from active level to inactive level. **2.** n = 0 to 6 ### (b) Set/reset timing To realize 0%/100% output at PWM output, the TO0n pin/TO0n set timing at master channel timer interrupt (INTTM0n) generation is delayed by 1 count clock by the slave channel. If the set condition and reset condition are generated at the same time, a higher priority is given to the latter. Figure 6-29 shows the set/reset operating statuses where the master/slave channels are set as follows. Master channel: TOE0n = 1, TOM0n = 0, TOL0n = 0Slave channel: TOE0p = 1, TOM0p = 1, TOL0p = 0 Figure 6-29. Set/Reset Timing Operating Statuses Remarks 1. to\_reset: TO0n pin reset/toggle signal to\_set: TO0n pin set signal **2.** n = 0 to 6 (where n = 0, 2, or 4 for master channel) **3.** $p = n+1, n+2, n+3 \dots \text{ (where } p \le 6\text{)}$ ### 6.4.4 Collective manipulation of TO0n bits In the TO0 register, the setting bits for all the channels are located in one register in the same way as the TS0 register (channel start trigger). Therefore, TO0n of all the channels can be manipulated collectively. Only specific bits can also be manipulated by setting the corresponding TOE0n = 0 to a target TO0n (channel output). Before writing TO0 TO05 TO03 TO02 TO00 0 0 0 0 0 0 0 TO06 TO04 TO01 0 0 O 0 0 TOE0 0 0 0 0 0 TOE06 TOE05 TOE04 TOE03 TOE02 TOE01 TOE00 0 0 0 1 Data to be written 0 0 0 0 0 0 0 0 1 0 0 0 1 ф Φ \* After writing TO0 0 0 0 0 0 0 0 0 TO06 TO05 TO04 TO03 TO02 TO01 TO00 0 0 0 Figure 6-30. Example of TO0n Bits Collective Manipulation Writing is done only to TO0n bits with TOE0n = 0, and writing to TO0n bits with TOE0n = 1 is ignored. TO0n (channel output) to which TOE0n = 1 is set is not affected by the write operation. Even if the write operation is done to TO0n, it is ignored and the output change by timer operation is normally done. Figure 6-31. TO0n Pin Statuses by Collective Manipulation of TOon Bits (Caution and Remark are given on the next page.) Caution When TOE0n = 1, even if the output by timer interrupt of each timer (INTTM0n) contends with writing to TO0n, output is normally done to TO0n pin. **Remark** n = 0 to 6 #### 6.4.5 Timer Interrupt and TO0n Pin Output at Operation Start In the interval timer mode or capture mode, the MD0n0 bit in the TMR0n register sets whether or not to generate a timer interrupt at count start. When MD0n0 is set to 1, the count operation start timing can be known by the timer interrupt (INTTM0n) generation. In the other modes, neither timer interrupt at count operation start nor TO0n output is controlled. Figures 6-32 and 6-33 show operation examples when the interval timer mode (TOE0n = 1, TOM0n = 0) is set. Figure 6-32. When MD0n0 is set to 1 When MD0n0 is set to 1, a timer interrupt (INTTM0n) is output at count operation start, and TO0n performs a toggle operation. Figure 6-33. When MD0n0 is set to 0 When MD0n0 is set to 0, a timer interrupt (INTTM0n) is not output at count operation start, and TO0n does not change either. After counting one cycle, INTTM0n is output and TO0n performs a toggle operation. **Remark** n = 0 to 6 # 6.5 Channel Input (TI0n Pin) Control # 6.5.1 TI0n edge detection circuit #### (1) Edge detection basic operation timing Edge detection circuit sampling is done in accordance with the operation clock (MCK). Figure 6-34. Edge Detection Basic Operation Timing **Remark** n = 0 to 6 #### 6.6 Basic Function of Timer Array Unit #### 6.6.1 Overview of single-operation function and combination-operation function The timer array unit consists of several channels and has a single-operation function that allows each channel to operate independently, and a combination-operation function that uses two or more channels in combination. The single-operation function can be used for any channel, regardless of the operation mode of the other channels. The combination-operation function is realized by combining a master channel (reference timer that mainly counts periods) and a slave channel (timer that operates in accordance with the master channel), and several rules must be observed when using this function. #### 6.6.2 Basic rules of combination-operation function The basic rules of using the combination-operation function are as follows. - (1) Only an even channel (channel 0, 2, 4, etc.) can be set as a master channel. - (2) Any channel, except channel 0, can be set as a slave channel. - (3) The slave channel must be lower than the master channel. Example: If channel 2 is set as a master channel, channel 3 or those that follow (channels 3, 4, 5, etc.) can be set as a slave channel. - (4) Two or more slave channels can be set for one master channel. - (5) When two or more master channels are to be used, slave channels with a master channel between them may not be set. Example: If channels 0 and 4 are set as master channels, channels 1 to 3 can be set as the slave channels of master channel 0. Channels 5 to 7 cannot be set as the slave channels of master channel 0. - (6) The operating clock for a slave channel in combination with a master channel must be the same as that of the master channel. The CKS bit (bit 15 of the TMR0n register) of the slave channel that operates in combination with the master channel must be the same value as that of the master channel. - (7) A master channel can transmit INTTM0n (interrupt), start software trigger, and count clock to the lower channels. - (8) A slave channel can use the INTTM0n (interrupt), start software trigger, and count clock of the master channel, but it cannot transmit its own INTTM0n (interrupt), start software trigger, and count clock to the lower channel. - (9) A master channel cannot use the INTTM0n (interrupt), start software trigger, and count clock from the other master channel. - (10) To simultaneously start channels that operate in combination, the TS0n bit of the channels in combination must be set at the same time. - (11) During a counting operation, the TS0n bit of all channels that operate in combination or only the master channel can be set. TS0n of only a slave channel cannot be set. - (12) To stop the channels in combination simultaneously, the TT0n bit of the channels in combination must be set at the same time. **Remark** n = 0 to 7 #### 6.6.3 Applicable range of basic rules of combination-operation function The rules of the combination-operation function are applied in a channel group (a master channel and slave channels forming one combination-operation function). If two or more channel groups that do not operate in combination are specified, the basic rules of the combination-operation function in **6.6.2 Basic rules of combination-operation function** do not apply to the channel groups. #### Example #### 6.7 Operation of Timer Array Unit as Independent Channel #### 6.7.1 Operation as interval timer/square wave output #### (1) Interval timer The timer array unit can be used as a reference timer that generates INTTM0n (timer interrupt) at fixed intervals. The interrupt generation period can be calculated by the following expression. Generation period of INTTM0n (timer interrupt) = Period of count clock × (Set value of TDR0n + 1) A subsystem clock divided by four (fsub/4) can be selected as the count clock, in addition to CK00 and CK01. Consequently, the interval timer can be operated with the count clock fixed to fsub/4, regardless of the fclk frequency (main system clock, subsystem clock). When changing the clock selected as fclk (changing the value of the system clock control register (CKC)), however, stop the timer array unit (TAU) (TT0 = 00FFH) first. #### (2) Operation as square wave output TO0k performs a toggle operation as soon as INTTM0n has been generated, and outputs a square wave with a duty factor of 50%. The period and frequency for outputting a square wave from TO0k can be calculated by the following expressions. - Period of square wave output from TO0k = Period of count clock × (Set value of TDR0n + 1) × 2 - Frequency of square wave output from TO0k = Frequency of count clock/{(Set value of TDR0n + 1) × 2} TCR0n operates as a down counter in the interval timer mode. TCR0n loads the value of TDR0n at the first count clock after the channel start trigger bit (TS0n) is set to 1. If MD0n0 of TMR0n = 0 at this time, INTTM0n is not output and TO0k is not toggled. If MD0n0 of TMR0n = 1, INTTM0n is output and TO0k is toggled. After that, TCR0n count down in synchronization with the count clock. When TCR0n = 0000H, INTTM0n is output and TO0k is toggled at the next count clock. At the same time, TCR0n loads the value of TDR0n again. After that, the same operation is repeated. TDR0n can be rewritten at any time. The new value of TDR0n becomes valid from the next period. **Remarks 1.** n = 0 to 7, k = 0 to 6 2. fclk: CPU/peripheral hardware clock frequency fsub: Subsystem clock oscillation frequency Figure 6-35. Block Diagram of Operation as Interval Timer/Square Wave Output **Remark** n = 0 to 7, k = 0 to 6 Figure 6-36. Example of Basic Timing of Operation as Interval Timer/Square Wave Output (MD0n0 = 1) Figure 6-37. Example of Set Contents of Registers During Operation as Interval Timer/Square Wave Output (1/3) #### (1) When CK00 or CK01 is selected as count clock 1: Selects CK01 as operation clock of channel n. #### (b) Timer output register 0 (TO0) TO0 TO0k 1/0 0: Outputs 0 from TO0k. 1: Outputs 1 from TO0k. #### (c) Timer output enable register 0 (TOE0) TOE0 TOE0k 1/0 Bit k 0: Stops the TO0k output operation by counting operation. 1: Enables the TO0k output operation by counting operation. #### (d) Timer output level register 0 (TOL0) TOL0 Bit k TOL0k 0 0: Cleared to 0 when TOM0k = 0 (toggle mode) #### (e) Timer output mode register 0 (TOM0) TOM0 Bit k TOM0k 0 0: Sets toggle mode. Figure 6-37. Example of Set Contents of Registers During Operation as Interval Timer/Square Wave Output (2/3) # (2) When fsuB/4 is selected as count clock - 0: Selects CK00 as operation clock of channel n. - 1: Selects CK01 as operation clock of channel n. fclk (no division) is selected as selected operation clock by TPS0 register. #### (b) Timer clock select register 0 (TPS0) Bits 7 to 4, 3 to 0 TPS0 PRS0m3 to PRS0m0 0000 0000B: Selects fclk (no division) as operation clock selected by CKS0n of TMR0n register. m = 0 (bits 0 to 3) when CK00 is selected and m = 1 (bits 4 to 7) when CK01 is selected #### (c) Timer input select register 0 (TIS0) Bit n TIS0 TIS0n 1 1: Selects subsystem clock divided by four (fsuB/4). #### (d) Timer output register 0 (TO0) Bit k TO0 TO0k 1/0 - 0: Outputs 0 from TO0k. - 1: Outputs 1 from TO0k. **Remarks 1.** n = 0 to 7, m = 0, 1, k = 0 to 6 2. fsub: Subsystem clock oscillation frequency Figure 6-37. Example of Set Contents of Registers During Operation as Interval Timer/Square Wave Output (3/3) #### (2) When fsub/4 is selected as count clock (continued) (e) Timer output enable register 0 (TOE0) TOE0 Bit k TOE0k 1/0 - 0: Stops the TO0k output operation by counting operation. - 1: Enables the TO0k output operation by counting operation. # (f) Timer output level register 0 (TOL0) TOL0 Bit k TOL0k 0 0: Cleared to 0 when TOM0k = 0 (toggle mode) # (g) Timer output mode register 0 (TOM0) TOM0 TOM0k 0 0: Sets toggle mode. **Remark** n = 0 to 7, m = 0, 1, k = 0 to 6 Figure 6-38. Operation Procedure of Interval Timer/Square Wave Output Function | | Software Operation | Hardware Status | |-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TAU<br>default<br>setting | | Power-off status (Clock supply is stopped and writing to each register is disabled.) | | | Sets the TAU0EN bit of the PER0 register to 1. | Power-on status. Each channel stops operating. (Clock supply is started and writing to each register is enabled.) | | | Sets the TPS0 register. Determines clock frequencies of CK00 and CK01. | | | Channel<br>default<br>setting | Sets the TMR0n register (determines operation mode of channel). Sets the TIS0n bit to 1 (fsue/4) when fsue/4 is selected as the count clock. Sets interval (period) value to the TDR0n register. | Channel stops operating. (Clock is supplied and some power is consumed.) | | | To use the TO0k output Clears the TOM0k bit of the TOM0 register to 0 (toggle mode). Clears the TOL0k bit to 0. Sets the TO0k bit and determines default level of the TO0k output. | The TO0k pin goes into Hi-Z output state. The TO0k default setting level is output when the port mode register is in the output mode and the port register is 0. | | | | TO0k does not change because channel stops operating. The TO0k pin outputs the TO0k set level. | | Operation start | Sets TOE0k to 1 (only when operation is resumed). Sets the TS0n bit to 1. The TS0n bit automatically returns to 0 because it is a trigger bit. | TE0n = 1, and count operation starts. Value of TDR0n is loaded to TCR0n at the count clock input. INTTM0n is generated and TO0k performs toggle operation if the MD0n0 bit of the TMR0n register is 1. | | During<br>operation | Set values of the TMR0n register, TOM0n, and TOL0n bits cannot be changed. Set value of the TDR0n register can be changed. The TCR0n register can always be read. The TSR0n register is not used. Set values of the TO0 and TOE0 registers can be changed. | Counter (TCR0n) counts down. When count value reaches 0000H, the value of TDR0n is loaded to TCR0n again and the count operation is continued. By detecting TCR0n = 0000H INTTM0n is generated and TO0k performs toggle operation After that, the above operation is repeated. | | Operation stop | The TT0n bit is set to 1. The TT0n bit automatically returns to 0 because it is a trigger bit. | TE0n = 0, and count operation stops. TCR0n holds count value and stops. The TO0k output is not initialized but holds current status | | | TOE0k is cleared to 0 and value is set to TO0k bit. | The TO0k pin outputs the TO0k set level. | | TAU stop | When holding the TO0k pin output level is not necessary | The TO0k pin output level is held by port function. The TO0k pin output level goes into Hi-Z output state. | | | | Power-off status All circuits are initialized and SFR of each channel is also initialized. (The TO0k bit is cleared to 0 and the TO0k pin is set to produce.) | **Remark** n = 0 to 7, k = 0 to 6 Operation is resumed. #### 6.7.2 Operation as external event counter The timer array unit can be used as an external event counter that counts the number of times the valid input edge (external event) is detected in the Tl0k pin. When a specified count value is reached, the event counter generates an interrupt. The specified number of counts can be calculated by the following expression. TCR0n operates as a down counter in the event counter mode. When the channel start trigger bit (TS0n) is set to 1, TCR0n loads the value of TDR0n. TCR0n counts down each time the valid input edge of the Tl0k pin has been detected. When TCR0n = 0000H, TCR0n loads the value of TDR0n again, and outputs INTTM0n. After that, the above operation is repeated. TO0k must not be used because its waveform depends on the external event and irregular. TDR0n can be rewritten at any time. The new value of TDR0n becomes valid during the next count period. TIOk pin Data register (TDR0n) Tson Timer counter (TCR0n) Data register (TDR0n) Interrupt signal (INTTM0n) Figure 6-39. Block Diagram of Operation as External Event Counter **Remark** n = 0 to 7, k = 0 to 6 Figure 6-40. Example of Basic Timing of Operation as External Event Counter Figure 6-41. Example of Set Contents of Registers in External Event Counter Mode (a) Timer mode register 0n (TMR0n) #### (b) Timer output register 0 (TO0) TO0 Bit k TO0k 0 0: Outputs 0 from TO0k. ## (c) Timer output enable register 0 (TOE0) TOE0 Bit k TOE0k 0 0: Stops the TO0k output operation by counting operation. # (d) Timer output level register 0 (TOL0) TOL0 TOLOk 0: Cleared to 0 when TOM0k = 0 (toggle mode). #### (e) Timer output mode register 0 (TOM0) ТОМО 0: Sets toggle mode. Figure 6-42. Operation Procedure When External Event Counter Function Is Used | | Software Operation | Hardware Status | |-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TAU<br>default<br>setting | | Power-off status (Clock supply is stopped and writing to each register is disabled.) | | | Sets the TAU0EN bit of the PER0 register to 1. | Power-on status. Each channel stops operating. (Clock supply is started and writing to each register is enabled.) | | | Sets the TPS0 register. Determines clock frequencies of CK00 and CK01. | | | Channel<br>default<br>setting | Sets the TMR0n register (determines operation mode of channel). Sets number of counts to the TDR0n register. Clears the TOE0k bit of the TOE0 register to 0. | Channel stops operating. (Clock is supplied and some power is consumed.) | | Operation start | Sets the TS0n bit to 1. The TS0n bit automatically returns to 0 because it is a trigger bit. | TE0n = 1, and count operation starts. Value of TDR0n is loaded to TCR0n and detection of the Tl0k pin input edge is awaited. | | During operation | Set value of the TDR0n register can be changed. The TCR0n register can always be read. The TSR0n register is not used. Set values of the TMR0n register, TOM0n, TOL0n, TO0n, and TOE0n bits cannot be changed. | Counter (TCR0n) counts down each time input edge of the TI0k pin has been detected. When count value reaches 0000H, the value of TDR0n is loaded to TCR0n again, at the count operation is continued. By detecting TCR0n = 0000H, the INTTM0n output is generated. After that, the above operation is repeated. | | Operation stop | The TT0n bit is set to 1. The TT0n bit automatically returns to 0 because it is a trigger bit. | TE0n = 0, and count operation stops. TCR0n holds count value and stops. | | TAU stop | The TAU0EN bit of the PER0 register is cleared to 0. | Power-off status All circuits are initialized and SFR of each channel is also initialized. | #### 6.7.3 Operation as frequency divider (channel 0 only) The timer array unit can be used as a frequency divider that divides a clock input to the TI00 pin and outputs the result from TO00. The divided clock frequency output from TO00 can be calculated by the following expression. - When rising edge/falling edge is selected: Divided clock frequency = Input clock frequency/{(Set value of TDR00 + 1) × 2} When both edges are selected: - Divided clock frequency ≅ Input clock frequency/(Set value of TDR00 + 1) TCR00 operates as a down counter in the interval timer mode. After the channel start trigger bit (TS00) is set to 1, TCR00 loads the value of TDR00 when the Tl00 valid edge is detected. If MD000 of TMR00 = 0 at this time, INTTM00 is not output and TO00 is not toggled. If MD000 of TMR00 = 1, INTTM00 is output and TO00 is toggled. After that, TCR00 counts down at the valid edge of Tl0k. When TCR00 = 0000H, it toggles TO00. At the same time, TCR00 loads the value of TDR00 again, and continues counting. If detection of both the edges of TI00 is selected, the duty factor error of the input clock affects the divided clock period of the TO00 output. The period of the TO00 output clock includes a sampling error of one period of the operation clock. Clock period of TO00 output = Ideal TO00 output clock period ± Operation clock period (error) TDR00 can be rewritten at any time. The new value of TDR00 becomes valid during the next count period. Figure 6-43. Block Diagram of Operation as Frequency Divider Figure 6-44. Example of Basic Timing of Operation as Frequency Divider (MD000 = 1) Figure 6-45. Example of Set Contents of Registers When Frequency Divider Is Used #### (b) Timer output register 0 (TO0) TO0 Bit 0 TO00 1/0 0: Outputs 0 from TO00. 1: Outputs 1 from TO00. # (c) Timer output enable register 0 (TOE0) TOE0 Bit 0 TOE00 1/0 - 0: Stops the TO00 output operation by counting operation. - 1: Enables the TO00 output operation by counting operation. ### (d) Timer output level register 0 (TOL0) TOL0 Bit 0 TOL00 0 0: Cleared to 0 when TOM00 = 0 (toggle mode) #### (e) Timer output mode register 0 (TOM0) ТОМ0 Вit 0 ТОМ00 0 0: Sets toggle mode. Figure 6-46. Operation Procedure When Frequency Divider Function Is Used | | Software Operation | Hardware Status | |---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TAU<br>default<br>setting | | Power-off status (Clock supply is stopped and writing to each register is disabled.) | | | Sets the TAU0EN bit of the PER0 register to 1. | Power-on status. Each channel stops operating. (Clock supply is started and writing to each register is enabled.) | | | Sets the TPS0 register. Determines clock frequencies of CK00 and CK01. | | | Channel default setting | Sets the TMR00 register (determines operation mode of channel). Sets interval (period) value to the TDR00 register. | Channel stops operating. (Clock is supplied and some power is consumed.) | | | Clears the TOM00 bit of the TOM0 register to 0 (toggle mode). Clears the TOL00 bit to 0. | The TO00 pin goes into Hi-Z output state. | | | Sets the TO00 bit and determines default level of the TO00 output. | The TO00 default setting level is output when the port mode register is in output mode and the port register is 0. | | | Sets TOE00 to 1 and enables operation of TO00. Clears the port register and port mode register to 0. | TO00 does not change because channel stops operating. The TO00 pin outputs the TO00 set level. | | Operation<br>start | Sets the TOE00 to 1 (only when operation is resumed). Sets the TS00 bit to 1. The TS00 bit automatically returns to 0 because it is a trigger bit. | TE00 = 1, and count operation starts. Value of TDR00 is loaded to TCR00 at the count clock input. INTTM00 is generated and TO00 performs toggle operation if the MD000 bit of the TMR00 register is 1. | | During operation | Set value of the TDR00 register can be changed. The TCR00 register can always be read. The TSR00 register is not used. Set values of TO0 and TOE0 registers can be changed. Set values of the TMR00 register, TOM00, and TOL00 bits cannot be changed. | Counter (TCR00) counts down. When count value reaches 0000H, the value of TDR00 is loaded to TCR00 again, and the count operation is continued. By detecting TCR00 = 0000H, INTTM00 is generated and TO00 performs toggle operation. After that, the above operation is repeated. | | Operation stop | The TT00 bit is set to 1. The TT00 bit automatically returns to 0 because it is a trigger bit. | TE00 = 0, and count operation stops. TCR00 holds count value and stops. The TO00 output is not initialized but holds current status. | | - | TOE00 is cleared to 0 and value is set to the TO00 bit. | The TO00 pin outputs the TO00 set level. | | TAU stop | be held is set to the port register. When holding the TO00 pin output level is not | The TO00 pin output level is held by port function. | | | | The TO00 pin output level goes into Hi-Z output state. Power-off status All circuits are initialized and SFR of each channel is also initialized. (The TO00 bit is cleared to 0 and the TO00 pin is set to | #### 6.7.4 Operation as input pulse interval measurement The count value can be captured at the TI0k valid edge and the interval of the pulse input to TI0k can be measured. The pulse interval can be calculated by the following expression. Tlok input pulse interval = Period of count clock × ((10000H × TSR0n: OVF) + (Capture value of TDR0n + 1)) Caution The Tl0k pin input is sampled using the operating clock selected with the CKS0n bit of the TMR0n register, so an error equal to the number of operating clocks occurs. TCR0n operates as an up counter in the capture mode. When the channel start trigger (TS0n) is set to 1, TCR0n counts up from 0000H in synchronization with the count clock. When the Tl0k pin input valid edge is detected, the count value is transferred (captured) to TDR0n and, at the same time, the counter (TCR0n) is cleared to 0000H, and the INTTM0n is output. If the counter overflows at this time, the OVF bit of the TSR0n register is set to 1. If the counter does not overflow, the OVF bit is cleared. After that, the above operation is repeated. As soon as the count value has been captured to the TDR0n register, the OVF bit of the TSR0n register is updated depending on whether the counter overflows during the measurement period. Therefore, the overflow status of the captured value can be checked. If the counter reaches a full count for two or more periods, it is judged to be an overflow occurrence, and the OVF bit of the TSR0n register is set to 1. However, the OVF bit is configured as a cumulative flag, the correct interval value cannot be measured if an overflow occurs more than twice. Set STS0n2 to STS0n0 of the TMR0n register to 001B to use the valid edges of Tl0k as a start trigger and a capture trigger. When TE0n = 1, instead of the TI0k pin input, a software operation (TS0n = 1) can be used as a capture trigger. Clock selection CK01 Operation clock Timer counter (TCR0n) CK00 selection Edge TI0k pin @ detection Data register Interrupt Interrupt signal (TDR0n) **Frigger** controller (INTTM0n) TS0n Figure 6-47. Block Diagram of Operation as Input Pulse Interval Measurement Figure 6-48. Example of Basic Timing of Operation as Input Pulse Interval Measurement (MD0n0 = 0) Figure 6-49. Example of Set Contents of Registers to Measure Input Pulse Interval #### (b) Timer output register 0 (TO0) TO0 Bit k 0: Outputs 0 from TO0k. #### (c) Timer output enable register 0 (TOE0) TOE0 TOE0k 0: Stops TO0k output operation by counting operation. #### (d) Timer output level register 0 (TOL0) TOLO TOLOK 0: Cleared to 0 when TOM0k = 0 (toggle mode). # (e) Timer output mode register 0 (TOM0) ТОМО 0: Sets toggle mode. Figure 6-50. Operation Procedure When Input Pulse Interval Measurement Function Is Used | | | Software Operation | Hardware Status | |-----------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | TAU<br>default<br>setting | | Power-off status (Clock supply is stopped and writing to each register is disabled.) | | | | Sets the TAU0EN bit of the PER0 register to 1. | Power-on status. Each channel stops operating. (Clock supply is started and writing to each register is enabled.) | | | | Sets the TPS0 register. Determines clock frequencies of CK00 and CK01. | | | | Channel default setting | Sets the TMR0n register (determines operation mode of channel). | Channel stops operating. (Clock is supplied and some power is consumed.) | | | Operation start | Sets TS0n bit to 1. The TS0n bit automatically returns to 0 because it is a trigger bit. | TE0n = 1, and count operation starts. TCR0n is cleared to 0000H at the count clock input. When the MD0n0 bit of the TMR0n register is 1, INTTM0n is generated. | | Operation is resumed. | During<br>operation | Set values of only the CIS0n1 and CIS0n0 bits of the TMR0n register can be changed. The TDR0n register can always be read. The TCR0n register can always be read. The TSR0n register can always be read. Set values of TOM0n, TOL0n, TO0n, and TOE0n bits cannot be changed. | Counter (TCRn) counts up from 0000H. When the TI0k pin input valid edge is detected, the count value is transferred (captured) to TDR0n. At the same time, TCR0n is cleared to 0000H, and the INTTM0n signal is generated. If an overflow occurs at this time, the OVF bit of the TSR0n register is set; if an overflow does not occur, the OVF bit is cleared. After that, the above operation is repeated. | | | Operation stop | The TT0n bit is set to 1. The TT0n bit automatically returns to 0 because it is a trigger bit. | TE0n = 0, and count operation stops. TCR0n holds count value and stops. The OVF bit of the TSR0n register is also held. | | | TAU stop | The TAU0EN bit of the PER0 register is cleared to 0. | Power-off status All circuits are initialized and SFR of each channel is also initialized. | #### 6.7.5 Operation as input signal high-/low-level width measurement By starting counting at one edge of Tl0k and capturing the number of counts at another edge, the signal width (high-level width/low-level width) of Tl0k can be measured. The signal width of Tl0k can be calculated by the following expression. Signal width of TI0k input = Period of count clock × ((10000H × TSRn: OVF) + (Capture value of TDR0n + 1)) Caution The Tl0k pin input is sampled using the operating clock selected with the CKS0n bit of the TMR0n register, so an error equal to the number of operating clocks occurs. TCR0n operates as an up counter in the capture & one-count mode. When the channel start trigger (TS0n) is set to 1, TE0n is set to 1 and the Tl0k pin start edge detection wait status is set. When the TI0k start valid edge (rising edge of TI0k when the high-level width is to be measured) is detected, the counter counts up in synchronization with the count clock. When the valid capture edge (falling edge of TI0k when the high-level width is to be measured) is detected later, the count value is transferred to TDR0n and, at the same time, INTTM0n is output. If the counter overflows at this time, the OVF bit of the TSR0n register is set to 1. If the counter does not overflow, the OVF bit is cleared. TCR0n stops at the value "value transferred to TDR0n + 1", and the TI0k pin start edge detection wait status is set. After that, the above operation is repeated. As soon as the count value has been captured to the TDR0n register, the OVF bit of the TSR0n register is updated depending on whether the counter overflows during the measurement period. Therefore, the overflow status of the captured value can be checked. If the counter reaches a full count for two or more periods, it is judged to be an overflow occurrence, and the OVF bit of the TSR0n register is set to 1. However, the OVF bit is configured as an integral flag, and the correct interval value cannot be measured if an overflow occurs more than once. Whether the high-level width or low-level width of the Tl0k pin is to be measured can be selected by using the CIS0n1 and CIS0n0 bits of the TMR0n register. Because this function is used to measure the signal width of the Tl0k pin input, TS0n cannot be set to 1 while TE0n is 1. CIS0n1, CIS0n0 of TMR0n = 10B: Low-level width is measured. CIS0n1, CIS0n0 of TMR0n = 11B: High-level width is measured. Figure 6-51. Block Diagram of Operation as Input Signal High-/Low-Level Width Measurement Figure 6-52. Example of Basic Timing of Operation as Input Signal High-/Low-Level Width Measurement Figure 6-53. Example of Set Contents of Registers to Measure Input Signal High-/Low-Level Width 1: Selects CK01 as operation clock of channel n. #### (b) Timer output register 0 (TO0) Bit k TO0 TO0k 0 0: Outputs 0 from TO0k. #### (c) Timer output enable register 0 (TOE0) TOE0 TOE0k 0 Bit k 0: Stops the TO0k output operation by counting operation. #### (d) Timer output level register 0 (TOL0) TOL<sub>0</sub> TOL0k 0 0: Cleared to 0 when TOM0k = 0 (toggle mode). #### (e) Timer output mode register 0 (TOM0) TOM0 TOM0k 0 0: Sets toggle mode. Figure 6-54. Operation Procedure When Input Signal High-/Low-Level Width Measurement Function Is Used | | Software Operation | Hardware Status | |-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TAU<br>default<br>setting | | Power-off status (Clock supply is stopped and writing to each register is disabled.) | | | Sets the TAU0EN bit of the PER0 register to 1. | Power-on status. Each channel stops operating. (Clock supply is started and writing to each register is enabled.) | | | Sets the TPS0 register. Determines clock frequencies of CK00 and CK01. | | | Channel<br>default<br>setting | Sets the TMR0n register (determines operation mode of channel). Clears TOE0k to 0 and stops operation of TO0k. | Channel stops operating. (Clock is supplied and some power is consumed.) | | Operation start | Sets the TS0n bit to 1. The TS0n bit automatically returns to 0 because it is a trigger bit. | TE0n = 1, and the Tl0k pin start edge detection wait status is set. | | | Detects Tl0k pin input count start valid edge. | Clears TCR0n to 0000H and starts counting up. | | During<br>operation | Set value of the TDR0n register can be changed. The TCR0n register can always be read. The TSR0n register is not used. Set values of the TMR0n register, TOM0n, TOL0n, TO0n, and TOE0n bits cannot be changed. | When the TI0k pin start edge is detected, the counter (TCRn) counts up from 0000H. If a capture edge of the TI0k pin is detected, the count value is transferred to TDR0n and INTTM0n is generated. If an overflow occurs at this time, the OVF bit of the TSR0n register is set; if an overflow does not occur, the OVF bit is cleared. TCR0n stops the count operation un the next TI0k pin start edge is detected. | | Operation stop | The TT0n bit is set to 1. TT0n bit automatically returns to 0 because it is a trigger bit. | TE0n = 0, and count operation stops. TCR0n holds count value and stops. The OVF bit of the TSR0n register is also held. | | TAU stop | The TAU0EN bit of PER0 register is cleared to 0.——— | Power-off status All circuits are initialized and SFR of each channel is also initialized. | **Remark** n = 0 to 7, k = 0 to 6 Operation is resumed. #### 6.8 Operation of Plural Channels of Timer Array Unit #### 6.8.1 Operation as PWM function Two channels can be used as a set to generate a pulse of any period and duty factor. The period and duty factor of the output pulse can be calculated by the following expressions. Pulse period = {Set value of TDR0n (master) + 1} $\times$ Count clock period Duty factor [%] = {Set value of TDR0m (slave)}/{Set value of TDR0n (master) + 1} $\times$ 100 Set value of TDR0m (slave) = 0000H 100% output: Set value of TDR0m (slave) ≥ {Set value of TDR0n (master) + 1} Remark The duty factor exceeds 100% if the set value of TDR0m (slave) > (set value of TDR0n (master) + 1), it summarizes to 100% output. The master channel operates in the interval timer mode and counts the periods. When the channel start trigger (TS0n) is set to 1, INTTM0n is output. TCR0n counts down starting from the loaded value of TDR0n, in synchronization with the count clock. When TCR0n = 0000H, INTTM0n is output. TCR0n loads the value of TDR0n again. After that, it continues the similar operation. TCR0m of a slave channel operates in one-count mode, counts the duty factor, and outputs a PWM waveform from the TO0m pin. TCR0m of the slave channel loads the value of TDR0m, using INTTM0n of the master channel as a start trigger, and stops counting until the next start trigger (INTTM0n of the master channel) is input. The output level of TO0m becomes active one count clock after generation of INTTM0n from the master channel, and inactive when TCR0m = 0000H. Caution To rewrite both TDR0n of the master channel and TDR0m of the slave channel, a write access is necessary two times. The timing at which the values of TDR0n and TDR0m are loaded to TCR0n and TRC0m is upon occurrence of INTTM0n of the master channel. Thus, when rewriting is performed split before and after occurrence of INTTM0n of the master channel, the TO0m pin cannot output the expected waveform. To rewrite both TDR0n of the master and TDR0m of the slave, therefore, be sure to rewrite both the registers immediately after INTTM0n is generated from the master channel. **Remark** n = 0, 2, 4m = n + 1 Figure 6-55. Block Diagram of Operation as PWM Function **Remark** n = 0, 2, 4 m = n + 1 Figure 6-56. Example of Basic Timing of Operation as PWM Function **Remark** n = 0, 2, 4 m = n + 1 Figure 6-57. Example of Set Contents of Registers When PWM Function (Master Channel) Is Used #### (b) Timer output register 0 (TO0) TO0 Bit n TO0n 0 0: Outputs 0 from TO0n. #### (c) Timer output enable register 0 (TOE0) TOE0 TOE0n $0\!\!:$ Stops the TO0n output operation by counting operation. # (d) Timer output level register 0 (TOL0) Bit n TOLO TOLON 0 0: Cleared to 0 when TOM0n = 0 (toggle mode). #### (e) Timer output mode register 0 (TOM0) TOM0 TOM0n 0: Sets toggle mode. **Remark** n = 0, 2, 4 Bit n Figure 6-58. Example of Set Contents of Registers When PWM Function (Slave Channel) Is Used - 0: Selects CK00 as operation clock of channel m. - 1: Selects CK01 as operation clock of channel m. - \* Make the same setting as master channel. #### (b) Timer output register 0 (TO0) TO0 - 0: Outputs 0 from TO0m. - 1: Outputs 1 from TO0m. # (c) Timer output enable register 0 (TOE0) TOE0 - 0: Stops the TO0m output operation by counting operation. - 1: Enables the TO0m output operation by counting operation. #### (d) Timer output level register 0 (TOL0) TOL<sub>0</sub> - 0: Positive logic output (active-high) - 1: Inverted output (active-low) #### (e) Timer output mode register 0 (TOM0) TOM0 1: Sets the combination-operation mode. **Remark** n = 0, 2, 4 m = n + 1 Figure 6-59. Operation Procedure When PWM Function Is Used (1/2) | | Software Operation | Hardware Status | |-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TAU<br>default<br>setting | | Power-off status (Clock supply is stopped and writing to each register is disabled.) | | | Sets the TAU0EN bit of the PER0 register to 1. | Power-on status. Each channel stops operating. (Clock supply is started and writing to each register is enabled.) | | | Sets the TPS0 register. Determines clock frequencies of CK00 and CK01. | | | Channel<br>default<br>setting | Sets the TMR0n and TMR0m registers of two channels to be used (determines operation mode of channels). An interval (period) value is set to the TDR0n register of the master channel, and a duty factor is set to the TDR0m register of the slave channel. | Channel stops operating. (Clock is supplied and some power is consumed.) | | | Sets slave channel. The TOM0m bit of the TOM0 register is set to 1 (combination-operation mode). Sets the TOL0m bit. Sets the TO0m bit and determines default level of the | The TO0m pin goes into Hi-Z output state. | | | Sets TOE0m to 1 and enables operation of TO0m. | The TO0m default setting level is output when the port mode register is in output mode and the port register is 0. TO0m does not change because channel stops operating. The TO0m pin outputs the TO0m set level. | $\textbf{Remark} \quad n=0,\,2,\,4$ m = n + 1 Figure 6-59. Operation Procedure When PWM Function Is Used (2/2) | | | Software Operation | Hardware Status | |--|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Operation<br>start | Sets TOE0m (slave) to 1 (only when operation is resumed). The TS0n (master) and TS0m (slave) bits of the TS0 register are set to 1 at the same time. The TS0n and TS0m bits automatically return to 0 because they are trigger bits. | TE0n = 1, TE0m = 1 When the master channel starts counting, INTTM0n is generated. Triggered by this interrupt, the slave channel also starts counting. | | | During<br>operation | Set values of the TMR0n and TMR0m registers, TOM0n, TOM0m, TOL0n, and TOL0m bits cannot be changed. Set values of the TDR0n and TDR0m registers can be changed after INTTM0n of the master channel is generated. The TCR0n and TCR0m registers can always be read. The TSR0n and TSR0m registers are not used. Set values of the TO0 and TOE0 registers can be changed. | The counter of the master channel loads the TDR0n value to TCR0n, and counts down. When the count value reaches TCR0n = 0000H, INTTM0n output is generated. At the same time, the value of the TDR0n register is loaded to TCR0n, and the counter starts counting down again. At the slave channel, the value of TDR0m is loaded to TCR0m, triggered by INTTM0n of the master channel, and the counter starts counting down. The output level of TO0m becomes active one count clock after generation of the INTTM0n output from the master channel. It becomes inactive when TCR0m = 0000H, and the counting operation is stopped. After that, the above operation is repeated. | | | Operation<br>stop | The TT0n (master) and TT0m (slave) bits are set to 1 at the same time. The TT0n and TT0m bits automatically return to 0 because they are trigger bits. | TE0n, TE0m = 0, and count operation stops. TCR0n and TCR0m hold count value and stops. The TO0m output is not initialized but holds current status. | | | | TOE0m of slave channel is cleared to 0 and value is set to the TO0m bit. | The TO0m pin outputs the TO0n set level. | | | TAU stop | be held is set to the port register. When holding the TO0m pin output levels is not necessary | The TO0m pin output levels is held by port function. | | | | • | The TO0m pin output levels go are into Hi-Z output state. Power-off status All circuits are initialized and SFR of each channel is also initialized. (The TO0m bit is cleared to 0 and the TO0m pin is set to port mode.) | **Remark** n = 0, 2, 4 m = n + 1 246 Operation is resumed. #### 6.8.2 Operation as one-shot pulse output function By using two channels as a set, a one-shot pulse having any delay pulse width can be generated from the signal input to the TIOn pin. The delay time and pulse width can be calculated by the following expressions. ``` Delay time = {Set value of TDR0n (master) + 2} \times Count clock period Pulse width = {Set value of TDR0m (slave)} \times Count clock period ``` The Master channel operates in the one-count mode and counts the delays. TCR0n of the master channel starts operating upon start trigger detection and TCR0n loads the value of TDR0n. TCR0n counts down from the value of TDR0n it has loaded, in synchronization with the count clock. When TCR0n = 0000H, it outputs INTTM0n and stops counting until the next start trigger is detected. The slave channel operates in the one-count mode and counts the pulse width. TCR0m of the slave channel starts operation using INTTM0n of the master channel as a start trigger, and loads the TDR0m value. TCR0m counts down from the value of TDR0m it has loaded, in synchronization with the count value. When TCR0m = 0000H, it outputs INTTM0m and stops counting until the next start trigger (INTTM0n of the master channel) is detected. The output level of TO0m becomes active one count clock after generation of INTTM0n from the master channel, and inactive when TCR0m = 0000H. Instead of using the TI0n pin input, a one-shot pulse can also be output using the software operation (TS0n = 1) as a start trigger. Caution The timing of loading of TDR0n of the master channel is different from that of TDR0m of the slave channel. If TDR0n and TDR0m are rewritten during operation, therefore, an illegal waveform is output. Rewrite the TDR0n after INTTM0n is generated and the TDR0m after INTTM0m is generated. ``` Remark n = 0, 2, 4 m = n + 1 ``` Master channel (one-count mode) Clock selection CK01 Operation clock Timer counter (TCR0n) CK00 rigger selection TS0n Data register Interrupt Interrupt signal (TDR0n) Edge controller (INTTM0n) TI0n pin⊚ detection Slave channel (one-count mode) Clock selection CK01 Operation clock Timer counter Output · ○ TO0m pin CK00 (TCR0m) controller rigger selection Data register Interrupt Interrupt signal (TDR0m) controller (INTTM0m) **Remark** n = 0, 2, 4 Figure 6-60. Block Diagram of Operation as One-Shot Pulse Output Function m = n + 1 Figure 6-61. Example of Basic Timing of Operation as One-Shot Pulse Output Function **Remark** n = 0, 2, 4 m = n + 1 # Figure 6-62. Example of Set Contents of Registers When One-Shot Pulse Output Function Is Used (Master Channel) #### (a) Timer mode register 0n (TMR0n) 0: Selects CK00 as operation clock of channels n. 1: Selects CK01 as operation clock of channels n. # (b) Timer output register 0 (TO0) TO0 Bit n TO0n 0 0: Outputs 0 from TO0n. ## (c) Timer output enable register 0 (TOE0) TOE0 0: Stops the TO0n output operation by counting operation. #### (d) Timer output level register 0 (TOL0) TOLO TOLOn 0: Cleared to 0 when TOM0n = 0 (toggle mode). # (e) Timer output mode register 0 (TOM0) TOM0 TOM0n 0: Sets toggle mode. **Remark** n = 0, 2, 4 # Figure 6-63. Example of Set Contents of Registers When One-Shot Pulse Output Function Is Used (Slave Channel) #### (b) Timer output register 0 (TO0) TO0 Bit m 0: Outputs 0 from TO0m. \* Make the same setting as master channel. 1: Outputs 1 from TO0m. #### (c) Timer output enable register 0 (TOE0) TOE0 Bit m TOE0m 1/0 1/0 0: Stops the TO0m output operation by counting operation. 1: Enables the TO0m output operation by counting operation. # (d) Timer output level register 0 (TOL0) Bit m TOLO TOLOm 0: Positive logic output (active-high)1: Inverted output (active-low) #### (e) Timer output mode register 0 (TOM0) TOM0 1/0 1: Sets the combination-operation mode. **Remark** n = 0, 2, 4 m = n + 1 Figure 6-64. Operation Procedure of One-Shot Pulse Output Function (1/2) | | Software Operation | Hardware Status | |-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | TAU<br>default<br>setting | | Power-off status (Clock supply is stopped and writing to each register is disabled.) | | | Sets the TAU0EN bit of the PER0 register to 1. | Power-on status. Each channel stops operating. (Clock supply is started and writing to each register is enabled.) | | | Sets the TPS0 register. Determines clock frequencies of CK00 and CK01. | | | Channel<br>default<br>setting | Sets the TMR0n and TMR0m registers of two channels to be used (determines operation mode of channels). An output delay is set to the TDR0n register of the master channel, and a pulse width is set to the TDR0m register of the slave channel. | Channel stops operating. (Clock is supplied and some power is consumed.) | | | Sets slave channel. The TOM0m bit of the TOM0 register is set to 1 (combination-operation mode). Sets the TOL0m bit. Sets the TO0m bit and determines default level of the TO0m output. | The TO0m pin goes into Hi-Z output state. The TO0m default setting level is output when the port | | | • | mode register is in output mode and the port register is 0. TO0m does not change because channel stops operating. The TO0m pin outputs the TO0m set level. | **Remark** n = 0, 2, 4 m = n + 1 Figure 6-64. Operation Procedure of One-Shot Pulse Output Function (2/2) | | Software Operation | Hardware Status | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Operation<br>start | resumed). The TS0n (master) and TS0m (slave) bits of the TS0 register are set to 1 at the same time. The TS0n and TS0m bits automatically return to 0 because they are trigger bits. | TE0n and TE0m are set to 1 and the master channel enters the TI0n input edge detection wait status. Counter stops operating. | | | Detects the TI0n pin input valid edge of master channel. | Master channel starts counting. | | During<br>operation | Set values of only the CISn1 and CISn0 bits of the TMR0n register can be changed. Set values of the TMR0m, TDR0n, TDR0m registers, TOM0n, TOM0m, TOL0n, and TOL0m bits cannot be changed. The TCR0n and TCR0m registers can always be read. The TSR0n and TSR0m registers are not used. Set values of the TO0 and TOE0 registers can be changed. | Master channel loads the value of TDR0n to TCR0n when the TI0n pin valid input edge is detected, and the counter starts counting down. When the count value reaches TCR0n = 0000H, the INTTM0n output is generated, and the counter stops until the next valid edge is input to the TI0n pin. The slave channel, triggered by INTTM0n of the master channel, loads the value of TDR0m to TCR0m, and the counter starts counting down. The output level of TO0m becomes active one count clock after generation of INTTM0n from the master channel. It becomes inactive when TCR0m = 0000H, and the counting operation is stopped. After that, the above operation is repeated. | | Operation<br>stop | the same time. The TT0n and TT0m bits automatically return to 0 because they are trigger bits. TOE0m of slave channel is cleared to 0 and value is set | TE0n, TE0m = 0, and count operation stops. TCR0n and TCR0m hold count value and stops. The TO0m output is not initialized but holds current status. | | TAU stop | To hold the TO0m pin output levels Clears TO0m bit to 0 after the value to be held is set to the port register. When holding the TO0m pin output levels is not necessary Switches the port mode register to input mode. | The TO0m pin outputs the TO0m set level. The TO0m pin output levels is held by port function. The TO0m pin output levels go are into Hi-Z output state. Power-off status All circuits are initialized and SFR of each channel is also initialized. (The TO0m bit is cleared to 0 and the TO0m pin is set to | **Remark** n = 0, 2, 4 m = n + 1 253 #### 6.8.3 Operation as multiple PWM output function By extending the PWM function and using two or more slave channels, many PWM output signals can be produced. For example, when using two slave channels, the period and duty factor of an output pulse can be calculated by the following expressions. ``` Pulse period = {Set value of TDR0n (master) + 1} \times Count clock period Duty factor 1 [%] = {Set value of TDR0m (slave 1)}/{Set value of TDR0n (master) + 1} \times 100 Duty factor 2 [%] = {Set value of TDR0m (slave 2)}/{Set value of TDR0n (master) + 1} \times 100 ``` **Remark** Although the duty factor exceeds 100% if the set value of TDR0p (slave 1) > {set value of TDR0n (master) + 1} or if the {set value of TDR0q (slave 2)} > {set value of TDR0n (master) + 1}, it is summarized into 100% output. TCR0n of the master channel operates in the interval timer mode and counts the periods. TCR0p of the slave channel 1 operates in one-count mode, counts the duty factor, and outputs a PWM waveform from the TO0p pin. TCR0p loads the value of TDR0p to TCR0p, using INTTM0n of the master channel as a start trigger, and start counting down. When TCR0p = 0000H, TCR0p outputs INTTM0p and stops counting until the next start trigger (INTTM0n of the master channel) has been input. The output level of TO0p becomes active one count clock after generation of INTTM0n from the master channel, and inactive when TCR0p = 0000H. In the same way as TCR0p of the slave channel 1, TCR0q of the slave channel 2 operates in one-count mode, counts the duty factor, and outputs a PWM waveform from the TO0q pin. TCR0q loads the value of TDR0q to TCR0q, using INTTM0n of the master channel as a start trigger, and starts counting down. When TCR0q = 0000H, TCR0q outputs INTTM0q and stops counting until the next start trigger (INTTM0n of the master channel) has been input. The output level of TO0q becomes active one count clock after generation of INTTM0n from the master channel, and inactive when TCR0q = 0000H. When channel 0 is used as the master channel as above, up to seven types of PWM signals can be output at the same time. Caution To rewrite both TDR0n of the master channel and TDR0p of the slave channel 1, write access is necessary at least twice. Since the values of TDR0n and TDR0p are loaded to TCR0n and TCR0p after INTTM0n is generated from the master channel, if rewriting is performed separately before and after generation of INTTM0n from the master channel, the TO0p pin cannot output the expected waveform. To rewrite both TDR0n of the master and TDR0p of the slave, be sure to rewrite both the registers immediately after INTTM0n is generated from the master channel (This applies also to TDR0q of the slave channel 2). ``` Remark n = 0, 2, 4 n Where p and q are consecutive integers following n (p = n + 1, q = n + 2) ``` Master channel (interval timer mode) Clock selection CK01 Operation clock Timer counter (TCR0n) CK00 Trigger selection Data register Interrupt Interrupt signal TS0n (TDR0n) controller (INTTM0n) Slave channel 1 (one-count mode) Clock selection CK01 Operation clock Timer counter Output O TO0p pin CK00 (TCR0p) controller rigger selection Data register Interrupt Interrupt signal (TDR0p) controller (INTTM0p) Slave channel 2 (one-count mode) Clock selection CK01 Operation clock Timer counter Output ·OTO0q pin (TCR0q) CK00 controller rrigger selection Data register Interrupt Interrupt signal (TDR0q) controller (INTTM0q) Figure 6-65. Block Diagram of Operation as Multiple PWM Output Function (output two types of PWMs) **Remarks 1.** n = 0, 2, 4 **2.** p = n + 1 q = n + 2 TS0n TE0n FFFFH Master TCR0n channel 0000H TDR0n TO0n INTTM0n TS0p TE0p FFFFH TCR0p Slave 0000H channel 1 TDR0p d TO0p INTTM0p a+1 a+1 b+1 d d С С TS0q TE0q FFFFH TCR0q Slave 0000H channel 2 TDR0q е TO0q INTTM0q a+1 a+1 b+1 Figure 6-66. Example of Basic Timing of Operation as Multiple PWM Output Function (output two types of PWMs) **Remarks 1.** n = 0, 2, 4 **2.** p = n + 1 q = n + 2 # Figure 6-67. Example of Set Contents of Registers When Multiple PWM Output Function (Master Channel) Is Used **Remark** n = 0, 2, 4 # Figure 6-68. Example of Set Contents of Registers When Multiple PWM Output Function (Slave Channel) Is Used (output two types of PWMs) 1: Selects CK01 as operation clock of channel p, q. ## (b) Timer output register 0 (TO0) TO0 | Ditq | ם זום | |------|-------| | TO0q | TO0p | | 1/0 | 1/0 | 0: Outputs 0 from TO0p or TO0q. 1: Outputs 1 from TO0p or TO0q. #### (c) Timer output enable register 0 (TOE0) TOE0 | | ם זום | |-------|-------| | TOE0q | TOFOn | | | TOE0p | | 1/0 | 1/0 | 0: Stops the TO0p or TO0q output operation by counting operation. 1: Enables the TO0p or TO0q output operation by counting operation. ## (d) Timer output level register 0 (TOL0) TOL0 | TOL0q | TOL0p | |-------|-------| | 1/0 | 1/0 | 0: Positive logic output (active-high) 1: Inverted output (active-low) #### (e) Timer output mode register 0 (TOM0) ТОМО | Bit q | Bit p | |-------|-------| | TOM0q | ТОМ0р | | 1 | 1 | 1: Sets the combination-operation mode. **Remark** n = 0, 2, 4; p = n+1; q = n+2 <sup>\*</sup> Make the same setting as master channel. Figure 6-69. Operation Procedure When Multiple PWM Output Function Is Used (1/2) | | Software Operation | Hardware Status | |---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------| | TAU<br>default<br>setting | | Power-off status (Clock supply is stopped and writing to each register is disabled.) | | | Sets the TAU0EN bit of the PER0 register to 1. | Power-on status. Each channel stops operating. (Clock supply is started and writing to each register is enabled.) | | | Sets the TPS0 register. | | | | Determines clock frequencies of CK00 and CK01. | | | Channel | Sets the TMR0n, TMR0p, and TMR0q registers of each | Channel stops operating. | | default<br>setting | channel to be used (determines operation mode of channels). An interval (period) value is set to the TDR0n register of the master channel, and a duty factor is set to the | (Clock is supplied and some power is consumed.) | | | TDR0p and TDR0q registers of the slave channel. | | | | Sets slave channel. The TOM0p and TOM0q bits of the TOM0 register are set to 1 (combination operation mode). Clears the TOL0p and TOL0q bits to 0. Sets the TO0p and TO0q bits and determines default | The TO0p, TO0q pins goes into Hi-Z output state. | | | · · · · · · · · · · · · · · · · · · · | The TO0p and TO0q default setting levels are output when the port mode register is in output mode and the port register is 0. | | | Sets TOE0p or TOE0q to 1 and enables operation of | | | | TO0p or TO0q. | TO0p or TO0q does not change because channel stops operating. | | | Clears the port register and port mode register to 0. | The TO0p and TO0q pins output the TO0p and TO0q set levels. | **Remarks 1.** n = 0, 2, 4 **2.** p = n + 1; q = n + 2 Figure 6-69. Operation Procedure When Multiple PWM Output Function Is Used (2/2) | | | Software Operation | Hardware Status | |-----------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Operation<br>start | Sets TOE0p and TOE0q (slave) to 1 (only when operation is resumed). The TS0n bit (master), and TS0p and TS0q (slave) bits of the TS0 register are set to 1 at the same time. The TS0n, TS0p, and TS0q bits automatically return to 0 because they are trigger bits. | ►TE0n = 1, TE0p, TE0q = 1 When the master channel starts counting, INTTM0n is generated. Triggered by this interrupt, the slave channel also starts counting. | | Operation is resumed. | During<br>operation | Set values of the TMR0n, TMR0p, TMR0q registers, TOM0n, TOM0p, TOM0q, TOL0n, TOL0p, and TOL0q bits cannot be changed. Set values of the TDR0n, TDR0p, and TDR0q registers can be changed after INTTM0n of the master channel is generated. The TCR0n, TCR0p, and TCR0q registers can always be read. The TSR0n, TSR0p, and TSR0q registers are not used. Set values of the TO0 and TOE0 registers can be changed. | The counter of the master channel loads the TDR0n value to TCR0n and counts down. When the count value reaches TCRn = 0000H, INTTM0n output is generated. At the same time, the value of the TDR0n register is loaded to TCR0n, and the counter starts counting down again. At the slave channel 1, the values of TDR0p are transferred to TCR0p, triggered by INTTM0n of the master channel, and the counter starts counting down. The output levels of TO0p become active one count clock after generation of the INTTM0n output from the master channel. It becomes inactive when TCR0p = 0000H, and the counting operation is stopped. At the slave channel 2, the values of TDR0q are transferred to TDR0q, triggered by INTTM0n of the master channel, and the counter starts counting down. The output levels of TO0q become active one count clock after generation of the INTTM0n output from the master channel. It becomes inactive when TCR0q = 0000H, and the counting operation is stopped. After that, the above operation is repeated. | | | Operation<br>stop | The TT0n, TT0p, and TT0q bits automatically return to 0 because they are trigger bits. | TE0n, TE0p, TE0q = 0, and count operation stops. TCR0n, TCR0p, and TCR0q hold count value and stops. The TO0p and TO0q outputs are not initialized but holds current status. | | | | TOE0p or TOE0q of slave channel is cleared to 0 and value is set to the TO0p and TO0q bits. | ►The TO0p and TO0q pins output the TO0p and TO0q set levels. | | | TAU stop | When holding the TO0p and TO0q pin output levels is not necessary | The TO0p and TO0q pin output levels are held by port function. The TO0p and TO0q pin output levels go into Hi-Z output state. | | | | The TAU0EN bit of the PER0 register is cleared to 0. | Power-off status All circuits are initialized and SFR of each channel is also initialized. (The TO0p and TO0q bits are cleared to 0 and the TO0p and TO0q pins are set to port mode.) | **Remarks 1.** n = 0, 2, 4 **2.** p = n + 1; q = n + 2 #### **CHAPTER 7 REAL-TIME COUNTER** #### 7.1 Functions of Real-Time Counter The real-time counter has the following features. - Having counters of year, month, week, day, hour, minute, and second, and can count up to 99 years. - Constant-period interrupt function (period: 1 month to 0.5 seconds) - Alarm interrupt function (alarm: week, hour, minute) - Interval interrupt function - Pin output function of 1 Hz - Pin output function of 512 Hz or 16.384 kHz or 32.768 kHz ## 7.2 Configuration of Real-Time Counter The real-time counter includes the following hardware. Table 7-1. Configuration of Real-Time Counter | Item | Configuration | |-------------------|----------------------------------------------| | Control registers | Peripheral enable register 0 (PER0) | | | Real-time counter control register 0 (RTCC0) | | | Real-time counter control register 1 (RTCC1) | | | Real-time counter control register 2 (RTCC2) | | | Sub-count register (RSUBC) | | | Second count register (SEC) | | | Minute count register (MIN) | | | Hour count register (HOUR) | | | Day count register (DAY) | | | Week count register (WEEK) | | | Month count register (MONTH) | | | Year count register (YEAR) | | | Watch error correction register (SUBCUD) | | | Alarm minute register (ALARMWM) | | | Alarm hour register (ALARMWH) | | | Alarm week register (ALARMWW) | | | Port mode registers 1 and 3 (PM1, PM3) | | | Port registers 1 and 3 (P1, P3) | <R> Figure 7-1. Block Diagram of Real-Time Counter ### 7.3 Registers Controlling Real-Time Counter The real-time counter is controlled by the following 18 registers. - Peripheral enable register 0 (PER0) - Real-time counter control register 0 (RTCC0) - Real-time counter control register 1 (RTCC1) - Real-time counter control register 2 (RTCC2) - Sub-count register (RSUBC) - Second count register (SEC) - Minute count register (MIN) - Hour count register (HOUR) - Day count register (DAY) - Week count register (WEEK) - Month count register (MONTH) - Year count register (YEAR) - Watch error correction register (SUBCUD) - Alarm minute register (ALARMWM) - Alarm hour register (ALARMWH) - Alarm week register (ALARMWW) - Port mode registers 1 and 3 (PM1, PM3) - Port registers 1 and 3 (P1, P3) <R> <R> #### (1) Peripheral enable register 0 (PER0) PER0 is used to enable or disable use of each peripheral hardware macro. Clock supply to a hardware macro that is not used is stopped in order to reduce the power consumption and noise. When the real-time counter is used, be sure to set bit 7 (RTCEN) of this register to 1. PER0 can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 7-2. Format of Peripheral Enable Register 0 (PER0) Address: F00F0H After reset: 00H Symbol <7> <2> <0> <5> <4> <3> PER0 RTCEN 0 DACEN IIC0EN SAU1EN SAU0EN TAU0EN | RTCEN | Control of real-time counter (RTC) input clock supply <sup>Note</sup> | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Stops supply of input clock. • SFR used by the real-time counter (RTC) cannot be written. • The real-time counter (RTC) is in the reset status. | | 1 | Supplies input clock. • SFR used by the real-time counter (RTC) can be read/written. | **Note** RTCEN is used to supply or stop the clock used when accessing the real-time counter (RTC) register from the CPU. RTCEN cannot control supply of the operating clock (fsub) to RTC. - Cautions 1. When using the real-time counter, first set RTCEN to 1, while oscillation of the subsystem clock (fsub) is stable. If RTCEN = 0, writing to a control register of the real-time counter is ignored, and, even if the register is read, only the default value is read. - 2. Be sure to clear bits 1, 6 of the PER0 register to 0. #### (2) Real-time counter control register 0 (RTCC0) The RTCC0 register is an 8-bit register that is used to start or stop the real-time counter operation, control the RTCCL and RTC1HZ pins, and set a 12- or 24-hour system and the constant-period interrupt function. RTCC0 can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 7-3. Format of Real-Time Counter Control Register 0 (RTCC0) Address: FFF9DH After reset: 00H R/W Symbol <7> 6 <5> <4> 3 2 1 0 RTCC0 RTCE 0 RCLOE1 RCLOE0 AMPM CT2 CT1 CT0 | RTCE | Real-time counter operation control | | |------|-------------------------------------|--| | 0 | Stops counter operation. | | | 1 | Starts counter operation. | | | RCLOE1 | RTC1HZ pin output control | | |--------|---------------------------------------|--| | 0 | Disables output of RTC1HZ pin (1 Hz). | | | 1 | Enables output of RTC1HZ pin (1 Hz). | | | RCLOE0 <sup>Note</sup> | RTCCL pin output control | | | | | | |------------------------|-------------------------------------------|--|--|--|--|--| | 0 | sables output of RTCCL pin (32.768 kHz). | | | | | | | 1 | Enables output of RTCCL pin (32.768 kHz). | | | | | | | AMPM | Selection of 12-/24-hour system | | | | | | |------|-----------------------------------------------|--|--|--|--|--| | 0 | 12-hour system (a.m. and p.m. are displayed.) | | | | | | | 1 | 24-hour system | | | | | | Rewrite the AMPM value after setting RWAIT (bit 0 of RTCC1) to 1. If the AMPM value is changed, the values of the hour count register (HOUR) change according to the specified time system. Table 7-2 shows the displayed time digits. | CT1 | CT0 | Constant-period interrupt (INTRTC) selection | | | | |-----|-------------|---------------------------------------------------------------------------------|--|--|--| | 0 | 0 | Does not use constant-period interrupt function. | | | | | 0 | 1 | Once per 0.5 s (synchronized with second count up) | | | | | 1 | 0 | Once per 1 s (same time as second count up) | | | | | 1 | 1 | Once per 1 m (second 00 of every minute) | | | | | 0 | 0 | Once per 1 hour (minute 00 and second 00 of every hour) | | | | | 0 | 1 | Once per 1 day (hour 00, minute 00, and second 00 of every day) | | | | | 1 | × | Once per 1 month (Day 1, hour 00 a.m., minute 00, and second 00 of every month) | | | | | | 0 0 1 1 1 0 | 0 0 0 0 1 1 1 0 0 0 0 0 1 | | | | When changing the values of CT2 to CT0 while the counter operates (RTCE = 1), rewrite the values of CT2 to CT0 after disabling interrupt servicing INTRTC by using the interrupt mask flag register. Furthermore, after rewriting the values of CT2 to CT0, enable interrupt servicing after clearing the RIFG and RTCIF flags. Note RCLOE0 and RCLOE2 must not be enabled at the same time. Caution If RCLOE0 and RCLOE1 are changed when RTCE = 1, glitches may occur in the 32.768 kHz and 1 Hz output signals. Remark x: don't care <R> #### (3) Real-time counter control register 1 (RTCC1) The RTCC1 register is an 8-bit register that is used to control the alarm interrupt function and the wait time of the counter. RTCC1 can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 7-4. Format of Real-Time Counter Control Register 1 (RTCC1) (1/2) Address: FFF9EH After reset: 00H R/W | Symbol | <7> | <6> | 5 | <4> | <3> | 2 | <1> | <0> | |--------|------|-------|---|------|------|---|------|-------| | RTCC1 | WALE | WALIE | 0 | WAFG | RIFG | 0 | RWST | RWAIT | | WALE | Alarm operation control | | | | |------|-----------------------------|--|--|--| | 0 | Match operation is invalid. | | | | | 1 | Match operation is valid. | | | | When setting a value to the WALE bit while the counter operates (RTCE = 1) and WALIE = 1, rewrite the WALE bit after disabling interrupt servicing INTRTC by using the interrupt mask flag register. Furthermore, clear the WAFG and RTCIF flags after rewriting the WALE bit. When setting each alarm register (WALIE flag of RTCC1, the ALARMWM register, the ALARMWH register, and the ALARMWW register), set match operation to be invalid ("0") for the WALE bit. | WALIE | Control of alarm interrupt (INTRTC) function operation | | | | | |-------|--------------------------------------------------------|--|--|--|--| | 0 | pes not generate interrupt on matching of alarm. | | | | | | 1 | Generates interrupt on matching of alarm. | | | | | | WAFG | Alarm detection status flag | | | | |------|--------------------------------|--|--|--| | 0 | Alarm mismatch | | | | | 1 | Detection of matching of alarm | | | | This is a status flag that indicates detection of matching with the alarm. It is valid only when WALE = 1 and is set to "1" one clock (32.768 kHz) after matching of the alarm is detected. This flag is cleared when "0" is written to it. Writing "1" to it is invalid. Figure 7-4. Format of Real-Time Counter Control Register 1 (RTCC1) (2/2) | RIFG | Constant-period interrupt status flag | | | | | | | |------|--------------------------------------------|--|--|--|--|--|--| | 0 | onstant-period interrupt is not generated. | | | | | | | | 1 | Constant-period interrupt is generated. | | | | | | | This flag indicates the status of generation of the constant-period interrupt. When the constant-period interrupt is generated, it is set to "1". This flag is cleared when "0" is written to it. Writing "1" to it is invalid. | RWST | Wait status flag of real-time counter | | | | | | |---------------------------------------------------------------------------------------|---------------------------------------|--|--|--|--|--| | 0 | unter is operating. | | | | | | | 1 | Mode to read or write counter value | | | | | | | This status flag indicates whether the setting of RWAIT is valid. | | | | | | | | Refore reading or writing the counter value, confirm that the value of this flag is 1 | | | | | | | | RWAIT | Wait control of real-time counter | | | | | |-------|-----------------------------------------------------------------|--|--|--|--| | 0 | Sets counter operation. | | | | | | 1 | Stops SEC to YEAR counters. Mode to read or write counter value | | | | | This bit controls the operation of the counter. Be sure to write "1" to it to read or write the counter value. Because RSUBC continues operation, complete reading or writing of it in 1 second, and clear this bit back to 0. When RWAIT = 1, it takes up to 1 clock (32.768 kHz) until the counter value can be read or written. If RSUBC overflows when RWAIT = 1, it counts up after RWAIT = 0. If the second count register is written, however, it does not count up because RSUBC is cleared. Caution The RIFG and WAFG flags may be cleared when the RTCC1 register is written by using a 1-bit manipulation instruction. Use, therefore, an 8-bit manipulation instruction in order to write to the RTCC1 register. To prevent the RIFG and WAFG flags from being cleared during writing, disable writing by setting "1" to the corresponding bit. When the value may be rewritten because the RIFG and WAFG flags are not being used, the RTCC1 register may be written by using a 1-bit manipulation instruction. **Remark** Fixed-cycle interrupts and alarm match interrupts use the same interrupt source (INTRTC). When using these two types of interrupts at the same time, which interrupt occurred can be judged by checking the fixed-cycle interrupt status flag (RIFG) and the alarm detection status flag (WAFG) upon INTRTC occurrence. #### (4) Real-time counter control register 2 (RTCC2) The RTCC2 register is an 8-bit register that is used to control the interval interrupt function and the RTCDIV pin. RTCC2 can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 7-5. Format of Real-Time Counter Control Register 2 (RTCC2) Address: FFF9FH After reset: 00H R/W | Symbol | <7> | <6> | <5> | 4 | 3 | 2 | 1 | 0 | |--------|-------|--------|--------|---|---|------|------|------| | RTCC2 | RINTE | RCLOE2 | RCKDIV | 0 | 0 | ICT2 | ICT1 | ICT0 | | RINTE | ICT2 | ICT1 | ICT0 | Interval interrupt (INTRTCI) selection | |-------|------|------|------|----------------------------------------------| | 0 | × | × | × | Interval interrupt is not generated. | | 1 | 0 | 0 | 0 | 2 <sup>6</sup> /fxт (1.953125 ms) | | 1 | 0 | 0 | 1 | 2 <sup>7</sup> /f <sub>XT</sub> (3.90625 ms) | | 1 | 0 | 1 | 0 | 2 <sup>8</sup> /f <sub>хт</sub> (7.8125 ms) | | 1 | 0 | 1 | 1 | 2 <sup>9</sup> /f <sub>XT</sub> (15.625 ms) | | 1 | 1 | 0 | 0 | 2 <sup>10</sup> /fxτ (31.25 ms) | | 1 | 1 | 0 | 1 | 2 <sup>11</sup> /fxτ (62.5 ms) | | 1 | 1 | 1 | × | 2 <sup>12</sup> /fxτ (125 ms) | | RCLOE2 <sup>Note</sup> | RTCDIV pin output control | |------------------------|-----------------------------------| | 0 | Output of RTCDIV pin is disabled. | | 1 | Output of RTCDIV pin is enabled. | | RCKDIV | Selection of RTCDIV pin output frequency | |--------|-------------------------------------------| | 0 | RTCDIV pin outputs 512 Hz. (1.95 ms) | | 1 | RTCDIV pin outputs 16.384 kHz. (0.061 ms) | Note RCLOE0 and RCLOE2 must not be enabled at the same time. #### Cautions 1. Change ICT2, ICT1, and ICT0 when RINTE = 0. - 2. When the output from RTCDIV pin is stopped, the output continues after a maximum of two clocks of fxT and enters the low level. While 512 Hz is output, and when the output is stopped immediately after entering the high level, a pulse of at least one clock width of fxT may be generated. - 3. After the real-time counter starts operating, the output width of the RTCDIV pin may be shorter than as set during the first interval period. #### (5) Sub-count register (RSUBC) The RSUBC register is a 16-bit register that counts the reference time of 1 second of the real-time counter. It takes a value of 0000H to 7FFFH and counts 1 second with a clock of 32.768 kHz. RSUBC can be set by a 16-bit memory manipulation instruction. Reset signal generation clears this register to 0000H. - Cautions 1. When a correction is made by using the SUBCUD register, the value may become 8000H or more. - 2. This register is also cleared by reset effected by writing the second count register. - 3. The value read from this register is not guaranteed if it is read during operation, because a value that is changing is read. Figure 7-6. Format of Sub-Count Register (RSUBC) | Address: FFF90H After reset: 0000H R | | | | | | | | | | | |--------------------------------------|--------------|-------------|--------|--------|--------|--------|-------|-------|--|--| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | RSUBC | SUBC7 | SUBC6 | SUBC5 | SUBC4 | SUBC3 | SUBC2 | SUBC1 | SUBC0 | | | | | | | | | | | | | | | | Address: FFF | 91H After re | eset: 0000H | R | | | | | | | | | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | RSUBC | SUBC15 | SUBC14 | SUBC13 | SUBC12 | SUBC11 | SUBC10 | SUBC9 | SUBC8 | | | #### (6) Second count register (SEC) The SEC register is an 8-bit register that takes a value of 0 to 59 (decimal) and indicates the count value of seconds. It counts up when the sub-counter overflows. When data is written to this register, it is written to a buffer and then to the counter up to 2 clocks (32.768 kHz) later. Set a decimal value of 00 to 59 to this register in BCD code. If a value outside the range is set, the register value returns to the normal value after 1 period. SEC can be set by an 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 7-7. Format of Second Count Register (SEC) | Address: FFF | 92H After re | eset: 00H R/ | W | | | | | | |--------------|--------------|--------------|-------|-------|------|------|------|------| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SEC | 0 | SEC40 | SEC20 | SEC10 | SEC8 | SEC4 | SEC2 | SEC1 | #### (7) Minute count register (MIN) <R> <R> The MIN register is an 8-bit register that takes a value of 0 to 59 (decimal) and indicates the count value of minutes. It counts up when the second counter overflows. When data is written to this register, it is written to a buffer and then to the counter up to 2 clocks (32.768 kHz) later. Even if the second count register overflows while this register is being written, this register ignores the overflow and is set to the value written. Set a decimal value of 00 to 59 to this register in BCD code. If a value outside the range is set, the register value returns to the normal value after 1 period. MIN can be set by an 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 7-8. Format of Minute Count Register (MIN) | Address: FFF | 93H After re | eset: 00H R/ | W | | | | | | |--------------|--------------|--------------|-------|-------|------|------|------|------| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | MIN | 0 | MIN40 | MIN20 | MIN10 | MIN8 | MIN4 | MIN2 | MIN1 | #### (8) Hour count register (HOUR) The HOUR register is an 8-bit register that takes a value of 00 to 23 or 01 to 12, 21 to 32 (decimal) and indicates the count value of hours. It counts up when the minute counter overflows. When data is written to this register, it is written to a buffer and then to the counter up to 2 clocks (32.768 kHz) later. Even if the minute count register overflows while this register is being written, this register ignores the overflow and is set to the value written. Specify a decimal value of 00 to 23, 01 to 12, or 21 to 32 by using BCD code according to the time system specified using bit 3 (AMPM) of real-time counter control register 0 (RTCC0). If the AMPM bit value is changed, the values of the HOUR register change according to the specified time system. If a value outside the range is set, the register value returns to the normal value after 1 period. HOUR can be set by an 8-bit memory manipulation instruction. Reset signal generation clears this register to 12H. However, the value of this register is 00H if the AMPM bit is set to 1 after reset. Figure 7-9. Format of Hour Count Register (HOUR) | Address: FFF | 94H After re | eset: 12H | R/W | | | | | | |--------------|--------------|-----------|--------|--------|-------|-------|-------|-------| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | HOUR | 0 | 0 | HOUR20 | HOUR10 | HOUR8 | HOUR4 | HOUR2 | HOUR1 | Caution Bit 5 (HOUR20) of HOUR indicates AM(0)/PM(1) if AMPM = 0 (if the 12-hour system is selected). 270 Table 7-2. Displayed Time Digits | 24-Hour Display | / (AMPM Bit = 1) | 12-Hour Display | (AMPM Bit = 0) | |-----------------|------------------|-----------------|----------------| | Time | HOUR Register | Time | HOUR Register | | 0 | 00H | 0 a.m. | 12H | | 1 | 01H | 1 a.m. | 01H | | 2 | 02H | 2 a.m. | 02H | | 3 | 03H | 3 a.m. | 03H | | 4 | 04H | 4 a.m. | 04H | | 5 | 05H | 5 a.m. | 05H | | 6 | 06H | 6 a.m. | 06H | | 7 | 07H | 7 a.m. | 07H | | 8 | 08H | 8 a.m. | 08H | | 9 | 09H | 9 a.m. | 09H | | 10 | 10H | 10 a.m. | 10H | | 11 | 11H | 11 a.m. | 11H | | 12 | 12H | 0 p.m. | 32H | | 13 | 13H | 1 p.m. | 21H | | 14 | 14H | 2 p.m. | 22H | | 15 | 15H | 3 p.m. | 23H | | 16 | 16H | 4 p.m. | 24H | | 17 | 17H | 5 p.m. | 25H | | 18 | 18H | 6 p.m. | 26H | | 19 | 19H | 7 p.m. | 27H | | 20 | 20H | 8 p.m. | 28H | | 21 | 21H | 9 p.m. | 29H | | 22 | 22H | 10 p.m. | 30H | | 23 | 23H | 11 p.m. | 31H | #### (9) Day count register (DAY) The DAY register is an 8-bit register that takes a value of 1 to 31 (decimal) and indicates the count value of days. It counts up when the hour counter overflows. This counter counts as follows. - 01 to 31 (January, March, May, July, August, October, December) - 01 to 30 (April, June, September, November) - 01 to 29 (February, leap year) - 01 to 28 (February, normal year) When data is written to this register, it is written to a buffer and then to the counter up to 2 clocks (32.768 kHz) later. Even if the hour count register overflows while this register is being written, this register ignores the overflow and is set to the value written. Set a decimal value of 01 to 31 to this register in BCD code. If a value outside the range is set, the register value returns to the normal value after 1 period. DAY can be set by an 8-bit memory manipulation instruction. Reset signal generation clears this register to 01H. Figure 7-10. Format of Day Count Register (DAY) | Address: FFF | 96H After re | eset: 01H F | R/W | | | | | | | |--------------|--------------|-------------|-------|-------|------|------|------|------|--| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | DAY | 0 | 0 | DAY20 | DAY10 | DAY8 | DAY4 | DAY2 | DAY1 | | #### (10) Week count register (WEEK) The WEEK register is an 8-bit register that takes a value of 0 to 6 (decimal) and indicates the count value of weekdays. It counts up in synchronization with the day counter. When data is written to this register, it is written to a buffer and then to the counter up to 2 clocks (32.768 kHz) later. Set a decimal value of 00 to 06 to this register in BCD code. If a value outside the range is set, the register value returns to the normal value after 1 period. WEEK can be set by an 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 7-11. Format of Week Count Register (WEEK) | Address: FFF | 95H After re | eset: 00H R | /W | | | | | | |--------------|--------------|-------------|----|---|---|-------|-------|-------| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | WEEK | 0 | 0 | 0 | 0 | 0 | WEEK4 | WEEK2 | WEEK1 | Caution The value corresponding to the month count register or the day count register is not stored in the week count register automatically. After reset release, set the week count register as follow. | Day | WEEK | | | | | |-----------|------|--|--|--|--| | Sunday | 00H | | | | | | Monday | 01H | | | | | | Tuesday | 02H | | | | | | Wednesday | 03H | | | | | | Thursday | 04H | | | | | | Friday | 05H | | | | | | Saturday | 06H | | | | | #### (11) Month count register (MONTH) The MONTH register is an 8-bit register that takes a value of 1 to 12 (decimal) and indicates the count value of months. It counts up when the day counter overflows. When data is written to this register, it is written to a buffer and then to the counter up to 2 clocks (32.768 kHz) later. Even if the day count register overflows while this register is being written, this register ignores the overflow and is set to the value written. Set a decimal value of 01 to 12 to this register in BCD code. If a value outside the range is set, the register value returns to the normal value after 1 period. MONTH can be set by an 8-bit memory manipulation instruction. Reset signal generation clears this register to 01H. Figure 7-12. Format of Month Count Register (MONTH) | Address: FFF | 97H After re | eset: 01H | R/W | | | | | | |--------------|--------------|-----------|-----|---------|--------|--------|--------|--------| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | MONTH | 0 | 0 | 0 | MONTH10 | MONTH8 | MONTH4 | MONTH2 | MONTH1 | #### (12) Year count register (YEAR) The YEAR register is an 8-bit register that takes a value of 0 to 99 (decimal) and indicates the count value of years. It counts up when the month counter overflows. Values 00, 04, 08, ..., 92, and 96 indicate a leap year. When data is written to this register, it is written to a buffer and then to the counter up to 2 clocks (32.768 kHz) later. Even if the month count register overflows while this register is being written, this register ignores the overflow and is set to the value written. Set a decimal value of 00 to 99 to this register in BCD code. If a value outside the range is set, the register value returns to the normal value after 1 period. YEAR can be set by an 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 7-13. Format of Year Count Register (YEAR) #### (13) Watch error correction register (SUBCUD) This register is used to correct the watch with high accuracy when it is slow or fast by changing the value (reference value: 7FFFH) that overflows from the sub-count register (RSUBC) to the second count register. SUBCUD can be set by an 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 7-14. Format of Watch Error Correction Register (SUBCUD) Address: FFF99H After reset: 00H R/W | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|----|----|----|----|----|----|----| | SUBCUD | DEV | F6 | F5 | F4 | F3 | F2 | F1 | F0 | | DEV | Setting of watch error correction timing | |-----|--------------------------------------------------------------------------------------| | 0 | Corrects watch error when the second digits are at 00, 20, or 40 (every 20 seconds). | | 1 | Corrects watch error only when the second digits are at 00 (every 60 seconds). | Writing to the SUBCUD register at the following timing is prohibited. - When DEV = 0 is set: For a period of SEC = 00H, 20H, 40H - When DEV = 1 is set: For a period of SEC = 00H | , | | | | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--|--|--|--|--|--| | F6 | Setting of watch error correction value | | | | | | | | 0 | creases by {(F5, F4, F3, F2, F1, F0) – 1} × 2. | | | | | | | | 1 | Decreases by {(/F5, /F4, /F3, /F2, /F1, /F0) + 1} × 2. | | | | | | | | When (F6, F5, F4, F3, F2, F1, F0) = (*, 0, 0, 0, 0, 0, *), the watch error is not corrected. * is 0 or 1. /F5 to /F0 are the inverted values of the corresponding bits (000011 when 111100). | | | | | | | | | Range of correction value: (when F6 = 0) 2, 4, 6, 8,, 120, 122, 124 | | | | | | | | The range of value that can be corrected by using the watch error correction register (SUBCUD) is shown below. (when F6 = 1) -2, -4, -6, -8, ..., -120, -122, -124 | | DEV = 0 (correction every 20 seconds) | DEV = 1 (correction every 60 seconds) | |--------------------|---------------------------------------|---------------------------------------| | Correctable range | -189.2 ppm to 189.2 ppm | -63.1 ppm to 63.1 ppm | | Maximum excludes | ±1.53 ppm | ±0.51 ppm | | quantization error | | | | Minimum resolution | ±3.05 ppm | ±1.02 ppm | **Remark** Set DEV to 0 when the correction range is -63.1 ppm or less, or 63.1 ppm or more. <R> #### (14) Alarm minute register (ALARMWM) This register is used to set minutes of alarm. ALARMWM can be set by an 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Caution Set a decimal value of 00 to 59 to this register in BCD code. If a value outside the range is set, the alarm is not detected. Figure 7-15. Format of Alarm Minute Register (ALARMWM) | Address: FFF | 9AH After r | eset: 00H R | k/W | | | | | | |--------------|-------------|-------------|------|------|-----|-----|-----|-----| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ALARMWM | 0 | WM40 | WM20 | WM10 | WM8 | WM4 | WM2 | WM1 | #### (15) Alarm hour register (ALARMWH) This register is used to set hours of alarm. ALARMWH can be set by an 8-bit memory manipulation instruction. Reset signal generation clears this register to 12H. However, the value of this register is 00H if the AMPM bit is set to 1 after reset. Caution Set a decimal value of 00 to 23, 01 to 12, or 21 to 32 to this register in BCD code. If a value outside the range is set, the alarm is not detected. Figure 7-16. Format of Alarm Hour Register (ALARMWH) | Address: FFF | 9BH After re | eset: 12H | R/W | | | | | | | |--------------|--------------|-----------|------|------|-----|-----|-----|-----|---| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | | ALARMWH | 0 | 0 | WH20 | WH10 | WH8 | WH4 | WH2 | WH1 | | Caution Bit 5 (WH20) of ALARMWH indicates AM(0)/PM(1) if AMPM = 0 (if the 12-hour system is selected). #### (16) Alarm week register (ALARMWW) This register is used to set date of alarm. ALARMWW can be set by an 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 7-17. Format of Alarm Week Register (ALARMWW) | Address: FFF | 9CH After r | eset: 00H R/ | W | | | | | | | |--------------|-------------|--------------|-----|-----|-----|-----|-----|-----|--| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | ALARMWW | 0 | WW6 | WW5 | WW4 | WW3 | WW2 | WW1 | WW0 | | Here is an example of setting the alarm. | Time of Alarm | | Day | | | | 12-Hour Display | | | | 24-Hour Display | | | | | | |-----------------------|--------|--------|---------|-----------|----------|-----------------|----------|------|------|-----------------|--------|------|------|--------|--------| | | Sunday | Monday | Tuesday | Wednesday | Thursday | Friday | Saturday | Hour | Hour | Minute | Minute | Hour | Hour | Minute | Minute | | | | | | | | | | 10 | 1 | 10 | 1 | 10 | 1 | 10 | 1 | | | W | W | W | W | W | W | W | | | | | | | | | | | W | W | W | W | W | W | W | | | | | | | | | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | | | | | | | | | | Every day, 0:00 a.m. | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 2 | 0 | 0 | 0 | 0 | 0 | 0 | | Every day, 1:30 a.m. | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 3 | 0 | 0 | 1 | 3 | 0 | | Every day, 11:59 a.m. | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 5 | 9 | 1 | 1 | 5 | 9 | | Monday through | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 3 | 2 | 0 | 0 | 1 | 2 | 0 | 0 | | Friday, 0:00 p.m. | | | | | | | | | | | | | | | | | Sunday, 1:30 p.m. | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 2 | 1 | 3 | 0 | 1 | 3 | 3 | 0 | | Monday, Wednesday, | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 3 | 1 | 5 | 9 | 2 | 3 | 5 | 9 | | Friday, 11:59 p.m. | | | | | | | | | | | | | | | | ### <R> (17) Port mode registers 1, 3 (PM1, PM3) This register sets ports 1 and 3 input/output in 1-bit units. When using the P15/RTCDIV/RTCCL and P30/RTC1HZ/INTP3 pins for clock output of real-time counter, clear PM15 and PM30 and the output latches of P15 and P30 to 0. PM1 and PM3 are set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation sets this register to FFH. Figure 7-18. Format of Port Mode Registers 1 and 3 (PM1, PM3) | Address: | FFF21H | After rese | After reset: FFH R/W | | | | | | | |----------|--------|------------|----------------------|------|------|------|------|------|--| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PM1 | PM17 | PM16 | PM15 | PM14 | PM13 | PM12 | PM11 | PM10 | | | | | | | | | | | | | | Address: | FFF23H | After rese | t: FFH F | R/W | | | | | | | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | РМ3 | 1 | 1 | 1 | 1 | 1 | 1 | PM31 | PM30 | | | PMmn | Pmn pin I/O mode selection (m = 1 and 3; n = 0 to 7) | |------|------------------------------------------------------| | 0 | Output mode (output buffer on) | | 1 | Input mode (output buffer off) | #### 7.4 Real-Time Counter Operation #### 7.4.1 Starting operation of real-time counter Figure 7-19. Procedure for Starting Operation of Real-Time Counter <R> - Notes 1. First set RTCEN to 1, while oscillation of the subsystem clock (fsub) is stable. - 2. Set up SUBCUD only if the watch error must be corrected. For details about how to calculate the correction value, see 7.4.8 Example of watch error correction of real-time counter. - 3. Confirm the procedure described in 7.4.2 Shifting to STOP mode after starting operation when shifting to STOP mode without waiting for INTRTC = 1 after RTCE = 1. <R> #### 7.4.2 Shifting to STOP mode after starting operation Perform one of the following processing when shifting to STOP mode immediately after setting RTCE to 1. However, after setting RTCE to 1, this processing is not required when shifting to STOP mode after the first INTRTC interrupt has occurred. - Shifting to STOP mode when at least two subsystem clocks (fsub) (about 62 $\mu$ s) have elapsed after setting RTCE to 1 (see Figure 7-20, Example 1). - Checking by polling RWST to become 1, after setting RTCE to 1 and then setting RWAIT to 1. Afterward, setting RWAIT to 0 and shifting to STOP mode after checking again by polling that RWST has become 0 (see **Figure 7-20**, **Example 2**). Example 2 Example 1 Sets to counter operation RTCE = 1 Sets to counter operation RTCE = 1 start start Sets to stop the SEC to YEAR RWAIT = 1Waiting at least for 2 counters, reads the counter value, write mode fsub clocks RWST = 1? Checks the counter wait status No STOP mode Shifts to STOP mode Yes RWAIT = 0Sets the counter operation RWST = 0? No Yes Shifts to STOP mode STOP mode Figure 7-20. Procedure for Shifting to STOP Mode After Setting RTCE to 1 #### 7.4.3 Reading/writing real-time counter Read or write the counter after setting 1 to RWAIT first. Start Stops SEC to YEAR counters. RWAIT = 1 Mode to read and write count values No RWST = 1? Checks wait status of counter. Yes Reading SEC Reads second count register. Reading MIN Reads minute count register. Reading HOUR Reads hour count register. Reading WEEK Reads week count register. Reading DAY Reads day count register. Reading MONTH Reads month count register. Reading YEAR Reads year count register. RWAIT = 0Sets counter operation. No $RWST = 0?^{Note}$ Yes End Figure 7-21. Procedure for Reading Real-Time Counter **Note** Be sure to confirm that RWST = 0 before setting STOP mode. Caution Complete the series of operations of setting RWAIT to 1 to clearing RWAIT to 0 within 1 second. **Remark** SEC, MIN, HOUR, WEEK, DAY, MONTH, and YEAR may be read in any sequence. All the registers do not have to be set and only some registers may be read. Figure 7-22. Procedure for Writing Real-Time Counter **Note** Be sure to confirm that RWST = 0 before setting STOP mode. Caution Complete the series of operations of setting RWAIT to 1 to clearing RWAIT to 0 within 1 second. **Remark** SEC, MIN, HOUR, WEEK, DAY, MONTH, and YEAR may be written in any sequence. All the registers do not have to be set and only some registers may be written. #### 7.4.4 Setting alarm of real-time counter Set time of alarm after setting 0 to WALE first. Start WALE = 0Match operation of alarm is invalid. WALIE = 1 Interrupt is generated when alarm matches. Setting ALARMWM Sets alarm minute register. Sets alarm hour register. Setting ALARMWH Setting ALARMWW Sets alarm week register. WALE = 1Match operation of alarm is valid. No INTRTC = 1? Yes Nο WAFG = 1? Match detection of alarm Yes Alarm processing Constant-period interrupt servicing Figure 7-23. Alarm Setting Procedure Remarks 1. ALARMWM, ALARMWH, and ALARMWW may be written in any sequence. 2. Fixed-cycle interrupts and alarm match interrupts use the same interrupt source (INTRTC). When using these two types of interrupts at the same time, which interrupt occurred can be judged by checking the fixed-cycle interrupt status flag (RIFG) and the alarm detection status flag (WAFG) upon INTRTC occurrence. #### 7.4.5 1 Hz output of real-time counter Figure 7-24. 1 Hz Output Setting Procedure - <R> Caution First set RTCEN to 1, while oscillation of the subsystem clock (fsub) is stable. - <R>> 7.4.6 32.768 kHz output of real-time counter Figure 7-25. 32.768 kHz Output Setting Procedure Caution First set RTCEN to 1, while oscillation of the subsystem clock (fsub) is stable. ### <R>> 7.4.7 512 Hz, 16.384 kHz output of real-time counter Figure 7-26. 512 Hz, 16.384 kHz output Setting Procedure Caution First set RTCEN to 1, while oscillation of the subsystem clock (fsub) is stable. #### 7.4.8 Example of watch error correction of real-time counter The watch can be corrected with high accuracy when it is slow or fast, by setting a value to the watch error correction register. #### Example of calculating the correction value The correction value used when correcting the count value of the sub-count register (RSUBC) is calculated by using the following expression. Set DEV to 0 when the correction range is -63.1 ppm or less, or 63.1 ppm or more. (When DEV = 0) Correction value Number of correction counts in 1 minute $\div$ 3 = (Oscillation frequency $\div$ Target frequency -1) $\times$ 32768 $\times$ 60 $\div$ 3 (When DEV = 1) Correction value Number of correction counts in 1 minute = (Oscillation frequency $\div$ Target frequency - 1) $\times$ 32768 $\times$ 60 **Note** The correction value is the watch error correction value calculated by using bits 6 to 0 of the watch error correction register (SUBCUD). (When F6 = 0) Correction value = $\{(F5, F4, F3, F2, F1, F0) - 1\} \times 2$ (When F6 = 1) Correction value = $-\{(/F5, /F4, /F3, /F2, /F1, /F0) + 1\} \times 2$ When (F6, F5, F4, F3, F2, F1, F0) is (\*, 0, 0, 0, 0, 0, 0, \*), watch error correction is not performed. "\*" is 0 or 1. /F5 to /F0 are bit-inverted values (000011 when 111100). - **Remarks 1.** The correction value is 2, 4, 6, 8, ... 120, 122, 124 or -2, -4, -6, -8, ... -120, -122, -124. - 2. The oscillation frequency is the subsystem clock (fsus). It can be calculated from the 32 kHz output frequency of the RTCCL pin or the output frequency of the RTC1HZ pin × 32768 when the watch error correction register is set to its initial value (00H). - **3.** The target frequency is the frequency resulting after correction performed by using the watch error correction register. #### Correction example <1> Example of correcting from 32772.3 Hz to 32768 Hz (32772.3 Hz - 131.2 ppm) [Measuring the oscillation frequency] The oscillation frequency<sup>Note</sup> of each product is measured by outputting about 32 kHz from the RTCCL pin or outputting about 1 Hz from the RTC1HZ pin when the watch error correction register is set to its initial value (00H). Note See 7.4.5 1 Hz output of real-time counter for the setting procedure of outputting about 1 Hz from the RTC1HZ pin, and 7.4.6 32.768 kHz output of real-time counter for the setting procedure of outputting about 32 kHz from the RTCCL pin. #### [Calculating the correction value] (When the output frequency from the RTCCL pin is 32772.3 Hz) If the target frequency is assumed to be 32768 Hz (32772.3 Hz – 131.2 ppm), the correction range for –131.2 ppm is –63.1 ppm or less, so assume DEV to be 0. The expression for calculating the correction value when DEV is 0 is applied. ``` Correction value = Number of correction counts in 1 minute \div 3 = (Oscillation frequency \div Target frequency - 1) \times 32768 \times 60 \div 3 = (32772.3 \div 32768 - 1) \times 32768 \times 60 \div 3 = 86 ``` [Calculating the values to be set to (F6 to F0)] (When the correction value is 86) If the correction value is 0 or more (when delaying), assume F6 to be 0. Calculate (F5, F4, F3, F2, F1, F0) from the correction value. ``` \{(F5, F4, F3, F2, F1, F0) - 1\} \times 2 = 86 (F5, F4, F3, F2, F1, F0) = 44 (F5, F4, F3, F2, F1, F0) = (1, 0, 1, 1, 0, 0) ``` Consequently, when correcting from 32772.3 Hz to 32768 Hz (32772.3 Hz – 131.2 ppm), setting the correction register such that DEV is 0 and the correction value is 86 (bits 6 to 0 of SUBCUD: 0101100) results in 32768 Hz (0 ppm). Figure 7-27 shows the operation when (DEV, F6, F5, F4, F3, F2, F1, F0) is (0, 0, 1, 0, 1, 1, 0, 0). Figure 7-27. Operation When (DEV, F6, F5, F4, F3, F2, F1, F0) = (0, 0, 1, 0, 1, 1, 0, 0) # Correction example <2> Example of correcting from 32767.4 Hz to 32768 Hz (32767.4 Hz + 18.3 ppm) [Measuring the oscillation frequency] The oscillation frequency<sup>Note</sup> of each product is measured by outputting about 32 kHz from the RTCCL pin or outputting about 1 Hz from the RTC1HZ pin when the watch error correction register is set to its initial value (00H). Note See 7.4.5 1 Hz output of real-time counter for the setting procedure of outputting about 1 Hz from the RTC1HZ pin, and 7.4.6 32.768 kHz output of real-time counter for the setting procedure of outputting about 32 kHz from the RTCCL pin. ## [Calculating the correction value] (When the output frequency from the RTCCL pin is 0.9999817 Hz) Oscillation frequency = $32768 \times 0.9999817 \approx 32767.4 \text{ Hz}$ Assume the target frequency to be 32768 Hz (32767.4 Hz + 18.3 ppm) and DEV to be 1. The expression for calculating the correction value when DEV is 1 is applied. ``` Correction value = Number of correction counts in 1 minute = (Oscillation frequency \div Target frequency - 1) \times 32768 \times 60 = (32767.4 \div 32768 - 1) \times 32768 \times 60 = -36 ``` [Calculating the values to be set to (F6 to F0)] (When the correction value is -36) If the correction value is 0 or less (when speeding up), assume F6 to be 1. Calculate (F5, F4, F3, F2, F1, F0) from the correction value. Consequently, when correcting from $32767.4 \, \text{Hz}$ to $32768 \, \text{Hz}$ ( $32767.4 \, \text{Hz} + 18.3 \, \text{ppm}$ ), setting the correction register such that DEV is 1 and the correction value is -36 (bits 6 to 0 of SUBCUD: 1101110) results in $32768 \, \text{Hz}$ (0 ppm). Figure 7-28 shows the operation when (DEV, F6, F5, F4, F3, F2, F1, F0) is (1, 1, 1, 0, 1, 1, 1, 0). # **CHAPTER 8 WATCHDOG TIMER** # 8.1 Functions of Watchdog Timer The watchdog timer operates on the internal low-speed oscillation clock. The watchdog timer is used to detect an inadvertent program loop. If a program loop is detected, an internal reset signal is generated. Program loop is detected in the following cases. - If the watchdog timer counter overflows - If a 1-bit manipulation instruction is executed on the watchdog timer enable register (WDTE) - If data other than "ACH" is written to WDTE - If data is written to WDTE during a window close period When a reset occurs due to the watchdog timer, bit 4 (WDRF) of the reset control flag register (RESF) is set to 1. For details of RESF, see **CHAPTER 18 RESET FUNCTION**. When 75% of the overflow time is reached, an interval interrupt can be generated. # 8.2 Configuration of Watchdog Timer The watchdog timer includes the following hardware. Table 8-1. Configuration of Watchdog Timer | Item | Configuration | |------------------|---------------------------------------| | Control register | Watchdog timer enable register (WDTE) | How the counter operation is controlled, overflow time, window open period, and interval interrupt are set by the option byte. Table 8-2. Setting of Option Bytes and Watchdog Timer | Setting of Watchdog Timer | Option Byte (000C0H) | |---------------------------------------------------------------------|---------------------------------| | Watchdog timer interval interrupt | Bit 7 (WDTINT) | | Window open period | Bits 6 and 5 (WINDOW1, WINDOW0) | | Controlling counter operation of watchdog timer | Bit 4 (WDTON) | | Overflow time of watchdog timer | Bits 3 to 1 (WDCS2 to WDCS0) | | Controlling counter operation of watchdog timer (in HALT/STOP mode) | Bit 0 (WDSTBYON) | Remark For the option byte, see CHAPTER 22 OPTION BYTE. Figure 8-1. Block Diagram of Watchdog Timer Remark fil: Internal low-speed oscillation clock frequency # 8.3 Register Controlling Watchdog Timer The watchdog timer is controlled by the watchdog timer enable register (WDTE). # (1) Watchdog timer enable register (WDTE) Writing "ACH" to WDTE clears the watchdog timer counter and starts counting again. This register can be set by an 8-bit memory manipulation instruction. Reset signal generation sets this register to 9AH or 1AH<sup>Note</sup>. Figure 8-2. Format of Watchdog Timer Enable Register (WDTE) | Address: FFFABH | | After reset: 9A | H/1AH <sup>Note</sup> | R/W | | | | | | |-----------------|---|-----------------|-----------------------|-----|---|---|---|---|---| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | WDTE | | | | | | | | | l | **Note** The WDTE reset value differs depending on the WDTON setting value of the option byte (000C0H). To operate watchdog timer, set WDTON to 1. | WDTON Setting Value | WDTE Reset Value | |---------------------------------------------|------------------| | 0 (watchdog timer count operation disabled) | 1AH | | 1 (watchdog timer count operation enabled) | 9AH | Cautions 1. If a value other than "ACH" is written to WDTE, an internal reset signal is generated. - 2. If a 1-bit memory manipulation instruction is executed for WDTE, an internal reset signal is generated. - 3. The value read from WDTE is 9AH/1AH (this differs from the written value (ACH)). # 8.4 Operation of Watchdog Timer ## 8.4.1 Controlling operation of watchdog timer - 1. When the watchdog timer is used, its operation is specified by the option byte (000C0H). - Enable counting operation of the watchdog timer by setting bit 4 (WDTON) of the option byte (000C0H) to 1 (the counter starts operating after a reset release) (for details, see **CHAPTER 22**). | WDTON | Watchdog Timer Counter | | | | |-------|-----------------------------------------------------------|--|--|--| | 0 | Counter operation disabled (counting stopped after reset) | | | | | 1 | Counter operation enabled (counting started after reset) | | | | - Set an overflow time by using bits 3 to 1 (WDCS2 to WDCS0) of the option byte (000C0H) (for details, see 8.4.2 and CHAPTER 22). - Set a window open period by using bits 6 and 5 (WINDOW1 and WINDOW0) of the option byte (000C0H) (for details, see 8.4.3 and CHAPTER 22). - 2. After a reset release, the watchdog timer starts counting. - 3. By writing "ACH" to WDTE after the watchdog timer starts counting and before the overflow time set by the option byte, the watchdog timer is cleared and starts counting again. - 4. After that, write WDTE the second time or later after a reset release during the window open period. If WDTE is written during a window close period, an internal reset signal is generated. - 5. If the overflow time expires without "ACH" written to WDTE, an internal reset signal is generated. A internal reset signal is generated in the following cases. - If a 1-bit manipulation instruction is executed on the watchdog timer enable register (WDTE) - If data other than "ACH" is written to WDTE - Cautions 1. When data is written to WDTE for the first time after reset release, the watchdog timer is cleared in any timing regardless of the window open time, as long as the register is written before the overflow time, and the watchdog timer starts counting again. - 2. If the watchdog timer is cleared by writing "ACH" to WDTE, the actual overflow time may be different from the overflow time set by the option byte by up to 2/fill seconds. - 3. The watchdog timer can be cleared immediately before the count value overflows. - <Example> When the overflow time is set to 2<sup>10</sup>/f<sub>I</sub>∟, writing "ACH" is valid up to count value 3FH. Cautions 4. The operation of the watchdog timer in the HALT and STOP modes differs as follows depending on the set value of bit 0 (WDSTBYON) of the option byte (000C0H). | | WDSTBYON = 0 | WDSTBYON = 1 | | |--------------|---------------------------------|-------------------------------------|--| | In HALT mode | Watchdog timer operation stops. | Watchdog timer operation continues. | | | In STOP mode | | | | If WDSTBYON = 0, the watchdog timer resumes counting after the HALT or STOP mode is released. At this time, the counter is cleared to 0 and counting starts. When operating with the X1 oscillation clock after releasing the STOP mode, the CPU starts operating after the oscillation stabilization time has elapsed. Therefore, if the period between the STOP mode release and the watchdog timer overflow is short, an overflow occurs during the oscillation stabilization time, causing a reset. Consequently, set the overflow time in consideration of the oscillation stabilization time when operating with the X1 oscillation clock and when the watchdog timer is to be cleared after the STOP mode release by an interval interrupt. 5. The watchdog timer continues its operation during self-programming of the flash memory and EEPROM emulation. During processing, the interrupt acknowledge time is delayed. Set the overflow time and window size taking this delay into consideration. ## 8.4.2 Setting overflow time of watchdog timer Set the overflow time of the watchdog timer by using bits 3 to 1 (WDCS2 to WDCS0) of the option byte (000C0H). If an overflow occurs, an internal reset signal is generated. The present count is cleared and the watchdog timer starts counting again by writing "ACH" to WDTE during the window open period before the overflow time. The following overflow time is set. Table 8-3. Setting of Overflow Time of Watchdog Timer | WDCS2 | WDCS1 | WDCS0 | Overflow Time of Watchdog Timer | |-------|-------|-------|----------------------------------------------| | 0 | 0 | 0 | 2 <sup>10</sup> /f <sub>IL</sub> (3.88 ms) | | 0 | 0 | 1 | 2 <sup>11</sup> /f <sub>IL</sub> (7.76 ms) | | 0 | 1 | 0 | 2 <sup>12</sup> /f <sub>IL</sub> (15.52 ms) | | 0 | 1 | 1 | 2 <sup>13</sup> /f <sub>IL</sub> (31.03 ms) | | 1 | 0 | 0 | 2 <sup>15</sup> /f <sub>IL</sub> (124.12 ms) | | 1 | 0 | 1 | 2 <sup>17</sup> /f <sub>IL</sub> (496.48 ms) | | 1 | 1 | 0 | 2 <sup>18</sup> /f <sub>IL</sub> (992.97 ms) | | 1 | 1 | 1 | 2 <sup>20</sup> /fi∟ (3971.88 ms) | Caution The watchdog timer continues its operation during self-programming of the flash memory and EEPROM emulation. During processing, the interrupt acknowledge time is delayed. Set the overflow time and window size taking this delay into consideration. Remarks 1. fil: Internal low-speed oscillation clock frequency **2.** (): $f_{IL} = 264 \text{ kHz (MAX.)}$ ## 8.4.3 Setting window open period of watchdog timer Set the window open period of the watchdog timer by using bits 6 and 5 (WINDOW1, WINDOW0) of the option byte (000C0H). The outline of the window is as follows. - If "ACH" is written to WDTE during the window open period, the watchdog timer is cleared and starts counting again. - Even if "ACH" is written to WDTE during the window close period, an abnormality is detected and an internal reset signal is generated. **Example**: If the window open period is 25% Caution When data is written to WDTE for the first time after reset release, the watchdog timer is cleared in any timing regardless of the window open time, as long as the register is written before the overflow time, and the watchdog timer starts counting again. The window open period to be set is as follows. WINDOW1 WINDOW0 Window Open Period of Watchdog Timer 0 0 25% 0 1 50% 1 0 75% 1 1 100% Table 8-4. Setting Window Open Period of Watchdog Timer - Cautions 1. The watchdog timer continues its operation during self-programming of the flash memory and EEPROM emulation. During processing, the interrupt acknowledge time is delayed. Set the overflow time and window size taking this delay into consideration. - 2. When bit 0 (WDSTBYON) of the option byte (000C0H) = 0, the window open period is 100% regardless of the values of WINDOW1 and WINDOW0. - 3. Do not set the window open period to 25% if the watchdog timer corresponds to either of the conditions below. - When used at a supply voltage (VDD) below 2.7 V. - When stopping all main system clocks (internal high-speed oscillation clock, X1 clock, and external main system clock) by use of the STOP mode or software. - Low-power consumption mode **Remarks 1.** If the overflow time is set to $2^{10}/f_{IL}$ , the window close time and open time are as follows. | | Setting of Window Open Period | | | | | |-------------------|-------------------------------|-----------------|------------------|--------------|--| | | 25% | 50% | 75% | 100% | | | Window close time | 0 to 3.56 ms | 0 to 2.37 ms | 0 to 0.119 ms | None | | | Window open time | 3.56 to 3.88 ms | 2.37 to 3.88 ms | 0.119 to 3.88 ms | 0 to 3.88 ms | | <When window open period is 25%> - Overflow time: - $2^{10}/f_{IL}$ (MAX.) = $2^{10}/264$ kHz (MAX.) = 3.88 ms - · Window close time: 0 to $$2^{10}/f_{IL}$$ (MIN.) × (1 – 0.25) = 0 to $2^{10}/216$ kHz (MIN.) × 0.75 = 0 to 3.56 ms • Window open time: $$2^{10}$$ /f<sub>IL</sub> (MIN.) $\times$ (1 $-$ 0.25) to $2^{10}$ /f<sub>IL</sub> (MAX.) = $2^{10}$ /216 kHz (MIN.) $\times$ 0.75 to $2^{10}$ /264 kHz (MAX.) = 3.56 to 3.88 ms 2. fil: Internal low-speed oscillation clock frequency #### 8.4.4 Setting watchdog timer interval interrupt Depending on the setting of bit 7 (WDTINT) of an option byte (000C0H), an interval interrupt (INTWDTI) can be generated when 75% of the overflow time is reached. Table 8-5. Setting of Watchdog Timer Interval Interrupt | WDTINT | Use of Watchdog Timer Interval Interrupt | | | |--------|-----------------------------------------------------------------------|--|--| | 0 | Interval interrupt is used. | | | | 1 | Interval interrupt is generated when 75% of overflow time is reached. | | | Caution When operating with the X1 oscillation clock after releasing the STOP mode, the CPU starts operating after the oscillation stabilization time has elapsed. Therefore, if the period between the STOP mode release and the watchdog timer overflow is short, an overflow occurs during the oscillation stabilization time, causing a reset. Consequently, set the overflow time in consideration of the oscillation stabilization time when operating with the X1 oscillation clock and when the watchdog timer is to be cleared after the STOP mode release by an interval interrupt. **Remark** The watchdog timer continues counting even after INTWDTI is generated (until ACH is written to the WDTE register). If ACH is not written to the WDTE register before the overflow time, an internal reset signal is generated. ## CHAPTER 9 CLOCK OUTPUT/BUZZER OUTPUT CONTROLLER # 9.1 Functions of Clock Output/Buzzer Output Controller The clock output controller is intended for carrier output during remote controlled transmission and clock output for supply to peripheral ICs. Buzzer output is a function to output a square wave of buzzer frequency. One pin can be used to output a clock or buzzer sound. Two output pins, PCLBUZ0 and PCLBUZ1, are available. PCLBUZ0 outputs a clock selected by clock output select register 0 (CKS0). PCLBUZ1 outputs a clock selected by clock output select register 1 (CKS1). Figure 10-1 shows the block diagram of clock output/buzzer output controller. Internal bus Clock output select register 1 (CKS1) PCLOE1 CSEL1 CCS12 CCS11 CCS10 **f**MAIN Prescaler PCLOE1 ₹5 /3 fmain/2<sup>11</sup> to fmain/2<sup>13</sup> Selector Clock/buzzer fmain to fmain/24 O PCLBUZ1 Note / INTP7/P141 controller fsub to fsub/27 Output latch PM141 (P141) fmain/2<sup>11</sup> to fmain/2<sup>13</sup> fmain to fmain/24 Selector Clock/buzzer O PCLBUZ0<sup>Note</sup>/INTP6/P140 fsub to fsub/27 controller 8 8 PCLOE0 Output latch PM140 fsub Prescaler CSEL0 CCS02 CCS01 CCS00 PCLOE0 0 0 Clock output select register 0 (CKS0) Internal bus Figure 9-1. Block Diagram of Clock Output/Buzzer Output Controller Note The PCLBUZ0 and PCLBUZ1 pins can output a clock of up to 10 MHz at 2.7 V $\leq$ VDD. Setting a clock exceeding 5 MHz at VDD < 2.7 V is prohibited. Remark fmain: Main system clock frequency fsub: Subsystem clock frequency # 9.2 Configuration of Clock Output/Buzzer Output Controller The clock output/buzzer output controller includes the following hardware. Table 9-1. Configuration of Clock Output/Buzzer Output Controller | Item | Configuration | |-------------------|-----------------------------------------------------------------------------------------------------| | Control registers | Clock output select registers 0, 1 (CKS0, CKS1) Port mode register 14 (PM14) Port register 14 (P14) | # 9.3 Registers Controlling Clock Output/Buzzer Output Controller The following two registers are used to control the clock output/buzzer output controller. - Clock output select registers 0, 1 (CKS0, CSK1) - Port mode register 14 (PM14) # (1) Clock output select registers 0, 1 (CKS0, CKS1) These registers set output enable/disable for clock output or for the buzzer frequency output pin (PCLBUZ0/PCLBUZ1), and set the output clock. Select the clock to be output from PCLBUZ0 by using CKS0. Select the clock to be output from PCLBUZ1 by using CKS1. CKS0 and CKS1 are set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears these registers to 00H. Figure 9-2. Format of Clock Output Select Register n (CKSn) Address: FFFA5H After reset: 00H R/W Symbol <7> 3 2 1 0 CKSn 0 **CSELn** CCSn2 CCSn1 **PCLOEn** 0 CCSn0 | PCLOEn | PCLBUZn output enable/disable specification | |--------|---------------------------------------------| | 0 | Output disable (default) | | 1 | Output enable | | CSELn | CCSn2 | CCSn1 | CCSn0 | | PCLBUZn output clock selection | | | | |-------|-------|-------|-------|-----------------------|--------------------------------|------------------------|---------------------------------------|--| | | | | | | fmain =<br>5 MHz | fmain =<br>10 MHz | fmain =<br>20 MHz | | | 0 | 0 | 0 | 0 | fmain | 5 MHz | 10 MHz <sup>Note</sup> | Setting<br>prohibited <sup>Note</sup> | | | 0 | 0 | 0 | 1 | fmain/2 | 2.5 MHz | 5 MHz | 10 MHz <sup>Note</sup> | | | 0 | 0 | 1 | 0 | fmain/2 <sup>2</sup> | 1.25 MHz | 2.5 MHz | 5 MHz | | | 0 | 0 | 1 | 1 | fmain/2 <sup>3</sup> | 625 kHz | 1.25 MHz | 2.5 MHz | | | 0 | 1 | 0 | 0 | fmain/24 | 312.5 kHz | 625 kHz | 1.25 MHz | | | 0 | 1 | 0 | 1 | fmain/2 <sup>11</sup> | 2.44 kHz | 4.88 kHz | 9.76 kHz | | | 0 | 1 | 1 | 0 | fmain/2 <sup>12</sup> | 1.22 kHz | 2.44 kHz | 4.88 kHz | | | 0 | 1 | 1 | 1 | fmain/2 <sup>13</sup> | 610 Hz | 1.22 kHz | 2.44 kHz | | | 1 | 0 | 0 | 0 | fsuв | | 32.768 kHz | | | | 1 | 0 | 0 | 1 | fsus/2 | | 16.384 kHz | | | | 1 | 0 | 1 | 0 | fsuB/2 <sup>2</sup> | | 8.192 kHz | | | | 1 | 0 | 1 | 1 | fsub/23 | 4.096 kHz | | | | | 1 | 1 | 0 | 0 | fsub/24 | 2.048 kHz | | | | | 1 | 1 | 0 | 1 | fsuв/2⁵ | 1.024 kHz | | | | | 1 | 1 | 1 | 0 | fsub/2 <sup>6</sup> | 512 Hz | | | | | 1 | 1 | 1 | 1 | fsub/27 | 256 Hz | | | | Note Setting an output clock exceeding 10 MHz is prohibited when 2.7 V $\leq$ V<sub>DD</sub>. Setting a clock exceeding 5 MHz at V<sub>DD</sub> < 2.7 V is also prohibited. Cautions 1. Change the output clock after disabling clock output (PCLOEn = 0). 2. If the selected clock (fmain or fsub) stops during clock output (PCLOEn = 1), the output becomes undefined. **Remarks 1.** n = 0, 1 2. fmain: Main system clock frequency 3. fsub: Subsystem clock frequency ## (2) Port mode register 14 (PM14) This register sets port 14 input/output in 1-bit units. When using the P140/INTP6/PCLBUZ0 and P141/INTP7/PCLBUZ1 pins for clock output/buzzer output, clear PM140 and PM141 and the output latches of P140 and P141 to 0. PM14 is set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation sets this register to FFH. Figure 9-3. Format of Port Mode Register 14 (PM14) | Address: FFF2EH | | After rese | t: FFH | R/W | | | | | |-----------------|---|------------|--------|-----|---|---|-------|-------| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PM14 | 1 | 1 | 1 | 1 | 1 | 1 | PM141 | PM140 | | PM14n | P14n pin I/O mode selection (n = 0, 1) | | | | | | | |-------|----------------------------------------|--|--|--|--|--|--| | 0 | Output mode (output buffer on) | | | | | | | | 1 | Input mode (output buffer off) | | | | | | | ## 9.4 Operations of Clock Output/Buzzer Output Controller One pin can be used to output a clock or buzzer sound. Two output pins, PCLBUZ0 and PCLBUZ1, are available. PCLBUZ0 outputs a clock/buzzer selected by clock output select register 0 (CKS0). PCLBUZ1 outputs a clock/buzzer selected by clock output select register 1 (CKS1). #### 9.4.1 Operation as output pin <R> <R> PCLBUZn is output as the following procedure. - <1> Select the output frequency with bits 0 to 3 (CCSn0 to CCSn2, CSELn) of the clock output select register (CKSn) of the PCLBUZn pin (output in disabled status). - <2> Set bit 7 (PCLOEn) of CKSn to 1 to enable clock/buzzer output. - Remarks 1. The controller used for outputting the clock starts or stops outputting the clock one clock after enabling or disabling clock output (PCLOEn) is switched. At this time, pulses with a narrow width are not output. Figure 9-4 shows enabling or stopping output using PCLOEn and the timing of outputting the clock. - **2.** n = 0, 1 Figure 9-4. Remote Control Output Application Example 299 # **CHAPTER 10 A/D CONVERTER** ## 10.1 Function of A/D Converter The A/D converter converts an analog input signal into a digital value, and consists of up to 8 channels (ANI0 to ANI7) with a resolution of 10 bits. The A/D converter has the following function. ## • 10-bit resolution A/D conversion 10-bit resolution A/D conversion is carried out repeatedly for one analog input channel selected from ANI0 to ANI7. Each time an A/D conversion operation ends, an interrupt request (INTAD) is generated. Figure 10-1. Block Diagram of A/D Converter # 10.2 Configuration of A/D Converter The A/D converter includes the following hardware. #### (1) ANI0 to ANI7 pins These are the analog input pins of the 8-channel A/D converter. They input analog signals to be converted into digital signals. Pins other than the one selected as the analog input pin can be used as I/O port pins. #### (2) Sample & hold circuit The sample & hold circuit samples the input voltage of the analog input pin selected by the selector when A/D conversion is started, and holds the sampled voltage value during A/D conversion. #### (3) Series resistor string The series resistor string is connected between AV<sub>REF</sub> and AV<sub>SS</sub>, and generates a voltage to be compared with the sampled voltage value. Figure 10-2. Circuit Configuration of Series Resistor String ## (4) A/D Voltage comparator The A/D voltage comparator compares the sampled voltage value and the output voltage of the series resistor string. #### (5) Successive approximation register (SAR) This register converts the result of comparison by the A/D voltage comparator, starting from the most significant bit (MSB). When the voltage value is converted into a digital value down to the least significant bit (LSB) (end of A/D conversion), the contents of the SAR register are transferred to the A/D conversion result register (ADCR). #### (6) 10-bit A/D conversion result register (ADCR) The A/D conversion result is loaded from the successive approximation register to this register each time A/D conversion is completed, and the ADCR register holds the A/D conversion result in its higher 10 bits (the lower 6 bits are fixed to 0). ## (7) 8-bit A/D conversion result register (ADCRH) The A/D conversion result is loaded from the successive approximation register to this register each time A/D conversion is completed, and the ADCRH register stores the higher 8 bits of the A/D conversion result. #### (8) Controller This circuit controls the conversion time of an input analog signal that is to be converted into a digital signal, as well as starting and stopping of the conversion operation. When A/D conversion has been completed, this controller generates INTAD. ## (9) AVREF pin This pin inputs an analog power/reference voltage to the A/D converter. The signal input to ANI0 to ANI7 is converted into a digital signal, based on the voltage applied across AVREF and AVss. The voltage that can be supplied to AVREF varies as follows, depending on whether P20/ANI0 to P27/ANI7 are used as digital I/Os or analog inputs. Table 10-1. AVREF Voltage Applied to P20/ANI0 to P27/ANI7 Pins | Analog/Digital | V <sub>DD</sub> Condition | AV <sub>REF</sub> Voltage | |----------------------------------------------------------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------| | Using at least one pin as an analog input and using all pins not as digital I/Os | $2.3~V \leq V_{DD} \leq 5.5~V$ | $2.3~V \leq AV_{REF} \leq V_{DD} = EV_{DD}$ | | Pins used as analog inputs and digital I/Os are | $2.7~V \leq V_{DD} \leq 5.5~V$ | $2.7 \text{ V} \leq \text{AV}_{\text{REF}} \leq \text{V}_{\text{DD}} = \text{EV}_{\text{DD}}$ | | mixed <sup>Note</sup> | $2.3 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$ | AV <sub>REF</sub> has same potential as EV <sub>DD</sub> , $V_{DD}$ | | Using at least one pin as a digital I/O and using all pins | $2.7~V \leq V_{DD} \leq 5.5~V$ | $2.7 \text{ V} \le \text{AV}_{\text{REF}} \le \text{V}_{\text{DD}} = \text{EV}_{\text{DD}}$ | | not as analog inputs <sup>Note</sup> | $1.8 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$ | AV <sub>REF</sub> has same potential as EV <sub>DD</sub> , V <sub>DD</sub> | **Note** AVREF is the reference for the I/O voltage of a port to be used as a digital port. - High-/low-level input voltage (VIH4/VIL4) - High-/low-level output voltage (VoH2/VoL2) #### (10) AVss pin This is the ground potential pin of the A/D converter. Always use this pin at the same potential as that of the EVss and Vss pins even when the A/D converter is not used. #### (11) A/D converter mode register (ADM) This register is used to set the conversion time of the analog input signal to be converted, and to start or stop the conversion operation. #### (12) A/D port configuration register (ADPC) This register switches the ANI0/P20 to ANI7/P27 pins to analog input of A/D converter or digital I/O of port. # (13) Analog input channel specification register (ADS) This register is used to specify the port that inputs the analog voltage to be converted into a digital signal. ## (14) Port mode registers 2 (PM2) This register switches the ANIO/P20 to ANI7/P27 pins to input or output. # 10.3 Registers Used in A/D Converter The A/D converter uses the following seven registers. - Peripheral enable register 0 (PER0) - A/D converter mode register (ADM) - A/D port configuration register (ADPC) - Analog input channel specification register (ADS) - Port mode registers 2 (PM2) - 10-bit A/D conversion result register (ADCR) - 8-bit A/D conversion result register (ADCRH) ## (1) Peripheral enable register 0 (PER0) PER0 is used to enable or disable use of each peripheral hardware macro. Clock supply to a hardware macro that is not used is stopped in order to reduce the power consumption and noise. When the A/D converter is used, be sure to set bit 5 (ADCEN) of this register to 1. PER0 can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 10-3. Format of Peripheral Enable Register 0 (PER0) | Address: F00 | F0H After re | set: 00H F | R/W | | | | | | |--------------|--------------|------------|-------|--------|--------|--------|---|--------| | Symbol | <7> | 6 | <5> | <4> | <3> | <2> | 1 | <0> | | PER0 | RTCEN | 0 | ADCEN | IIC0EN | SAU1EN | SAU0EN | 0 | TAU0EN | | ADCEN | Control of A/D converter input clock | |-------|-------------------------------------------------------------------------------------------------------------------------------| | 0 | Stops supply of input clock. • SFR used by the A/D converter cannot be written. • The A/D converter is in the reset status. | | 1 | Supplies input clock. • SFR used by the A/D converter can be read/written. | - Cautions 1. When setting the A/D converter, be sure to set ADCEN to 1 first. If ADCEN = 0, writing to a control register of the A/D converter is ignored, and, even if the register is read, only the default value is read (except for port mode registers 2 (PM2)). - 2. Be sure to clear bits 1, 6 of the PER0 register to 0. ## (2) A/D converter mode register (ADM) This register sets the conversion time for analog input to be A/D converted, and starts/stops conversion. ADM can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 10-4. Format of A/D Converter Mode Register (ADM) | Address: | Address: FFF30H After reset: 00H | | | | | | | | |----------|----------------------------------|---|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|------| | Symbol | <7> | 6 | 5 | 4 | 3 | 2 | 1 | <0> | | ADM | ADCS | 0 | FR2 <sup>Note 1</sup> | FR1 <sup>Note 1</sup> | FR0 <sup>Note 1</sup> | LV1 <sup>Note 1</sup> | LV0 <sup>Note 1</sup> | ADCE | | ADCS | A/D conversion operation control | | | | | | | |------|----------------------------------|--|--|--|--|--|--| | 0 | Stops conversion operation | | | | | | | | 1 | Enables conversion operation | | | | | | | | ADCE | A/D voltage comparator operation controlNote 2 | | | | | | | |------|------------------------------------------------|--|--|--|--|--|--| | 0 | Stops A/D voltage comparator operation | | | | | | | | 1 | Enables A/D voltage comparator operation | | | | | | | - Notes 1. For details of FR2 to FR0, LV1, LV0, and A/D conversion, see Table 10-3 A/D Conversion Time Selection. - 2. The operation of the A/D voltage comparator is controlled by ADCS and ADCE, and it takes 1 µs from operation start to operation stabilization. Therefore, when ADCS is set to 1 after 1 µs or more has elapsed from the time ADCE is set to 1, the conversion result at that time has priority over the first conversion result. Otherwise, ignore data of the first conversion. Table 10-2. Settings of ADCS and ADCE | ADCS | ADCE | A/D Conversion Operation | | | | | |------|------|----------------------------------------------------------------------|--|--|--|--| | 0 | 0 | Stop status (DC power consumption path does not exist) | | | | | | 0 | 1 | Conversion waiting mode (only A/D voltage comparator consumes power) | | | | | | 1 | 0 | Setting prohibited | | | | | | 1 | 1 | Conversion mode (A/D voltage comparator: enables operation) | | | | | Figure 10-5. Timing Chart When A/D voltage Comparator Is Used **Note** To stabilize the internal circuit, the time from the rising of the ADCE bit to the falling of the ADCS bit must be 1 $\mu$ s or longer. Caution A/D conversion must be stopped before rewriting bits FR0 to FR2, LV1, and LV0 to values other than the identical data. <R> <R> ## Table 10-3. A/D Conversion Time Selection # (1) $2.7 \text{ V} \leq \text{AV}_{\text{REF}} \leq 5.5 \text{ V}$ | A/D C | onverter | Mode F | Register | (ADM) | | Conversion T | Conversion Time Selection | | | |-------|------------------|--------|----------|-------|--------------------|---------------------------|----------------------------------|--------------------------|---------| | FR2 | FR1 | FR0 | LV1 | LV0 | | fclk = 2 MHz | fclk = 10 MHz | fclk = 20 MHz | (fad) | | 0 | 0 | 0 | 0 | 0 | 264/fclk | Setting prohibited | 26.4 <i>μ</i> s | 13.2 <i>μ</i> s | fclk/12 | | 0 | 0 | 1 | 0 | 0 | 176/fcLK | | 17.6 <i>μ</i> s | 8.8 µS <sup>Note 1</sup> | fclk/8 | | 0 | 1 | 0 | 0 | 0 | 132/fclk | 66.0 μs <sup>Note 2</sup> | 13.2 <i>μ</i> s | 6.6 μs <sup>Note 1</sup> | fclk/6 | | 0 | 1 | 1 | 0 | 0 | 88/fclk | 44.0 μs <sup>Note 2</sup> | 8.8 <i>μ</i> s <sup>Note 1</sup> | Setting prohibited | fclk/4 | | 1 | 0 | 0 | 0 | 0 | 66/fclk | 33.0 μs | 6.6 μs <sup>Note 1</sup> | | fclk/3 | | 1 | 0 | 1 | 0 | 0 | 44/fclk | 22.0 μs | Setting prohibited | | fcLk/2 | | 1 | 1 | 1 | 0 | 0 | 22/fcLK | 11.0 μs <sup>Note 1</sup> | | | fclk | | | Other than above | | | | Setting prohibited | | | | | **Notes 1.** This can be set only when $4.0 \text{ V} \le \text{AV}_{\text{REF}} \le 5.5 \text{ V}$ . **2.** Functionally expanded products ( $\mu$ PD78F114xA) only. # Caution Set the conversion times with the following conditions. Conventional-specification products (μPD78F114x) • 4.0 V $\leq$ AVREF $\leq$ 5.5 V: fad = 0.6 to 3.6 MHz • 2.7 V $\leq$ AV<sub>REF</sub> < 4.0 V: fad = 0.6 to 1.8 MHz Functionally expanded products (µPD78F114xA) • 4.0 V $\leq$ AV<sub>REF</sub> $\leq$ 5.5 V: fad = 0.33 to 3.6 MHz • 2.7 V ≤ AVREF < 4.0 V: fad = 0.33 to 1.8 MHz (2) $2.3 \text{ V} \leq \text{AV}_{\text{REF}} \leq 5.5 \text{ V}$ | A/D Converter Mode Register (ADM) | | | er (ADM) | C | Conversion Clock | | | | | |-----------------------------------|------------------|-----|----------|-----|--------------------|---------------------------|-----------------------------------|---------|--| | FR2 | FR1 | FR0 | LV1 | LV0 | | fclk = 2 MHz | fclk = 5 MHz | (fad) | | | 0 | 0 | 0 | 0 | 1 | 480/fcLK | Setting prohibited | Setting prohibited | fcLk/12 | | | 0 | 0 | 1 | 0 | 1 | 320/fcLK | | 64.0 <i>μ</i> s | fclk/8 | | | 0 | 1 | 0 | 0 | 1 | 240/fcLK | | 48.0 μs | fclk/6 | | | 0 | 1 | 1 | 0 | 1 | 160/fcLK | | 32.0 <i>μ</i> s | fclk/4 | | | 1 | 0 | 0 | 0 | 1 | 120/fcLK | 60.0 μs | 24.0 μs <sup>Note 1</sup> | fclk/3 | | | 1 | 0 | 1 | 0 | 1 | 80/fclk | 40.0 <i>μ</i> s | 16.0 <i>μ</i> s <sup>Note 2</sup> | fclk/2 | | | 1 | 1 | 1 | 0 | 1 | 40/fclk | 20.0 μs <sup>Note 2</sup> | Setting prohibited | fclk | | | | Other than above | | | | Setting prohibited | | | | | **Notes 1.** This can be set only when 2.7 V $\leq$ AV<sub>REF</sub> $\leq$ 5.5 V. **2.** This can be set only when 4.0 V $\leq$ AV<sub>REF</sub> $\leq$ 5.5 V. - Cautions 1. Set the conversion times with the following conditions. - 4.0 V $\leq$ AVREF $\leq$ 5.5 V: fad = 0.6 to 3.6 MHz - $2.7 \text{ V} \le \text{AV}_{\text{REF}} < 4.0 \text{ V}$ : fad = 0.6 to 1.8 MHz - 2.3 V $\leq$ AV<sub>REF</sub> < 2.7 V: fad = 0.6 to 1.44 MHz - 2. When rewriting FR2 to FR0, LV1, and LV0 to other than the same data, stop A/D conversion once (ADCS = 0) beforehand. - 3. Change LV1 and LV0 from the default value, when 2.3 V $\leq$ AVREF < 2.7 V. - 4. The above conversion time does not include clock frequency errors. Select conversion time, taking clock frequency errors into consideration. Remark folk: CPU/peripheral hardware clock frequency Figure 10-6. A/D Converter Sampling and A/D Conversion Timing ## (3) 10-bit A/D conversion result register (ADCR) This register is a 16-bit register that stores the A/D conversion result. The lower 6 bits are fixed to 0. Each time A/D conversion ends, the conversion result is loaded from the successive approximation register. The higher 8 bits of the conversion result are stored in FFF1FH and the lower 2 bits are stored in the higher 2 bits of FFF1EH. ADCR can be read by a 16-bit memory manipulation instruction. Reset signal generation clears this register to 0000H. Figure 10-7. Format of 10-Bit A/D Conversion Result Register (ADCR) Caution When writing to the A/D converter mode register (ADM), analog input channel specification register (ADS), and A/D port configuration register (ADPC), the contents of ADCR may become undefined. Read the conversion result following conversion completion before writing to ADM, ADS, and ADPC. Using timing other than the above may cause an incorrect conversion result to be read. # (4) 8-bit A/D conversion result register (ADCRH) This register is an 8-bit register that stores the A/D conversion result. The higher 8 bits of 10-bit resolution are stored. ADCRH can be read by an 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 10-8. Format of 8-Bit A/D Conversion Result Register (ADCRH) Caution When writing to the A/D converter mode register (ADM), analog input channel specification register (ADS), and A/D port configuration register (ADPC), the contents of ADCRH may become undefined. Read the conversion result following conversion completion before writing to ADM, ADS, and ADPC. Using timing other than the above may cause an incorrect conversion result to be read. # (5) Analog input channel specification register (ADS) This register specifies the input channel of the analog voltage to be A/D converted. ADS can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 10-9. Format of Analog Input Channel Specification Register (ADS) After reset: 00H R/W Address: FFF31H Symbol 0 7 6 5 4 3 2 1 ADS **ADISS** 0 0 ADS1 0 0 ADS2 ADS0 | ADISS | ADS2 | ADS1 | ADS0 | Analog input channel | Input source | |-------|------|------|------|----------------------|--------------| | 0 | 0 | 0 | 0 | ANI0 | P20/ANI0 pin | | 0 | 0 | 0 | 1 | ANI1 | P21/ANI1 pin | | × | 0 | 1 | 0 | ANI2 | P22/ANI2 pin | | × | 0 | 1 | 1 | ANI3 | P23/ANI3 pin | | × | 1 | 0 | 0 | ANI4 | P24/ANI4 pin | | × | 1 | 0 | 1 | ANI5 | P25/ANI5 pin | | × | 1 | 1 | 0 | ANI6 | P26/ANI6 pin | | × | 1 | 1 | 1 | ANI7 | P27/ANI7 pin | Cautions 1. Be sure to clear bits 3 to 6 to "0". - 2 Set a channel to be used for A/D conversion in the input mode by using port mode registers 2 (PM2). - 3. Do not set the pin that is set by ADPC as digital I/O by ADS. Remark ×: don't care # (6) A/D port configuration register (ADPC) This register switches the ANI0/P20 to ANI7/P27 pins to analog input of A/D converter or digital I/O of port. ADPC can be set by an 8-bit memory manipulation instruction. Reset signal generation sets this register to 10H. Figure 10-10. Format of A/D Port Configuration Register (ADPC) | Address: F0017H | | After reset: 10H | R/W | | | | | | |-----------------|---|------------------|-----|-------|-------|-------|-------|-------| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ADPC | 0 | 0 | 0 | ADPC4 | ADPC3 | ADPC2 | ADPC1 | ADPC0 | | ADPC4 | ADPC3 | ADPC2 | ADPC1 | ADPC0 | Analog Input (A)/digital I/O (D) switching | | | | | | | | |-------|------------------|-------|-------|-------|--------------------------------------------|--------------------|--------------|--------------|--------------|--------------|--------------|--------------| | | | | | | ANI7<br>/P27 | ANI6<br>/P26 | ANI5<br>/P25 | ANI4<br>/P24 | ANI3<br>/P23 | ANI2<br>/P22 | ANI1<br>/P21 | ANI0<br>/P20 | | 0 | 0 | 0 | 0 | 0 | Α | Α | Α | Α | Α | Α | Α | Α | | 0 | 0 | 0 | 0 | 1 | Α | Α | Α | Α | Α | Α | Α | D | | 0 | 0 | 0 | 1 | 0 | Α | Α | Α | Α | Α | Α | D | D | | 0 | 0 | 0 | 1 | 1 | Α | Α | Α | Α | Α | D | D | D | | 0 | 0 | 1 | 0 | 0 | Α | Α | Α | Α | D | D | D | D | | 0 | 0 | 1 | 0 | 1 | Α | Α | Α | D | D | D | D | D | | 0 | 0 | 1 | 1 | 0 | Α | Α | D | D | D | D | D | D | | 0 | 0 | 1 | 1 | 1 | Α | D | D | D | D | D | D | D | | 0 | 1 | 0 | 0 | 0 | D | D | D | D | D | D | D | D | | 1 | 0 | 0 | 0 | 0 | D | D | D | D | D | D | D | D | | | Other than above | | | | | Setting prohibited | | | | | | | Cautions 1. Set a channel to be used for A/D conversion in the input mode by using port mode registers 2 (PM2). - 2. Do not set the pin that is set by ADPC as digital I/O by ADS. - 3. When using all ANI0/P20 to ANI7/P27 pins as digital I/O (D), the setting can be done by ADPC4 to ADPC0 = either 01000 or 10000. - 4. P20/ANI0 to P27/ANI7 are set as analog inputs in the order of P27/ANI7, P26/ANI6, ..., P20/ANI0 by the A/D port configuration register (ADPC). When using P20/ANI0 to P27/ANI7 as analog inputs, start designing from P27/ANI7. # (7) Port mode registers 2 (PM2) When using the ANI0/P20 to ANI7/P27 pins for analog input port, set PM20 to PM27 to 1. The output latches of P20 to P27 at this time may be 0 or 1. If PM20 to PM27 are set to 0, they cannot be used as analog input port pins. PM2 can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation sets these registers to FFH. Caution If a pin is set as an analog input port, not the pin level but "0" is always read. Figure 10-11. Format of Port Mode Registers 2 (PM2) Address: FFF22H After reset: FFH R/W Symbol 6 5 4 3 2 0 1 PM2 PM27 PM24 PM23 PM26 PM25 PM22 PM21 PM20 | PM2n | P2n pin I/O mode selection (n = 0 to 7) | | | | | | | |------|-----------------------------------------|--|--|--|--|--|--| | 0 | Output mode (output buffer on) | | | | | | | | 1 | Input mode (output buffer off) | | | | | | | ANIO/P20 to ANI7/P27 pins are as shown below depending on the settings of ADPC, ADS, and PM2. Table 10-4. Setting Functions of ANI0/P20 to ANI7/P27 Pins | ADPC | PM2 | ADS | ANI0/P20 to ANI7/P27 Pins | | |------------------------|-------------|----------------------|------------------------------------|--| | Digital I/O selection | Input mode | - | Digital input | | | | Output mode | - | Digital output | | | Analog input selection | Input mode | Selects ANI. | Analog input (to be converted) | | | | | Does not select ANI. | Analog input (not to be converted) | | | | Output mode | Selects ANI. | Setting prohibited | | | | | Does not select ANI. | | | ## 10.4 A/D Converter Operations ## 10.4.1 Basic operations of A/D converter - <1> Set bit 5 (ADCEN) of peripheral enable register 0 (PER0) to 1 to start the supply of the input clock to the A/D converter. - <2> Set bit 0 (ADCE) of the A/D converter mode register (ADM) to 1 to start the operation of the comparator. - <3> Set channels for A/D conversion to analog input by using bits the A/D port configuration register (ADPC) and set to input mode by using port mode registers 2 (PM2). - <4> Set A/D conversion time by using bits 5 to 1 (FR2 to FR0, LV1, and LV0) of ADM. - <5> Select one channel for A/D conversion using the analog input channel specification register (ADS). - <6> Start the conversion operation by setting bit 7 (ADCS) of ADM to 1. (<7> to <13> are operations performed by hardware.) - <7> The voltage input to the selected analog input channel is sampled by the sample & hold circuit. - <8> When sampling has been done for a certain time, the sample & hold circuit is placed in the hold state and the sampled voltage is held until the A/D conversion operation has ended. - <9> Bit 9 of the successive approximation register (SAR) is set. The series resistor string voltage tap is set to (1/2) AVREF by the tap selector. - <10> The voltage difference between the series resistor string voltage tap and sampled voltage is compared by the voltage comparator. If the analog input is greater than (1/2) AVREF, the MSB of SAR remains set to 1. If the analog input is smaller than (1/2) AVREF, the MSB is reset to 0. - <11> Next, bit 8 of SAR is automatically set to 1, and the operation proceeds to the next comparison. The series resistor string voltage tap is selected according to the preset value of bit 9, as described below. - Bit 9 = 1: (3/4) AVREF - Bit 9 = 0: (1/4) AVREF The voltage tap and sampled voltage are compared and bit 8 of SAR is manipulated as follows. - Analog input voltage ≥ Voltage tap: Bit 8 = 1 - Analog input voltage < Voltage tap: Bit 8 = 0</li> - <12> Comparison is continued in this way up to bit 0 of SAR. - <13> Upon completion of the comparison of 10 bits, an effective digital result value remains in SAR, and the result value is transferred to the A/D conversion result register (ADCR, ADCRH) and then latched. At the same time, the A/D conversion end interrupt request (INTAD) can also be generated. <14> Repeat steps <7> to <13>, until ADCS is cleared to 0. To stop the A/D converter, clear ADCS to 0. To restart A/D conversion from the status of ADCE = 1, start from <6>. To start A/D conversion again when ADCE = 0, set ADCE to 1, wait for 1 $\mu$ s or longer, and start <6>. To change a channel of A/D conversion, start from <5>. #### Caution Make sure the period of <2> to <6> is 1 $\mu$ s or more. **Remark** Two types of A/D conversion result registers are available. - ADCR (16 bits): Store 10-bit A/D conversion value - ADCRH (8 bits): Store 8-bit A/D conversion value Figure 10-12. Basic Operation of A/D Converter A/D conversion operations are performed continuously until bit 7 (ADCS) of the A/D converter mode register (ADM) is reset (0) by software. If a write operation is performed to the analog input channel specification register (ADS) during an A/D conversion operation, the conversion operation is initialized, and if the ADCS bit is set (1), conversion starts again from the beginning. Reset signal generation clears the A/D conversion result register (ADCR, ADCRH) to 0000H or 00H. ## 10.4.2 Input voltage and conversion results The relationship between the analog input voltage input to the analog input pins (ANI0 to ANI7) and the theoretical A/D conversion result (stored in the 10-bit A/D conversion result register (ADCR)) is shown by the following expression. SAR = INT $$\left(\frac{V_{AIN}}{AV_{REF}} \times 1024 + 0.5\right)$$ ADCR = SAR × 64 or $$\big(\frac{ADCR}{64}-0.5\big)\times\frac{AV_{REF}}{1024}\leq V_{AIN}<\big(\frac{ADCR}{64}+0.5\big)\times\frac{AV_{REF}}{1024}$$ where, INT(): Function which returns integer part of value in parentheses Vain: Analog input voltage AVREF: AVREF pin voltage ADCR: A/D conversion result register (ADCR) value SAR: Successive approximation register Figure 10-13 shows the relationship between the analog input voltage and the A/D conversion result. Figure 10-13. Relationship Between Analog Input Voltage and A/D Conversion Result A/D conversion result Input voltage/AVREF ## 10.4.3 A/D converter operation mode The operation mode of the A/D converter is the select mode. One channel of analog input is selected from ANI0 to ANI7 by the analog input channel specification register (ADS) and A/D conversion is executed. ## (1) A/D conversion operation By setting bit 7 (ADCS) of the A/D converter mode register (ADM) to 1, the A/D conversion operation of the voltage, which is applied to the analog input pin specified by the analog input channel specification register (ADS), is started. When A/D conversion has been completed, the result of the A/D conversion is stored in the A/D conversion result register (ADCR), and an interrupt request signal (INTAD) is generated. When one A/D conversion has been completed, the next A/D conversion operation is immediately started. If ADS is rewritten during A/D conversion, the A/D conversion operation under execution is stopped and restarted from the beginning. If 0 is written to ADCS during A/D conversion, A/D conversion is immediately stopped. At this time, the conversion result immediately before is retained. Figure 10-14. A/D Conversion Operation **Remarks 1.** n = 0 to 7 **2.** m = 0 to 7 The setting methods are described below. - <1> Set bit 5 (ADCEN) of peripheral enable register 0 (PER0) to 1. - <2> Set bit 0 (ADCE) of the A/D converter mode register (ADM) to 1. - <3> Set the channel to be used in the analog input mode by using bits 4 to 0 (ADPC4 to ADPC0) of the A/D port configuration register (ADPC) and bits 7 to 0 (PM27 to PM20) of port mode register 2 (PM2). - <4> Select conversion time by using bits 5 to 1 (FR2 to FR0, LV1, and LV0) of ADM. - <5> Select a channel to be used by using bits 7 and 2 to 0 (ADISS, ADS2 to ADS0) of the analog input channel specification register (ADS). - <6> Set bit 7 (ADCS) of ADM to 1 to start A/D conversion. - <7> When one A/D conversion has been completed, an interrupt request signal (INTAD) is generated. - <8> Transfer the A/D conversion data to the A/D conversion result register (ADCR, ADCRH). #### <Change the channel> - <9> Change the channel using bits 7 and 2 to 0 (ADISS, ADS2 to ADS0) of ADS to start A/D conversion. - <10> When one A/D conversion has been completed, an interrupt request signal (INTAD) is generated. - <11> Transfer the A/D conversion data to the A/D conversion result register (ADCR, ADCRH). # <Complete A/D conversion> - <12> Clear ADCS to 0. - <13> Clear ADCE to 0. - <14> Clear bit 5 (ADCEN) of peripheral enable register 0 (PER0) #### Cautions 1. Make sure the period of <2> to <6> is 1 $\mu$ s or more. - 2. <2> may be done between <3> and <5>. - 3. The period from <7> to <10> differs from the conversion time set using bits 5 to 1 (FR2 to FR0, LV1, LV0) of ADM. The period from <9> to <10> is the conversion time set using FR2 to FR0, LV1, and LV0. # 10.5 Temperature Sensor Function (Expanded-Specification Products (μPD78F114xA) Only) A temperature sensor performs A/D conversion for two voltages, an internal reference voltage (sensor 0 on the ANI0 side) that depends on the temperature and an internal reference voltage (sensor 1 on the ANI1 side) that does not depend on the temperature, and calculations, so that the temperature is obtained without depending on the AVREF voltage (AVREF $\geq$ 2.7 V). Caution The temperature sensor cannot be used when low current consumption mode is set (RMC = 5AH) or when the internal high-speed oscillator has been stopped (HIOSTOP = 1 (bit 0 of CSC register)). The temperature sensor can operate as long as the internal high-speed oscillator operates (HIOSTOP = 0), even if it is not selected as the CPU/peripheral hardware clock source. ## 10.5.1 Configuration of temperature sensor The temperature sensor consists of an A/D converter and the following hardware. - Temperature sensor 0: Outputs the internal reference voltage that depends on the temperature - Temperature sensor 1: Outputs the internal reference voltage that does not depend on the temperature 318 #### 10.5.2 Registers used by temperature sensors The following four types of registers are used when using a temperature sensor. - Peripheral enable register 0 (PER0) - A/D converter mode register (ADM) - Analog input channel specification register (ADS) - 10-bit A/D conversion result register (ADCR) Caution Setting of the A/D port configuration register (ADPC), port mode register 2 (PM2) and port register 2 (P2) is not required when using the temperature sensor. There is no problem if the pin function is set as digital I/O. ## (1) Peripheral enable register 0 (PER0) Use the PER0 register in the same manner as during A/D converter basic operation (see **10.3 (1) Peripheral** enable register **0 (PER0)**). #### (2) A/D converter mode register (ADM) Use the ADM register in the same manner as during A/D converter basic operation (see 10.3 (2) A/D converter mode register (ADM)). However, selection of the A/D conversion time when a temperature sensor is used varies as shown in Table 10-5. Table 10-5. Selection of A/D Conversion Time When Using Temperature Sensor | A/D Converter Mode Register (ADM) | | | | | | Conversion Clock | | | | |-----------------------------------|-----|-----|-----|-----|----------|--------------------|--------------------|--------------------|---------| | FR2 | FR1 | FR0 | LV1 | LV0 | | fclk = 2 MHz | fclk = 8 MHz | fclk = 20 MHz | (fad) | | 0 | 0 | 0 | 0 | 1 | 480/fclk | Setting prohibited | 60.0 μs | 24.0 <i>μ</i> s | fclk/12 | | 0 | 0 | 1 | 0 | 1 | 320/fclk | | 40.0 μs | Setting prohibited | fclk/8 | | 0 | 1 | 0 | 0 | 1 | 240/fclк | | 30.0 μs | | fclk/6 | | 0 | 1 | 1 | 0 | 1 | 160/fclk | | Setting prohibited | | fclk/4 | | 1 | 0 | 0 | 0 | 1 | 120/fclk | 60.0 μs | | | fclk/3 | | 1 | 0 | 1 | 0 | 1 | 80/fcLK | 40.0 μs | | | fclk/2 | | 1 | 1 | 1 | 0 | 1 | 40/fclk | Setting prohibited | | | fclk | ## (1) $2.7 \text{ V} \leq \text{AV}_{\text{REF}} \leq 5.5 \text{ V}$ $\hbox{\bf Cautions 1.} \quad \hbox{\bf Set the conversion times so as to satisfy the following condition.}$ Setting prohibited fAD = 0.6 to 1.8 MHz Other than above - 2. When rewriting FR2 to FR0, LV1, and LV0 to other than the same data, stop A/D conversion (ADCS = 0) beforehand. - 3. The above conversion time does not include clock frequency errors. Select conversion time, taking clock frequency errors into consideration. Remark fclk: CPU/peripheral hardware clock frequency ## (3) 10-bit A/D conversion result register (ADCR) Use the ADCR register in the same manner as during A/D converter basic operation (see **10.3 (3) 10-bit A/D** conversion result register (ADCR)). Caution When using a temperature sensor, use the result of the second or later A/D conversion for temperature sensor 0 (ANI0 side), and the result of the third or later A/D conversion for temperature sensor 1 (ANI1 side). ## (4) Analog input channel specification register (ADS) This register specifies the channel from which an analog voltage to be A/D-converted is input, in the same manner as during A/D converter basic operation. When a temperature sensor is used, however, some settings differ from those of A/D converter basic operation. ADS can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 10-16. Format of Analog Input Channel Specification Register (ADS) When Using Temperature Sensor Address: FFF31H After reset: 00H R/W Symbol 7 6 5 3 2 1 0 ADS 0 0 ADS3 ADS0 **ADISS** 0 ADS2 ADS<sub>1</sub> | ADISS | ADS3 | ADS2 | ADS1 | ADS0 | Analog input channel | Input source | |-----------|------|----------------|----------------|-------|----------------------|-----------------------------| | 1 | 0 | 0 | 0 | 0 | ANI0 | Temperature sensor 0 output | | 1 0 0 0 1 | | | | | ANI1 | Temperature sensor 1 output | | | C | ther than abov | Setting prohib | pited | | | Caution Be sure to clear bits 4 to 6 to "0". #### 10.5.3 Temperature sensor operation ## (1) Temperature sensor detection value When using a temperature sensor, determine as reference temperatures two points of temperature (high and low) in the temperature range to be used, and measure the result of A/D conversion with temperature sensors 0 and 1 at each reference temperature in advance. Perform the measurement in the same environment as the one in which the temperature sensor is used in a set. By using an expression of temperature sensor detection value characteristics, which are obtained from the values of high and low reference temperatures and the result of A/D conversion with temperature sensors 0 and 1 at an arbitrary temperature, the temperature at that time can be obtained. **Remark** The value obtained from the ratio of the results of A/D conversion with a sensor that depends/does not depend on temperature is called a "temperature sensor detection value". • Sensor that depends on temperature Conversion channel: temperature sensor 0 (ANI0 side) A/D conversion result: ADT0 • Sensor that does not depend on temperature Conversion channel: temperature sensor 1 (ANI1 side) A/D conversion result: ADT1 • Temperature sensor detection value = $KTV = \frac{ADT0}{ADT1} \times 256$ The characteristics (reference value) of the temperature sensor detection value are as follows. Figure 10-17. Characteristics of Temperature Sensor Detection Value (Reference Value) # Characteristics of temperature sensor detection value 130 120 120 110 100 90 80 70 -40°C 25°C Temperature (Ta) #### (2) How to calculate temperature As shown in Figure 10-17, the temperature sensor detection value makes a characteristics curve that is linear with respect to the temperature. Therefore, the temperature sensor detection value can be expressed with the following expressions. Temperature sensor detection value $\cong$ Tilt $\times$ (Tnow - Tbase1) + Offset $$KTV_{NOW} \cong \frac{\left(KTV_{BASE2} - KTV_{BASE1}\right)}{\left(T_{BASE2} - T_{BASE1}\right)} \times \left(T_{NOW} - T_{BASE1}\right) + KTV_{BASE1}$$ TBASE1: Low reference temperature, TBASE2: High reference temperature TNOW: Temperature during sensor operation KTV<sub>BASE2</sub>: Temperature sensor detection value at a low reference temperature KTV<sub>BASE2</sub>: Temperature sensor detection value at a high reference temperature KTV<sub>NOW</sub>: Temperature sensor detection value during temperature measurement When ADT0BASE1: Result of A/D conversion (sensor 0) at a low reference temperature ADT1BASE1: Result of A/D conversion (sensor 1) at a low reference temperature ADT0BASE2: Result of A/D conversion (sensor 0) at a high reference temperature ADT1BASE2: Result of A/D conversion (sensor 1) at a high reference temperature ADT0Now: Result of A/D conversion (sensor 0) during temperature measurement ADT1 Now: Result of A/D conversion (sensor 1) during temperature measurement KTVBASE1, KTVBASE2, and KTVNOW are obtained as follows. $$KTV_{BASE1} = \frac{ADT0_{BASE1}}{ADT1_{BASE1}} \times 256$$ $$KTV_{BASE2} = \frac{ADT0_{BASE2}}{ADT1_{BASE2}} \times 256$$ $$KTV_{NOW} = \frac{ADT0_{NOW}}{ADT1_{NOW}} \times 256$$ Thus, temperature Tnow is obtained by using the following expressions. $$T_{NOW} \cong \frac{\left(KTV_{NOW} - KTV_{BASE1}\right) \times \left(T_{BASE2} - T_{BASE1}\right)}{\left(KTV_{BASE2} - KTV_{BASE1}\right)} + T_{BASE1}$$ - **Remarks 1.** When obtaining a temperature through calculation, it is recommended to determine the upper and lower end of the temperature range as the reference temperatures for measurement. - 2. In addition to calculation, temperature T<sub>NOW</sub> can also be obtained by measuring the temperature sensor detection values at each temperature in advance, preparing them as table data, and comparing them with the temperature sensor detection value during temperature measurement. With this method, table data must be created for each interval of temperatures to be detected. #### 10.5.4 Procedures for using temperature sensors # (1) Procedure for using temperature sensors - <1> Perform the following steps in the same environment as the one in which the temperature sensor is used in a set - When obtaining a temperature through calculation Determine as reference temperatures two points of temperature (high and low) in the temperature range to be used, and measure the result of A/D conversion with temperature sensors 0 and 1 at the reference temperature in advance, before shipment of the set. - When obtaining a temperature through table reference Measure the temperature sensor detection values at each temperature in advance, and prepare them as table data. Store the above values into the internal flash memory area by means such as writing them via self programming, or store them into an external memory. - **Remark** When obtaining the temperature through calculation and the result of A/D conversion by temperature sensors 0 and 1 at a high and low temperature, it is recommended to determine the upper and lower end of the temperature range as the reference temperatures for measurement. - <2> To obtain a temperature, perform A/D conversion for the voltage output from temperature sensors 0 and 1 and calculation by using the expression based on ADT0 and ADT1, or calculate the temperature sensor detection value and compare it with table data prepared in advance. # (2) Procedure for obtaining ADT0 and ADT1 of temperature sensors 0 and 1 (ADT0BASE1, ADT1BASE1, ADT0BASE2 and ADT1BASE2 at reference temperatures, ADT0Now and ADT1Now during temperature measurement) <Initial setting for A/D conversion> - <1> Set bit 5 (ADCEN) of peripheral enable register 0 (PER0) to 1. - <2> Set bit 0 (ADCE) of the A/D converter mode register (ADM) to 1. - <3> Select the conversion time by using bits 5 to 1 (FR2 to FR0, LV1 and LV0) of ADM. - <Measurement by temperature sensor 0> - <4> Set the analog input channel specification register (ADS) to "80H" to select temperature sensor 0. - <5> Set bit 7 (ADCS) of ADM to 1 to start A/D conversion operation. - <6> The first A/D conversion ends and an interrupt request signal (INTAD) occurs. - <7> The second A/D conversion ends and an interrupt reguest signal (INTAD) occurs. - <8> Read A/D conversion data (ADT0) from the A/D conversion result register (ADCR). - <Measurement by temperature sensor 1> - <9> Set the analog input channel specification register (ADS) to "81H" to select temperature sensor 1. - <10> The first A/D conversion ends and an interrupt request signal (INTAD) occurs. - <11> The second A/D conversion ends and an interrupt request signal (INTAD) occurs. - <12> The third A/D conversion ends and an interrupt request signal (INTAD) occurs. - <13> Read A/D conversion data (ADT1) from the A/D conversion result register (ADCR). (The procedure is continued on the next page.) <Obtaining temperature Tnow> - <14> Calculate the temperature by using either of the following methods. - When obtaining a temperature through calculation During measurement at reference temperatures, write ADT0 and ADT1 to the internal flash memory by means such as self programming. During actual measurement, calculate the current temperature Tnow by using the following expression, based on ADT0 and ADT1 at that time. When obtaining a temperature through table reference Measure and calculate the temperature sensor detection values (ADT0/ADT1 × 256) based on ADT0 and ADT1 at each temperature interval. Set the temperature corresponding to that value as table data, and write it to the internal flash memory by means such as self programming. During actual measurement, calculate the temperature sensor detection value (ADT0/ADT1 × 256) based on ADT0 and ADT1 at that time, compare it with the value of table data, and obtain the current temperature TNow. <Finishing A/D conversion> - <15> Clear ADCS to 0. - <16> Clear ADCE to 0. - <17> Clear bit 5 (ADCEN) of peripheral enable register 0 (PER0) to 0. - Cautions 1. Make sure the period of <2> to <5> is 1 $\mu$ s or more. If ADCS is set to 1 within 1 $\mu$ s, the result of the third and later conversion becomes valid on the sensor 0 side. - 2. <2> can be done between <3> and <4>. - The period from <7> to <10> differs from the conversion time set using bits 5 to 1 (FR2 to FR0, LV1, LV0) of ADM. The period from <9> to <10> is the conversion time set using FR2 to FR0, LV1, and LV0. - 4. Do not change the AVREF voltage during <4> to <13>. Although the temperature sensor detection value does not depend on the AVREF voltage and thus there is no problem even if the AVREF voltage varies at every temperature measurement, it must be stable during a measurement cycle (from <4> to <13>). Figure 10-18. Flowchart of Procedure for Using Temperature Sensor Caution Use the result of the second or later A/D conversion for temperature sensor 0 (ANI0 side), and the result of the third or later A/D conversion for temperature sensor 1 (ANI1 side). Remark Steps <1> to <17> in Figure 10-18 correspond to steps <1> to <17> in 10.5.4 (2) Procedure for obtaining ADT0 and ADT1 of temperature sensors 0 and 1. #### 10.6 How to Read A/D Converter Characteristics Table Here, special terms unique to the A/D converter are explained. # (1) Resolution This is the minimum analog input voltage that can be identified. That is, the percentage of the analog input voltage per bit of digital output is called 1LSB (Least Significant Bit). The percentage of 1LSB with respect to the full scale is expressed by %FSR (Full Scale Range). 1LSB is as follows when the resolution is 10 bits. $$1LSB = 1/2^{10} = 1/1024$$ = 0.098%FSR Accuracy has no relation to resolution, but is determined by overall error. # (2) Overall error This shows the maximum error value between the actual measured value and the theoretical value. Zero-scale error, full-scale error, integral linearity error, and differential linearity errors that are combinations of these express the overall error. Note that the quantization error is not included in the overall error in the characteristics table. #### (3) Quantization error When analog values are converted to digital values, a $\pm 1/2$ LSB error naturally occurs. In an A/D converter, an analog input voltage in a range of $\pm 1/2$ LSB is converted to the same digital code, so a quantization error cannot be avoided. Note that the quantization error is not included in the overall error, zero-scale error, full-scale error, integral linearity error, and differential linearity error in the characteristics table. Figure 10-19. Overall Error Figure 10-20. Quantization Error # (4) Zero-scale error This shows the difference between the actual measurement value of the analog input voltage and the theoretical value (1/2LSB) when the digital output changes from 0......000 to 0......001. If the actual measurement value is greater than the theoretical value, it shows the difference between the actual measurement value of the analog input voltage and the theoretical value (3/2LSB) when the digital output changes from 0.....011 to 0......010. # (5) Full-scale error This shows the difference between the actual measurement value of the analog input voltage and the theoretical value (Full-scale – 3/2LSB) when the digital output changes from 1......110 to 1......111. # (6) Integral linearity error This shows the degree to which the conversion characteristics deviate from the ideal linear relationship. It expresses the maximum value of the difference between the actual measurement value and the ideal straight line when the zero-scale error and full-scale error are 0. # (7) Differential linearity error While the ideal width of code output is 1LSB, this indicates the difference between the actual measurement value and the ideal value. Figure 10-21. Zero-Scale Error Figure 10-23. Integral Linearity Error Figure 10-22. Full-Scale Error Figure 10-24. Differential Linearity Error # (8) Conversion time This expresses the time from the start of sampling to when the digital output is obtained. The sampling time is included in the conversion time in the characteristics table. # (9) Sampling time This is the time the analog switch is turned on for the analog voltage to be sampled by the sample & hold circuit. #### 10.7 Cautions for A/D Converter # <R> (1) Operating current in STOP mode Shift to STOP mode after clearing the A/D converter (by clearing bit 7 (ADCS) of the A/D converter mode register (ADM) to 0). The operating current can be reduced by clearing bit 0 (ADCE) of the A/D converter mode register (ADM) to 0 at the same time. To restart from the standby status, clear bit 0 (ADIF) of interrupt request flag register 1L (IF1L) to 0 and start operation. # (2) Reducing current when A/D converter is stopped Be sure that the voltage to be applied to AVREF normally satisfies the conditions stated in Table 10-1. If bit 7 (ADCS) and bit 0 (ADCE) of the A/D converter mode register (ADM) are set to 0, the current will not be increased by the A/D converter even if a voltage is applied to AVREF, while the A/D converter is stopped. If a current flows from the power supply that supplies a voltage to AVREF to an external circuit of the microcontroller as shown in Figure 10-25, AVREF = 0 V = AVss can be achieved and the external current can be reduced by satisfying the following conditions. Set the following states before setting $AV_{REF} = 0 V$ . - Set ADCS and ADCE of the A/D converter mode register (ADM) to 0. - Set the port mode registers (PM20 to PM27) of the digital I/O pins to 1 to set to input mode, or set the digital I/O pins to low-level output (high-level output disabled) by setting the port mode registers (PM20 to PM27) and port registers (P20 to P27) to 0 to set to output mode. - Make sure that no voltage is applied to all any of the analog or digital pins (P20/ANI0 to P27/ANI7) (set to 0 V). Do not perform the following operation when $AV_{REF} = 0 \text{ V}$ . • Do not access the port registers (P20 to P27 ) or port mode registers (PM20 to PM27 ) by using instructions or via DMA transfer. Figure 10-25. Example of Circuit Where Current Flows to External Circuit When restarting the A/D converter, operate it after the AVREF voltage rises and stabilizes and setting ADCE = 1 (see **10.4.1 Basic operations of A/D converter** for the procedure for setting the A/D converter operation). Access digital ports after the AVREF voltage has risen and stabilized. # (3) Input range of ANI0 to ANI7 Observe the rated range of the ANI0 to ANI7 input voltage. If a voltage of AVREF or higher and AVss or lower (even in the range of absolute maximum ratings) is input to an analog input channel, the converted value of that channel becomes undefined. In addition, the converted values of the other channels may also be affected. #### (4) Conflicting operations - <1> Conflict between A/D conversion result register (ADCR, ADCRH) write and ADCR or ADCRH read by instruction upon the end of conversion - ADCR or ADCRH read has priority. After the read operation, the new conversion result is written to ADCR or ADCRH. - <2> Conflict between ADCR or ADCRH write and A/D converter mode register (ADM) write, analog input channel specification register (ADS), or A/D port configuration register (ADPC) write upon the end of conversion - ADM, ADS, or ADPC write has priority. ADCR or ADCRH write is not performed, nor is the conversion end interrupt signal (INTAD) generated. # (5) Noise countermeasures To maintain the 10-bit resolution, attention must be paid to noise input to the AVREF pin and pins ANI0 to ANI7. - <1> Connect a capacitor with a low equivalent resistance and a good frequency response to the power supply. - <2> The higher the output impedance of the analog input source, the greater the influence. To reduce the noise, connecting external C as shown in Figure 10-26 is recommended. - <3> Do not switch these pins with other pins during conversion. - <4> The accuracy is improved if the HALT mode is set immediately after the start of conversion. Figure 10-26. Analog Input Pin Connection # (6) ANI0/P20 to ANI7/P27 - <1> The analog input pins (ANI0 to ANI7) are also used as input port pins (P20 to P27). When A/D conversion is performed with any of ANI0 to ANI7 selected, do not access P20 to P27 while conversion is in progress; otherwise the conversion resolution may be degraded. It is recommended to select pins used as P20 to P27 starting with the ANI0/P20 that is the furthest from AVREF. - <2> If a digital pulse is applied to the pins adjacent to the pins currently used for A/D conversion, the expected value of the A/D conversion may not be obtained due to coupling noise. Therefore, do not apply a pulse to the pins adjacent to the pin undergoing A/D conversion. # (7) Input impedance of ANI0 to ANI7 pins This A/D converter charges a sampling capacitor for sampling during sampling time. Therefore, only a leakage current flows when sampling is not in progress, and a current that charges the capacitor flows during sampling. Consequently, the input impedance fluctuates depending on whether sampling is in progress, and on the other states. To make sure that sampling is effective, however, it is recommended to keep the output impedance of the analog input source to within 10 k $\Omega$ , and to connect a capacitor of about 100 pF to the ANI0 to ANI7 pins (see **Figure 10-26**). #### (8) AVREF pin input impedance A series resistor string of several tens of $k\Omega$ is connected between the AVREF and AVSS pins. Therefore, if the output impedance of the reference voltage source is high, this will result in a series connection to the series resistor string between the AVREF and AVss pins, resulting in a large reference voltage error. #### (9) Interrupt request flag (ADIF) The interrupt request flag (ADIF) is not cleared even if the analog input channel specification register (ADS) is changed. Therefore, if an analog input pin is changed during A/D conversion, the A/D conversion result and ADIF for the pre-change analog input may be set just before the ADS rewrite. Caution is therefore required since, at this time, when ADIF is read immediately after the ADS rewrite, ADIF is set despite the fact A/D conversion for the post-change analog input has not ended. When A/D conversion is stopped and then resumed, clear ADIF before the A/D conversion operation is resumed. Figure 10-27. Timing of A/D Conversion End Interrupt Request Generation **Remarks 1.** n = 0 to 7 **2.** m = 0 to 7 # (10) Conversion results just after A/D conversion start The first A/D conversion value immediately after A/D conversion starts may not fall within the rating range if the ADCS bit is set to 1 within 1 $\mu$ s after the ADCE bit was set to 1 Take measures such as polling the A/D conversion end interrupt request (INTAD) and removing the first conversion result. # (11) A/D conversion result register (ADCR, ADCRH) read operation When a write operation is performed to the A/D converter mode register (ADM), analog input channel specification register (ADS), and A/D port configuration register (ADPC), the contents of ADCR and ADCRH may become undefined. Read the conversion result following conversion completion before writing to ADM, ADS, and ADPC. Using a timing other than the above may cause an incorrect conversion result to be read. # (12) Internal equivalent circuit The equivalent circuit of the analog input block is shown below. Figure 10-28. Internal Equivalent Circuit of ANIn Pin Table 10-6. Resistance and Capacitance Values of Equivalent Circuit (Reference Values) | AVREF | R1 | C1 | C2 | |--------------------------------|--------|------|------| | $4.0~V \leq V_{DD} \leq 5.5~V$ | 8.1 kΩ | 8 pF | 5 pF | | $2.7~V \leq V_{DD} < 4.0~V$ | 31 kΩ | 8 pF | 5 pF | | $2.3~V \leq V_{DD} < 2.7~V$ | 381 kΩ | 8 pF | 5 pF | Remarks 1. The resistance and capacitance values shown in Table 10-6 are not guaranteed values. **2.** n = 0 to 7 # <R> (13) Starting the A/D converter Start the A/D converter after the AVREF voltage stabilize. # **CHAPTER 11 SERIAL ARRAY UNIT** The serial array unit has four serial channels per unit and can use two or more of various serial interfaces (3-wire serial (CSI), UART, and simplified $I^2C$ ) in combination. Function assignment of each channel supported by the 78K0R/KE3 is as shown below (channels 2 and 3 of unit 1 are dedicated to UART3 (supporting LIN-bus)). | Unit | Channel | Used as CSI | Used as UART | Used as Simplified I <sup>2</sup> C | | | | |------|---------|-------------|----------------------------|-------------------------------------|--|--|--| | 0 | 0 | CSI00 | UART0 | = | | | | | | 1 | - | | - | | | | | | 2 | CSI10 | UART1 | IIC10 | | | | | | 3 | - | | - | | | | | 1 | 0 | - | - | - | | | | | | 1 | - | = | = | | | | | | 2 | - | UART3 (supporting LIN-bus) | - | | | | | | 3 | _ | | _ | | | | (Example of combination) When "UART1" is used for channels 2 and 3 of unit 0, CSI10 and IIC10 cannot be used, but CSI00 or UART0 can be used. # 11.1 Functions of Serial Array Unit Each serial interface supported by the 78K0R/KE3 has the following features. # 11.1.1 3-wire serial I/O (CSI00, CSI10) This is a clocked communication function that uses three lines: serial clock (SCK) and serial data (SI and SO) lines. [Data transmission/reception] - Data length of 7 or 8 bits - Phase control of transmit/receive data - MSB/LSB first selectable - Level setting of transmit/receive data # [Clock control] - Master/slave selection - Phase control of I/O clock - Setting of transfer period by prescaler and internal counter of each channel #### [Interrupt function] • Transfer end interrupt/buffer empty interrupt # [Error detection flag] • Overrun error # 11.1.2 UART (UARTO, UART1, UART3) This is a start-stop synchronization function using two lines: serial data transmission (TxD) and serial data reception (RxD) lines. It transmits or receives data in asynchronization with the party of communication (by using an internal baud rate). Full-duplex UART communication can be realized by using two channels, one dedicated to transmission (even channel) and the other to reception (odd channel). [Data transmission/reception] - Data length of 5, 7, or 8 bits - · Select the MSB/LSB first - Level setting of transmit/receive data and select of reverse - Parity bit appending and parity check functions - · Stop bit appending [Interrupt function] - Transfer end interrupt/buffer empty interrupt - Error interrupt in case of framing error, parity error, or overrun error [Error detection flag] • Framing error, parity error, or overrun error The LIN-bus is accepted in UART3 (2 and 3 channels of unit 1) [LIN-bus functions] - Wakeup signal detection - Sync break field (SBF) detection - Sync field measurement, baud rate calculation External interrupt (INTP0) or timer array unit (TAU) is used. # 11.1.3 Simplified I<sup>2</sup>C (IIC10) This is a clocked communication function to communicate with two or more devices by using two lines: serial clock (SCL) and serial data (SDA). This simplified I<sup>2</sup>C is designed for single communication with a device such as EEPROM, flash memory, or A/D converter, and therefore, it functions only as a master and does not have a function to detect wait states. Make sure by using software, as well as operating the control registers, that the AC specifications of the start and stop conditions are observed. [Data transmission/reception] - Master transmission, master reception (only master function with a single master) - ACK output function Note and ACK detection function - Data length of 8 bits (When an address is transmitted, the address is specified by the higher 7 bits, and the least significant bit is used for R/W control.) - Manual generation of start condition and stop condition [Interrupt function] • Transfer end interrupt [Error detection flag] - Parity error (ACK error) - \* [Functions not supported by simplified I<sup>2</sup>C] - Slave transmission, slave reception - · Arbitration loss detection function - · Wait detection functions **Note** An ACK is not output when the last data is being received by writing 0 to the SOE02 (SOE0 register) bit and stopping the output of serial communication data. See **11.7.3 (2) Processing flow** for details. Remark To use an I<sup>2</sup>C bus of full function, see CHAPTER 12 SERIAL INTERFACE IICO. # 11.2 Configuration of Serial Array Unit Serial array unit includes the following hardware. Table 11-1. Configuration of Serial Array Unit | Item | Configuration | | | | | | | | | |--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | Shift register | 8 bits | | | | | | | | | | Buffer register | Lower 8 bits of serial data register mn (SDRmn) <sup>Note</sup> | | | | | | | | | | Serial clock I/O | SCK00, SCK10 pins (for 3-wire serial I/O), SCL10 pin (for simplified I <sup>2</sup> C) | | | | | | | | | | Serial data input | SI00, SI10 pins (for 3-wire serial I/O), RxD0, RxD1 pins (for UART), RxD3 pin (for UART supporting LIN-bus) | | | | | | | | | | Serial data output | SO00, SO10 pins (for 3-wire serial I/O), TxD0, TxD1 pins (for UART), TxD3 pin (for UART supporting LIN-bus), output controller | | | | | | | | | | Serial data I/O | SDA10 pin (for simplified I <sup>2</sup> C) | | | | | | | | | | Control registers | <registers block="" of="" setting="" unit=""> Peripheral enable register 0 (PER0) Serial clock select register m (SPSm) Serial channel enable status register m (SEm) Serial channel start register m (SSm) Serial channel stop register m (STm) Serial output enable register m (SOEm) Serial output register m (SOm) Serial output level register m (SOLm) Input switch control register (ISC) Noise filter enable register 0 (NFEN0)</registers> | | | | | | | | | | | <registers channel="" each="" of=""> <ul> <li>Serial data register mn (SDRmn)</li> <li>Serial mode register mn (SMRmn)</li> <li>Serial communication operation setting register mn (SCRmn)</li> <li>Serial status register mn (SSRmn)</li> <li>Serial flag clear trigger register mn (SIRmn)</li> <li>Port input mode registers 0 (PIM0)</li> <li>Port output mode registers 0 (POM0)</li> <li>Port mode registers 0, 1 (PM0, PM1)</li> <li>Port registers 0, 1 (P0, P1)</li> </ul></registers> | | | | | | | | | **Note** The lower 8 bits of the serial data register mn (SDRmn) can be read or written as the following SFR, depending on the communication mode. - CSIp communication ... SIOp (CSIp data register) - UARTq reception ... RXDq (UARTq receive data register) - UARTq transmission ... TXDq (UARTq transmit data register) - IIC10 communication ... SIO10 (IIC10 data register) **Remark** m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 12, 13 p: CSI number (p = 00, 10), q: UART number (q = 0, 1, 3) Figure 11-1 shows the block diagram of serial array unit 0. Figure 11-1. Block Diagram of Serial Array Unit 0 Figure 11-2 shows the block diagram of serial array unit 1. Noise filter enable Serial output register 1 (SO1) register 0 (NFEN0) SNFEN 0 1 0 1 SO12 1 1 Peripheral enable register 0 (PER0) Serial channel enable status register 1 (SE1) SE13 SE12 0 0 PRS 112 PRS 101 PRS PRS 111 PRS 110 PRS 103 PRS 102 SAU1EN 100 SS13 SS12 0 Serial channel stop ST13 ST12 0 0 register 1 (ST1) Serial output enable register 1 (SOE1) SOE12 0 0 0 Serial output level clk/20 - fclk/21 fci k/20 - fci k/21 SOL12 0 0 INTTM03 Selector Serial data register 12 (SDR12) Channel 2 CK11 (Clock division setting block) (Buffer register block) PM14 or PM13 (LIN-bus supported) Serial data output pin (when UART3:TxD3/P13) Selector Shift register Output controller Clock Serial transfer end interrupt (when UART3:INTST3) ommunication controller controller Serial flag clear trigger register 12 (SIR12) (for transmission) FECT PECT OVCT 12 12 12 Serial data input pin<sup>©</sup> (when UART3:RxD3/P14) unication status SNFEN30 CKS12 CCS12 STS12 MD122 MD121 Error controller Serial mode register 12 (SMR12) Error TSF 12 TXE RXE 12 EOC 12 PTC PTC DIR 12 SLC 121 DLS BFF OVF 12 DAP 12 CKP SLC DLS DLS FEF 12 PEF 121 120 120 Serial communication operation setting register 12 (SCR12) Serial status register 12 (SSR12) Serial data register 13 (SDR13) (Buffer register block) Channel 3 CK11 CK10 (Clock division setting block) (LIN-bus supported) controller Selector Shift register Clock Serial transfer end interrupt (when UART3:INTSR3) Communication controlle Serial flag clear trigger register 13 (SIR13) Mode selection UART3 (for reception) when UART3 FECT PECT OVCT Edge/level detection CKS13 CCS13 STS13 MD132 MD131 Error controller Serial transfer error interrupt (INTSRE3) Serial mode register 13 (SMR13) Error DSL 130 TSF DAP CKP EOC DIR SLC FEF PEF 130 Figure 11-2. Block Diagram of Serial Array Unit 1 Serial communication operation setting register 13 (SCR13) Serial status register 13 (SSR13) # (1) Shift register This is an 8-bit register that converts parallel data into serial data or vice versa. During reception, it converts data input to the serial pin into parallel data. When data is transmitted, the value set to this register is output as serial data from the serial output pin. The shift register cannot be directly manipulated by program. To read or write the shift register, use the lower 8 bits of serial data register mn (SDRmn). | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|---|---|---|---| | Shift register | | | | | | | | | # (2) Lower 8 bits of the serial data register mn (SDRmn) SDRmn is the transmit/receive data register (16 bits) of channel n. Bits 7 to 0 function as a transmit/receive buffer register, and bits 15 to 9 are used as a register that sets the division ratio of the operation clock (MCK). When data is received, parallel data converted by the shift register is stored in the lower 8 bits. When data is to be transmitted, set transmit to be transferred to the shift register to the lower 8 bits. The data stored in the lower 8 bits of this register is as follows, depending on the setting of bits 0 to 2 (DLSmn0 to DLSmn2) of the SCRmn register, regardless of the output sequence of the data. - 5-bit data length (stored in bits 0 to 4 of SDRmn register) (settable in UART mode only) - 7-bit data length (stored in bits 0 to 6 of SDRmn register) - 8-bit data length (stored in bits 0 to 7 of SDRmn register) SDRmn can be read or written in 16-bit units. The lower 8 bits of SDRmn of SDRmn can be read or written as the following SFR, depending on the communication mode. - CSIp communication ... SIOp (CSIp data register) - UARTg reception ... RXDg (UARTg receive data register) - UARTq transmission ... TXDq (UARTq transmit data register) - IIC10 communication ... SIO10 (IIC10 data register) Reset signal generation clears this register to 0000H. **Note** Writing in 8-bit units is prohibited when the operation is stopped (SEmn = 0). **Remarks 1.** After data is received, "0" is stored in bits 0 to 7 in bit portions that exceed the data length. 2. m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 12, 13 p: CSI number (p = 00, 10), q: UART number (q = 0, 1, 3) Figure 11-3. Format of Serial Data Register mn (SDRmn) Address: FFF10H, FFF11H (SDR00), FFF12H, FFF13H (SDR01), After reset: 0000H R/W FFF44H, FFF45H (SDR02), FFF46H, FFF47H (SDR03), FFF14H, FFF15H (SDR12), FFF16H, FFF17H (SDR13) Caution Be sure to clear bit 8 to "0". Remarks 1. For the function of the higher 7 bits of SDRmn, see 11.3 Registers Controlling Serial Array Unit. **2.** m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 12, 13 # 11.3 Registers Controlling Serial Array Unit Serial array unit is controlled by the following registers. - Peripheral enable register 0 (PER0) - Serial clock select register m (SPSm) - Serial mode register mn (SMRmn) - Serial communication operation setting register mn (SCRmn) - Serial data register mn (SDRmn) - Serial status register mn (SSRmn) - Serial flag clear trigger register mn (SIRmn) - Serial channel enable status register m (SEm) - Serial channel start register m (SSm) - Serial channel stop register m (STm) - Serial output enable register m (SOEm) - Serial output level register m (SOLm) - Serial output register m (SOm) - Input switch control register (ISC) - Noise filter enable register 0 (NFEN0) - Port input mode register 0 (PIM0) - Port output mode register 0 (POM0) - Port mode registers 0, 1 (PM0, PM1) - Port registers 0, 1 (P0, P1) **Remark** m: Unit number (m = 0, 1) n: Channel number (n = 0 to 3) mn = 00 to 03, 12, 13 # (1) Peripheral enable register 0 (PER0) PER0 is used to enable or disable use of each peripheral hardware macro. Clock supply to a hardware macro that is not used is stopped in order to reduce the power consumption and noise. When serial array unit 0 is used, be sure to set bit 2 (SAU0EN) of this register to 1. When serial array unit 1 is used, be sure to set bit 3 (SAU1EN) of this register to 1. PER0 can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 11-4. Format of Peripheral Enable Register 0 (PER0) R/W Address: F00F0H After reset: 00H Symbol <7> 6 <2> <0> <5> <4> <3> 1 TAU0EN PER0 RTCEN 0 **ADCEN IIC0EN** SAU1EN SAU0EN 0 | SAUmEN | Control of serial array unit m input clock | |--------|-------------------------------------------------------------------------------------------------------------------------------| | 0 | Stops supply of input clock. SFR used by serial array unit m cannot be written. Serial array unit m is in the reset status. | | 1 | Supplies input clock. • SFR used by serial array unit m can be read/written. | - Cautions 1. When setting serial array unit m, be sure to set SAUmEN to 1 first. If SAUmEN = 0, writing to a control register of serial array unit m is ignored, and, even if the register is read, only the default value is read (except for input switch control register (ISC), noise filter enable register (NFEN0), port input mode register (PIM0), port output mode register (POM0), port mode registers (PM0, PM1), and port registers (P0, P1)). - 2. After setting the PER0 register to 1, be sure to set the SPSm register after 4 or more clocks have elapsed. - 3. Be sure to clear bits 1 and 6 of PER0 register to 0. **Remark** m: Unit number (m = 0, 1) # (2) Serial clock select register m (SPSm) SPSm is a 16-bit register that is used to select two types of operation clocks (CKm0, CKm1) that are commonly supplied to each channel. CKm1 is selected by bits 7 to 4 of SPSm, and CKm0 is selected by bits 3 to 0. Rewriting SPSm is prohibited when the register is in operation (when SEmn = 1). SPSm can be set by a 16-bit memory manipulation instruction. The lower 8 bits of SPSm can be set with an 8-bit memory manipulation instruction with SPSmL. Reset signal generation clears this register to 0000H. Figure 11-5. Format of Serial Clock Select Register m (SPSm) Address: F0126H, F0127H (SPS0), F0166H, F0167H (SPS1) After reset: 0000H R/W Symbol SPSm | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|----|----|---|---|-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PRS | | | | | | | | | m13 | m12 | m11 | m10 | m03 | m02 | m01 | m00 | | PRS | PRS | PRS | PRS | | Section of | operation clock ( | CKmp) Note 1 | | | | | | |-----|------------|---------|-----|----------------------|-------------------------------------------|-------------------|---------------|---------------|--|--|--|--| | mp3 | mp2 | mp1 | mp0 | | fclk = 2 MHz | fclk = 5 MHz | fclk = 10 MHz | fclk = 20 MHz | | | | | | 0 | 0 | 0 | 0 | fclk | 2 MHz | 5 MHz | 10 MHz | 20 MHz | | | | | | 0 | 0 | 0 | 1 | fclk/2 | 1 MHz | 2.5 MHz | 5 MHz | 10 MHz | | | | | | 0 | 0 | 1 | 0 | fclk/2 <sup>2</sup> | 500 kHz | 1.25 MHz | 2.5 MHz | 5 MHz | | | | | | 0 | 0 | 1 | 1 | fclk/2 <sup>3</sup> | 250 kHz | 625 kHz | 1.25 MHz | 2.5 MHz | | | | | | 0 | 1 | 0 | 0 | fclk/2 <sup>4</sup> | 125 kHz | 313 kHz | 625 kHz | 1.25 MHz | | | | | | 0 | 1 | 0 | 1 | fclk/2 <sup>5</sup> | 62.5 kHz | 156 kHz | 313 kHz | 625 kHz | | | | | | 0 | 1 | 1 | 0 | fclk/2 <sup>6</sup> | 31.3 kHz | 78.1 kHz | 156 kHz | 313 kHz | | | | | | 0 | 1 | 1 | 1 | fclk/2 <sup>7</sup> | 15.6 kHz | 39.1 kHz | 78.1 kHz | 156 kHz | | | | | | 1 | 0 | 0 | 0 | fclk/2 <sup>8</sup> | 7.81 kHz | 19.5 kHz | 39.1 kHz | 78.1 kHz | | | | | | 1 | 0 | 0 | 1 | fclk/29 | 3.91 kHz | 9.77 kHz | 19.5 kHz | 39.1 kHz | | | | | | 1 | 0 | 1 | 0 | fclk/2 <sup>10</sup> | 1.95 kHz | 4.88 kHz | 9.77 kHz | 19.5 kHz | | | | | | 1 | 0 | 1 | 1 | fclk/2 <sup>11</sup> | 977 Hz | 2.44 kHz | 4.88 kHz | 9.77 kHz | | | | | | 1 | 1 | 1 | 1 | INTTM02 if m = | INTTM02 if m = 0, INTTM03 if m = 1 Note 2 | | | | | | | | | С | other that | an abov | 'e | Setting prohibite | d | | | | | | | | - Notes 1. When changing the clock selected for fclk (by changing the system clock control register (CKC) value), do so after having stopped (STm = 000FH) the operation of the serial array unit (SAU). When selecting INTTM02 and INTTM03 for the operation clock, also stop the timer array unit (TAU) (TT0 = 00FFH). - 2. SAU can be operated at a fixed division ratio of the subsystem clock, regardless of the fclk frequency (main system clock, subsystem clock), by operating the interval timer for which fsub/4 has been selected as the count clock (setting TIS02 (if m = 0) or TIS03 (if m = 1) of the TIS0 register to 1) and selecting INTTM02 and INTTM03 by using the SPSm register in channels 2 and 3 of TAU. When changing fclk, however, SAU and TAU must be stopped as described in Note 1 above. - Cautions 1. Be sure to clear bits 15 to 8 to "0". - 2. After setting the PER0 register to 1, be sure to set the SPSm register after 4 or more clocks have elapsed. - Remarks 1. fclk: CPU/peripheral hardware clock frequency fsub: Subsystem clock frequency **2.** m: Unit number (m = 0, 1), p = 0, 1 # (3) Serial mode register mn (SMRmn) SMRmn is a register that sets an operation mode of channel n. It is also used to select an operation clock (MCK), specify whether the serial clock (SCK) may be input or not, set a start trigger, an operation mode (CSI, UART, or I<sup>2</sup>C), and an interrupt source. This register is also used to invert the level of the receive data only in the UART mode. Rewriting SMRmn is prohibited when the register is in operation (when SEmn = 1). However, the MDmn0 bit can be rewritten during operation. SMRmn can be set by a 16-bit memory manipulation instruction. Reset signal generation sets this register to 0020H. Figure 11-6. Format of Serial Mode Register mn (SMRmn) (1/2) Address: F0110H, F0111H (SMR00) to F0116H, F0117H (SMR03), After reset: 0020H R/W F0154H, F0155H (SMR12), F0156H, F0157H (SMR13) Symbol SMRmn | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|----|----|----|----|---|-----|---|-----|---|---|---|-----|-----|-----| | CKS | ccs | 0 | 0 | 0 | 0 | 0 | STS | 0 | SIS | 1 | 0 | 0 | MD | MD | MD | | mn | mn | | | | | | mn | | mn0 | | | | mn2 | mn1 | mn0 | | CKS | Selection of operation clock (MCK) of channel n | | | | | | | | | | | | | | |-----|-------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|--|--| | mn | | | | | | | | | | | | | | | | 0 | Operation clock CKm0 set by SPSm register | | | | | | | | | | | | | | | 1 | Operation clock CKm1 set by SPSm register | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Operation clock MCK is used by the edge detector. In addition, depending on the setting of the CCSmn bit and the higher 7 bits of the SDRmn register, a transfer clock (TCLK) is generated. | ccs | Selection of transfer clock (TCLK) of channel n | | | | | | | | | | | |--------|------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--| | mn | | | | | | | | | | | | | 0 | Divided operation clock MCK specified by CKSmn bit | | | | | | | | | | | | 1 | Clock input from SCK pin (slave transfer in CSI mode) | | | | | | | | | | | | Transf | Transfer clock TCLK is used for the shift register, communication controller, output controller, interrupt controller, | | | | | | | | | | | and error controller. When CCSmn = 0, the division ratio of MCK is set by the higher 7 bits of the SDRmn register. | STS | Selection of start trigger source | | | | | | | | | | | |-------|--------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--| | mn | | | | | | | | | | | | | 0 | Only software trigger is valid (selected for CSI, UART transmission, and simplified I <sup>2</sup> C). | | | | | | | | | | | | 1 | Valid edge of RxD pin (selected for UART reception) | | | | | | | | | | | | Trans | Transfer is started when the above source is satisfied after 1 is set to the SSm register. | | | | | | | | | | | Caution Be sure to clear bits 13 to 9, 7, 4, and 3 to "0". Be sure to set bit 5 to "1". Remark m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 12, 13 Figure 11-6. Format of Serial Mode Register mn (SMRmn) (2/2) Address: F0110H, F0111H (SMR00) to F0116H, F0117H (SMR03), After reset: 0020H R/W F0154H, F0155H (SMR12), F0156H, F0157H (SMR13) Symbol SMRmn | _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-----|-----|----|----|----|----|---|-----|---|-----|---|---|---|-----|-----|-----| | | CKS | ccs | 0 | 0 | 0 | 0 | 0 | STS | 0 | SIS | 1 | 0 | 0 | MD | MD | MD | | ı | mn | mn | | | | | | mn | | mn0 | | | | mn2 | mn1 | mn0 | | SIS<br>mn0 | Controls inversion of level of receive data of channel n in UART mode | | | | | | | | | |------------|---------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | 0 | falling edge is detected as the start bit. The input communication data is captured as is. | | | | | | | | | | 1 | Rising edge is detected as the start bit. The input communication data is inverted and captured. | | | | | | | | | | MD<br>mn2 | MD<br>mn1 | Setting of operation mode of channel n | |-----------|-----------|----------------------------------------| | 0 | 0 | CSI mode | | 0 | 1 | UART mode | | 1 | 0 | Simplified I <sup>2</sup> C mode | | 1 | 1 | Setting prohibited | | MD<br>mn0 | Selection of interrupt source of channel n | | | | | | | | | |-----------|---------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | 0 | ransfer end interrupt | | | | | | | | | | 1 | Buffer empty interrupt (Occurs when data is transferred from the SDRmn register to the shift register.) | | | | | | | | | For successive transmission, the next transmit data is written by setting MDmn0 to 1 when SDRmn data has run out. **Remark** m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 12, 13 <R> # (4) Serial communication operation setting register mn (SCRmn) SCRmn is a communication operation setting register of channel n. It is used to set a data transmission/reception mode, phase of data and clock, whether an error signal is to be masked or not, parity bit, start bit, stop bit, and data length. Rewriting SCRmn is prohibited when the register is in operation (when SEmn = 1). SCRmn can be set by a 16-bit memory manipulation instruction. Reset signal generation sets this register to 0087H. Figure 11-7. Format of Serial Communication Operation Setting Register mn (SCRmn) (1/3) Address: F0118H, F0119H (SCR00) to F011EH, F011FH (SCR03), After reset: 0087H R/W F015CH, F015DH (SCR12), F015EH, F015FH (SCR13) Symbol SCRmn | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | U | |-----|-----|-----|-----|----|-----|-----|-----|-----|---|-----|-----|---|-----|-----|-----| | TXE | RXE | DAP | CKP | 0 | EOC | PTC | PTC | DIR | 0 | SLC | SLC | 0 | DLS | DLS | DLS | | mn | mn | mn | mn | | mn | mn1 | mn0 | mn | | mn1 | mn0 | | mn2 | mn1 | mn0 | | TXE | RXE | Setting of operation mode of channel n | |-----|-----|----------------------------------------| | mn | mn | | | 0 | 0 | Does not start communication. | | 0 | 1 | Reception only | | 1 | 0 | Transmission only | | 1 | 1 | Transmission/reception | | DAP | СКР | Selection of data and clock phase in CSI mode | Туре | |--------|----------|------------------------------------------------------------------------------|------| | mn | mn | | | | 0 | 0 | SCKp JJJJJJJJ | 1 | | | | SOp <u>D7 D6 D5 D4 D3 D2 D1 D0</u> | | | | | SIp input timing | | | 0 | 1 | SCKp | 2 | | | | SOp <u></u> | | | | | SIp input timing | | | 1 | 0 | SCKp JJJJJJJJJ | 3 | | | | SOp <u>\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\</u> | | | | | SIp input timing | | | 1 | 1 | <u> scкр</u> | 4 | | | | SOp <u>X D7 X D6 X D5 X D4 X D3 X D2 X D1 X D0</u> | | | | | Slp input timing | | | Be sur | e to set | t DAPmn, CKPmn = 0, 0 in the UART mode and simplified I <sup>2</sup> C mode. | | Caution Be sure to clear bits 3, 6, and 11 to "0". Be sure to set bit 2 to "1". **Remark** m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 12, 13, p: CSI number (p = 00, 10) Figure 11-7. Format of Serial Communication Operation Setting Register mn (SCRmn) (2/3) Address: F0118H, F0119H (SCR00) to F011EH, F011FH (SCR03), After reset: 0087H R/W F015CH, F015DH (SCR12), F015EH, F015FH (SCR13) Symbol SCRmn | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|----|-----|-----|-----|-----|---|-----|-----|---|-----|-----|-----| | TXE | RXE | DAP | CKP | 0 | EOC | PTC | PTC | DIR | 0 | SLC | SLC | 0 | DLS | DLS | DLS | | mn | mn | mn | mn | | mn | mn1 | mn0 | mn | | mn1 | mn0 | | mn2 | mn1 | mn0 | | EOC | Selection of masking of error interrupt signal (INTSREx (x = 0, 1, 3)) | | | | | | | | | | | | |--------|-------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--| | mn | | | | | | | | | | | | | | 0 | Masks error interrupt INTSREx (INTSRx is not masked). | | | | | | | | | | | | | 1 | Enables generation of error interrupt INTSREx (INTSRx is masked if an error occurs). | | | | | | | | | | | | | Set E0 | OCmn = 0 in the CSI mode, simplified I <sup>2</sup> C mode, and during UART transmission Note 1 | | | | | | | | | | | | | Set E0 | OCmn = 1 during UART reception. | | | | | | | | | | | | | PTC<br>mn1 | PTC<br>mn0 | Setting of parity bit in UART mode | | | | | | | | | | |------------|------------|-------------------------------------------------|--------------------------------|--|--|--|--|--|--|--|--| | | | Transmission | Reception | | | | | | | | | | 0 | 0 | Does not output the parity bit. | Receives without parity | | | | | | | | | | 0 | 1 | Outputs 0 parity Note 2. | No parity judgment | | | | | | | | | | 1 | 0 | Outputs even parity. | Judged as even parity. | | | | | | | | | | 1 | 1 | Outputs odd parity. | Judges as odd parity. | | | | | | | | | | Be sui | re to se | t PTCmn1, PTCmn0 = 0, 0 in the CSI mode and sim | plified I <sup>2</sup> C mode. | | | | | | | | | | DIR | Selection of data transfer sequence in CSI and UART modes | | | | | | | | | | | |--------|-----------------------------------------------------------|--|--|--|--|--|--|--|--|--|--| | mn | | | | | | | | | | | | | 0 | Inputs/outputs data with MSB first. | | | | | | | | | | | | 1 | Inputs/outputs data with LSB first. | | | | | | | | | | | | Be sui | re to clear DIRmn = 0 in the simplified $I^2$ C mode. | | | | | | | | | | | | SLC<br>mn1 | SLC<br>mn0 | Setting of stop bit in UART mode | |------------|------------|----------------------------------| | 0 | 0 | No stop bit | | 0 | 1 | Stop bit length = 1 bit | | 1 | 0 | Stop bit length = 2 bits | | 1 | 1 | Setting prohibited | When the transfer end interrupt is selected, the interrupt is generated when all stop bits have been completely transferred. Set 1 bit (SLCmn1, SLCmn0 = 0, 1) during UART reception and in the simplified $I^2C$ mode. Set no stop bit (SLCmn1, SLCmn0 = 0, 0) in the CSI mode. - **Notes 1.** When not using CSI01 with EOC01 = 0, error interrupt INTSRE0 may be generated. - 2. 0 is always added regardless of the data contents. Caution Be sure to clear bits 3, 6, and 11 to "0". Be sure to set bit 2 to "1". **Remark** m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 12, 13 <R> Figure 11-7. Format of Serial Communication Operation Setting Register mn (SCRmn) (3/3) Address: F0118H, F0119H (SCR00) to F011EH, F011FH (SCR03), After reset: 0087H R/W F015CH, F015DH (SCR12), F015EH, F015FH (SCR13) Symbol SCRmn | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|----|-----|-----|-----|-----|---|-----|-----|---|-----|-----|-----| | TXE | RXE | DAP | CKP | 0 | EOC | PTC | PTC | DIR | 0 | SLC | SLC | 0 | DLS | DLS | DLS | | mn | mn | mn | mn | | mn | mn1 | mn0 | mn | | mn1 | mn0 | | mn2 | mn1 | mn0 | | DLS<br>mn2 | DLS<br>mn1 | DLS<br>mn0 | Setting of data length in CSI and UART modes | | | | | | | |------------|--------------------------------------------------------------------|------------|------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 1 | 0 | 0 | 5-bit data length (stored in bits 0 to 4 of SDRmn register) (settable in UART mode only) | | | | | | | | 1 | 1 | 0 | 7-bit data length (stored in bits 0 to 6 of SDRmn register) | | | | | | | | 1 | 1 | 1 | 8-bit data length (stored in bits 0 to 7 of SDRmn register) | | | | | | | | Othe | r than a | bove | Setting prohibited | | | | | | | | Be su | Be sure to set DLSmn0 = 1 in the simplified I <sup>2</sup> C mode. | | | | | | | | | Caution Be sure to clear bits 3, 6, and 11 to "0". Be sure to set bit 2 to "1". **Remark** m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 12, 13 # (5) Higher 7 bits of the serial data register mn (SDRmn) SDRmn is the transmit/receive data register (16 bits) of channel n. Bits 7 to 0 function as a transmit/receive buffer register, and bits 15 to 9 are used as a register that sets the division ratio of the operation clock (MCK). If the CCSmn bit of serial mode register mn (SMRmn) is cleared to 0, the clock set by dividing the operating clock by the higher 7 bits of SDRmn is used as the transfer clock. For the function of the lower 8 bits of SDRmn, see 11.2 Configuration of Serial Array Unit. SDRmn can be read or written in 16-bit units. However, the higher 7 bits can be written or read only when the operation is stopped (SEmn = 0). During operation (SEmn = 1), a value is written only to the lower 8 bits of SDRmn. When SDRmn is read during operation, 0 is always read. Reset signal generation clears this register to 0000H. Figure 11-8. Format of Serial Data Register mn (SDRmn) Address: FFF10H, FFF11H (SDR00), FFF12H, FFF13H (SDR01), After reset: 0000H R/W FFF44H, FFF45H (SDR02), FFF46H, FFF47H (SDR03), FFF14H, FFF15H (SDR12), FFF16H, FFF17H (SDR13) | | | SD | Rmn[15 | 5:9] | | | Setting of division ratio of operation clock (MCK) | |---|---|----|--------|------|---|---|----------------------------------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | MCK/2 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | MCK/4 | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | MCK/6 | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | MCK/8 | | • | • | • | • | • | • | • | • | | • | • | • | • | • | • | • | • | | • | • | • | • | • | • | • | • | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | MCK/254 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | MCK/256 | Cautions 1. Be sure to clear bit 8 to "0". <R> <R> - 2. Setting SDRmn[15:9] = (0000000B, 0000001B) is prohibited when UART is used. - 3. Setting SDR02[15:9] = 0000000B is prohibited when simplified $I^2C$ is used. Set SDR02[15:9] to 0000001B or greater. - 4. Do not write eight bits to the lower eight bits if operation is stopped (SEmn = 0). (If these bits are written to, the higher seven bits are cleared to 0). Remarks 1. For the function of the lower 8 bits of SDRmn, see 11.2 Configuration of Serial Array Unit. 2. m: Unit number (m = 0, 1)n: Channel number (n = 0 to 3)mn = 00 to 03, 12, 13 349 # (6) Serial status register mn (SSRmn) SSRmn is a register that indicates the communication status and error occurrence status of channel n. The errors indicated by this register are a framing error, parity error, and overrun error. SSRmn can be read by a 16-bit memory manipulation instruction. The lower 8 bits of SSRmn can be set with an 8-bit memory manipulation instruction with SSRmnL. Reset signal generation clears this register to 0000H. Figure 11-9. Format of Serial Status Register mn (SSRmn) (1/2) Address: F0100H, F0101H (SSR00) to F0106H, F0107H (SSR03), After reset: 0000H R F0144H, F0145H (SSR12), F0146H, F0147H (SSR13) Symbol SSRmn | _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|----|----|----|----|----|----|---|---|---|-----|-----|---|---|-----|-----|-----| | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | TSF | BFF | 0 | 0 | FEF | PEF | OVF | | | | | | | | | | | | mn | mn | | | mn | mn | mn | | TSF<br>mn | Communication status indication flag of channel n | |-----------|---------------------------------------------------| | 0 | Communication is not under execution. | | 1 | Communication is under execution. | | | | Because this flag is an updating flag, it is automatically cleared when the communication operation is completed. This flag is cleared also when the STmn/SSmn bit is set to 1. | BFF | Buffer register status indication flag of channel n | |-----|-----------------------------------------------------| | mn | | | 0 | Valid data is not stored in the SDRmn register. | | 1 | Valid data is stored in the SDRmn register. | This is an updating flag. It is automatically cleared when transfer from the SDRmn register to the shift register is completed. During reception, it is automatically cleared when data has been read from the SDRmn register. This flag is cleared also when the STmn/SSmn bit is set to 1. This flag is automatically set if transmit data is written to the SDRmn register when the TXEmn bit of the SCRmn register = 1 (transmission or reception mode in each communication mode). It is automatically set if receive data is stored in the SDRmn register when the RXEmn bit of the SCRmn register = 1 (transmission or reception mode in each communication mode). It is also set in case of a reception error. If data is written to the SDRmn register when BFFmn = 1, the transmit/receive data stored in the register is discarded and an overrun error (OVFmn = 1) is detected. **Remark** m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 12, 13 Figure 11-9. Format of Serial Status Register mn (SSRmn) (2/2) Address: F0100H, F0101H (SSR00) to F0106H, F0107H (SSR03), After reset: 0000H R F0144H, F0145H (SSR12), F0146H, F0147H (SSR13) Symbol SSRmn | _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|----|----|----|----|----|----|---|---|---|-----|-----|---|---|-----|-----|-----| | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | TSF | BFF | 0 | 0 | FEF | PEF | OVF | | | | | | | | | | | | mn | mn | | | mn | mn | mn | | FEF | Framing error detection flag of channel n | | | | | | | | |---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | mn | | | | | | | | | | 0 | No error occurs. | | | | | | | | | 1 | A framing error occurs during UART reception. <framing cause="" error=""> A framing error occurs if the stop bit is not detected upon completion of UART reception.</framing> | | | | | | | | | This is | This is a cumulative flag and is not cleared until 1 is written to the FECTmn bit of the SIRmn register. | | | | | | | | | mn | | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | 0 Err | rror does not occur. | | | <ul> <li>parity error occurs during UART reception or ACK is not detected during I<sup>2</sup>C transmission.</li> <li>Parity error cause&gt;</li> <li>A parity error occurs if the parity of transmit data does not match the parity bit on completion of UART reception.</li> <li>ACK is not detected if the ACK signal is not returned from the slave in the timing of ACK reception during I<sup>2</sup>C transmission.</li> </ul> | | OVF | Overrun error detection flag of channel n | |---------|-------------------------------------------------------------------------------------------------------------------------------------------------| | mn | | | 0 | No error occurs. | | 1 | An overrun error occurs. | | | <causes error="" of="" overrun=""></causes> | | | <ul> <li>Receive data stored in the SDRmn register is not read and transmit data is written or the next receive<br/>data is written.</li> </ul> | | | Transmit data is not ready for slave transmission or reception in the CSI mode. | | This is | a cumulative flag and is not cleared until 1 is written to the OVCTmn bit of the SIRmn register. | **Remark** m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 12, 13 # (7) Serial flag clear trigger register mn (SIRmn) SIRmn is a trigger register that is used to clear each error flag of channel n. When each bit (FECTmn, PECTmn, OVCTmn) of this register is set to 1, the corresponding bit (FEFmn, PEFmn, OVFmn) of serial status register mn is cleared to 0. Because SIRmn is a trigger register, it is cleared immediately when the corresponding bit of SSRmn is cleared. SIRmn can be set by a 16-bit memory manipulation instruction. Address: F0108H, F0109H (SIR00) to F010EH, F010FH (SIR03), After reset: 0000H The lower 8 bits of SIRmn can be set with an 8-bit memory manipulation instruction with SIRmnL. Reset signal generation clears this register to 0000H. Figure 11-10. Format of Serial Flag Clear Trigger Register mn (SIRmn) F014CH, F014DH (SIR12), F014EH, F014FH (SIR13) Symbol 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 | Symbol | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----|----|----|----|----|----|---|---|---|---|---|---|---|------------|------------|------------| | SIRmn | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | FEC<br>Tmn | PEC<br>Tmn | OVC<br>Tmn | | FEC<br>Tmn | Clear trigger of framing error of channel n | |------------|--------------------------------------------------| | 0 | No trigger operation | | 1 | Clears the FEFmn bit of the SSRmn register to 0. | R/W | PEC | Clear trigger of parity error flag of channel n | |-----|--------------------------------------------------| | Tmn | | | 0 | No trigger operation | | 1 | Clears the PEFmn bit of the SSRmn register to 0. | | OVC | Clear trigger of overrun error flag of channel n | |-----|--------------------------------------------------| | Tmn | | | 0 | No trigger operation | | 1 | Clears the OVFmn bit of the SSRmn register to 0. | Caution Be sure to clear bits 15 to 3 to "0". Remarks 1. m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 12, 13 2. When the SIRmn register is read, 0000H is always read. #### (8) Serial channel enable status register m (SEm) SEm indicates whether data transmission/reception operation of each channel is enabled or stopped. When 1 is written a bit of serial channel start register m (SSm), the corresponding bit of this register is set to 1. When 1 is written a bit of serial channel stop register m (STm), the corresponding bit is cleared to 0. Channel n that is enabled to operate cannot rewrite by software the value of CKOmn of the serial output register m (SOm) to be described below, and a value reflected by a communication operation is output from the serial clock pin. Channel n that stops operation can set the value of CKOmn of the SOm register by software and output its value from the serial clock pin. In this way, any waveform, such as that of a start condition/stop condition, can be created by software. SEm can be read by a 16-bit memory manipulation instruction. The lower 8 bits of SEm can be set with an 1-bit or 8-bit memory manipulation instruction with SEmL. Reset signal generation clears this register to 0000H. Figure 11-11. Format of Serial Channel Enable Status Register m (SEm) | Address: F01 | 20H, F0 | )121H | After | reset: 0 | H000 | R | | | | | | | | | | | |----------------------------------------------|---------|----------|-------|----------|------|-------------|----------|-----------|----------|----------|----------|--------|-----|-----|------|-----| | Symbol | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SE0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SE0 | SE0 | SE0 | SE0 | | | | | | | | | | | | | | | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | Address: F0160H, F0161H After reset: 0000H R | | | | | | | | | | | | | | | | | | Symbol | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SE1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SE1 | SE1 | 0 | 0 | | | | | | | | | | | | | | | 3 | 2 | | | | | | | | | | | | | | | | | | | | | | | SEm | | | | lı | ndicatio | n of ope | eration e | enable/s | stop sta | tus of c | hannel | n | | | | | | n | | | | | | | | | | | | | | | | | | | <b>C</b> | | / . 1 | | da a contra | | | . 1 | | . 1. 20 | | | | ( 1) | | | SEm | Indication of operation enable/stop status of channel n | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | n | | | 0 | Operation stops (stops with the values of the control register and shift register, and the statuses of the serial clock I/O pin, serial data output pin, and the FEF, PEF, and OVF error flags retained <sup>Note</sup> ). | | 1 | Operation is enabled. | **Note** Bits 6 and 5 (TSFmn, BFFmn) of the SSRmn register are cleared. **Remark** m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 12, 13 # (9) Serial channel start register m (SSm) SSm is a trigger register that is used to enable starting communication/count by each channel. When 1 is written a bit of this register (SSmn), the corresponding bit (SEmn) of serial channel enable status register m (SEm) is set to 1. Because SSmn is a trigger bit, it is cleared immediately when SEmn = 1. SSm can be set by a 16-bit memory manipulation instruction. The lower 8 bits of SSm can be set with an 1-bit or 8-bit memory manipulation instruction with SSmL. Reset signal generation clears this register to 0000H. Figure 11-12. Format of Serial Channel Start Register m (SSm) | Address: F0122H, F0123H | | )123H | After | reset: 0 | H000 | R/W | | | | | | | | | | | |-------------------------|---------|-------------------------|----------------------|----------|------|---------|-------|----------|-----------|----------|--------|---------|----------|-----------|---------|------| | Symbol | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SS0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SS03 | SS02 | SS01 | SS00 | | | | | | | | | | | | | | | | | | | | Address: F01 | 62H, F0 | 163H After reset: 0000H | | | | R/W | | | | | | | | | | | | Symbol | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SS1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SS13 | SS12 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | SSmn | | | | | | Opera | tion sta | rt trigge | r of cha | nnel n | | | | | | | | 0 | No trig | No trigger operation | | | | | | | | | | | | | | | | 1 | | | | | the com | | | | ` | | ation o | peration | n is alre | ady und | der | Caution Be sure to clear bits 15 to 4 of SS0, and bits 15 to 4, 1 and 0 of SS1 to "0". Remarks 1. m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 12, 13 2. When the SSm register is read, 0000H is always read. # (10) Serial channel stop register m (STm) STm is a trigger register that is used to enable stopping communication/count by each channel. When 1 is written a bit of this register (STmn), the corresponding bit (SEmn) of serial channel enable status register m (SEm) is cleared to 0. Because STmn is a trigger bit, it is cleared immediately when SEmn = 0. STm can set written by a 16-bit memory manipulation instruction. The lower 8 bits of STm can be set with an 1-bit or 8-bit memory manipulation instruction with STmL. Reset signal generation clears this register to 0000H. Figure 11-13. Format of Serial Channel Stop Register m (STm) | Address: F01 | 24H, F( | 0125H After reset: 0000H | | | | R/W | | | | | | | | | | | |------------------------------------------------|---------|--------------------------|---------|----------|----------|---------|--------|----------|----------|-----------|-----------|----|----------|-----------|----------|------| | Symbol | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ST0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ST0 | ST0 | ST0 | ST0 | | | | | | | | | | | | | | | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | Address: F0164H, F0165H After reset: 0000H R/W | | | | | | | | | | | | | | | | | | Symbol | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ST1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ST1 | ST1 | 0 | 0 | | | | | | | | | | | | | | | 3 | 2 | | | | | | | | | | | | | | | | | | | | | | | STm | | | | | | Opera | tion sto | o trigge | r of cha | nnel n | | | | | | | | n | | | | | | | | | | | | | | | | | | 0 | No trig | ger ope | eration | | | | | | | | | | | | | | | 1 | Clears | SEmn | to 0 an | d stops | the cor | nmunic | ation op | eration | | | | | | | | | | | , , | | | | | • | | • | ster, and | | | of the s | erial clo | ck I/O p | oin, | | | | serial | data ou | tput pin | , and th | ne FEF, | PEF, a | nd OVF | error fl | ags reta | ained™ote | .) | | | | | Note Bits 6 and 5 (TSFmn, BFFmn) of the SSRmn register are cleared. Caution Be sure to clear bits 15 to 4 of ST0, and bits 15 to 4, 1 and 0 of ST1 to "0". Remarks 1. m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 12, 13 2. When the STm register is read, 0000H is always read. # (11) Serial output enable register m (SOEm) SOEm is a register that is used to enable or stop output of the serial communication operation of each channel. Channel n that enables serial output cannot rewrite by software the value of SOmn of the serial output register m (SOm) to be described below, and a value reflected by a communication operation is output from the serial data output pin. For channel n, whose serial output is stopped, the SOmn value of the SOm register can be set by software, and that value can be output from the serial data output pin. In this way, any waveform of the start condition and stop condition can be created by software. SOEm can be set by a 16-bit memory manipulation instruction. The lower 8 bits of SOEm can be set with an 1-bit or 8-bit memory manipulation instruction with SOEmL. Reset signal generation clears this register to 0000H. Figure 11-14. Format of Serial Output Enable Register m (SOEm) | Address: F01 | Address: F012AH, F012BH | | After | reset: 0 | 000H | R/W | | | | | | | | | | | |--------------|-------------------------|-------------------------------------------------|----------|----------|----------|---------|-----------|----------|----------|-----------|---------|---|---|-----|---|-----| | Symbol | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SOE0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SOE | 0 | SOE | | | | | | | | | | | | | | | | 02 | | 00 | | | | | | | | | | | | | | | | | | | | Address: F01 | 6AH, F | 016BH | After | reset: 0 | 000H | R/W | | | | | | | | | | | | Symbol | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SOE1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SOE | 0 | 0 | | | | | | | | | | | | | | | | 12 | | | | | | | | | | | | | | | | | | | | | | | SOE | | | | | Se | erial out | tput ena | ble/disa | able of o | channel | n | | | | | | | mn | | | | | | | | | | | | | | | | | | 0 | Stops output by serial communication operation. | | | | | | | | | | | | | | | | | 1 | Enable | es outpu | ut by se | rial com | nmunica | ation op | eration. | | | | | | | | | Caution Be sure to clear bits 15 to 3 and 1 of SOE0, and bits 15 to 3, 1 and 0 of SOE1 to "0". **Remark** m: Unit number (m = 0, 1), n: Channel number (n = 0, 2), mn = 00, 02, 12 # (12) Serial output register m (SOm) SOm is a buffer register for serial output of each channel. The value of bit n of this register is output from the serial data output pin of channel n. The value of bit (n + 8) of this register is output from the serial clock output pin of channel n. SOmn of this register can be rewritten by software only when serial output is disabled (SOEmn = 0). When serial output is enabled (SOEmn = 1), rewriting by software is ignored, and the value of the register can be changed only by a serial communication operation. CKOmn of this register can be rewritten by software only when the channel operation is stopped (SEmn = 0). While channel operation is enabled (SEmn = 1), rewriting by software is ignored, and the value of CKOmn can be changed only by a serial communication operation. To use the P02/SO10/TxD1, P03/SI10/SDA10/RxD1, P04/SCK10/SCL10, P10/SCK00, P12/SO00/TxD0, or P13/TxD3 pin as a port function pin, set the corresponding CKOmn and SOmn bits to "1". SOm can be set by a 16-bit memory manipulation instruction. Reset signal generation clears this register to 0F0FH. Figure 11-15. Format of Serial Output Register m (SOm) | Address: F01 | 28H, F0 | )129H | After | reset: 0 | F0FH | R/W | | | | | | | | | | | |-------------------------|---------|--------|----------------------------------|-----------|----------|-----|------|-----------|----------|----------|-------|---|---|----|---|----| | Symbol | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SO0 | 0 | 0 | 0 | 0 | 1 | СКО | 1 | СКО | 0 | 0 | 0 | 0 | 1 | SO | 1 | SO | | | | | | | | 02 | | 00 | | | | | | 02 | | 00 | | | | | | | | | | | | | | | | | | | | Address: F0168H, F0169H | | 169H | After reset: 0F0FH | | | R/W | | | | | | | | | | | | Symbol | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SO1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | SO | 1 | 1 | | | | | 12 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | СКО | | Serial clock output of channel n | | | | | | | | | | | | | | | | mn | | | | | | | | | | | | | | | | | | 0 | Serial | clock o | utput va | lue is " | 0". | | | | | | | | | | | | | 1 | Serial | clock o | utput va | lue is " | 1". | | | | | | | | | | | | • | | | | | | | | | | | | | | | | | | | SO | | | | | | Seri | al data d | output c | of chanr | nel n | | | | | | | | mn | | | | | | | | | | | | | | | | | | 0 | Serial | data ou | ıtput val | ue is "C | )". | | | | | | | | | | Ī | | | 1 | Serial | data ou | ıtput val | ue is "1 | ". | | | | | | | | | | | Caution Be sure to set bits 11, 9, 3 and 1 of SO0, and bits 11 to 8, 3, 1 and 0 of SO1 to "1". And be sure to clear bits 15 to 12, and 7 to 4 of SOm to "0". **Remark** m: Unit number (m = 0, 1), n: Channel number (n = 0, 2), mn = 00, 02, 12 # (13) Serial output level register m (SOLm) SOLm is a register that is used to set inversion of the data output level of each channel. This register can be set only in the UART mode. Be sure to set 0000H in the CSI mode and simplifies I<sup>2</sup>C mode. Inverting channel n by using this register is reflected on pin output only when serial output is enabled (SOEmn = 1). When serial output is disabled (SOEmn = 0), the value of the SOmn bit is output as is. Rewriting SOLm is prohibited when the register is in operation (when SEmn = 1). SOLm can be set by a 16-bit memory manipulation instruction. The lower 8 bits of SOLm can be set with an 8-bit memory manipulation instruction with SOLmL. Reset signal generation clears this register to 0000H. Figure 11-16. Format of Serial Output Level Register m (SOLm) | Address: F01 | Address: F0134H, F0135H | | After reset: 0000H | | R/W | | | | | | | | | | | | |--------------|-------------------------|-------|-------------------------------------|----------|---------|----------|----------|-----------|--------|---------|---------|----------|------|------|---|-----| | Symbol | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SOL0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SOL | 0 | SOL | | | | | | | | | | | | | | | | 02 | | 00 | | | | | | | | | | | | | | | | | | | | Address: F01 | 74H, F0 | 0175H | After | reset: 0 | 000H | R/W | | | | | | | | | | | | Symbol | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SOL1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SOL | 0 | 0 | | | | | | | | | | | | | | | | 12 | | | | | | | | | | | | | | | | | | | | | | | SOL | | | Selec | ts inve | rsion of | the leve | el of the | transm | it data | of chan | nel n in | UART | mode | | | | | mn | | | | | | | | | | | | | | | | | | 0 | Comm | Communication data is output as is. | | | | | | | | | | | | | | | | 1 | Comm | nunication | on data | is inve | rted and | output | | • | | • | | | | • | _ | Caution Be sure to clear bits 15 to 3 and 1 of SOL0, and bits 15 to 3, 1 and 0 of SOL1 to "0". **Remark** m: Unit number (m = 0, 1), n: Channel number (n = 0, 2), mn = 00, 02, 12 ### (14) Input switch control register (ISC) ISC is used to realize a LIN-bus communication operation by UART3 in coordination with an external interrupt and the timer array unit. When bit 0 is set to 1, the input signal of the serial data input (RxD3) pin is selected as an external interrupt (INTP0) that can be used to detect a wakeup signal. When bit 1 is set to 1, the input signal of the serial data input (RxD3) pin is selected as a timer input, so that the pulse widths of a sync break field and a sync field can be measured by the timer. ISC can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 11-17. Format of Input Switch Control Register (ISC) | Address: FFF | 3CH After re | eset: 00H | R/W | | | | | | |--------------|--------------|-----------|-----|---|---|---|------|------| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ISC | 0 | 0 | 0 | 0 | 0 | 0 | ISC1 | ISC0 | | ISC1 | Switching channel 7 input of timer array unit | | | | | | |------|-----------------------------------------------------------------------|--|--|--|--|--| | 0 | Not uses the input signal (normal operation). | | | | | | | 1 | Input signal of RxD3 pin is used as timer input | | | | | | | | (to measure the pulse widths of the sync break field and sync field). | | | | | | | ISC0 | Switching external interrupt (INTP0) input | |------|-------------------------------------------------------------------------------------------| | 0 | Uses the input signal of the INTP0 pin as an external interrupt (normal operation). | | 1 | Uses the input signal of the RxD3 pin as an external interrupt (wakeup signal detection). | Caution Be sure to clear bits 7 to 2 to "0". **Remark** Since the 78K0R/KE3 does not have the timer input pin on channel 7, normally the timer input on channel 7 cannot be used. When the LIN-bus communication function is used, select the input signal of the RxD3 pin by setting ISC1 to 1. <R> <R> ## (15) Noise filter enable register 0 (NFEN0) NFEN0 is used to set whether the noise filter can be used for the input signal from the serial data input pin to each channel. Disable the noise filter of the pin used for CSI or simplified $I^2C$ communication, by clearing the corresponding bit of this register to 0. Enable the noise filter of the pin used for UART communication, by setting the corresponding bit of this register to 1. When the noise filter is enabled, CPU/peripheral operating clock (fcLK) is synchronized with 2-clock match detection. NFEN0 can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 11-18. Format of Noise Filter Enable Register 0 (NFEN0) | Address: F00 | 60H After r | eset: 00H R | /W | | | | | | |--------------|-------------|-------------|----|---|---|---------|---|---------| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | NFEN0 | 0 | SNFEN30 | 0 | 0 | 0 | SNFEN10 | 0 | SNFEN00 | | SNFEN30 | Use of noise filter of RxD3/P14 pin | | | | | | |------------------------------------------------------------------------------|-------------------------------------|--|--|--|--|--| | 0 | oise filter OFF | | | | | | | 1 | Noise filter ON | | | | | | | Set SNFEN30 to 1 to use the RxD3 pin. Clear SNFEN30 to 0 to use the P14 pin. | | | | | | | | SNFEN10 | Use of noise filter of RxD1/SDA10/SI10/P03 pin | | | | | | |------------------------------------------------------------------------------------------------|------------------------------------------------|--|--|--|--|--| | 0 | Noise filter OFF | | | | | | | 1 | loise filter ON | | | | | | | Set SNFEN10 to 1 to use the RxD1 pin. Clear SNFEN10 to 0 to use the SDA10, SI10, and P03 pins. | | | | | | | | SNFEN00 | Use of noise filter of RxD0/SI00/P11 pin | | | | | |----------------------------------------------------------------------------------------|------------------------------------------|--|--|--|--| | 0 | Noise filter OFF | | | | | | 1 | Noise filter ON | | | | | | Set SNFEN00 to 1 to use the RxD0 pin. Clear SNFEN00 to 0 to use the Sl00 and P11 pins. | | | | | | Caution Be sure to clear bits 7, 5 to 3, and 1 to "0". # (16) Port input mode registers 0 (PIM0) This register set the input buffer of ports 0 in 1-bit units. PIM0 can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears these registers to 00H. Figure 11-19. Format of Port Input Mode Registers 0 (PIM0) | Address F004 | OH After re | set: 00H | R/W | | | | | | |--------------|-------------|----------|-----|-------|-------|---|---|---| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PIM0 | 0 | 0 | 0 | PIM04 | PIM03 | 0 | 0 | 0 | | PIM0n | P0n pin input buffer selection (n = 3, 4) | |-------|-------------------------------------------| | 0 | Normal input buffer | | 1 | TTL input buffer | ## (17) Port output mode registers 0 (POM0) This register set the output mode of ports 0 in 1-bit units. POM0 can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears these registers to 00H. Figure 11-20. Format of Port Output Mode Registers 0 (POM0) | Address F005 | 60H After re | set: 00H | R/W | | | | | | | |--------------|--------------|----------|-----|-------|-------|-------|---|---|--| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | РОМ0 | 0 | 0 | 0 | POM04 | POM03 | POM02 | 0 | 0 | | | POM0n | P0n pin output buffer selection (n = 2 to 4) | |-------|---------------------------------------------------------| | 0 | Normal output mode | | 1 | N-ch open-drain output (V <sub>DD</sub> tolerance) mode | ### (18) Port mode registers 0, 1 (PM0, PM1) These registers set input/output of ports 0 and 1 in 1-bit units. When using the P02/SO10/TxD1, P03/SI10/RxD1/SDA10, P04/SCK10/SCL10, P10/SCK00, P12/SO00/TxD0, P13/TxD3 pins for serial data output or serial clock output, clear the PM02, PM03, PM04, PM10, PM12, and PM13 bits to 0, and set the output latches of P02, P03, P04, P10, P12, and P13 to 1. When using the P03/SI10/RxD1/SDA10, P04/SCK10/SCL10, P10/SCK00, P11/SI00/RxD0, and P14/RxD3 pins for serial data input or serial clock input, set the PM03, PM04, PM10, PM11, and PM14 bits to 1. At this time, the output latches of P03, P04, P10, P11, and P14 may be 0 or 1. PM0 and PM1 can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation sets these registers to FFH. Figure 11-21. Format of Port Mode Registers 0 and 1 (PM0, PM1) | Address: FFF | Address: FFF20H After reset: FFH R/W | | | | | | | | | |--------------|--------------------------------------|--------------------------------------------------------|------|------|------|------|------|------|--| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PM0 | 1 | PM06 | PM05 | PM04 | PM03 | PM02 | PM01 | PM00 | | | | | | | | | | | | | | Address: FFF | 21H After re | set: FFH R/\ | V | | | | | | | | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PM1 | PM17 | PM16 | PM15 | PM14 | PM13 | PM12 | PM11 | PM10 | | | | | | | | | | | | | | | PMmn | PMmn Pmn pin I/O mode selection (m = 0, 1; n = 0 to 7) | | | | | | | | | PMmn | Pmn pin I/O mode selection (m = 0, 1; n = 0 to 7) | | |----------------------------------|---------------------------------------------------|--| | 0 | Output mode (output buffer on) | | | 1 Input mode (output buffer off) | | | ### 11.4 Operation stop mode Each serial interface of serial array unit has the operation stop mode. In this mode, serial communication cannot be executed, thus reducing the power consumption. In addition, the P02/SO10/TxD1, P03/SI10/SDA10/RxD1, P04/SCK10/SCL10, P10/SCK00, P11/SI00/RxD0, P12/SO00/TxD0, P13/TxD3, or P14/RxD3 pin can be used as ordinary port pins in this mode. #### 11.4.1 Stopping the operation by units The stopping of the operation by units is set by using peripheral enable register 0 (PER0). PER0 is used to enable or disable use of each peripheral hardware macro. Clock supply to a hardware macro that is not used is stopped in order to reduce the power consumption and noise. To stop the operation of serial array unit 0, set bit 2 (SAU0EN) to 0. To stop the operation of serial array unit 1, set bit 3 (SAU1EN) to 0. Figure 11-22. Peripheral Enable Register 0 (PER0) Setting When Stopping the Operation by Units (a) Peripheral enable register 0 (PER0) ... Set only the bit of SAUm to be stopped to 0. Control of SAUm input clock 0: Stops supply of input clock 1: Supplies input clock - Cautions 1. If SAUmEN = 0, writing to a control register of serial array unit m is ignored, and, even if the register is read, only the default value is read (except for input switch control register (ISC), noise filter enable register (NFEN0), port input mode register (PIM0), port output mode register (POM0), port mode registers (PM0, PM1), and port registers (P0, P1)). - 2. Be sure to clear bits 1 and 6 of PER0 register to 0. **Remark** m: Unit number (m = 0, 1), $\square$ : Setting disabled (fixed by hardware) x: Bits not used with serial array units (depending on the settings of other peripheral functions) 0/1: Set to 0 or 1 depending on the usage of the user ### 11.4.2 Stopping the operation by channels The stopping of the operation by channels is set using each of the following registers. Figure 11-23. Each Register Setting When Stopping the Operation by Channels (1/2) (a) Serial Channel Enable Status Register m (SEm) ... This register indicates whether data transmission/reception operation of each channel is enabled or stopped. \* The SE0 register is a read-only status register, whose operation is stopped by using the ST0 register. With a channel whose operation is stopped, the value of CKO0n of the SO0 register can be set by software. <sup>\*</sup> The SE1 register is a read-only status register, whose operation is stopped by using the ST1 register. (b) Serial channel stop register m (STm) ... This register is a trigger register that is used to enable stopping communication/count by each channel. \* Because ST0n is a trigger bit, it is cleared immediately when SE0n = 0. <sup>\*</sup> Because ST1n is a trigger bit, it is cleared immediately when SE1n = 0. **Remark** m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3) : Setting disabled (fixed by hardware), 0/1: Set to 0 or 1 depending on the usage of the user Figure 11-23. Each Register Setting When Stopping the Operation by Channels (2/2) (c) Serial output enable register m (SOEm) ... This register is a register that is used to enable or stop output of the serial communication operation of each channel. <sup>\*</sup> For channel n, whose serial output is stopped, the SO0n value of the SO0 register can be set by software. 0: Stops output by serial communication operation (d) Serial output register m (SOm) ... This register is a buffer register for serial output of each channel. <sup>\*</sup> When using pins corresponding to each channel as port function pins, set the corresponding CKO0n and SO0n bits to "1". 1: Serial data output value is "1" — **Remark** m: Unit number (m = 0, 1), n: Channel number (n = 0, 2) : Setting disabled (fixed by hardware), 0/1: Set to 0 or 1 depending on the usage of the user <sup>\*</sup> For channel n, whose serial output is stopped, the SO12 value of the SO1 register can be set by software. <sup>\*</sup> When using pins corresponding to each channel as port function pins, set the corresponding SO12 bit to "1". ## 11.5 Operation of 3-Wire Serial I/O (CSI00, CSI10) Communication This is a clocked communication function that uses three lines: serial clock (SCK) and serial data (SI and SO) lines. [Data transmission/reception] - Data length of 7 or 8 bits - Phase control of transmit/receive data - MSB/LSB first selectable - Level setting of transmit/receive data ## [Clock control] - · Master/slave selection - Phase control of I/O clock - Setting of transfer period by prescaler and internal counter of each channel ### [Interrupt function] • Transfer end interrupt/buffer empty interrupt ### [Error detection flag] • Overrun error The channels supporting 3-wire serial I/O (CSI00, CSI10) are channels 0, 2 of SAU0. | Unit | Channel | Used as CSI | Used as UART | Used as Simplified I <sup>2</sup> C | |------|---------|-------------|----------------------------|-------------------------------------| | 0 | 0 CSI00 | | UART0 | - | | | 1 | - | | _ | | | 2 | CSI10 | UART1 | IIC10 | | | 3 | - | | - | | 1 | 0 | _ | - | - | | | 1 | - | - | - | | | 2 | - | UART3 (supporting LIN-bus) | - | | | 3 | - | | - | 3-wire serial I/O (CSI00, CIS10) performs the following six types of communication operations. | <ul> <li>Master transmission</li> </ul> | (See <b>11.5.1</b> .) | |-----------------------------------------|-----------------------| | Master reception | (See <b>11.5.2</b> .) | | Master transmission/reception | (See <b>11.5.3</b> .) | | <ul> <li>Slave transmission</li> </ul> | (See <b>11.5.4</b> .) | | Slave reception | (See <b>11.5.5</b> .) | | Slave transmission/reception | (See 11.5.6.) | ### 11.5.1 Master transmission Master transmission is that the 78K0R/KE3 outputs a transfer clock and transmits data to another device. | 3-Wire Serial I/O | CSI00 | CSI10 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------| | Target channel | Channel 0 of SAU0 | Channel 2 of SAU0 | | Pins used | SCK00, SO00 | SCK10, SO10 | | Interrupt | INTCSI00 | INTCSI10 | | | Transfer end interrupt (in single-transfer mode) or buffer empty interrupt (in continuous transfer mode) can be selected. | | | Error detection flag | None | | | Transfer data length | 7 or 8 bits | | | Transfer rate | Max. fclk/4 [Hz], Min. fclk/(2 × 2 <sup>11</sup> × 128) [Hz] <sup>Note</sup> fclk: System clock frequency | | | Data phase Selectable by DAP0n bit DAP0n = 0: Data output starts from the start of the operation of the serial clock. DAP0n = 1: Data output starts half a clock before the start of the serial clock operation. | | • | | Clock phase | <ul><li>CKP0n = 0: Forward</li><li>CKP0n = 1: Reverse</li></ul> | | | Data direction | | | Note Use this operation within a range that satisfies the conditions above and the AC characteristics in the electrical specifications (see CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS) and CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS)). **Remark** n: Channel number (n = 0, 2) ### (1) Register setting Figure 11-24. Example of Contents of Registers for Master Transmission of 3-Wire Serial I/O (CSI00, CSI10) **Remark** n: Channel number (n = 0, 2), p: CSI number (p = 00, 10) : Setting is fixed in the CSI master transmission mode, : Setting disabled (set to the initial value) x: Bit that cannot be used in this mode (set to the initial value when not used in any mode) 0/1: Set to 0 or 1 depending on the usage of the user ## (2) Operation procedure Figure 11-25. Initial Setting Procedure for Master Transmission Caution After setting the PER0 register to 1, be sure to set the SPS0 register after 4 or more clocks have elapsed. Figure 11-26. Procedure for Stopping Master Transmission - Remarks 1. Even after communication is stopped, the pin level is retained. To resume the operation, re-set the SO0 register (see Figure 11-27 Procedure for Resuming Master Transmission). - **2.** p: CSI number (p = 00, 10) Starting setting for resumption Disable data output and clock output of the target channel by setting a port Port manipulation (Essential) register and a port mode register. Change the setting if an incorrect division Changing setting of SPS0 register (Selective) ratio of the operation clock is set. Change the setting if an incorrect Changing setting of SDR0n register (Selective) transfer baud rate is set. Change the setting if the setting of the Changing setting of SMR0n register (Selective) SMR0n register is incorrect. Change the setting if the setting of the Changing setting of SCR0n register (Selective) SCR0n register is incorrect. Cleared by using SIR0n register if FEF, Clearing error flag (Selective) PEF, or OVF flag remains set. Set the SOE0 register and stop data Changing setting of SOE0 register (Selective) output of the target channel. Manipulate the SO0n and CKO0n bits Changing setting of SO0 register (Selective) and set an initial output level. Set the SOE0 register and enable data Changing setting of SOE0 register (Selective) output of the target channel. Enable data output and clock output of the target channel by setting a port Port manipulation (Essential) register and a port mode register. SE0n = 1 when the SS0n bit of the Writing to SS0 register (Essential) target channel is set to 1. Sets transmit data to the SIOp register (bits 7 to 0 of the SDR0n register) and start Starting communication (Essential) communication. Figure 11-27. Procedure for Resuming Master Transmission # (3) Processing flow (in single-transmission mode) Figure 11-28. Timing Chart of Master Transmission (in Single-Transmission Mode) (Type 1: DAP0n = 0, CKP0n = 0) **Remark** n: Channel number (n = 0, 2), p: CSI number (p = 00, 10) Figure 11-29. Flowchart of Master Transmission (in Single-Transmission Mode) Caution After setting the PER0 register to 1, be sure to set the SPS0 register after 4 or more clocks have elapsed. ## (4) Processing flow (in continuous transmission mode) Figure 11-30. Timing Chart of Master Transmission (in Continuous Transmission Mode) (Type 1: DAP0n = 0, CKP0n = 0) Note When transmit data is written to the SDR0n register while BFF0n = 1, the transmit data is overwritten. Caution The MD0n0 bit can be rewritten even during operation. However, rewrite it before transfer of the last bit is started, so that it will be rewritten before the transfer end interrupt of the last transmit data. **Remark** n: Channel number (n = 0, 2), p: CSI number (p = 00, 10) Figure 11-31. Flowchart of Master Transmission (in Continuous Transmission Mode) Caution After setting the PER0 register to 1, be sure to set the SPS0 register after 4 or more clocks have elapsed. Remark <1> to <6> in the figure correspond to <1> to <6> in Figure 11-30 Timing Chart of Master Transmission (in Continuous Transmission Mode). ## 11.5.2 Master reception Master reception is that the 78K0R/KE3 outputs a transfer clock and receives data from other device. | | 3-Wire Serial I/O | CSI00 | CSI10 | | |----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------|--| | | Target channel | Channel 0 of SAU0 | Channel 2 of SAU0 | | | | Pins used | SCK00, SI00 | SCK10, SI10 | | | | Interrupt | INTCSI00 | INTCSI10 | | | <r></r> | | Transfer end interrupt (in single-transfer mode) or buffer empty interrupt (in continuous transfer not can be selected. | | | | | Error detection flag | Overrun error detection flag (OVF0n) only | | | | | Transfer data length | 7 or 8 bits | | | | | Transfer rate | Max. fcLk/4 [Hz], Min. fcLk/(2 $\times$ 2 $^{11}$ $\times$ 128) [Hz] Note | fcLк: System clock frequency | | | | Data phase Selectable by DAP0n bit DAP0n = 0: Data input starts from the start of the operation of the serial clock. DAP0n = 1: Data input starts half a clock before the start of the serial clock operation. | | | | | Clock phase Selectable by CKP0n bit CKP0n = 0: Forward CKP0n = 1: Reverse Data direction MSB or LSB first | | | | | | | | | | | Note Use this operation within a range that satisfies the conditions above and the AC characteristics in the electrical specifications (see CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS) and CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS)). **Remark** n: Channel number (n = 0, 2) ### (1) Register setting <R> <R> Figure 11-32. Example of Contents of Registers for Master Reception of 3-Wire Serial I/O (CSI00, CSI10) **Remark** n: Channel number (n = 0, 2), p: CSI number (p = 00, 10) : Setting is fixed in the CSI master reception mode, : Setting disabled (set to the initial value) x: Bit that cannot be used in this mode (set to the initial value when not used in any mode) 0/1: Set to 0 or 1 depending on the usage of the user ### (2) Operation procedure Figure 11-33. Initial Setting Procedure for Master Reception Caution After setting the PER0 register to 1, be sure to set the SPS0 register after 4 or more clocks have elapsed. Figure 11-34. Procedure for Stopping Master Reception **Remark** Even after communication is stopped, the pin level is retained. To resume the operation, re-set the SO0 register (see **Figure 11-35 Procedure for Resuming Master Reception**). Starting setting for resumption Disable clock output of the target channel by setting a port register and a Port manipulation (Essential) port mode register. Change the setting if an incorrect division Changing setting of SPS0 register (Selective) ratio of the operation clock is set. Change the setting if an incorrect Changing setting of SDR0n register transfer baud rate is set. (Selective) Change the setting if the setting of the Changing setting of SMR0n register SMR0n register is incorrect. (Selective) Change the setting if the setting of the Changing setting of SCR0n register SCR0n register is incorrect. (Selective) Manipulate the CKO0n bit and set a Changing setting of SO0 register (Selective) clock output level. Cleared by using SIR0n register if FEF, Clearing error flag (Selective) PEF, or OVF flag remains set. Enable clock output of the target channel Port manipulation by setting a port register and a port mode (Essential) register. SE0n = 1 when the SS0n bit of the target (Essential) Writing to SS0 register channel is set to 1. Sets dummy data to the SIOp register (bits 7 to 0 of the SDR0n register) and Starting communication (Essential) start communication. Figure 11-35. Procedure for Resuming Master Reception <R> # (3) Processing flow (in single-reception mode) Figure 11-36. Timing Chart of Master Reception (in Single-Reception Mode) (Type 1: DAP0n = 0, CKP0n = 0) **Remark** n: Channel number (n = 0, 2), p: CSI number (p = 00, 10) Starting CSI communication Setting SAU1EN and SAU0EN bits of PER0 register to 1 Setting transfer rate by SPS0 register SMR0n, SCR0n: Setting communication SDR0n[15:9]: Setting transfer rate Perform initial setting when SE0n = 0. SO0: Setting $\overline{\text{SCKp}}$ output Port manipulation Writing 1 to SS0n bit Writing dummy data to SIOp (=SDR0n[7:0]) Starting reception No Transfer end interrupt generated? Yes Reading SIOp (= SDR0n[7:0])register No Reception completed? Yes Writing 1 to ST0n bit Clearing SAU1EN and SAU0EN bits of PER0 register to 0 End of communication Figure 11-37. Flowchart of Master Reception (in Single-Reception Mode) <R> Caution After setting the PER0 register to 1, be sure to set the SPS0 register after 4 or more clocks have elapsed. ### (4) Processing flow (in continuous reception mode) ## Figure 11-38. Timing Chart of Master Reception (in Continuous Reception Mode) (Type 1: DAP0n = 0, CKP0n = 0) Caution The MD0n0 bit can be rewritten even during operation. However, rewrite it before receive of the last bit is started, so that it has been rewritten before the transfer end interrupt of the last receive data. - Remarks 1. <1> to <8> in the figure correspond to <1> to <8> in Figure 11-39 Flowchart of Master Reception (in Continuous Reception Mode). - **2.** n: Channel number (n = 0, 2), p: CSI number (p = 00, 10) <R> Figure 11-39. Flowchart of Master Reception (in Continuous Reception Mode) Caution After setting the PER0 register to 1, be sure to set the SPS0 register after 4 or more clocks have elapsed. Remark <1> to <8> in the figure correspond to <1> to <8> in Figure 11-38 Timing Chart of Master Reception (in Continuous Reception Mode). # 11.5.3 Master transmission/reception Master transmission/reception is that the 78K0R/KE3 outputs a transfer clock and transmits/receives data to/from other device. | 3-Wire Serial I/O | CSI00 | CSI10 | | |----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--| | Target channel | Channel 0 of SAU0 | Channel 2 of SAU0 | | | Pins used | SCK00, SI00, SO00 | SCK10, SI10, SO10 | | | Interrupt | INTCSI00 | INTCSI10 | | | | Transfer end interrupt (in single-transfer mode) or buffer empty interrupt (in continuous transfer mode) can be selected. | | | | Error detection flag | Overrun error detection flag (OVF0n) only | | | | Transfer data length | 7 or 8 bits | | | | Transfer rate | Max. fcLk/4 [Hz], Min. fcLk/(2 $\times$ 2 <sup>11</sup> $\times$ 128) [Hz] Note | fclk: System clock frequency | | | Data phase | Selectable by DAP0n bit DAP0n = 0: Data output starts at the start of the operation of the serial clock. DAP0n = 1: Data output starts half a clock before the start of the serial clock operation. | | | | Clock phase | Selectable by CKP0n bit CKP0n = 0: Forward CKP0n = 1: Reverse | | | | Data direction | MSB or LSB first | | | Note Use this operation within a range that satisfies the conditions above and the AC characteristics in the electrical specifications (see CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS) and CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS)). **Remark** n: Channel number (n = 0, 2) #### (1) Register setting Figure 11-40. Example of Contents of Registers for Master Transmission/Reception of 3-Wire Serial I/O (CSI00, CSI10) #### (2) Operation procedure Figure 11-41. Initial Setting Procedure for Master Transmission/Reception Caution After setting the PER0 register to 1, be sure to set the SPS0 register after 4 or more clocks have elapsed. Figure 11-42. Procedure for Stopping Master Transmission/Reception **Remark** Even after communication is stopped, the pin level is retained. To resume the operation, re-set the SO0 register (see **Figure 11-43 Procedure for Resuming Master Transmission/Reception**). Starting setting for resumption Disable data output and clock output of the target channel by setting a port Port manipulation (Essential) register and a port mode register. Change the setting if an incorrect division Changing setting of SPS0 register (Selective) ratio of the operation clock is set. Change the setting if an incorrect Changing setting of SDR0n register (Selective) transfer baud rate is set. Change the setting if the setting of the Changing setting of SMR0n register (Selective) SMR0n register is incorrect. Change the setting if the setting of the Changing setting of SCR0n register (Selective) SCR0n register is incorrect. Cleared by using SIR0n register if FEF, Clearing error flag (Selective) PEF, or OVF flag remains set. Set the SOE0 register and stop data Changing setting of SOE0 register (Selective) output of the target channel. Manipulate the SO0n and CKO0n bits Changing setting of SO0 register (Selective) and set an initial output level. Set the SOE0 register and enable data Changing setting of SOE0 register (Selective) output of the target channel. Enable data output and clock output of the target channel by setting a port Port manipulation (Essential) register and a port mode register. SE0n = 1 when the SS0n bit of the Writing to SS0 register (Essential) target channel is set to 1. Sets transmit data to the SIOp register (bits (Essential) Starting communication 7 to 0 of the SDR0n register) and start communication. Figure 11-43. Procedure for Resuming Master Transmission/Reception # (3) Processing flow (in single-transmission/reception mode) Figure 11-44. Timing Chart of Master Transmission/Reception (in Single-Transmission/Reception Mode) (Type 1: DAP0n = 0, CKP0n = 0) **Remark** n: Channel number (n = 0, 2), p: CSI number (p = 00, 10) Starting CSI communication Setting SAU1EN and SAU0EN bits of PER0 register to 1 Setting operation clock by SPS0 register SMR0n, SCR0n: Setting communication SDR0n[15:9]: Setting transfer rate Perform initial setting when SE0n = 0. SO0, SOE0: Setting output and SCKp output Port manipulation Writing 1 to SS0n bit Writing transmit data to SIOp (=SDR0n[7:0]) Starting transmission/reception No Transfer end interrupt generated? Yes Reading SIOp (=SDR0n[7:0]) register No Transmission/reception completed? Yes Writing 1 to ST0n bit Clearing SAU1EN and SAU0EN bits of PER0 register to 0 End of communication Figure 11-45. Flowchart of Master Transmission/Reception (in Single-Transmission/Reception Mode) Caution After setting the PER0 register to 1, be sure to set the SPS0 register after 4 or more clocks have elapsed. ### (4) Processing flow (in continuous transmission/reception mode) Figure 11-46. Timing Chart of Master Transmission/Reception (in Continuous Transmission/Reception Mode) (Type 1: DAP0n = 0, CKP0n = 0) - **Notes 1.** When transmit data is written to the SDR0n register while BFF0n = 1, the transmit data is overwritten. - 2. The transmit data can be read by reading the SDR0n register during this period. At this time, the transfer operation is not affected. - Caution The MD0n0 bit can be rewritten even during operation. However, rewrite it before transfer of the last bit is started, so that it has been rewritten before the transfer end interrupt of the last transmit data. - Remarks 1. <1> to <8> in the figure correspond to <1> to <8> in Figure 11-47 Flowchart of Master Transmission/Reception (in Continuous Transmission/Reception Mode). - 2. n: Channel number (n = 0, 2), p: CSI number (p = 00, 10) Figure 11-47. Flowchart of Master Transmission/Reception (in Continuous Transmission/Reception Mode) Caution After setting the PER0 register to 1, be sure to set the SPS0 register after 4 or more clocks have elapsed. Remark <1> to <8> in the figure correspond to <1> to <8> in Figure 11-46 Timing Chart of Master Transmission/Reception (in Continuous Transmission/Reception Mode). ### 11.5.4 Slave transmission Slave transmission is that the 78K0R/KE3 transmits data to another device in the state of a transfer clock being input from another device. | 3-Wire Serial I/O | CS100 | CSI10 | | |----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--| | Target channel | Channel 0 of SAU0 | Channel 2 of SAU0 | | | Pins used | SCK00, SO00 | SCK10, SO10 | | | Interrupt | INTCSI00 | INTCSI10 | | | | Transfer end interrupt (in single-transfer mode) or buffer empty interrupt (in continuous transfer mode) can be selected. | | | | Error detection flag | Overrun error detection flag (OVF0n) only | | | | Transfer data length | 7 or 8 bits | | | | Transfer rate | Max. f <sub>MCK</sub> /6 [Hz] <sup>Notes 1, 2</sup> | | | | Data phase | Selectable by DAP0n bit DAP0n = 0: Data output starts from the start of the operation of the serial clock. DAP0n = 1: Data output starts half a clock before the start of the serial clock operation. | | | | Clock phase | Selectable by CKP0n bit CKP0n = 0: Forward CKP0n = 1: Reverse | | | | Data direction | MSB or LSB first | | | - **Notes 1.** Because the external serial clock input to pins SCK00, SCK10 is sampled internally and used, the fastest transfer rate is fmck/6 [Hz]. - 2. Use this operation within a range that satisfies the conditions above and the AC characteristics in the electrical specifications (see CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS) and CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS)). Remarks 1. fmck: Operation clock (MCK) frequency of target channel 2. n: Channel number (n = 0, 2) ### (1) Register setting Figure 11-48. Example of Contents of Registers for Slave Transmission of 3-Wire Serial I/O (CSI00, CSI10) ## (2) Operation procedure Figure 11-49. Initial Setting Procedure for Slave Transmission Caution After setting the PER0 register to 1, be sure to set the SPS0 register after 4 or more clocks have elapsed. Figure 11-50. Procedure for Stopping Slave Transmission **Remark** Even after communication is stopped, the pin level is retained. To resume the operation, re-set the SO0 register (see **Figure 11-51 Procedure for Resuming Slave Transmission**). Starting setting for resumption Stop the target for communication or wait Manipulating target for communication (Essential) until the target completes its operation. Disable data output of the target channel by setting a port register and a port Port manipulation (Selective) mode register. Change the setting if an incorrect division Changing setting of SPS0 register (Selective) ratio of the operation clock is set. Change the setting if the setting of the Changing setting of SMR0n register (Selective) SMR0n register is incorrect. Change the setting if the setting of the Changing setting of SCR0n register (Selective) SCR0n register is incorrect. Cleared by using SIR0n register if FEF, Clearing error flag (Selective) PEF, or OVF flag remains set. Set the SOE0 register and stop data Changing setting of SOE0 register (Selective) output of the target channel. Manipulate the SO0n bit and set an Changing setting of SO0 register (Selective) initial output level. Set the SOE0 register and enable data Changing setting of SOE0 register (Selective) output of the target channel. Enable data output of the target channel by setting a port register and a port Port manipulation (Essential) mode register. SE0n = 1 when the SS0n bit of the (Essential) Writing to SS0 register target channel is set to 1. Sets transmit data to the SIOp register (bits Starting communication 7 to 0 of the SDR0n register) and wait for a (Essential) clock from the master. Starting target for communication Starts the target for communication. (Essential) Figure 11-51. Procedure for Resuming Slave Transmission <R> # (3) Processing flow (in single-transmission mode) Figure 11-52. Timing Chart of Slave Transmission (in Single-Transmission Mode) (Type 1: DAP0n = 0, CKP0n = 0) **Remark** n: Channel number (n = 0, 2), p: CSI number (p = 00, 10) Starting CSI communication Setting SAU1EN and SAU0EN bits of PER0 register to 1 Setting transfer rate by SPS0 register SMR0n, SCR0n: Setting communication SDR0n[15:9]: Setting 0000000B Perform initial setting when SE0n = 0. SO0, SOE0: Setting output Port manipulation Writing 1 to SS0n bit Writing transmit data to SIOp (=SDR0n[7:0]) No Transfer end interrupt generated? Yes No Transmission completed? Yes Writing 1 to ST0n bit Clearing SAU1EN and SAU0EN bits of PER0 register to 0 End of communication Figure 11-53. Flowchart of Slave Transmission (in Single-Transmission Mode) <R> Caution After setting the PER0 register to 1, be sure to set the SPS0 register after 4 or more clocks have elapsed. # (4) Processing flow (in continuous transmission mode) Figure 11-54. Timing Chart of Slave Transmission (in Continuous Transmission Mode) (Type 1: DAP0n = 0, CKP0n = 0) Note When transmit data is written to the SDR0n register while BFF0n = 1, the transmit data is overwritten. Caution The MD0n0 bit can be rewritten even during operation. However, rewrite it before transfer of the last bit is started. Figure 11-55. Flowchart of Slave Transmission (in Continuous Transmission Mode) Caution After setting the PER0 register to 1, be sure to set the SPS0 register after 4 or more clocks have elapsed. Remark <1> to <6> in the figure correspond to <1> to <6> in Figure 11-54 Timing Chart of Slave Transmission (in Continuous Transmission Mode). ## 11.5.5 Slave reception Slave reception is that the 78K0R/KE3 receives data from another device in the state of a transfer clock being input from another device. | 3-Wire Serial I/O | CS100 | CSI10 | | | | |----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|--|--| | Target channel | Channel 0 of SAU0 | Channel 2 of SAU0 | | | | | Pins used | SCK00, SI00 | SCK10, SI10 | | | | | Interrupt | INTCSI00 | INTCSI10 | | | | | | Transfer end interrupt only (Setting the buffer empty | interrupt is prohibited.) | | | | | Error detection flag | Overrun error detection flag (OVF0n) only | | | | | | Transfer data length | 7 or 8 bits | | | | | | Transfer rate | Max. fmck/6 [Hz] <sup>Notes 1, 2</sup> | | | | | | Data phase | Selectable by DAP0n bit DAP0n = 0: Data input starts from the start of the operation of the serial clock. DAP0n = 1: Data input starts half a clock before the start of the serial clock operation. | | | | | | Clock phase | Selectable by CKP0n bit CKP0n = 0: Forward CKP0n = 1: Reverse | | | | | | Data direction | MSB or LSB first | | | | | - **Notes 1.** Because the external serial clock input to pins $\overline{SCK00}$ and $\overline{SCK10}$ is sampled internally and used, the fastest transfer rate is fmck/6 [Hz]. - 2. Use this operation within a range that satisfies the conditions above and the AC characteristics in the electrical specifications (see CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS) and CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS)). Remarks 1. fmck: Operation clock (MCK) frequency of target channel 2. n: Channel number (n = 0, 2) ## (1) Register setting <R> Figure 11-56. Example of Contents of Registers for Slave Reception of 3-Wire Serial I/O (CSI00, CSI10) (a) Serial output register 0 (SO0) ... The register that not used in this mode. (b) Serial output enable register 0 (SOE0) ... The register that not used in this mode. | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|---|---|---|---|---|---|---|-------|---|-------| | SOE0 | | | | | | | | | | | | | | SOE02 | | SOE00 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | × | × | × | (c) Serial channel start register 0 (SS0) ... Sets only the bits of the target channel to 1. | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|----|----|----|----|----|----|---|---|---|---|---|---|------|------|------|------| | SS0 | | | | 0 | | | • | • | | | 0 | 0 | SS03 | SS02 | SS01 | SS00 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | × | 0/1 | × | 0/1 | (d) Serial mode register 0n (SMR0n) Interrupt sources of channel n 0: Transfer end interrupt (e) Serial communication operation setting register 0n (SCR0n) (f) Serial data register 0n (SDR0n) (lower 8 bits: SIOp) **Remark** n: Channel number (n = 0, 2), p: CSI number (p = 00, 10) : Setting is fixed in the CSI slave reception mode, : Setting disabled (set to the initial value) x: Bit that cannot be used in this mode (set to the initial value when not used in any mode) 0/1: Set to 0 or 1 depending on the usage of the user ## (2) Operation procedure Figure 11-57. Initial Setting Procedure for Slave Reception # Caution After setting the PER0 register to 1, be sure to set the SPS0 register after 4 or more clocks have elapsed. Figure 11-58. Procedure for Stopping Slave Reception <R> Figure 11-59. Procedure for Resuming Slave Reception # (3) Processing flow (in single-reception mode) Figure 11-60. Timing Chart of Slave Reception (in Single-Reception Mode) (Type 1: DAP0n = 0, CKP0n = 0) **Remark** n: Channel number (n = 0, 2), p: CSI number (p = 00, 10) Starting CSI communication Setting SAU1EN and SAU0EN bits of PER0 register to 1 Setting transfer rate by SPS0 register SMR0n, SCR0n: Setting communication Perform initial setting when SE0n = 0. SDR0n[15:9]: Setting 0000000B Port manipulation Writing 1 to SS0n bit Starting reception No Transfer end interrupt generated? Yes Reading SIOp (=SDR0n[7:0]) register No Reception completed? Yes Writing 1 to ST0n bit Clearing SAU1EN and SAU0EN bits of PER0 register to 0 End of communication Figure 11-61. Flowchart of Slave Reception (in Single-Reception Mode) Caution After setting the PER0 register to 1, be sure to set the SPS0 register after 4 or more clocks have elapsed. <R> ## 11.5.6 Slave transmission/reception Slave transmission/reception is that the 78K0R/KE3 transmits/receives data to/from another device in the state of a transfer clock being input from another device. | 3-Wire Serial I/O | CS100 | CSI10 | | | | | |----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--|--|--|--| | Target channel | Channel 0 of SAU0 | Channel 2 of SAU0 | | | | | | Pins used | SCK00, SI00, SO00 | SCK10, SI10, SO10 | | | | | | Interrupt | INTCSI00 | INTCSI10 | | | | | | | Transfer end interrupt (in single-transfer mode) or buffer empty interrupt (in continuous transfer mode) can be selected. | | | | | | | Error detection flag | Overrun error detection flag (OVF0n) only | | | | | | | Transfer data length | 7 or 8 bits | | | | | | | Transfer rate | Max. fmck/6 [Hz] <sup>Notes 1, 2</sup> | | | | | | | Data phase | Selectable by DAP0n bit DAP0n = 0: Data output starts from the start of the operation of the serial clock. DAP0n = 1: Data output starts half a clock before the start of the serial clock operation. | | | | | | | Clock phase | Selectable by CKP0n bit CKP0n = 0: Forward CKP0n = 1: Reverse | | | | | | | Data direction | MSB or LSB first | | | | | | - **Notes 1.** Because the external serial clock input to pins $\overline{SCK00}$ and $\overline{SCK10}$ is sampled internally and used, the fastest transfer rate is fmck/6 [Hz]. - 2. Use this operation within a range that satisfies the conditions above and the AC characteristics in the electrical specifications (see CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS) and CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS)). Remarks 1. fmck: Operation clock (MCK) frequency of target channel **2.** n: Channel number (n = 0 to 2) ## (1) Register setting Figure 11-62. Example of Contents of Registers for Slave Transmission/Reception of 3-Wire Serial I/O (CSI00, CSI10) <R>Caution Be sure to set transmit data to the SIOp register before the clock from the master is started. **Remark** n: Channel number (n = 0, 2), p: CSI number (p = 00, 10) : Setting is fixed in the CSI slave transmission/reception mode, :: Setting disabled (set to the initial value) x: Bit that cannot be used in this mode (set to the initial value when not used in any mode) 0/1: Set to 0 or 1 depending on the usage of the user ## (2) Operation procedure Figure 11-63. Initial Setting Procedure for Slave Transmission/Reception Cautions 1. After setting the PER0 register to 1, be sure to set the SPS0 register after 4 or more clocks have elapsed. 2. Be sure to set transmit data to the SIOp register before the clock from the master is started. <R> Figure 11-64. Procedure for Stopping Slave Transmission/Reception **Remark** Even after communication is stopped, the pin level is retained. To resume the operation, re-set the SO0 register (see **Figure 11-65 Procedure for Resuming Slave Transmission/Reception**). Figure 11-65. Procedure for Resuming Slave Transmission/Reception Caution Be sure to set transmit data to the SIOp register before the clock from the master is started. <R> <R> # (3) Processing flow (in single-transmission/reception mode) Figure 11-66. Timing Chart of Slave Transmission/Reception (in Single-Transmission/Reception Mode) (Type 1: DAP0n = 0, CKP0n = 0) **Remark** n: Channel number (n = 0, 2), p: CSI number (p = 00, 10) Starting CSI communication Setting SAU1EN and SAU0EN bits of PER0 register to 1 Setting transfer rate by SPS0 register SMR0n, SCR0n: Setting communication Setting 0000000B SDR0n[15:9]: Perform initial setting when SE0n = 0. SO0, SOE0: Setting output Port manipulation Writing 1 to SS0n bit Writing transmit data to SIOp (=SDR0n[7:0]) Starting transmission/reception No Transfer end interrupt generated? Yes Reading SIOp (=SDR0n[7:0]) register No Transmission/reception completed? Yes Writing 1 to ST0n bit Clearing SAU1EN and SAU0EN bits of PER0 register to 0 End of communication Figure 11-67. Flowchart of Slave Transmission/Reception (in Single-Transmission/Reception Mode) Cautions 1. After setting the PER0 register to 1, be sure to set the SPS0 register after 4 or more clocks have elapsed. 2. Be sure to set transmit data to the SIOp register before the clock from the master is started. ## (4) Processing flow (in continuous transmission/reception mode) Figure 11-68. Timing Chart of Slave Transmission/Reception (in Continuous Transmission/Reception Mode) (Type 1: DAP0n = 0, CKP0n = 0) - **Notes 1.** When transmit data is written to the SDR0n register while BFF0n = 1, the transmit data is overwritten. - 2. The transmit data can be read by reading the SDR0n register during this period. At this time, the transfer operation is not affected. ## Caution The MD0n0 bit can be rewritten even during operation. However, rewrite it before transfer of the last bit is started, so that it will be rewritten before the transfer end interrupt of the last transmit data. - Remarks 1. <1> to <8> in the figure correspond to <1> to <8> in Figure 11-69 Flowchart of Slave Transmission/Reception (in Continuous Transmission/Reception Mode). - **2.** n: Channel number (n = 0, 2), p: CSI number (p = 00, 10) Starting CSI communication Setting SAU1EN and SAU0EN bits of PER0 register to 1 Setting transfer rate by SPS0 register SMR0n, SCR0n: Setting communication Perform initial setting when SE0n = 0. SDR0n[15:9]: SO0, SOE0: Setting output <1> Select the buffer empty interrupt. Port manipulation Writing 1 to SS0n bit Writing transmit data to <2> SIOp (=SDR0n[7:0]) No Buffer empty interrupt generated? Reading receive data to SIOp (=SDR0n[7:0]) Communication data No Clearing 0 to MD0n0 bit TSF0n = 1? No Transfer end interrupt generated? Yes Reading receive data to <7> SIOp (=SDR0n[7:0]) Yes Writing 1 to MD0n0 bit Communication continued? No <8> Writing 1 to ST0n bit Clearing SAU1EN and SAU0EN bits of PER0 register to 0 End of communication Figure 11-69. Flowchart of Slave Transmission/Reception (in Continuous Transmission/Reception Mode) - Cautions 1. After setting the PER0 register to 1, be sure to set the SPS0 register after 4 or more clocks have elapsed. - 2. Be sure to set transmit data to the SIOp register before the clock from the master is started. - Remark <1> to <8> in the figure correspond to <1> to <8> in Figure 11-68 Timing Chart of Slave Transmission/Reception (in Continuous Transmission/Reception Mode). <R> <R> ## 11.5.7 Calculating transfer clock frequency The transfer clock frequency for 3-wire serial I/O (CSI00, CSI10) communication can be calculated by the following expressions. ## (1) Master (Transfer clock frequency) = {Operation clock (MCK) frequency of target channel} $\div$ (SDR0n[15:9] + 1) $\div$ 2 [Hz] ## (2) Slave (Transfer clock frequency) = {Frequency of serial clock $(\overline{SCK})$ supplied by master}<sup>Note</sup> [Hz] Note The permissible maximum transfer clock frequency is fmck/6. - **Remarks 1.** The value of SDR0n[15:9] is the value of bits 15 to 9 of the SDR0n register (0000000B to 11111111B) and therefore is 0 to 127. - 2. n: Channel number (n = 0, 2) The operation clock (MCK) is determined by serial clock select register 0 (SPS0) and bit 15 (CKS0n) of serial mode register 0n (SMR0n). **Table 11-2 Operating Clock Selection** | SMR0n<br>Register | SPS0 Register | | | | | | | Operation Clo | ock (MCK) Note 1 | | |-------------------|------------------|------------|------------|------------|------------|------------|------------|---------------|----------------------|---------------| | CKS0n | PRS<br>013 | PRS<br>012 | PRS<br>011 | PRS<br>010 | PRS<br>003 | PRS<br>002 | PRS<br>001 | PRS<br>000 | | fclk = 20 MHz | | 0 | Х | Χ | Х | Х | 0 | 0 | 0 | 0 | fclk | 20 MHz | | | Х | Х | Х | Х | 0 | 0 | 0 | 1 | fclk/2 | 10 MHz | | | Х | Χ | Х | Х | 0 | 0 | 1 | 0 | fclk/2 <sup>2</sup> | 5 MHz | | | Х | Χ | Χ | Χ | 0 | 0 | 1 | 1 | fclk/2 <sup>3</sup> | 2.5 MHz | | | Х | Х | Х | Х | 0 | 1 | 0 | 0 | fclk/2 <sup>4</sup> | 1.25 MHz | | | Х | Х | Х | Х | 0 | 1 | 0 | 1 | fclk/2⁵ | 625 kHz | | | Х | Χ | Х | Х | 0 | 1 | 1 | 0 | fclk/2 <sup>6</sup> | 313 kHz | | | Х | Х | Х | Х | 0 | 1 | 1 | 1 | fclk/2 <sup>7</sup> | 156 kHz | | | Х | Х | Χ | Χ | 1 | 0 | 0 | 0 | fclk/28 | 78.1 kHz | | | Х | Х | Х | Х | 1 | 0 | 0 | 1 | fclk/29 | 39.1 kHz | | | Х | Χ | Х | Х | 1 | 0 | 1 | 0 | fclk/2 <sup>10</sup> | 19.5 kHz | | | Х | Х | Х | Х | 1 | 0 | 1 | 1 | fclk/2 <sup>11</sup> | 9.77 kHz | | | Х | Х | Χ | Χ | 1 | 1 | 1 | 1 | INTTM02 Note 2 | | | 1 | 0 | 0 | 0 | 0 | Х | Х | Х | Х | fclk | 20 MHz | | | 0 | 0 | 0 | 1 | Х | Х | Х | Х | fclk/2 | 10 MHz | | | 0 | 0 | 1 | 0 | Х | Х | Х | Х | fclk/2 <sup>2</sup> | 5 MHz | | | 0 | 0 | 1 | 1 | Х | Х | Х | Х | fclk/2 <sup>3</sup> | 2.5 MHz | | | 0 | 1 | 0 | 0 | Х | Х | Х | Х | fclk/2 <sup>4</sup> | 1.25 MHz | | | 0 | 1 | 0 | 1 | Χ | Х | Х | Χ | fclk/2⁵ | 625 kHz | | | 0 | 1 | 1 | 0 | Х | Х | Х | Х | fclk/2 <sup>6</sup> | 313 kHz | | | 0 | 1 | 1 | 1 | Х | Х | Х | Х | fclk/2 <sup>7</sup> | 156 kHz | | | 1 | 0 | 0 | 0 | Х | Х | Х | Х | fclk/2 <sup>8</sup> | 78.1 kHz | | | 1 | 0 | 0 | 1 | Х | Х | Х | Х | fclk/29 | 39.1 kHz | | | 1 | 0 | 1 | 0 | Х | Х | Х | Х | fclk/2 <sup>10</sup> | 19.5 kHz | | | 1 | 0 | 1 | 1 | Х | Х | Х | Х | fclk/2 <sup>11</sup> | 9.77 kHz | | | 1 | 1 | 1 | 1 | Х | Х | Х | Х | INTTM02 Note 2 | | | | Other than above | | | | | | | | | ted | - Notes 1. When changing the clock selected for fclk (by changing the system clock control register (CKC) value), do so after having stopped (ST0 = 000FH) the operation of the serial array unit (SAU). When selecting INTTM02 for the operation clock, also stop the timer array unit (TAU) (TT0 = 00FFH). - 2. SAU can be operated at a fixed division ratio of the subsystem clock, regardless of the fclk frequency (main system clock, subsystem clock), by operating the interval timer for which fsus/4 has been selected as the count clock (setting TIS02 (if m = 0) or TIS03 (if m = 1) of the TIS0 register to 1) and selecting INTTM02 and INTTM03 by using the SPSm register in channels 2 and 3 of TAU. When changing fclk, however, SAU and TAU must be stopped as described in Note 1 above. Remarks 1. X: Don't care 2. n: Channel number (n = 0, 2) # 11.5.8 Procedure for processing errors that occurred during 3-wire serial I/O (CSI00, CSI10) communication The procedure for processing errors that occurred during 3-wire serial I/O (CSI00, CSI10) communication is described in Figure 11-70. Figure 11-70. Processing Procedure in Case of Overrun Error | Software Manipulation | Hardware Status | Remark | |--------------------------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | Reads serial data SDR0n register. —— | The BFF = 0, and channel n is enabled to receive data. | This is to prevent an overrun error if the next reception is completed during error processing. | | Reads SSR0n register. | | Error type is identified and the read value is used to clear error flag. | | Writes SIR0n register | Error flag is cleared. | Only error generated at the point of reading can be cleared, by writing the value read from the SSR0n register to the SIR0n register without modification. | **Remark** n: Channel number (n = 0, 2) ## 11.6 Operation of UART (UART0, UART1, UART3) Communication This is a start-stop synchronization function using two lines: serial data transmission (TxD) and serial data reception (RxD) lines. It transmits or receives data in asynchronization with the party of communication (by using an internal baud rate). Full-duplex UART communication can be realized by using two channels, one dedicated to transmission (even channel) and the other to reception (odd channel). [Data transmission/reception] - Data length of 5, 7, or 8 bits - · Select the MSB/LSB first - · Level setting of transmit/receive data and select of reverse - Parity bit appending and parity check functions - · Stop bit appending [Interrupt function] - · Transfer end interrupt/buffer empty interrupt - Error interrupt in case of framing error, parity error, or overrun error [Error detection flag] • Framing error, parity error, or overrun error The LIN-bus is supported in UART3 (2, 3 channels of unit 1) [LIN-bus functions] • Wakeup signal detection • Sync break field (SBF) detection • Sync field measurement, baud rate calculation External interrupt (INTP0) or timer array unit (TAU) is used. UART0 uses channels 0 and 1 of SAU0. UART1 uses channels 2 and 3 of SAU0. UART3 uses channels 2 and 3 of SAU1. | Unit | Channel | Used as CSI | Used as UART | Used as Simplified I <sup>2</sup> C | |------|---------|-------------|----------------------------|-------------------------------------| | 0 | 0 | CSI00 | UART0 | - | | | 1 | - | | - | | | 2 | CSI10 | UART1 | IIC10 | | | 3 | = | | - | | 1 | 0 | - | - | _ | | | 1 | - | - | _ | | | 2 | _ | UART3 (supporting LIN-bus) | _ | | | 3 | = | | - | Caution When using serial array units 0 and 1 as UARTs, the channels of both the transmitting side (evennumber channel) and the receiving side (odd-number channel) can be used only as UARTs. UART performs the following four types of communication operations. UART transmission (See 11.6.1.) UART reception (See 11.6.2.) LIN transmission (UART3 only) (See 11.6.3.) LIN reception (UART3 only) (See 11.6.4.) ## 11.6.1 UART transmission UART transmission is an operation to transmit data from the 78K0R/KE3 to another device asynchronously (start-stop synchronization). Of two channels used for UART, the even channel is used for UART transmission. | UART | UART0 | UART1 | UART3 | | | | | | | |----------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------|--|--|--|--|--|--| | Target channel | Channel 0 of SAU0 | Channel 2 of SAU0 | Channel 2 of SAU1 | | | | | | | | Pins used | TxD0 | TxD1 | TxD3 | | | | | | | | Interrupt | INTST0 | INTST1 | INTST3 | | | | | | | | | Transfer end interrupt (in single-tra | Transfer end interrupt (in single-transfer mode) or buffer empty interrupt (in continuous transfer mode) can be selected. | | | | | | | | | Error detection flag | None | None | | | | | | | | | Transfer data length | 5, 7, or 8 bits | | | | | | | | | | Transfer rate | Max. fмcк/6 [bps] (SDRmn [15:9] = 2 or more), Min. fclк/(2 × 2 <sup>11</sup> × 128) [bps] Note | | | | | | | | | | Data phase | . , | Forward output (default: high level) Reverse output (default: low level) | | | | | | | | | Parity bit | The following selectable No parity bit Appending 0 parity Appending even parity Appending odd parity | | | | | | | | | | Stop bit | The following selectable • Appending 1 bit • Appending 2 bits | | | | | | | | | | Data direction | MSB or LSB first | | | | | | | | | Note Use this operation within a range that satisfies the conditions above and the AC characteristics in the electrical specifications (see CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS) and CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS)). Remarks 1. fmck: Operation clock (MCK) frequency of target channel fclk: System clock frequency **2.** m: Unit number (m = 0, 1), n: Channel number (n = 0, 2), mn = 00, 02, 12 ## (1) Register setting Figure 11-71. Example of Contents of Registers for UART Transmission of UART (UART0, UART1, UART3) (1/2) **Note** Before transmission is started, be sure to set to 1 when the SOLmn bit of the target channel is set to 0, and set to 0 when the SOLmn bit of the target channel is set to 1. The value varies depending on the communication data during communication operation. **Remark** m: Unit number (m = 0, 1), n: Channel number (n = 0, 2), mn = 00, 02, 12 : Setting disabled (set to the initial value) x: Bit that cannot be used in this mode (set to the initial value when not used in any mode) 0/1: Set to 0 or 1 depending on the usage of the user Figure 11-71. Example of Contents of Registers for UART Transmission of UART (UART0, UART1, UART3) (2/2) ## (2) Operation procedure Starting initial setting Release the serial array unit from the Setting PERm register reset status and start clock supply. Set the operation clock. Setting SPSm register Setting SMRmn register Set an operation mode, etc. Set a communication format. Setting SCRmn register Set a transfer baud rate. Setting SDRmn register Set an output data level. Changing setting of SOLm register Manipulate the SOmn bit and set an Setting SOm register initial output level. Changing setting of SOEm register Setting port Writing to SSm register Starting communication Figure 11-72. Initial Setting Procedure for UART Transmission Caution After setting the PER0 register to 1, be sure to set the SPSm register after 4 or more clocks have elapsed. communication. register. Set the SOEmn bit to 1 and enable data Enable data output of the target channel by setting a port register and a port mode SEmn = 1 when the SSmn bit of the Set transmit data to the TXDq register (bits 7 to 0 of the SDRmn register) and start output of the target channel. target channel is set to 1. Figure 11-73. Procedure for Stopping UART Transmission **Remark** Even after communication is stopped, the pin level is retained. To resume the operation, re-set the SOm register (see **Figure 11-74 Procedure for Resuming UART Transmission**). Starting setting for resumption Disable data output of the target channel by setting a port register and a port mode Port manipulation (Essential) register. Change the setting if an incorrect division Changing setting of SPSm register (Selective) ratio of the operation clock is set. Change the setting if an incorrect Changing setting of SDRm register (Selective) transfer baud rate is set. Change the setting if the setting of the Changing setting of SMRmn register (Selective) SMRmn register is incorrect. Change the setting if the setting of the Changing setting of SCRmn register (Selective) SCRmn register is incorrect. Change the setting if the setting of the Changing setting of SOLmn register (Selective) SOLmn register is incorrect. Clear the SOEmn bit to 0 and stop (Essential) Changing setting of SOEm register output. Manipulate the SOmn bit and set an Changing setting of SOm register (Essential) initial output level. Set the SOEmn bit to 1 and enable Changing setting of SOEm register (Essential) output. Enable data output of the target channel by setting a port register and a port mode Port manipulation (Essential) register. SEmn = 1 when the SSmn bit of the Writing to SSm register (Essential) target channel is set to 1. Sets transmit data to the TXDq register Starting communication (Essential) (bits 7 to 0 of the SDRmn register) and start communication. Figure 11-74. Procedure for Resuming UART Transmission # (3) Processing flow (in single-transmission mode) Figure 11-75. Timing Chart of UART Transmission (in Single-Transmission Mode) **Remark** m: Unit number (m = 0, 1), n: Channel number (n = 0, 2), mn = 00, 02, 12, q: UART number (q = 0, 1, 3) Starting UART communication Setting SAU1EN and SAU0EN bits of PER0 register to 1 Setting operation clock by SPSm register SMRmn, SCRmn: Setting communication SDRmn[15:9]: Setting transfer rate Perform initial setting when SEmn = 0. SOLmn: Setting output data level SOm, SOEm: Setting output Port manipulation Writing 1 to SSmn bit Writing transmit data to TXDq (=SDRmn[7:0]) No Transfer end interrupt generated? Yes No Transmission completed? Yes Writing 1 to STmn bit Clearing SAU1EN and SAU0EN bits of PER0 register to 0 End of communication Figure 11-76. Flowchart of UART Transmission (in Single-Transmission Mode) Caution After setting the PER0 register to 1, be sure to set the SPSm register after 4 or more clocks have elapsed. ## (4) Processing flow (in continuous transmission mode) (Note) SSmn STmn SEmn SDRmn Transmit data 3 Transmit data 1 Transmit data 2 TxDq pin Transmit data 2 Transmit data 3 X<sub>P</sub>/SP Transmit data 1 ( P/SP\ST (P/SP Shift register mn INTSTq Data transmission (7-bit length) Data transmission (7-bit length) Data transmission (7-bit length) MDmn0 **TSFmn** BFFmn <2̈> <3> <2> <3> <4> Figure 11-77. Timing Chart of UART Transmission (in Continuous Transmission Mode) Note When transmit data is written to the SDRmn register while BFFmn = 1, the transmit data is overwritten. Caution The MDmn0 bit can be rewritten even during operation. However, rewrite it before transfer of the last bit is started, so that it has been rewritten before the transfer end interrupt of the last transmit data. **Remark** m: Unit number (m = 0, 1), n: Channel number (n = 0, 2), mn = 00, 02, 12, q: UART number (q = 0, 1, 3) Figure 11-78. Flowchart of UART Transmission (in Continuous Transmission Mode) Caution After setting the PER0 register to 1, be sure to set the SPSm register after 4 or more clocks have elapsed. Remark <1> to <6> in the figure correspond to <1> to <6> in Figure 11-77 Timing Chart of UART Transmission (in Continuous Transmission Mode). ## 11.6.2 UART reception UART reception is an operation wherein the 78K0R/KE3 asynchronously receives data from another device (start-stop synchronization). For UART reception, the odd-number channel of the two channels used for UART is used. The SMR register of both the odd- and even-numbered channels must be set. | UART | UART0 | UART1 | UART3 | | | | | |----------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------|--|--|--|--| | Target channel | Channel 1 of SAU0 | Channel 3 of SAU0 | Channel 3 of SAU1 | | | | | | Pins used | RxD0 | RxD1 | RxD3 | | | | | | Interrupt | INTSR0 | INTSR1 | INTSR3 | | | | | | | Transfer end interrupt only (Setting | g the buffer empty interrupt is prohib | ited.) | | | | | | Error interrupt | INTSRE0 | INTSRE1 | INTSRE3 | | | | | | Error detection flag | Framing error detection flag (FEFmn) Parity error detection flag (PEFmn) Overrun error detection flag (OVFmn) | | | | | | | | Transfer data length | 5, 7 or 8 bits | | | | | | | | Transfer rate | Max. fмcк/6 [bps] (SDRmn [15:9] = | = 2 or more), Min. fcLk/ $(2 \times 2^{11} \times 128)$ | [bps] Note | | | | | | Data phase | Forward output (default: high level Reverse output (default: low level) | | | | | | | | Parity bit | The following selectable No parity bit (no parity check) Appending 0 parity (no parity check) Appending even parity Appending odd parity | | | | | | | | Stop bit | Appending 1 bit | | | | | | | | Data direction | MSB or LSB first | | | | | | | Note Use this operation within a range that satisfies the conditions above and the AC characteristics in the electrical specifications (see CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS) and CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS)). Remarks 1. fmck: Operation clock (MCK) frequency of target channel fclk: System clock frequency **2.** m: Unit number (m = 0, 1), n: Channel number (n = 1, 3), mn = 01, 03, 13 #### (1) Register setting < R > Figure 11-79. Example of Contents of Registers for UART Reception of UART (UART0, UART1, UART3) (1/2) Caution For the UART reception, be sure to set SMRmr of channel r that is to be paired with channel n. **Remark** m: Unit number (m = 0, 1), n: Channel number (n = 1, 3), mn = 01, 03, 13 r: Channel number (r = n - 1), : Setting is fixed in the UART reception mode, : Setting disabled (set to the initial value) x: Bit that cannot be used in this mode (set to the initial value when not used in any mode) 0/1: Set to 0 or 1 depending on the usage of the user Figure 11-79. Example of Contents of Registers for UART Reception of UART (UART0, UART1, UART3) (2/2) Caution For the UART reception, be sure to set SMRmr of channel r that is to be paired with channel n. **Remark** m: Unit number (m = 0, 1), n: Channel number (n = 1, 3), mn = 01, 03, 13, r: Channel number (r = n - 1), q: UART number (q = 0, 1, 3) : Setting is fixed in the UART reception mode, : Setting disabled (set to the initial value) x: Bit that cannot be used in this mode (set to the initial value when not used in any mode) 0/1: Set to 0 or 1 depending on the usage of the user # (2) Operation procedure Figure 11-80. Initial Setting Procedure for UART Reception Cautions After setting the PER0 register to 1, be sure to set the SPSm register after 4 or more clocks have elapsed. Figure 11-81. Procedure for Stopping UART Reception Starting setting for resumption Stop the target for communication or wait (Essential) Manipulating target for communication until the target completes its operation. Change the setting if an incorrect division (Selective) Changing setting of SPSm register ratio of the operation clock is set. Change the setting if an incorrect (Selective) Changing setting of SDRmn register transfer baud rate is set. Change the setting if the setting of the Changing setting of SMRmn (Selective) SMRmn and SMRmr registers is incorrect. and SMRmr registers Change the setting if the setting of the (Selective) Changing setting of SCRmn register SCRmn register is incorrect. Cleared by using SIRmn register if FEF, (Selective) Clearing error flag PEF, or OVF flag remains set. SEmn = 1 when the SSmn bit of the (Essential) Writing to SSm register target channel is set to 1. The start bit is detected. (Essential) Starting communication Figure 11-82. Procedure for Resuming UART Reception <R> # (3) Processing flow Figure 11-83. Timing Chart of UART Reception **Remark** m: Unit number (m = 0, 1), n: Channel number (n = 1, 3), mn = 01, 03, 13, q: UART number (q = 0, 1, 3) Starting UART communication Setting SAU1EN and SAU0EN bits of PER0 register to 1 Setting transfer rate by SPSm register SMRmn, SMRmr, SCRmn: Setting communication Perform initial setting when SDRmn[15:9]: Setting transfer rate SEmn = 0.Port manipulation Writing 1 to SSmn bit Detecting start bit Starting reception Transfer end interrupt generated? No Yes No Error interrupt generated? Yes Reading RXDq register (SDRmn[7:0]) Error processing Reception completed? No Yes Writing 1 to STmn bit Clearing SAU1EN and SAU0EN bits of PER0 register to 0 End of UART communication Figure 11-84. Flowchart of UART Reception Caution After setting the PER0 register to 1, be sure to set the SPSm register after 4 or more clocks have elapsed. <R> #### 11.6.3 LIN transmission Of UART transmission, UART3 supports LIN communication. For LIN transmission, channel 2 of unit 1 (SAU1) is used. | UART | UART0 | UART1 | UART3 | | | | | |------------------------------|----------------------------------------------------------------------------------------------------------|------------------------------------|----------------------------------|--|--|--|--| | Support of LIN communication | Not supported | Not supported | Supported | | | | | | Target channel | - | - | Channel 2 of SAU1 | | | | | | Pins used | - | - | TxD3 | | | | | | Interrupt | - | - | INTST3 | | | | | | | Transfer end interrupt (in single mode) can be selected. | -transfer mode) or buffer empty in | nterrupt (in continuous transfer | | | | | | Error detection flag | None | | | | | | | | Transfer data length | 8 bits | | | | | | | | Transfer rate | Max. fмcк/6 [bps] (SDR12 [15:9] = 2 or more), Min. fclк/(2 × 2 <sup>11</sup> × 128) [bps] Note | | | | | | | | Data phase | Forward output (default: high le<br>Reverse output (default: low lev | , | | | | | | | Parity bit | The following selectable No parity bit Appending 0 parity Appending even parity Appending odd parity | | | | | | | | Stop bit | The following selectable Appending 1 bit Appending 2 bits | | | | | | | | Data direction | MSB or LSB first | · | | | | | | Note Use this operation within a range that satisfies the conditions above and the AC characteristics in the electrical specifications (see CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS) and CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS)). Remark fmck: Operation clock (MCK) frequency of target channel fclk: System clock frequency LIN stands for Local Interconnect Network and is a low-speed (1 to 20 kbps) serial communication protocol designed to reduce the cost of an automobile network. Communication of LIN is single-master communication and up to 15 slaves can be connected to one master. The slaves are used to control switches, actuators, and sensors, which are connected to the master via LIN. Usually, the master is connected to a network such as CAN (Controller Area Network). A LIN bus is a single-wire bus to which nodes are connected via transceiver conforming to ISO9141. According to the protocol of LIN, the master transmits a frame by attaching baud rate information to it. A slave receives this frame and corrects a baud rate error from the master. If the baud rate error of a slave is within $\pm 15\%$ , communication can be established. Figure 11-85 outlines a transmission operation of LIN. Wakeup signal Sync break Sync field Identification Data field Data field Checksum field frame field field LIN Bus 13-bit SBF 55H Data Data Data Data 8 bits<sup>Note 1</sup> transmissionNote 2 transmission transmission transmission transmission transmission TxD3 Figure 11-85. Transmission Operation of LIN Notes 1. The baud rate is set so as to satisfy the standard of the wakeup signal and data of 00H is transmitted. - 2. A sync break field is defined to have a width of 13 bits and output a low level. Where the baud rate for main transfer is N [bps], therefore, the baud rate of the sync break field is calculated as follows. (Baud rate of sync break field) = 9/13 × N - By transmitting data of 00H at this baud rate, a sync break field is generated. - **3.** INTST3 is output upon completion of transmission. INTST3 is also output when SBF transmission is executed. **Remark** The interval between fields is controlled by software. (output) INTST3Note 3 Figure 11-86. Flowchart for LIN Transmission # 11.6.4 LIN reception Of UART reception, UART3 supports LIN communication. For LIN reception, channel 3 of unit 1 (SAU1) is used. | UART | UART0 | UART1 | UART3 | | | | | | |------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------|--|--|--|--|--| | Support of LIN communication | Not supported | Not supported | Supported | | | | | | | Target channel | - | - | Channel 0 of SAU1 | | | | | | | Pins used | - | - | RxD3 | | | | | | | Interrupt | - | - | INTSR3 | | | | | | | | Transfer end interrupt only (Set | ting the buffer empty interrupt is p | prohibited.) | | | | | | | Error interrupt | - | - | INTSRE3 | | | | | | | Error detection flag | <ul> <li>Framing error detection flag (FEF13)</li> <li>Parity error detection flag (PEF13)</li> <li>Overrun error detection flag (OVF13)</li> </ul> | | | | | | | | | Transfer data length | 8 bits | | | | | | | | | Transfer rate | Max. fмcк/6 [bps] (SDR13 [15:9 | ] = 2 or more), Min. fcLk/( $2 \times 2^{11} \times$ | 128) [bps] Note | | | | | | | Data phase | Forward output (default: high le<br>Reverse output (default: low lev | | | | | | | | | Parity bit | The following selectable No parity bit (no parity check) Appending 0 parity (no parity check) Appending even parity check Appending odd parity check | | | | | | | | | Stop bit | The following selectable • Appending 1 bit • Appending 2 bits | | | | | | | | | Data direction | MSB or LSB first | | | | | | | | Note Use this operation within a range that satisfies the conditions above and the AC characteristics in the electrical specifications (see CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS) and CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS)). Remark fmck: Operation clock (MCK) frequency of target channel fclk: System clock frequency Figure 11-87 outlines a reception operation of LIN. Figure 11-87. Reception Operation of LIN Here is the flow of signal processing. - <1> The wakeup signal is detected by detecting an interrupt edge (INTP0) on a pin. When the wakeup signal is detected, enable reception of UART3 (RXE13 = 1) and wait for SBF reception. - <2> When the start bit of SBF is detected, reception is started and serial data is sequentially stored in the RXD3 register (= bits 7 to 0 of the serial data register 13 (SDR13)) at the set baud rate. When the stop bit is detected, the reception end interrupt request (INTSR3) is generated. When data of low levels of 11 bits or more is detected as SBF, it is judged that SBF reception has been correctly completed. If data of low levels of less than 11 bits is detected as SBF, it is judged that an SBF reception error has occurred, and the system returns to the SBF reception wait status. - <3> When SBF reception has been correctly completed, start channel 7 of the timer array unit and measure the bit interval (pulse width) of the sync field (see 6.7.5 Operation as input signal high-/low-level width measurement). - <4> Calculate a baud rate error from the bit interval of sync field (SF). Stop UART3 once and adjust (re-set) the baud rate. - <5> The checksum field should be distinguished by software. In addition, processing to initialize UART3 after the checksum field is received and to wait for reception of SBF should also be performed by software. Figure 11-88 shows the configuration of a port that manipulates reception of LIN. The wakeup signal transmitted from the master of LIN is received by detecting an edge of an external interrupt (INTP0). The length of the sync field transmitted from the master can be measured by using the external event capture operation of the timer array unit (TAU) to calculate a baud-rate error. By controlling switch of port input (ISC0/ISC1), the input source of port input (RxD3) for reception can be input to the external interrupt pin (INTP0) and timer array unit (TAU). Figure 11-88. Port Configuration for Manipulating Reception of LIN Remark ISC0, ISC1: Bits 0 and 1 of the input switch control register (ISC) (See Figure 11-17.) The peripheral functions used for the LIN communication operation are as follows. # <Peripheral functions used> - External interrupt (INTP0); Wakeup signal detection - Usage: To detect an edge of the wakeup signal and the start of communication - Channel 7 of timer array unit (TAU); Baud rate error detection - Usage: To detect the length of the sync field (SF) and divide it by the number of bits in order to detect an error (The interval of the edge input to RxD3 is measured in the capture mode.) - Channels 2 and 3 (UART3) of serial array unit 1 (SAU1) Figure 11-89. Flowchart of LIN Reception # 11.6.5 Calculating baud rate # (1) Baud rate calculation expression The baud rate for UART (UART0, UART1, UART3) communication can be calculated by the following expressions. (Baud rate) = {Operation clock (MCK) frequency of target channel} $\div$ (SDRmn[15:9] + 1) $\div$ 2 [bps] # Caution Setting SDRmn [15:9] = (0000000B, 0000001B) is prohibited. - **Remarks 1.** When UART is used, the value of SDRmn[15:9] is the value of bits 15 to 9 of the SDRmn register (0000010B to 11111111B) and therefore is 2 to 127. - **2.** m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 12, 13 The operation clock (MCK) is determined by serial clock select register m (SPSm) and bit 15 (CKSmn) of serial mode register mn (SMRmn). **Table 11-3 Operating Clock Selection** | SMRmn Register | SPSm Register | | | | | | | | Operation | Clock (MCK) Note 1 | |----------------|---------------|-----|-----|-----|-----|-----|-----|-----|----------------------|--------------------| | CKSmn | PRS | fclk = 20 MHz | | | m13 | m12 | m11 | m10 | m03 | m02 | m01 | m00 | | | | 0 | Χ | Х | Х | Х | 0 | 0 | 0 | 0 | fclk | 20 MHz | | | Χ | Х | Х | Х | 0 | 0 | 0 | 1 | fclk/2 | 10 MHz | | | Х | Х | Х | Х | 0 | 0 | 1 | 0 | fclk/2 <sup>2</sup> | 5 MHz | | | Х | Х | Х | Х | 0 | 0 | 1 | 1 | fclk/2 <sup>3</sup> | 2.5 MHz | | | Х | Х | Х | Х | 0 | 1 | 0 | 0 | fc∟к/2⁴ | 1.25 MHz | | | Χ | Х | Х | Х | 0 | 1 | 0 | 1 | fclк/2⁵ | 625 kHz | | | Χ | Х | Х | Х | 0 | 1 | 1 | 0 | fclk/2 <sup>6</sup> | 313 kHz | | | Χ | Х | Х | Х | 0 | 1 | 1 | 1 | fclk/2 <sup>7</sup> | 156 kHz | | | Х | Х | Х | Х | 1 | 0 | 0 | 0 | fclk/2 <sup>8</sup> | 78.1 kHz | | | Х | Х | Х | Х | 1 | 0 | 0 | 1 | fclk/29 | 39.1 kHz | | | Х | Х | Х | Х | 1 | 0 | 1 | 0 | fclk/2 <sup>10</sup> | 19.5 kHz | | | Х | Х | Х | Х | 1 | 0 | 1 | 1 | fclk/2 <sup>11</sup> | 9.77 kHz | | | Х | Х | Х | Х | 1 | 1 | 1 | 1 | If m = 0: II | | | | | | | | | | | | if m = 1: IN | NTTM03 Note 2 | | 1 | 0 | 0 | 0 | 0 | Х | Х | Х | Х | fclk | 20 MHz | | | 0 | 0 | 0 | 1 | Х | Х | Х | Х | fclk/2 | 10 MHz | | | 0 | 0 | 1 | 0 | Х | Х | Х | Х | fclk/2 <sup>2</sup> | 5 MHz | | | 0 | 0 | 1 | 1 | Х | Х | Х | Х | fclk/2 <sup>3</sup> | 2.5 MHz | | | 0 | 1 | 0 | 0 | Х | Х | Х | Х | fclκ/2⁴ | 1.25 MHz | | | 0 | 1 | 0 | 1 | Х | Х | Х | Х | fclк/2⁵ | 625 kHz | | | 0 | 1 | 1 | 0 | Х | Х | Х | Х | fclk/2 <sup>6</sup> | 313 kHz | | | 0 | 1 | 1 | 1 | Х | Х | Х | Х | fclk/2 <sup>7</sup> | 156 kHz | | | 1 | 0 | 0 | 0 | Х | Х | Х | Х | fclk/2 <sup>8</sup> | 78.1 kHz | | | 1 | 0 | 0 | 1 | Х | Х | Х | Х | fclk/2 <sup>9</sup> | 39.1 kHz | | | 1 | 0 | 1 | 0 | Х | Х | Х | Х | fclk/2 <sup>10</sup> | 19.5 kHz | | | 1 | 0 | 1 | 1 | Х | Х | Х | Х | fclk/2 <sup>11</sup> | 9.77 kHz | | | 1 | 1 | 1 | 1 | Х | Х | Х | Х | If m = 0: II | | | | | | | | | | | | if m = 1: IN | NTTM03 Note 2 | | | | | | | | | | | | ohibited | - Notes 1. When changing the clock selected for fclk (by changing the system clock control register (CKC) value), do so after having stopped (STm = 000FH) the operation of the serial array unit (SAU). When selecting INTTM02 and INTTM03 for the operation clock, also stop the timer array unit (TAU) (TT0 = 00FFH). - 2. SAU can be operated at a fixed division ratio of the subsystem clock, regardless of the fclk frequency (main system clock, subsystem clock), by operating the interval timer for which fsub/4 has been selected as the count clock (setting TIS02 (if m = 0) or TIS03 (if m = 1) of the TIS0 register to 1) and selecting INTTM02 and INTTM03 by using the SPSm register in channels 2 and 3 of TAU. When changing fclk, however, SAU and TAU must be stopped as described in Note 1 above. #### Remarks 1. X: Don't care **2.** m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 12, 13 # (2) Baud rate error during transmission The baud rate error of UART (UART0, UART1, UART3) communication during transmission can be calculated by the following expression. Make sure that the baud rate at the transmission side is within the permissible baud rate range at the reception side. (Baud rate error) = (Calculated baud rate value) ÷ (Target baud rate) × 100 – 100 [%] Here is an example of setting a UART baud rate at fclk = 20 MHz. | UART Baud Rate | | fclk = 20 MHz | | | | | | | | |--------------------|-----------------------|---------------|----------------------|-----------------------------|--|--|--|--|--| | (Target Baud Rate) | Operation Clock (MCK) | SDRmn[15:9] | Calculated Baud Rate | Error from Target Baud Rate | | | | | | | 300 bps | fclk/2 <sup>9</sup> | 64 | 300.48 bps | +0.16 % | | | | | | | 600 bps | fclk/2 <sup>8</sup> | 64 | 600.96 bps | +0.16 % | | | | | | | 1200 bps | fclk/2 <sup>7</sup> | 64 | 1201.92 bps | +0.16 % | | | | | | | 2400 bps | fclk/2 <sup>6</sup> | 64 | 2403.85 bps | +0.16 % | | | | | | | 4800 bps | fclk/2 <sup>5</sup> | 64 | 4807.69 bps | +0.16 % | | | | | | | 9600 bps | fclk/2 <sup>4</sup> | 64 | 9615.38 bps | +0.16 % | | | | | | | 19200 bps | fclk/2 <sup>3</sup> | 64 | 19230.8 bps | +0.16 % | | | | | | | 31250 bps | fclk/2 <sup>3</sup> | 39 | 31250.0 bps | ±0.0 % | | | | | | | 38400 bps | fclk/2 <sup>2</sup> | 64 | 38461.5 bps | +0.16 % | | | | | | | 76800 bps | fclk/2 | 64 | 76923.1 bps | +0.16 % | | | | | | | 153600 bps | fclk | 64 | 153846 bps | +0.16 % | | | | | | | 312500 bps | fclk | 31 | 312500 bps | ±0.0 % | | | | | | **Remark** m: Unit number (m = 0, 1), n: Channel number (n = 0, 2), mn = 00, 02, 12 #### (3) Permissible baud rate range for reception The permissible baud rate range for reception during UART (UART0, UART1, UART3) communication can be calculated by the following expression. Make sure that the baud rate at the transmission side is within the permissible baud rate range at the reception side. (Maximum receivable baud rate) = $$\frac{2 \times k \times Nfr}{2 \times k \times Nfr - k + 2} \times Brate$$ (Minimum receivable baud rate) = $$\frac{2 \times k \times (Nfr - 1)}{2 \times k \times Nfr - k - 2} \times Brate$$ Brate: Calculated baud rate value at the reception side (See 11.6.5 (1) Baud rate calculation expression.) k: SDRmn[15:9] + 1 Nfr: 1 data frame length [bits] = (Start bit) + (Data length) + (Parity bit) + (Stop bit) **Remark** m: Unit number (m = 0, 1), n: Channel number (n = 1, 3) Figure 11-90. Permissible Baud Rate Range for Reception (1 Data Frame Length = 11 Bits) As shown in Figure 11-90, the timing of latching receive data is determined by the division ratio set by bits 15 to 9 of the serial data register mn (SDRmn) after the start bit is detected. If the last data (stop bit) is received before this latch timing, the data can be correctly received. # 11.6.6 Procedure for processing errors that occurred during UART (UART0, UART1, UART2, UART3) communication The procedure for processing errors that occurred during UART (UART0, UART1, UART2, UART3) communication is described in Figures 13-91 and 13-92. Figure 11-91. Processing Procedure in Case of Parity Error or Overrun Error | Software Manipulation | Hardware Status | Remark | |------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | Reads SDRmn register. | ➤ The BFF0 = 0, and channel n is enabled to receive data. | This is to prevent an overrun error if the next reception is completed during error processing. | | Reads SSRmn register. | | Error type is identified and the read value is used to clear error flag. | | Writes SIRmn register. | Error flag is cleared. | Only error generated at the point of reading can be cleared, by writing the value read from the SSRmn register to the SIRmn register without modification. | Figure 11-92. Processing Procedure in Case of Framing Error | Software Manipulation | Hardware Status | Remark | |---------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Reads SDRmn register. | The BFF = 0, and channel n is enabled to receive data. | This is to prevent an overrun error if the next reception is completed during error processing. | | Reads SSRmn register. | | Error type is identified and the read value is used to clear error flag. | | Writes SIRmn register. | Error flag is cleared. | Only error generated at the point of reading can be cleared, by writing the value read from the SSRmn register to the SIRmn register without modification. | | Sets STmn bit to 1. | The SEmn = 0, and channel n stops operating. | | | Synchronization with other party of communication | | Synchronization with the other party of communication is re-established and communication is resumed because it is considered that a framing error has occurred because the start bit has been shifted. | | Sets SSmn bit to 1. | The SEmn = 1, and channel n is enabled to operate. | | **Remark** m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 12 13 # 11.7 Operation of Simplified I<sup>2</sup>C (IIC10) Communication This is a clocked communication function to communicate with two or more devices by using two lines: serial clock (SCL) and serial data (SDA). This communication function is designed to execute single communication with devices such as EEPROM, flash memory, and A/D converter, and therefore, can be used only by the master and does not have a wait detection function. Make sure by using software, as well as operating the control registers, that the AC specifications of the start and stop conditions are observed. [Data transmission/reception] - Master transmission, master reception (only master function with a single master) - ACK output function<sup>Note</sup> and ACK detection function - Data length of 8 bits (When an address is transmitted, the address is specified by the higher 7 bits, and the least significant bit is used for R/W control.) - Manual generation of start condition and stop condition [Interrupt function] · Transfer end interrupt [Error detection flag] - <R> - Overrun error - Parity error (ACK error) - \* [Functions not supported by simplified I<sup>2</sup>C] - Slave transmission, slave reception - · Arbitration loss detection function - · Wait detection function **Note** An ACK is not output when the last data is being received by writing 0 to the SOE02 (SOE0 register) bit and stopping the output of serial communication data. See **11.7.3 (2) Processing flow** for details. Remark To use an I<sup>2</sup>C bus of full function, see CHAPTER 12 SERIAL INTERFACE IICO. The channels supporting simplified I<sup>2</sup>C (IIC10) are channel 2 of SAU0. | Unit | Channel | Used as CSI | Used as UART | Used as Simplified I <sup>2</sup> C | |------|---------|-------------|----------------------------|-------------------------------------| | 0 | 0 | CSI00 | UART0 | _ | | | 1 | - | | - | | | 2 | CSI10 | UART1 | IIC10 | | | 3 | - | | - | | 1 | 0 | _ | - | _ | | | 1 | - | - | _ | | | 2 | | UART3 (supporting LIN-bus) | _ | | | 3 | - | | - | Simplified I<sup>2</sup>C (IIC10) performs the following four types of communication operations. Address field transmission (See 11.7.1.) Data transmission (See 11.7.2.) Data reception (See 11.7.3.) Stop condition generation (See 11.7.4.) #### 11.7.1 Address field transmission Address field transmission is a transmission operation that first executes in I<sup>2</sup>C communication to identify the target for transfer (slave). After a start condition is generated, an address (7 bits) and a transfer direction (1 bit) are transmitted in one frame. | Simplified I <sup>2</sup> C | IIC10 | |-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Target channel | Channel 2 of SAU0 | | Pins used | SCL10, SDA10 <sup>Note</sup> | | Interrupt | INTIIC10 | | | Transfer end interrupt only (Setting the buffer empty interrupt is prohibited.) | | Error detection flag | Parity error detection flag (PEF02) | | Transfer data length | 8 bits (transmitted with specifying the higher 7 bits as address and the least significant bit as R/W control) | | Transfer rate | Max. fmck/4 [Hz] (SDR02[15:9] = 1 or more) fmck: Operation clock (MCK) frequency of target channel However, the following condition must be satisfied in each mode of I <sup>2</sup> C. • Max. 400 kHz (first mode) • Max. 100 kHz (standard mode) | | Data level | Forward output (default: high level) | | Parity bit | No parity bit | | Stop bit | Appending 1 bit (for ACK reception timing) | | Data direction | MSB first | Note To perform communication via simplified I<sup>2</sup>C, set the N-ch open-drain output (V<sub>DD</sub> tolerance) mode (POM03 = 1) for the port output mode registers (POM0) (see **4.3 Registers Controlling Port Function** for details). When communicating with an external device with a different potential, set the N-ch open-drain output (V<sub>DD</sub> tolerance) mode (POM04 = 1) also for the clock input/output pins (SCL10) (see **4.4.4 Connecting to external device with different potential (2.5 V, 3 V)** for details). <R> #### (1) Register setting Figure 11-93. Example of Contents of Registers for Address Field Transmission of Simplified I<sup>2</sup>C (IIC10) # (a) Serial output register 0 (SO0) ... Sets only the bits of the target channel. SO<sub>0</sub> CKO02 CKO00 SO02 SO00 0/1 0/1 Start condition is generated by manipulating the SO02 bit. # (b) Serial output enable register 0 (SOE0) ... Sets only the bits of the target channel. SOE0 SOE02 SOE00 0/1 SOE02 = 0 until the start condition is generated, and SOE02 = 1 after generation. #### (c) Serial channel start register 0 (SS0) ... Sets only the bits of the target channel is 1. SS0 SS03 SS02 SS01 SS00 0/1 Х #### (d) Serial mode register 02 (SMR02) SMR02 CKS0 CCS02 STS02 SIS020 MD022 MD021 MD020 0/1 > Interrupt sources of channel 2 0: Transfer end interrupt #### (e) Serial communication operation setting register 02 (SCR02) # (f) Serial data register 02 (SDR02) (lower 8 bits: SIO10) **Remark** : Setting is fixed in the IIC mode, : Setting disabled (set to the initial value) $\times$ : Bit that cannot be used in this mode (set to the initial value when not used in any mode) 0/1: Set to 0 or 1 depending on the usage of the user #### (2) Operation procedure Figure 11-94. Initial Setting Procedure for Address Field Transmission Caution After setting the PER0 register to 1, be sure to set the SPS0 register after 4 or more clocks have elapsed. # (3) Processing flow Figure 11-96. Flowchart of Address Field Transmission #### 11.7.2 Data transmission Data transmission is an operation to transmit data to the target for transfer (slave) after transmission of an address field. After all data are transmitted to the slave, a stop condition is generated and the bus is released. | | Simplified I <sup>2</sup> C | IIC10 | |---------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Target channel | Channel 2 of SAU0 | | | Pins used | SCL10, SDA10 <sup>Note</sup> | | | Interrupt | INTIIC10 | | | | Transfer end interrupt only (Setting the buffer empty interrupt is prohibited.) | | | Error detection flag | Parity error detection flag (PEF02) | | | Transfer data length | 8 bits | | <r></r> | Transfer rate | Max. fmck/4 [Hz] (SDR02[15:9] = 1 or more) fmck: Operation clock (MCK) frequency of target channel However, the following condition must be satisfied in each mode of I <sup>2</sup> C. • Max. 400 kHz (first mode) • Max. 100 kHz (standard mode) | | | Data level | Forward output (default: high level) | | | Parity bit | No parity bit | | | Stop bit | Appending 1 bit (for ACK reception timing) | | | Data direction | MSB first | **Note** To perform communication via simplified I<sup>2</sup>C, set the N-ch open-drain output (V<sub>DD</sub> tolerance) mode (POM03 = 1) for the port output mode registers (POM0) (see 4.3 Registers Controlling Port Function for details). When communicating with an external device with a different potential, set the N-ch open-drain output (VDD tolerance) mode (POM04 = 1) also for the clock input/output pins (SCL10) (see 4.4.4 Connecting to external device with different potential (2.5 V, 3 V) for details). #### (1) Register setting Figure 11-97. Example of Contents of Registers for Data Transmission of Simplified I<sup>2</sup>C (IIC10) (a) Serial output register 0 (SO0) ... Do not manipulate this register during data transmission/reception. | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|----|----|----|----|----|---------------------|---|-------|---|---|---|---|---|----------|---|------| | SO0 | | | | | | CKO02 | | CKO00 | | | | | | SO02 | | SO00 | | | 0 | 0 | 0 | 0 | 1 | 0/1 <sup>Note</sup> | 1 | × | 0 | 0 | 0 | 0 | 1 | 0/1 Note | 1 | × | (b) Serial output enable register 0 (SOE0) ... Do not manipulate this register during data transmission/reception. (c) Serial channel start register 0 (SS0) ... Do not manipulate this register during data transmission/reception. (d) Serial mode register 02 (SMR02) ... Do not manipulate this register during data transmission/reception. (e) Serial communication operation setting register 02 (SCR02) ... Do not manipulate the bits of this register, except the TXE02 and RXE02 bits, during data transmission/reception. (f) Serial data register 02 (SDR02) (lower 8 bits: SIO10) Note The value varies depending on the communication data during communication operation. Remark ☐: Setting is fixed in the IIC mode, ☐: Setting disabled (set to the initial value) x: Bit that cannot be used in this mode (set to the initial value when not used in any mode) 0/1: Set to 0 or 1 depending on the usage of the user # (2) Processing flow Figure 11-98. Timing Chart of Data Transmission Figure 11-99. Flowchart of Data Transmission # 11.7.3 Data reception Data reception is an operation to receive data to the target for transfer (slave) after transmission of an address field. After all data are received to the slave, a stop condition is generated and the bus is released. | Simplified I <sup>2</sup> C | IIC10 | | | | | | | |-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Target channel | Channel 2 of SAU0 | | | | | | | | Pins used | SCL10, SDA10 <sup>Note</sup> | | | | | | | | Interrupt | INTIIC10 | | | | | | | | | Transfer end interrupt only (Setting the buffer empty interrupt is prohibited.) | | | | | | | | Error detection flag | Overrun error detection flag (OVF02) only | | | | | | | | Transfer data length | 8 bits | | | | | | | | Transfer rate | Max. fmck/4 [Hz] (SDR02[15:9] = 1 or more) fmck: Operation clock (MCK) frequency of target channel However, the following condition must be satisfied in each mode of I <sup>2</sup> C. • Max. 400 kHz (first mode) • Max. 100 kHz (standard mode) | | | | | | | | Data level | Forward output (default: high level) | | | | | | | | Parity bit | No parity bit | | | | | | | | Stop bit | Appending 1 bit (ACK transmission) | | | | | | | | Data direction | MSB first | | | | | | | Note To perform communication via simplified I<sup>2</sup>C, set the N-ch open-drain output (V<sub>DD</sub> tolerance) mode (POM03 = 1) for the port output mode registers (POM0) (see **4.3 Registers Controlling Port Function** for details). When communicating with an external device with a different potential, set the N-ch open-drain output (V<sub>DD</sub> tolerance) mode (POM04 = 1) also for the clock input/output pins (SCL10) (see **4.4.4 Connecting to external device with different potential (2.5 V, 3 V)** for details). #### (1) Register setting Figure 11-100. Example of Contents of Registers for Data Reception of Simplified I2C (IIC10) (a) Serial output register 0 (SO0) ... Do not manipulate this register during data transmission/reception. (b) Serial output enable register 0 (SOE0) ... Do not manipulate this register during data transmission/reception. (c) Serial channel start register 0 (SS0) ... Do not manipulate this register during data transmission/reception. (d) Serial mode register 02 (SMR02) ... Do not manipulate this register during data transmission/reception. (e) Serial communication operation setting register 02 (SCR02) ... Do not manipulate the bits of this register, except the TXE02 and RXE02 bits, during data RXE02 bits, during data transmission/reception. (f) Serial data register 02 (SDR02) (lower 8 bits: SIO10) **Note** The value varies depending on the communication data during communication operation. Remark ☐: Setting is fixed in the IIC mode, ☐: Setting disabled (set to the initial value) x: Bit that cannot be used in this mode (set to the initial value when not used in any mode) 0/1: Set to 0 or 1 depending on the usage of the user #### (2) Processing flow Figure 11-101. Timing Chart of Data Reception # (a) When starting data reception # (b) When receiving last data Figure 11-102. Flowchart of Data Reception Caution ACK is not output when the last data is received (NACK). Communication is then completed by setting "1" to the ST02 bit to stop operation and generating a stop condition. # 11.7.4 Stop condition generation After all data are transmitted to or received from the target slave, a stop condition is generated and the bus is released. # (1) Processing flow ST02 SE02 SOE02 Note SCL10 output SDA10 output Operation stop SO02 bit CKO02 bit SO02 bit manipulation manipulation Stop condition Figure 11-103. Timing Chart of Stop Condition Generation Note During the receive operation, the SOE02 bit is set to 0 before receiving the last data. Figure 11-104. Flowchart of Stop Condition Generation # 11.7.5 Calculating transfer rate The transfer rate for simplified I<sup>2</sup>C (IIC10) communication can be calculated by the following expressions. (Transfer rate) = {Operation clock (MCK) frequency of target channel} $\div$ (SDR02[15:9] + 1) $\div$ 2 - <R> Caution Setting SDR02[15:9] = 0000000B is prohibited. Setting SDR02[15:9] = 0000001B or more. - <R> Remark The value of SDR02[15:9] is the value of bits 15 to 9 of the SDR02 register (0000001B to 11111111B) and therefore is 1 to 127. The operation clock (MCK) is determined by serial clock select register 0 (SPS0) and bit 15 (CKS02) of serial mode register 02 (SMR02). **Table 11-4 Operating Clock Selection** | SMR02<br>Register | SPS0 Register | | | | | | | | Operation Clo | ock (MCK) Note 1 | | | |-------------------|---------------|------------|------------|------------|------------|------------|------------|------------|----------------------|------------------|--|--| | CKS02 | PRS<br>013 | PRS<br>012 | PRS<br>011 | PRS<br>010 | PRS<br>003 | PRS<br>002 | PRS<br>001 | PRS<br>000 | | fclk = 20 MHz | | | | 0 | Х | Х | Х | Х | 0 | 0 | 0 | 0 | fclk | 20 MHz | | | | | Х | Х | Х | Х | 0 | 0 | 0 | 1 | fclk/2 | 10 MHz | | | | | Х | Х | Х | Х | 0 | 0 | 1 | 0 | fclk/2 <sup>2</sup> | 5 MHz | | | | | Х | Х | Х | Х | 0 | 0 | 1 | 1 | fclk/2 <sup>3</sup> | 2.5 MHz | | | | | Х | Х | Х | Х | 0 | 1 | 0 | 0 | fclk/2 <sup>4</sup> | 1.25 MHz | | | | | Х | Х | Х | Х | 0 | 1 | 0 | 1 | fclk/2⁵ | 625 kHz | | | | | Х | Х | Х | Х | 0 | 1 | 1 | 0 | fclk/2 <sup>6</sup> | 313 kHz | | | | | Х | Х | Х | Χ | 0 | 1 | 1 | 1 | fclk/2 <sup>7</sup> | 156 kHz | | | | | Х | Х | Х | Χ | 1 | 0 | 0 | 0 | fclk/2 <sup>8</sup> | 78.1 kHz | | | | | Х | Х | Х | Χ | 1 | 0 | 0 | 1 | fclk/29 | 39.1 kHz | | | | | Х | Х | Х | Х | 1 | 0 | 1 | 0 | fclk/2 <sup>10</sup> | 19.5 kHz | | | | | Х | Х | Х | Х | 1 | 0 | 1 | 1 | fclk/2 <sup>11</sup> | 9.77 kHz | | | | | Х | Х | Х | Χ | 1 | 1 | 1 | 1 | INTTM02 Note 2 | | | | | 1 | 0 | 0 | 0 | 0 | Х | Х | Х | Х | fclk | 20 MHz | | | | | 0 | 0 | 0 | 1 | Х | Х | Х | Х | fclk/2 | 10 MHz | | | | | 0 | 0 | 1 | 0 | Х | Х | Х | Х | fclk/2 <sup>2</sup> | 5 MHz | | | | | 0 | 0 | 1 | 1 | Х | Х | Х | Х | fclk/2 <sup>3</sup> | 2.5 MHz | | | | | 0 | 1 | 0 | 0 | Х | Х | Х | Х | fclk/2 <sup>4</sup> | 1.25 MHz | | | | | 0 | 1 | 0 | 1 | Х | Х | Х | Х | fclk/2⁵ | 625 kHz | | | | | 0 | 1 | 1 | 0 | Х | Х | Х | Х | fclk/2 <sup>6</sup> | 313 kHz | | | | | 0 | 1 | 1 | 1 | Х | Х | Х | Х | fclk/2 <sup>7</sup> | 156 kHz | | | | | 1 | 0 | 0 | 0 | Х | Х | Х | Х | fclk/2 <sup>8</sup> | 78.1 kHz | | | | | 1 | 0 | 0 | 1 | Х | Х | Х | Х | fclk/29 | 39.1 kHz | | | | | 1 | 0 | 1 | 0 | Х | Х | Х | Х | fclk/2 <sup>10</sup> | 19.5 kHz | | | | | 1 | 0 | 1 | 1 | Х | Х | Х | Х | fcLK/2 <sup>11</sup> | 9.77 kHz | | | | | 1 | 1 | 1 | 1 | Х | Х | Х | Х | INTTM02 Note 2 | | | | | | | | | | | | | | | ted | | | - Notes 1. When changing the clock selected for fclk (by changing the system clock control register (CKC) value), do so after having stopped (ST0 = 000FH) the operation of the serial array unit (SAU). When selecting INTTM02 for the operation clock, also stop the timer array unit (TAU) (TT0 = 00FFH). - 2. SAU can be operated at a fixed division ratio of the subsystem clock, regardless of the fclk frequency (main system clock, subsystem clock), by operating the interval timer for which fsub/4 has been selected as the count clock (setting TIS02 (if m = 0) or TIS03 (if m = 1) of the TIS0 register to 1) and selecting INTTM02 and INTTM03 by using the SPSm register in channels 2 and 3 of TAU. When changing fclk, however, SAU and TAU must be stopped as described in Note 1 above. Remark X: Don't care Here is an example of setting an IIC transfer rate where MCK = fclk = 20 MHz. | IIC Transfer Mode<br>(Desired Transfer Rate) | fclk = 20 MHz | | | | |----------------------------------------------|-----------------------|-------------|-----------------------------|-------------------------------------| | | Operation Clock (MCK) | SDR02[15:9] | Calculated<br>Transfer Rate | Error from Desired Transfer<br>Rate | | 100 kHz | fclk | 99 | 100 kHz | 0.0% | | 400 kHz | fclk | 24 | 400 kHz | 0.0% | # 11.7.6 Procedure for processing errors that occurred during simplified I<sup>2</sup>C (IIC10) communication <R> The procedure for processing errors that occurred during simplified $I^2C$ (IIC10) communication is described in Figures 11-105 and 11-106. Figure 11-105. Processing Procedure in Case of Parity Error or Overrun Error | Software Manipulation | Hardware Status | Remark | |------------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | Reads SDR02 register. | ➤ BFF = 0, and channel n is enabled to receive data. | This is to prevent an overrun error if the next reception is completed during error processing. | | Reads SSR02 register. | | Error type is identified and the read value is used to clear error flag. | | Writes SIR02 register. | ➤ Error flag is cleared. | Only error generated at the point of reading can be cleared, by writing the value read from the SSR02 register to the SIR02 register without modification. | Figure 11-106. Processing Procedure in Case of Parity Error (ACK error) in Simplified I<sup>2</sup>C Mode | Software Manipulation | Hardware Status | Remark | |--------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Reads SDR02 register. | ► BFF = 0, and channel n is enabled to receive data. | This is to prevent an overrun error if the next reception is completed during error processing. | | Reads SSR02 register. | | Error type is identified and the read value is used to clear error flag. | | Writes SIR02 register. | ➤ Error flag is cleared. | Only error generated at the point of reading can be cleared, by writing the value read from the SSR02 register to the SIR02 register without modification. | | Sets ST02 bit to 1. | ➤ SE02 = 0, and channel n stops operation. | Slave is not ready for reception because ACK is not returned. Therefore, a stop condition is created, the bus is released, and communication is started again from the start condition. Or, a restart | | Creates stop condition. | | condition is generated and transmission can be redone from | | Creates start condition. | | address transmission. | | Sets SS02 bit to 1. | ➤ SE02 = 1, and channel n is enabled to operate. | | # 11.8 Relationship Between Register Settings and Pins Tables 11-5 to 11-10 show the relationship between register settings and pins for each channel of serial array units 0 and 1. Table 11-5. Relationship between register settings and pins (Channel 0 of unit 0: CSI00, UART0 transmission) | SE | MD | MD | SOE | so | СКО | TXE | RXE | РМ | P10 | РМ | P11<br>Note2 | РМ | P12 | Operation mode | | Pin Functio | n | |-------------|-----|-----|-----|--------------|--------------|-----|-----|------------|------------|-------------|--------------|------------|------------|-----------------------------|---------------|-------------------------|-------------------| | 00<br>Note1 | 002 | 001 | 00 | 00 | 00 | 00 | 00 | 10 | | 11<br>Note2 | Notez | 12 | | | SCK00/<br>P10 | SI00/RxD0/<br>P11 Note2 | SO00/TxD0/<br>P12 | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | ×<br>Note3 | ×<br>Note3 | ×<br>Note3 | ×<br>Note3 | ×<br>Note3 | ×<br>Note3 | Operation stop | P10 | P11 | P12 | | | 0 | 1 | | | | | | Notes | Notes | Notes | Notes | Notes | Notes | mode | | P11/RxD0 | | | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | × | 1 | × | ×<br>Note3 | ×<br>Note3 | Slave CSI00 | SCK00 | SI00 | P12 | | | | | | | | | | | | | | Notes | Notes | reception | (input) | | | | | | | 1 | O/1<br>Note4 | 1 | 1 | 0 | 1 | × | ×<br>Note3 | ×<br>Note3 | 0 | 1 | Slave CSI00 | SCK00 | P11 | SO00 | | | | | | Note4 | | | | | | Notes | Notes | | | transmission | (input) | | | | | | | 1 | O/1<br>Note4 | 1 | 1 | 1 | 1 | × | 1 | × | 0 | 1 | Slave CSI00 | SCK00 | SI00 | SO00 | | | | | | Note4 | | | | | | | | | | transmission/ | (input) | | | | | | | | | | | | | | | | | | reception | | | | | | | | 0 | 1 | O/1<br>Note4 | 0 | 1 | 0 | 1 | 1 | × | ×<br>Note3 | ×<br>Note3 | Master CSI00 | SCK00 | SI00 | P12 | | | | | | | Note4 | | | | | | | Notes | Notes | reception | (output) | | | | | | | 1 | O/1<br>Note4 | O/1<br>Note4 | 1 | 0 | 0 | 1 | ×<br>Note3 | ×<br>Note3 | 0 | 1 | Master CSI00 | SCK00 | P11 | SO00 | | | | | | Note4 | Note4 | | | | | Notes | Notes | | | transmission | (output) | | | | | | | 1 | 0/1 | 0/1 | 1 | 1 | 0 | 1 | 1 | × | 0 | 1 | Master CSI00 | SCK00 | SI00 | SO00 | | | | | | Note4 | Note4 | | | | | | | | | transmission/ | (output) | | | | | | | | | | | | | | | | | | reception | | | | | | 0 | 1 | 1 | O/1<br>Note4 | 1 | 1 | 0 | ×<br>Note3 | ×<br>Note3 | ×<br>Note3 | ×<br>Note3 | 0 | 1 | UART0<br>transmission Note5 | P10 | P11/RxD0 | TxD0 | - Notes 1. The SE0 register is a read-only status register which is set using the SS0 and ST0 registers. - 2. When channel 1 of unit 0 is set to UART0 reception, this pin becomes an RxD0 function pin (refer to **Table 11-6**). In this case, operation stop mode or UART0 transmission must be selected for channel 0 of unit 0. - **3.** This pin can be set as a port function pin. - **4.** This is 0 or 1, depending on the communication operation. For details, refer to **11.3 (12) Serial output register m (SOm)**. - **5.** When using UART0 transmission and reception in a pair, set channel 1 of unit 0 to UART0 reception (refer to **Table 11-6**). Table 11-6. Relationship between register settings and pins (Channel 1 of unit 0: UART0 reception) | SE01 <sup>Note1</sup> | MD012 | MD011 | TXE01 | RXE01 | PM11 <sup>Note2</sup> | P11 <sup>Note2</sup> | Operation mode | Pin Function | |-----------------------|-------|-------|-------|-------|-----------------------|----------------------|--------------------------|--------------------------------| | | | | | | | | | SI00/RxD0/P11 <sup>Note2</sup> | | 0 | 0 | 1 | 0 | 0 | ×Note3 | Note3<br>× | Operation stop<br>mode | SI00/P11 | | 1 | 0 | 1 | 0 | 1 | 1 | Х | UART0 reception Note4, 5 | RxD0 | - Notes 1. The SE0 register is a read-only status register which is set using the SS0 and ST0 registers. - 2. When channel 1 of unit 0 is set to UART0 reception, this pin becomes an RxD0 function pin. In this case, set channel 0 of unit 0 to operation stop mode or UART0 transmission (refer to **Table 11-5**). When channel 0 of unit 0 is set to CSI00, this pin cannot be used as an RxD0 function pin. In this case, set channel 1 of unit 0 to operation stop mode. - 3. This pin can be set as a port function pin. - **4.** When using UART0 transmission and reception in a pair, set channel 0 of unit 0 to UART0 transmission (refer to **Table 11-5**). - **5.** The SMR00 register of channel 0 of unit 0 must also be set during UART0 reception. For details, refer to **11.6.2 (1) Register setting**. Table 11-7. Relationship between register settings and pins (Channel 2 of unit 0: CSI10, UART1 transmission, IIC10) | SE | MD | MD | SOE | so | СКО | TXE | RXE | РМ | P04 | PM03 | P03<br>Note2 | PM02 | P02 | Operation mode | | Pin Function | | |-------------|-----|-----|-----|--------------|--------------|-----|-----|------------|------------|------------|--------------|------------|------------|-----------------------------------------|-------------------|-------------------|----------| | 02<br>Note1 | 022 | 021 | 02 | 02 | 02 | 02 | 02 | 04 | | Notez | Notez | | | | SCK10/ | SI10/SDA10/ | SO10/ | | | | | | | | | | | | | | | | | SCL10/P04 | RxD1/P03<br>Note2 | TxD1/P02 | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | ×<br>Note3 | ×<br>Note3 | ×<br>Note3 | ×<br>Note3 | ×<br>Note3 | ×<br>Note3 | Operation stop | P04 | P03 | P02 | | | 0 | 1 | | | | | | Notes | Notes | Notes | Notes | Notes | Notes | mode | | P03/RxD1 | | | | 1 | 0 | | | | | | | | | | | | | | P03 | | | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | × | 1 | × | ×<br>Note3 | ×<br>Note3 | Slave CSI10 reception | SCK10<br>(input) | SI10 | P02 | | | | | 1 | O/1<br>Note4 | 1 | 1 | 0 | 1 | × | ×<br>Note3 | ×<br>Note3 | 0 | 1 | Slave CSI10<br>transmission | SCK10<br>(input) | P03 | SO10 | | | | | 1 | O/1<br>Note4 | 1 | 1 | 1 | 1 | × | 1 | × | 0 | 1 | Slave CSI10<br>transmission /reception | SCK10<br>(input) | SI10 | SO10 | | | | | 0 | 1 | O/1<br>Note4 | 0 | 1 | 0 | 1 | 1 | × | ×<br>Note3 | ×<br>Note3 | Master CSI10 reception | SCK10<br>(output) | SI10 | P02 | | | | | 1 | O/1<br>Note4 | O/1<br>Note4 | 1 | 0 | 0 | 1 | ×<br>Note3 | ×<br>Note3 | 0 | 1 | Master CSI10<br>transmission | SCK10<br>(output) | P03 | SO10 | | | | | 1 | 0/1<br>Note4 | O/1<br>Note4 | 1 | 1 | 0 | 1 | 1 | × | 0 | 1 | Master CSI10<br>transmission /reception | SCK10<br>(output) | SI10 | SO10 | | | 0 | 1 | 1 | O/1<br>Note4 | 1 | 1 | 0 | ×<br>Note3 | ×<br>Note3 | ×<br>Note3 | ×<br>Note3 | 0 | 1 | UART1<br>transmission Note5 | P04 | P03/RxD1 | TxD1 | | 0 | 1 | 0 | 0 | O/1<br>Note6 | O/1<br>Note6 | 0 | 0 | 0 | 1 | 0 | 1 | ×<br>Note3 | ×<br>Note3 | IIC10 | SCL10 | SDA10 | P02 | | | | | | Noteo | Noteo | 1 | 0 | | | | | Notes | Notes | start condition | | | | | | | | | | | 0 | 1 | | | | | | | | | | | | 1 | | | 1 | O/1<br>Note4 | O/1<br>Note4 | 1 | 0 | 0 | 1 | 0 | 1 | ×<br>Note3 | ×<br>Note3 | IIC10 address field transmission | SCL10 | SDA10 | P02 | | | | | 1 | 0/1<br>Note4 | O/1<br>Note4 | 1 | 0 | 0 | 1 | 0 | 1 | ×<br>Note3 | ×<br>Note3 | IIC10 data<br>transmission | SCL10 | SDA10 | P02 | | | | | 1 | O/1<br>Note4 | O/1<br>Note4 | 0 | 1 | 0 | 1 | 0 | 1 | ×<br>Note3 | ×<br>Note3 | IIC10 data reception | SCL10 | SDA10 | P02 | | 0 | | | 0 | 0/1<br>Note7 | O/1<br>Note7 | 0 | 0 | 0 | 1 | 0 | 1 | ×<br>Note3 | ×<br>Note3 | IIC10 | SCL10 | SDA10 | P02 | | | | | | Noter | Note | 1 | 0 | | | | | Notes | 140163 | stop condition | | | | | | | | | | | 0 | 1 | | | | | | | | | | | Notes 1. The SE0 register is a read-only status register which is set using the SS0 and ST0 registers. - 2. When channel 3 of unit 0 is set to UART1 reception, this pin becomes an RxD1 function pin (refer to **Table 11-8**). In this case, operation stop mode or UART1 transmission must be selected for channel 2 of unit 0. - 3. This pin can be set as a port function pin. - **4.** This is 0 or 1, depending on the communication operation. For details, refer to **11.3 (12) Serial output register m (SOm)**. - **5.** When using UART1 transmission and reception in a pair, set channel 3 of unit 0 to UART1 reception (refer to **Table 11-8**). - **6.** Set the CKO02 bit to 1 before a start condition is generated. Clear the SO02 bit from 1 to 0 when the start condition is generated. - 7. Set the CKO02 bit to 1 before a stop condition is generated. Clear the SO02 bit from 0 to 1 when the stop condition is generated. Table 11-8. Relationship between register settings and pins (Channel 3 of unit 0: UART1 reception) | SE03 Note1 | MD032 | MD031 | TXE03 | RXE03 | PM03 Note2 | P03 Note2 | Operation | Pin Function | |------------|-------|-------|-------|-------|------------|------------|--------------------------------|------------------------------| | | | | | | | | mode | SI10/SDA10/RxD1/P03<br>Note2 | | 0 | 0 | 1 | 0 | 0 | Note3<br>× | Note3<br>× | Operation stop mode | SI10/SDA10/P03 Note2 | | 1 | 0 | 1 | 0 | 1 | 1 | × | UART1<br>reception<br>Note4, 5 | RxD1 | - Notes 1. The SE0 register is a read-only status register which is set using the SS0 and ST0 registers. - 2. When channel 3 of unit 0 is set to UART1 reception, this pin becomes an RxD1 function pin. In this case, set channel 2 of unit 0 to operation stop mode or UART1 transmission (refer to **Table 11-7**). When channel 2 of unit 0 is set to CSI10 or IIC10, this pin cannot be used as an RxD1 function pin. In this case, set channel 3 of unit 0 to operation stop mode. - 3. This pin can be set as a port function pin. - **4.** When using UART1 transmission and reception in a pair, set channel 2 of unit 0 to UART1 transmission (refer to **Table 11-7**). - **5.** The SMR02 register of channel 2 of unit 0 must also be set during UART1 reception. For details, refer to **11.6.2 (1) Register setting**. Table 11-9. Relationship between register settings and pins (Channel 2 of unit 1: UART3 transmission) | SE12 | MD122 | MD121 | SOE12 | SO12 | TXE12 | RXE12 | PM13 | P13 | Operation | Pin Function | |-------|-------|-------|-------|-----------|-------|-------|------------|------------|-----------------------|--------------| | Hotel | | | | | | | | | mode | TxD3/P13 | | 0 | 0 | 1 | 0 | 1 | 0 | 0 | ×<br>Note2 | ×<br>Note2 | Operation stop mode | P13 | | 1 | 0 | 1 | 1 | 0/1 Note3 | 1 | 0 | 0 | 1 | UART3<br>transmission | TxD3 | - Notes 1. The SE1 register is a read-only status register which is set using the SS1 and ST1 registers. - 2. This pin can be set as a port function pin. - 3. This is 0 or 1, depending on the communication operation. For details, refer to 11.3 (12) Serial output register m (SOm). - **4.** When using UART3 transmission and reception in a pair, set channel 3 of unit 1 to UART3 reception (refer to **Table 11-10**). Remark X: Don't care Table 11-10. Relationship between register settings and pins (Channel 3 of unit 1: UART3 reception) | SE13 Note1 | MD132 | MD131 | TXE13 | RXE13 | PM14 | P14 | Operation | Pin Function | |------------|-------|-------|-------|-------|------------|------------|--------------------------------|--------------| | | | | | | | | mode | RxD3/P14 | | 0 | 0 | 1 | 0 | 0 | Note2<br>× | Note2<br>× | Operation<br>stop<br>mode | P14 | | 1 | 0 | 1 | 0 | 1 | 1 | × | UART3<br>reception<br>Note3, 4 | RxD3 | - Notes 1. The SE1 register is a read-only status register which is set using the SS1 and ST1 registers. - 2. This pin can be set as a port function pin. - **3.** When using UART3 transmission and reception in a pair, set channel 2 of unit 1 to UART3 transmission (refer to **Table 11-9**). - **4.** The SMR12 register of channel 2 of unit 1 must also be set during UART3 reception. For details, refer to **11.6.2 (1) Register setting**. # **CHAPTER 12 SERIAL INTERFACE IICO** ## 12.1 Functions of Serial Interface IIC0 Serial interface IIC0 has the following two modes. ## (1) Operation stop mode This mode is used when serial transfers are not performed. It can therefore be used to reduce power consumption. # (2) I<sup>2</sup>C bus mode (multimaster supported) This mode is used for 8-bit data transfers with several devices via two lines: a serial clock (SCL0) line and a serial data bus (SDA0) line. This mode complies with the I<sup>2</sup>C bus format and the master device can generated "start condition", "address", "transfer direction specification", "data", and "stop condition" data to the slave device, via the serial data bus. The slave device automatically detects these received status and data by hardware. This function can simplify the part of application program that controls the I<sup>2</sup>C bus. Since the SCL0 and SDA0 pins are used for open drain outputs, IIC0 requires pull-up resistors for the serial clock line and the serial data bus line. Figure 12-1 shows a block diagram of serial interface IIC0. Figure 12-1. Block Diagram of Serial Interface IIC0 Figure 12-2 shows a serial bus configuration example. $+ V_{DD} + V_{DD}$ Serial data bus Master CPU2 Master CPU1 SDA0 SDA0 Slave CPU1 Slave CPU2 Serial clock SCL0 SCL0 Address 0 Address 1 SDA0 Slave CPU3 Address 2 SCL0 SDA0 Slave IC Address 3 SCL0 SDA0 Slave IC Address N SCL0 Figure 12-2. Serial Bus Configuration Example Using I<sup>2</sup>C Bus # 12.2 Configuration of Serial Interface IIC0 Serial interface IIC0 includes the following hardware. Table 12-1. Configuration of Serial Interface IIC0 | Item | Configuration | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Registers | IIC shift register 0 (IIC0) Slave address register 0 (SVA0) | | Control registers | Peripheral enable register 0 (PER0) IIC control register 0 (IICC0) IIC status register 0 (IICS0) IIC flag register 0 (IICF0) IIC clock select register 0 (IICCL0) IIC function expansion register 0 (IICX0) Port mode register 6 (PM6) Port register 6 (P6) | # (1) IIC shift register 0 (IIC0) IIC0 is used to convert 8-bit serial data to 8-bit parallel data and vice versa in synchronization with the serial clock. IIC0 can be used for both transmission and reception. The actual transmit and receive operations can be controlled by writing and reading operations to IICO. Cancel the wait state and start data transfer by writing data to IIC0 during the wait period. IIC0 can be set by an 8-bit memory manipulation instruction. Reset signal generation clears IIC0 to 00H. Figure 12-3. Format of IIC Shift Register 0 (IIC0) # Cautions 1. Do not write data to IIC0 during data transfer. 2. Write or read IIC0 only during the wait period. Accessing IIC0 in a communication state other than during the wait period is prohibited. When the device serves as the master, however, IIC0 can be written only once after the communication trigger bit (STT0) is set to 1. ## (2) Slave address register 0 (SVA0) This register stores local addresses when in slave mode. SVA0 can be set by an 8-bit memory manipulation instruction. However, rewriting to this register is prohibited while STD0 = 1 (while the start condition is detected). Reset signal generation clears SVA0 to 00H. Figure 12-4. Format of Slave Address Register 0 (SVA0) Note Bit 0 is fixed to 0. # (3) SO latch The SO latch is used to retain the SDA0 pin's output level. #### (4) Wakeup controller This circuit generates an interrupt request (INTIIC0) when the address received by this register matches the address value set to slave address register 0 (SVA0) or when an extension code is received. ## (5) Prescaler This selects the sampling clock to be used. #### (6) Serial clock counter This counter counts the serial clocks that are output or input during transmit/receive operations and is used to verify that 8-bit data was transmitted or received. # (7) Interrupt request signal generator This circuit controls the generation of interrupt request signals (INTIIC0). An I<sup>2</sup>C interrupt request is generated by the following two triggers. - Falling edge of eighth or ninth clock of the serial clock (set by WTIM0 bit) - Interrupt request generated when a stop condition is detected (set by SPIE0 bit) Remark WTIM0 bit: Bit 3 of IIC control register 0 (IICC0) SPIE0 bit: Bit 4 of IIC control register 0 (IICC0) ### (8) Serial clock controller In master mode, this circuit generates the clock output via the SCL0 pin from a sampling clock. # (9) Serial clock wait controller This circuit controls the wait timing. # (10) ACK generator, stop condition detector, start condition detector, and ACK detector These circuits generate and detect each status. ## (11) Data hold time correction circuit This circuit generates the hold time for data corresponding to the falling edge of the serial clock. # (12) Start condition generator This circuit generates a start condition when the STT0 bit is set to 1. However, in the communication reservation disabled status (IICRSV bit = 1), when the bus is not released (IICBSY bit = 1), start condition requests are ignored and the STCF bit is set to 1. ### (13) Stop condition generator This circuit generates a stop condition when the SPT0 bit is set to 1. # (14) Bus status detector This circuit detects whether or not the bus is released by detecting start conditions and stop conditions. However, as the bus status cannot be detected immediately following operation, the initial status is set by the STCEN bit. Remark STT0 bit: Bit 1 of IIC control register 0 (IICC0) SPT0 bit: Bit 0 of IIC control register 0 (IICC0) IICRSV bit: Bit 0 of IIC flag register 0 (IICF0) IICBSY bit: Bit 6 of IIC flag register 0 (IICF0) STCF bit: Bit 7 of IIC flag register 0 (IICF0) STCEN bit: Bit 1 of IIC flag register 0 (IICF0) # 12.3 Registers to Controlling Serial Interface IIC0 Serial interface IIC0 is controlled by the following eight registers. - Peripheral enable register 0 (PER0) - IIC control register 0 (IICC0) - IIC flag register 0 (IICF0) - IIC status register 0 (IICS0) - IIC clock select register 0 (IICCL0) - IIC function expansion register 0 (IICX0) - Port mode register 6 (PM6) - Port register 6 (P6) # (1) Peripheral enable register 0 (PER0) PER0 is used to enable or disable use of each peripheral hardware macro. Clock supply to a hardware macro that is not used is stopped in order to reduce the power consumption and noise. When serial interface IIC0 is used, be sure to set bit 4 (IIC0EN) of this register to 1. PER0 can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 12-5. Format of Peripheral Enable Register 0 (PER0) | Address: F00 | F0H After re | set: 00H F | /W | | | | | | |--------------|--------------|------------|-------|--------|--------|--------|---|--------| | Symbol | <7> | 6 | <5> | <4> | <3> | <2> | 1 | <0> | | PER0 | RTCEN | 0 | ADCEN | IIC0EN | SAU1EN | SAU0EN | 0 | TAU0EN | | IIC0EN | Control of serial interface IIC0 input clock | |--------|-----------------------------------------------------------------------------------------------------------------------------------| | 0 | Stops supply of input clock. SFR used by serial interface IIC0 cannot be written. Serial interface IIC0 is in the reset status. | | 1 | Supplies input clock. • SFR used by serial interface IIC0 can be read/written. | - Cautions 1. When setting serial interface IIC0, be sure to set IIC0EN to 1 first. If IIC0EN = 0, writing to a control register of serial interface IIC0 is ignored, and, even if the register is read, only the default value is read (except for port mode register 6 (PM6) and port register 6 (P6)). - 2. Be sure to clear bits 1 and 6 of PER0 register to 0. # (2) IIC control register 0 (IICC0) This register is used to enable/stop I<sup>2</sup>C operations, set wait timing, and set other I<sup>2</sup>C operations. IICC0 can be set by a 1-bit or 8-bit memory manipulation instruction. However, set the SPIE0, WTIM0, and ACKE0 bits while IICE0 bit = 0 or during the wait period. These bits can be set at the same time when the IICE0 bit is set from "0" to "1". Reset signal generation clears this register to 00H. Figure 12-6. Format of IIC Control Register 0 (IICC0) (1/4) Address: FFF52H After reset: 00H R/W Symbol <7> <6> <5> <4> <3> <2> <1> <0> IICC0 IICE0 LREL0 WREL0 SPIE0 WTIM0 ACKE0 SPT0 STT0 | IICE0 | I <sup>2</sup> C · | l <sup>2</sup> C operation enable | | | | | | |---------------------|---------------------------------------------------|---------------------------------------------------|--|--|--|--|--| | 0 | Stop operation. Reset IIC status register 0 (IIC | CS0) <sup>Note 1</sup> . Stop internal operation. | | | | | | | 1 | Enable operation. | Enable operation. | | | | | | | Be sure to s | set this bit (1) while the SCL0 and SDA0 lines ar | e at high level. | | | | | | | Condition fo | or clearing (IICE0 = 0) | Condition for setting (IICE0 = 1) | | | | | | | • Cleared b • Reset | y instruction | Set by instruction | | | | | | | LREL0 <sup>Note 2</sup> | Exit from communications | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--| | 0 | Normal operation | | | | 1 | This exits from the current communications and sets standby mode. This setting is automatically cleared to 0 after being executed. Its uses include cases in which a locally irrelevant extension code has been received. The SCL0 and SDA0 lines are set to high impedance. The following flags of IIC control register 0 (IICC0) and IIC status register 0 (IICS0) are cleared to 0. • STT0 • SPT0 • MSTS0 • EXC0 • COI0 • TRC0 • ACKD0 • STD0 | | | | The standby mode following exit from communications remains in effect until the following communications entry conditions are met. • After a stop condition is detected, restart is in master mode. • An address match or extension code reception occurs after the start condition. | | | | | Condition fo | Condition for clearing (LREL0 = 0) Condition for setting (LREL0 = 1) | | | | Automatic Reset | ally cleared after execution | Set by instruction | | | WREL0 <sup>Note 2</sup> | Wait cancellation | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--------------------|--| | 0 | Do not cancel wait | | | | 1 | Cancel wait. This setting is automatically cleared after wait is canceled. | | | | When WREL0 is set (wait canceled) during the wait period at the ninth clock pulse in the transmission status (TRC0 = 1), the SDA0 line goes into the high impedance state (TRC0 = 0). | | | | | Condition fo | Condition for clearing (WREL0 = 0) Condition for setting (WREL0 = 1) | | | | Automatically cleared after execution Reset | | Set by instruction | | - **Notes 1.** The IICS0 register, the STCF and IICBSY bits of the IICF0 register, and the CLD0 and DAD0 bits of the IICCL0 register are reset. - 2. The signal of this bit is invalid while IICE0 is 0. Caution The start condition is detected immediately after I<sup>2</sup>C is enabled to operate (IICE0 = 1) while the SCL0 line is at high level and the SDA0 line is at low level. Immediately after enabling I<sup>2</sup>C to operate (IICE0 = 1), set LREL0 (1) by using a 1-bit memory manipulation instruction. Figure 12-6. Format of IIC Control Register 0 (IICC0) (2/4) | SPIE0 <sup>Note 1</sup> | Enable/disable generation of interrupt request when stop condition is detected | | | |------------------------------------|--------------------------------------------------------------------------------|-----------------------------------|--| | 0 | Disable | | | | 1 | Enable | | | | Condition for clearing (SPIE0 = 0) | | Condition for setting (SPIE0 = 1) | | | Cleared by instruction Reset | | Set by instruction | | | WTIM0 <sup>Note 1</sup> | Control of wait and interrupt request generation | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--| | 0 | Interrupt request is generated at the eighth clock's falling edge. Master mode: After output of eight clocks, clock output is set to low level and wait is set. Slave mode: After input of eight clocks, the clock is set to low level and wait is set for master device. | | | | 1 | Interrupt request is generated at the ninth clock's falling edge. Master mode: After output of nine clocks, clock output is set to low level and wait is set. Slave mode: After input of nine clocks, the clock is set to low level and wait is set for master device. | | | | An interrupt is generated at the falling edge of the ninth clock during address transfer independently of the setting of this bit. The setting of this bit is valid when the address transfer is completed. When in master mode, a wait is inserted at the falling edge of the ninth clock during address transfers. For a slave device that has received a local address, a wait is inserted at the falling edge of the ninth clock after an acknowledge $(\overline{ACK})$ is issued. However, when the slave device has received an extension code, a wait is inserted at the falling edge of the eighth clock. | | | | | Condition fo | Condition for clearing (WTIM0 = 0) Condition for setting (WTIM0 = 1) | | | | Cleared by instruction Reset | | Set by instruction | | | ACKE0 <sup>Notes 1, 2</sup> | Acknowledgment control | | | |------------------------------------|------------------------------------------------------------------------------------------|-----------------------------------|--| | 0 | Disable acknowledgment. | | | | 1 | Enable acknowledgment. During the ninth clock period, the SDA0 line is set to low level. | | | | Condition for clearing (ACKE0 = 0) | | Condition for setting (ACKE0 = 1) | | | Cleared by instruction Reset | | Set by instruction | | **Notes 1.** The signal of this bit is invalid while IICE0 is 0. Set this bit during that period. 2. The set value is invalid during address transfer and if the code is not an extension code. When the device serves as a slave and the addresses match, an acknowledgment is generated regardless of the set value. Figure 12-6. Format of IIC Control Register 0 (IICC0) (3/4) | STT0 <sup>Note</sup> | Start condition trigger | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--| | 0 | Do not generate a start condition. | | | | 1 | <ul> <li>When bus is released (in standby state, when IICBSY = 0): Generate a start condition (for starting as master). When the SCL0 line is high level, the SDA0 line is changed from high level to low level and then the start condition is generated. Next, after the rated amount of time has elapsed, SCL0 is changed to low level (wait state).</li> <li>When a third party is communicating: <ul> <li>When communication reservation function is enabled (IICRSV = 0)</li> <li>Functions as the start condition reservation flag. When set to 1, automatically generates a start condition after the bus is released.</li> <li>When communication reservation function is disabled (IICRSV = 1)</li> <li>STCF is set to 1 and STT0 is cleared to 0. No start condition is generated.</li> </ul> </li> <li>In the wait state (when master device): Generates a restart condition after releasing the wait.</li> </ul> | | | | <ul><li>For maste</li><li>For maste</li><li>Cannot be</li></ul> | Cautions concerning set timing • For master reception: Cannot be set to 1 during transfer. Can be set to 1 only in the waiting period when ACKE0 has been cleared to 0 and slave has been notified of final reception. • For master transmission: A start condition cannot be generated normally during the acknowledge period. Set to 1 during the wait period that follows output of the ninth clock. • Cannot be set to 1 at the same time as SPT0. • Setting STT0 to 1 and then setting it again before it is cleared to 0 is prohibited. | | | | | | Condition for setting (STT0 = 1) | | | <ul> <li>Cleared by setting SST0 to 1 while communication reservation is prohibited.</li> <li>Cleared by loss in arbitration</li> <li>Cleared after start condition is generated by master device</li> <li>Cleared by LREL0 = 1 (exit from communications)</li> <li>When IICE0 = 0 (operation stop)</li> <li>Reset</li> </ul> | | • Set by instruction | | Note The signal of this bit is invalid while IICE0 is 0. **Remarks 1.** Bit 1 (STT0) becomes 0 when it is read after data setting. 2. IICRSV: Bit 0 of IIC flag register (IICF0) STCF: Bit 7 of IIC flag register (IICF0) <R> Figure 12-6. Format of IIC Control Register 0 (IICC0) (4/4) | SPT0 | Stop condition trigger | | | | |--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------------------------|--| | 0 | Stop condition is not generated. | | | | | 1 | Stop condition | is generated (termination of ma | ster device's transfer). | | | | After the SDA | 0 line goes to low level, either se | t the SCL0 line to high level or wait until it goes to high | | | | level. Next, aft | er the rated amount of time has | elapsed, the SDA0 line changes from low level to high level | | | | and a stop cor | ndition is generated. | | | | Cautions co | oncerning set tir | ming | | | | • For maste | er reception: | Cannot be set to 1 during trans | fer. | | | | | Can be set to 1 only in the wait | ing period when ACKE0 has been cleared to 0 and slave | | | | has been notified of final reception. | | | | | • For maste | er transmission: | A stop condition cannot be gen | erated normally during the acknowledge period. Therefore, | | | | set it during the wait period that follows output of the ninth clock. | | | | | • Cannot be | e set to 1 at the | same time as STT0. | | | | • SPT0 can be set to 1 only when in master mode <sup>Note</sup> . | | | | | | <ul><li>When WT</li></ul> | • When WTIM0 has been cleared to 0, if SPT0 is set to 1 during the wait period that follows output of eight clocks, | | | | | note that a | note that a stop condition will be generated during the high-level period of the ninth clock. WTIM0 should be | | | | | changed f | rom 0 to 1 durir | ng the wait period following the o | utput of eight clocks, and SPT0 should be set to 1 during | | | the wait p | eriod that follow | s the output of the ninth clock. | | | | Setting SPT0 to 1 and then setting it again before it is cleared to 0 is prohibited. | | | | | | Condition for | Condition for clearing (SPT0 = 0) Condition for setting (SPT0 = 1) | | | | | Cleared by loss in arbitration | | tion | Set by instruction | | | Automatic | Automatically cleared after stop condition is detected | | | | | Cleared by LREL0 = 1 (exit from communications) | | xit from communications) | | | | • When IICE0 = 0 (operation stop) | | on stop) | | | | Reset | | | | | **Note** Set SPT0 to 1 only in master mode. However, SPT0 must be set to 1 and a stop condition generated before the first stop condition is detected following the switch to the operation enabled status. Caution When bit 3 (TRC0) of IIC status register 0 (IICS0) is set to 1, WREL0 is set to 1 during the ninth clock and wait is canceled, after which TRC0 is cleared and the SDA0 line is set to high impedance. Remark Bit 0 (SPT0) becomes 0 when it is read after data setting. # (3) IIC status register 0 (IICS0) This register indicates the status of I<sup>2</sup>C. IICS0 is read by a 1-bit or 8-bit memory manipulation instruction only when STT0 = 1 and during the wait period. Reset signal generation clears this register to 00H. Figure 12-7. Format of IIC Status Register 0 (IICS0) (1/3) Address: FFF56H After reset: 00H R Symbol <6> <5> <2> <0> <7> <4> <3> <1> IICS0 MSTS0 ALD0 EXC0 COI0 TRC0 ACKD0 STD0 SPD0 | MSTS0 | Master device status | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-------------------------------------| | 0 | Slave device status or communication standby status | | | 1 | Master device communication status | | | Condition f | or clearing (MSTS0 = 0) | Condition for setting (MSTS0 = 1) | | <ul> <li>When a stop condition is detected</li> <li>When ALD0 = 1 (arbitration loss)</li> <li>Cleared by LREL0 = 1 (exit from communications)</li> <li>When IICE0 changes from 1 to 0 (operation stop)</li> <li>Reset</li> </ul> | | When a start condition is generated | | ALD0 | Detection of arbitration loss | | | |--------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------------------------------------------|--| | 0 | This status means either that there was no arbitration or that the arbitration result was a "win". | | | | 1 | This status indicates the arbitration result was a "loss". MSTS0 is cleared. | | | | Condition for clearing (ALD0 = 0) | | Condition for setting (ALD0 = 1) | | | Automatically cleared after IICS0 is read Note When IICE0 changes from 1 to 0 (operation stop) Reset | | When the arbitration result is a "loss". | | | EXC0 | Detection of extension code reception | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--| | 0 | Extension code was not received. | | | | 1 | Extension code was received. | | | | Condition f | for clearing (EXC0 = 0) | Condition for setting (EXC0 = 1) | | | When a start condition is detected When a stop condition is detected Cleared by LREL0 = 1 (exit from communications) When IICE0 changes from 1 to 0 (operation stop) Reset | | When the higher four bits of the received address data is either "0000" or "1111" (set at the rising edge of the eighth clock). | | **Note** This register is also cleared when a 1-bit memory manipulation instruction is executed for bits other than IICS0. Therefore, when using the ALD0 bit, read the data of this bit before the data of the other bits. Remark LREL0: Bit 6 of IIC control register 0 (IICC0) IICE0: Bit 7 of IIC control register 0 (IICC0) Figure 12-7. Format of IIC Status Register 0 (IICS0) (2/3) | COI0 | Detection of matching addresses | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------| | 0 | Addresses do not match. | | | 1 | Addresses match. | | | Condition for | or clearing (COI0 = 0) | Condition for setting (COI0 = 1) | | <ul> <li>When a start condition is detected</li> <li>When a stop condition is detected</li> <li>Cleared by LREL0 = 1 (exit from communications)</li> <li>When IICE0 changes from 1 to 0 (operation stop)</li> <li>Reset</li> </ul> | | When the received address matches the local address (slave address register 0 (SVA0)) (set at the rising edge of the eighth clock). | | TRC0 | Detection of transmit/receive status | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | Receive status (other than transmit status). The SDA0 line is set for high impedance. | | | | 1 | Transmit status. The value in the SO0 latch is enabled for output to the SDA0 line (valid starting at the falling edge of the first byte's ninth clock). | | | | Condition 1 | for clearing (TRC0 = 0) Condition for setting (TRC0 = 1) | | | | <both and="" master="" slave=""> • When a stop condition is detected • Cleared by LREL0 = 1 (exit from communications) • When IICE0 changes from 1 to 0 (operation stop) • Cleared by WREL0 = 1<sup>Note</sup> (wait cancel) • When ALD0 changes from 0 to 1 (arbitration loss) • Reset</both> | | <master> • When a start condition is generated • When "0" is output to the first byte's LSB (transfer direction specification bit) <slave> • When "1" is input to the first byte's LSB (transfer direction specification bit)</slave></master> | | | <master> <ul> <li>When "1" is output to the first byte's LSB (transfer direction specification bit)</li> <li><slave></slave></li> <li>When a start condition is detected</li> <li>When "0" is input to the first byte's LSB (transfer direction specification bit)</li> <li><when communication="" for="" not="" used=""></when></li> </ul></master> | | | | Note If the wait state is canceled by setting bit 5 (WREL0) of IIC control register 0 (IICC0) to 1 at the ninth clock when bit 3 (TRC0) of IIC status register 0 (IICS0) is 1, TRC0 is cleared, and the SDA0 line goes into a high-impedance state. Remark LREL0: Bit 6 of IIC control register 0 (IICC0) IICE0: Bit 7 of IIC control register 0 (IICC0) Figure 12-7. Format of IIC Status Register 0 (IICS0) (3/3) | ACKD0 | Detection of acknowledge (ACK) | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|----------------------------------------------------------------------------------|--| | 0 | Acknowledge was not detected. | | | | 1 | Acknowledge was detected. | | | | Condition for | or clearing (ACKD0 = 0) | Condition for setting (ACKD0 = 1) | | | <ul> <li>When a stop condition is detected</li> <li>At the rising edge of the next byte's first clock</li> <li>Cleared by LREL0 = 1 (exit from communications)</li> <li>When IICE0 changes from 1 to 0 (operation stop)</li> <li>Reset</li> </ul> | | After the SDA0 line is set to low level at the rising edge of SCL0's ninth clock | | | STD0 | Detection of start condition | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------|--|--| | 0 | Start condition was not detected. | Start condition was not detected. | | | | 1 | Start condition was detected. This indicates | Start condition was detected. This indicates that the address transfer period is in effect. | | | | Condition f | or clearing (STD0 = 0) | Condition for setting (STD0 = 1) | | | | When a stop condition is detected At the rising edge of the next byte's first clock following address transfer Cleared by LREL0 = 1 (exit from communications) When IICE0 changes from 1 to 0 (operation stop) Reset | | When a start condition is detected | | | | SPD0 | Detection of stop condition | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------|--|--|--| | 0 | Stop condition was not detected. | | | | | | 1 | Stop condition was detected. The master device's communication is terminated and the bus is released. | | | | | | Condition f | or clearing (SPD0 = 0) | Condition for setting (SPD0 = 1) | | | | | At the rising edge of the address transfer byte's first clock following setting of this bit and detection of a start condition When IICE0 changes from 1 to 0 (operation stop) Reset | | When a stop condition is detected | | | | Remark LREL0: Bit 6 of IIC control register 0 (IICC0) IICE0: Bit 7 of IIC control register 0 (IICC0) # (4) IIC flag register 0 (IICF0) This register sets the operation mode of I<sup>2</sup>C and indicates the status of the I<sup>2</sup>C bus. IICF0 can be set by a 1-bit or 8-bit memory manipulation instruction. However, the STCF and IICBSY bits are read-only. The IICRSV bit can be used to enable/disable the communication reservation function. STCEN can be used to set the initial value of the IICBSY bit. IICRSV and STCEN can be written only when the operation of $I^2C$ is disabled (bit 7 (IICE0) of IIC control register 0 (IICC0) = 0). When operation is enabled, the IICF0 register can be read. Reset signal generation clears this register to 00H. Figure 12-8. Format of IIC Flag Register 0 (IICF0) | Address | : FFF51H | After re | eset: 00H | R/W <sup>Not</sup> | te | | | | |---------|----------|----------|-----------|--------------------|----|---|-------|--------| | Symbol | <7> | <6> | 5 | 4 | 3 | 2 | <1> | <0> | | IICF0 | STCF | IICBSY | 0 | 0 | 0 | 0 | STCEN | IICRSV | | STCF | STT0 clear flag | | | |-------------------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--| | 0 | Generate start condition | | | | 1 | Start condition generation unsuccessful: clear STT0 flag | | | | Condition | n for clearing (STCF = 0) | Condition for setting (STCF = 1) | | | <ul> <li>Cleared by STT0 = 1</li> <li>When IICE0 = 0 (operation stop)</li> <li>Reset</li> </ul> | | Generating start condition unsuccessful and STT0 cleared to 0 when communication reservation is disabled (IICRSV = 1). | | | IICBSY | I <sup>2</sup> C bus status flag | | | |---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--| | 0 | Bus release status (communication initial status when STCEN = 1) | | | | 1 | Bus communication status (communication initial status when STCEN = 0) | | | | Condition | n for clearing (IICBSY = 0) | Condition for setting (IICBSY = 1) | | | <ul> <li>Detection of stop condition</li> <li>When IICE0 = 0 (operation stop)</li> <li>Reset</li> </ul> | | <ul> <li>Detection of start condition</li> <li>Setting of IICE0 when STCEN = 0</li> </ul> | | | STCEN | Initial start enable trigger | | | |---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------|--| | 0 | After operation is enabled (IICE0 = 1), enable generation of a start condition upon detection of a stop condition. | | | | 1 | After operation is enabled (IICE0 = 1), enable generation of a start condition without detecting a stop condition. | | | | Condition | for clearing (STCEN = 0) | Condition for setting (STCEN = 1) | | | <ul><li>Cleared by instruction</li><li>Detection of start condition</li><li>Reset</li></ul> | | Set by instruction | | | IICRSV | Communication reservation function disable bit | | | | |----------------------------------|------------------------------------------------|------------------------------------|--|--| | 0 | Enable communication reservation | | | | | 1 | Disable communication reservation | | | | | Condition | for clearing (IICRSV = 0) | Condition for setting (IICRSV = 1) | | | | Cleared by instruction Reset | | Set by instruction | | | Note Bits 6 and 7 are read-only. Cautions 1. Write to STCEN only when the operation is stopped (IICE0 = 0). - 2. As the bus release status (IICBSY = 0) is recognized regardless of the actual bus status when STCEN = 1, when generating the first start condition (STT0 = 1), it is necessary to verify that no third party communications are in progress in order to prevent such communications from being destroyed. - 3. Write to IICRSV only when the operation is stopped (IICE0 = 0). Remark STT0: Bit 1 of IIC control register 0 (IICC0) IICE0: Bit 7 of IIC control register 0 (IICC0) # (5) IIC clock select register 0 (IICCL0) This register is used to set the transfer clock for the I<sup>2</sup>C bus. IICCL0 can be set by a 1-bit or 8-bit memory manipulation instruction. However, the CLD0 and DAD0 bits are read-only. The SMC0, CL01, and CL00 bits are set in combination with bit 0 (CLX0) of IIC function expansion register 0 (IICX0) (see 12.5.4 Transfer clock setting method). Set IICCL0 while bit 7 (IICE0) of IIC control register 0 (IICC0) is 0. Reset signal generation clears this register to 00H. Figure 12-9. Format of IIC Clock Select Register 0 (IICCL0) | Address: FF | F54H / | After reset: 00 | OH R/W | Note | | | | | |-------------|--------|-----------------|--------|------|------|------|------|------| | Symbol | 7 | 6 | <5> | <4> | <3> | <2> | 1 | 0 | | IICCL0 | 0 | 0 | CLD0 | DAD0 | SMC0 | DFC0 | CL01 | CL00 | | CLD0 | Detection of SCL0 pin level (valid only when IICE0 = 1) | | | |-------------------------------------------------------------------------|---------------------------------------------------------|------------------------------------|--| | 0 | The SCL0 pin was detected at low level. | | | | 1 | The SCL0 pin was detected at high level. | | | | Condition for clearing (CLD0 = 0) | | Condition for setting (CLD0 = 1) | | | When the SCL0 pin is at low level When IICE0 = 0 (operation stop) Reset | | When the SCL0 pin is at high level | | | DAD0 | Detection of SDA0 pin level (valid only when IICE0 = 1) | | | |---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|------------------------------------|--| | 0 | The SDA0 pin was detected at low level. | | | | 1 | The SDA0 pin was detected at high level. | | | | Condition for clearing (DAD0 = 0) | | Condition for setting (DAD0 = 1) | | | <ul> <li>When the SDA0 pin is at low level</li> <li>When IICE0 = 0 (operation stop)</li> <li>Reset</li> </ul> | | When the SDA0 pin is at high level | | | | SMC0 | Operation mode switching | | |---|------|----------------------------|--| | Ī | 0 | Operates in standard mode. | | | | 1 | Operates in fast mode. | | | DFC0 | Digital filter operation control | |------|----------------------------------| | 0 | Digital filter off. | | 1 | Digital filter on. | Digital filter can be used only in fast mode. In fast mode, the transfer clock does not vary regardless of DFC0 bit set (1)/clear (0). The digital filter is used for noise elimination in fast mode. **Note** Bits 4 and 5 are read-only. Remark IICE0: Bit 7 of IIC control register 0 (IICC0) # (6) IIC function expansion register 0 (IICX0) This register sets the function expansion of I<sup>2</sup>C. IICX0 can be set by a 1-bit or 8-bit memory manipulation instruction. The CLX0 bit is set in combination with bits 3, 1, and 0 (SMC0, CL01, and CL00) of IIC clock select register 0 (IICCL0) (see **12.5.4 Transfer clock setting method**). Set IICX0 while bit 7 (IICE0) of IIC control register 0 (IICC0) is 0. Reset signal generation clears this register to 00H. Figure 12-10. Format of IIC Function Expansion Register 0 (IICX0) | Address: FFF55H | | After reset: 0 | 0H R/W | 1 | | | | | |-----------------|---|----------------|--------|---|---|---|---|------| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | <0> | | IICX0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CLX0 | **Table 12-2. Selection Clock Setting** | IICX0 | IICCL0 | | | Transfer Clock (fclk/m) | Settable Selection Clock | Operation Mode | |-------|--------|-------|-------|-------------------------|--------------------------|----------------------------| | Bit 0 | Bit 3 | Bit 1 | Bit 0 | | (fcьк) Range | | | CLX0 | SMC0 | CL01 | CL00 | | | | | 0 | 0 | 0 | 0 | fclk/88 | 4.00 MHz to 8.4 MHz | Normal mode (SMC0 bit = 0) | | 0 | 0 | 0 | 1 | fcLk/172 | 8.38 MHz to 16.76 MHz | | | 0 | 0 | 1 | 0 | fcLk/344 | 16.76 MHz to 20 MHz | | | 0 | 0 | 1 | 1 | fclk/44 | 2.00 MHz to 4.2 MHz | | | 0 | 1 | 0 | × | fclk/48 | 7.60 MHz to 16.76 MHz | Fast mode (SMC0 bit = 1) | | 0 | 1 | 1 | 0 | fclk/96 | 16.00 MHz to 20 MHz | | | 0 | 1 | 1 | 1 | fclk/24 | 4.00 MHz to 8.4 MHz | | | 1 | 0 | × | × | Setting prohibited | | | | 1 | 1 | 0 | × | fclk/48 | 8.00 MHz to 8.38 MHz | Fast mode (SMC0 bit = 1) | | 1 | 1 | 1 | 0 | Setting prohibited | 16.00 MHz to 16.76 MHz | | | 1 | 1 | 1 | 1 | fclk/24 | 4.00 MHz to 4.19 MHz | | Caution Determine the transfer clock frequency of I<sup>2</sup>C by using CLX0, SMC0, CL01, and CL00 before enabling the operation (by setting bit 7 (IICE0) of IIC control register 0 (IICC0) to 1). To change the transfer clock frequency, clear IICE0 once to 0. Remarks 1. x: don't care 2. fclk: CPU/peripheral hardware clock frequency # (7) Port mode register 6 (PM6) This register sets the input/output of port 6 in 1-bit units. When using the P60/SCL0 pin as clock I/O and the P61/SDA0 pin as serial data I/O, clear PM60 and PM61, and the output latches of P60 and P61 to 0. Set IICE0 (bit 7 of IIC control register 0 (IICC0)) to 1 before setting the output mode because the P60/SCL0 and P61/SDA0 pins output a low level (fixed) when IICE0 is 0. PM6 can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation sets this register to FFH. Figure 12-11. Format of Port Mode Register 6 (PM6) | Address: FFF26H | | After reset: | FFH R/W | | | | | | |-----------------|---|--------------|---------|---|------|------|------|------| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PM6 | 1 | 1 | 1 | 1 | PM63 | PM62 | PM61 | PM60 | | PN | M6n | P6n pin I/O mode selection (n = 0 to 3) | | | | | |----|-----|-----------------------------------------|--|--|--|--| | | 0 | Output mode (output buffer on) | | | | | | | 1 | Input mode (output buffer off) | | | | | # 12.4 I<sup>2</sup>C Bus Mode Functions # 12.4.1 Pin configuration The serial clock pin (SCL0) and serial data bus pin (SDA0) are configured as follows. - (1) SCL0 ..... This pin is used for serial clock input and output. - This pin is an N-ch open-drain output for both master and slave devices. Input is Schmitt input. - (2) SDA0 ..... This pin is used for serial data input and output. - This pin is an N-ch open-drain output for both master and slave devices. Input is Schmitt input. Since outputs from the serial clock line and the serial data bus line are N-ch open-drain outputs, an external pull-up resistor is required. Figure 12-12. Pin Configuration Diagram ## 12.5 I<sup>2</sup>C Bus Definitions and Control Methods The following section describes the I<sup>2</sup>C bus's serial data communication format and the signals used by the I<sup>2</sup>C bus. Figure 12-13 shows the transfer timing for the "start condition", "address", "data", and "stop condition" output via the I<sup>2</sup>C bus's serial data bus. Figure 12-13. I<sup>2</sup>C Bus Serial Data Transfer Timing The master device generates the start condition, slave address, and stop condition. The acknowledge (ACK) can be generated by either the master or slave device (normally, it is output by the device that receives 8-bit data). The serial clock (SCL0) is continuously output by the master device. However, in the slave device, the SCL0's low level period can be extended and a wait can be inserted. # 12.5.1 Start conditions A start condition is met when the SCL0 pin is at high level and the SDA0 pin changes from high level to low level. The start conditions for the SCL0 pin and SDA0 pin are signals that the master device generates to the slave device when starting a serial transfer. When the device is used as a slave, start conditions can be detected. Figure 12-14. Start Conditions A start condition is output when bit 1 (STT0) of IIC control register 0 (IICC0) is set (to 1) after a stop condition has been detected (SPD0: Bit 0 = 1 in IIC status register 0 (IICS0)). When a start condition is detected, bit 1 (STD0) of IICS0 is set (to 1). #### 12.5.2 Addresses The address is defined by the 7 bits of data that follow the start condition. An address is a 7-bit data segment that is output in order to select one of the slave devices that are connected to the master device via the bus lines. Therefore, each slave device connected via the bus lines must have a unique address. The slave devices include hardware that detects the start condition and checks whether or not the 7-bit address data matches the data values stored in slave address register 0 (SVA0). If the address data matches the SVA0 values, the slave device is selected and communicates with the master device until the master device generates a start condition or stop condition. Figure 12-15. Address **Note** INTIIC0 is not issued if data other than a local address or extension code is received during slave device operation. The slave address and the eighth bit, which specifies the transfer direction as described in 12.5.3 Transfer direction specification below, are together written to IIC shift register 0 (IIC0) and are then output. Received addresses are written to IIC0. The slave address is assigned to the higher 7 bits of IIC0. ### 12.5.3 Transfer direction specification In addition to the 7-bit address data, the master device sends 1 bit that specifies the transfer direction. When this transfer direction specification bit has a value of "0", it indicates that the master device is transmitting data to a slave device. When the transfer direction specification bit has a value of "1", it indicates that the master device is receiving data from a slave device. Figure 12-16. Transfer Direction Specification **Note** INTIIC0 is not issued if data other than a local address or extension code is received during slave device operation. # 12.5.4 Transfer clock setting method # (1) Selection clock setting method on the master side The I<sup>2</sup>C transfer clock frequency (fscL) is calculated using the following expression. $$fscl = 1/(m \times T + t_R + t_F)$$ m = 24, 44, 48, 88, 96, 172, 344 (see **Table 12-3 Selection Clock Setting**) T: 1/fclk tr: SCL0 rise time tr: SCL0 fall time For example, the $I^2C$ transfer clock frequency (fscL) when fcLK = 4.19 MHz, m = 88, tR = 200 ns, and tF = 50 ns is calculated using following expression. $$fscl = 1/(88 \times 238.7 \text{ ns} + 200 \text{ ns} + 50 \text{ ns}) \cong 47.0 \text{ kHz}$$ The selection clock is set using a combination of bits 3, 1, and 0 (SMC0, CL01, and CL00) of IIC clock select register 0 (IICCL0) and bit 0 (CLX0) of IIC function expansion register 0 (IICX0). ## (2) Selection clock setting method on the slave side To use as slave, set the bits 3, 1, and 0 (SMC0, CL01, CL00) of the IIC clock selection register (IICL0) and the bit 0 (CLX0) of the IIC function expansion register 0 (IICX0) according to the fclk (Selectable Selection Clock Range) and IIC Operation Mode (Normal or Fast ) as defined in **Table 12-3. Selection Clock Setting**. Table 12-3. Selection Clock Setting | IICX0 | IICCL0 | | | Transfer Clock (fclk/m) | Settable Selection Clock | Operation Mode | |-------|--------|-------|-------|-------------------------|--------------------------|----------------------------| | Bit 0 | Bit 3 | Bit 1 | Bit 0 | | (fclк) Range | | | CLX0 | SMC0 | CL01 | CL00 | | | | | 0 | 0 | 0 | 0 | fclk/88 | 4.00 MHz to 8.4 MHz | Normal mode (SMC0 bit = 0) | | 0 | 0 | 0 | 1 | fclk/172 | 8.38 MHz to 16.76 MHz | | | 0 | 0 | 1 | 0 | fclk/344 | 16.76 MHz to 20 MHz | | | 0 | 0 | 1 | 1 | fclk/44 | 2.00 MHz to 4.2 MHz | | | 0 | 1 | 0 | × | fclk/48 | 7.60 MHz to 16.76 MHz | Fast mode (SMC0 bit = 1) | | 0 | 1 | 1 | 0 | fclk/96 | 16.00 MHz to 20 MHz | | | 0 | 1 | 1 | 1 | fclk/24 | 4.00 MHz to 8.4 MHz | | | 1 | 0 | × | × | Setting prohibited | | | | 1 | 1 | 0 | × | fclk/48 | 8.00 MHz to 8.38 MHz | Fast mode (SMC0 bit = 1) | | 1 | 1 | 1 | 0 | Setting prohibited | 16.00 MHz to 16.76 MHz | | | 1 | 1 | 1 | 1 | fclk/24 | 4.00 MHz to 4.19 MHz | | Caution Determine the transfer clock frequency of I<sup>2</sup>C by using CLX0, SMC0, CL01, and CL00 before enabling the operation (by setting bit 7 (IICE0) of IIC control register 0 (IICC0) to 1). To change the transfer clock frequency, clear IICE0 once to 0. Remarks 1. x: don't care 2. fclk: CPU/peripheral hardware clock frequency # 12.5.5 Acknowledge (ACK) ACK is used to check the status of serial data at the transmission and reception sides. The reception side returns ACK each time it has received 8-bit data. The transmission side usually receives $\overline{ACK}$ after transmitting 8-bit data. When $\overline{ACK}$ is returned from the reception side, it is assumed that reception has been correctly performed and processing is continued. Whether $\overline{ACK}$ has been detected can be checked by using bit 2 (ACKD0) of IIC status register 0 (IICS0). When the master receives the last data item, it does not return $\overline{ACK}$ and instead generates a stop condition. If a slave does not return $\overline{ACK}$ after receiving data, the master outputs a stop condition or restart condition and stops transmission. If $\overline{ACK}$ is not returned, the possible causes are as follows. - <1> Reception was not performed normally. - <2> The final data item was received. - <3> The reception side specified by the address does not exist. To generate $\overline{ACK}$ , the reception side makes the SDA0 line low at the ninth clock (indicating normal reception). Automatic generation of $\overline{ACK}$ is enabled by setting bit 2 (ACKE0) of IIC control register 0 (IICC0) to 1. Bit 3 (TRC0) of the IICS0 register is set by the data of the eighth bit that follows 7-bit address information. Usually, set ACKE0 to 1 for reception (TRC0 = 0). If a slave can receive no more data during reception (TRC0 = 0) or does not require the next data item, then the slave must inform the master, by clearing ACKE0 to 0, that it will not receive any more data. When the master does not require the next data item during reception (TRC0 = 0), it must clear ACKE0 to 0 so that $\overline{ACK}$ is not generated. In this way, the master informs a slave at the transmission side that it does not require any more data (transmission will be stopped). Figure 12-17. ACK When the local address is received, $\overline{ACK}$ is automatically generated, regardless of the value of ACKE0. When an address other than that of the local address is received, $\overline{ACK}$ is not generated (NACK). When an extension code is received, $\overline{ACK}$ is generated if ACKE0 is set to 1 in advance. How ACK is generated when data is received differs as follows depending on the setting of the wait timing. - When 8-clock wait state is selected (bit 3 (WTIM0) of IICC0 register = 0): By setting ACKE0 to 1 before releasing the wait state, ACK is generated at the falling edge of the eighth clock of the SCL0 pin. - When 9-clock wait state is selected (bit 3 (WTIM0) of IICC0 register = 1): ACK is generated by setting ACKE0 to 1 in advance. # 12.5.6 Stop condition When the SCL0 pin is at high level, changing the SDA0 pin from low level to high level generates a stop condition. A stop condition is a signal that the master device generates to the slave device when serial transfer has been completed. When the device is used as a slave, stop conditions can be detected. A stop condition is generated when bit 0 (SPT0) of IIC control register 0 (IICC0) is set to 1. When the stop condition is detected, bit 0 (SPD0) of IIC status register 0 (IICS0) is set to 1 and INTIIC0 is generated when bit 4 (SPIE0) of IICC0 is set to 1. # 12.5.7 Wait The wait is used to notify the communication partner that a device (master or slave) is preparing to transmit or receive data (i.e., is in a wait state). Setting the SCL0 pin to low level notifies the communication partner of the wait state. When wait state has been canceled for both the master and slave devices, the next data transfer can begin. Figure 12-19. Wait (1/2) (1) When master device has a nine-clock wait and slave device has an eight-clock wait (master transmits, slave receives, and ACKE0 = 1) Figure 12-19. Wait (2/2) # (2) When master and slave devices both have a nine-clock wait (master transmits, slave receives, and ACKE0 = 1) Remark ACKE0: Bit 2 of IIC control register 0 (IICC0) WREL0: Bit 5 of IIC control register 0 (IICC0) A wait may be automatically generated depending on the setting of bit 3 (WTIM0) of IIC control register 0 (IICC0). Normally, the receiving side cancels the wait state when bit 5 (WREL0) of IICC0 is set to 1 or when FFH is written to IIC shift register 0 (IIC0), and the transmitting side cancels the wait state when data is written to IIC0. The master device can also cancel the wait state via either of the following methods. - By setting bit 1 (STT0) of IICC0 to 1 - . By setting bit 0 (SPT0) of IICC0 to 1 # 12.5.8 Canceling wait The I<sup>2</sup>C usually cancels a wait state by the following processing. - Writing data to IIC shift register 0 (IIC0) - Setting bit 5 (WREL0) of IIC control register 0 (IICC0) (canceling wait) - Setting bit 1 (STT0) of IIC0 register (generating start condition) Note - Setting bit 0 (SPT0) of IIC0 register (generating stop condition)<sup>Note</sup> ### Note Master only When the above wait canceling processing is executed, the I<sup>2</sup>C cancels the wait state and communication is resumed. To cancel a wait state and transmit data (including addresses), write the data to IICO. To receive data after canceling a wait state, or to complete data transmission, set bit 5 (WREL0) of the IIC0 control register 0 (IICC0) to 1. To generate a restart condition after canceling a wait state, set bit 1 (STT0) of IICC0 to 1. To generate a stop condition after canceling a wait state, set bit 0 (SPT0) of IICC0 to 1. Execute the canceling processing only once for one wait state. If, for example, data is written to IIC0 after canceling a wait state by setting WREL0 to 1, an incorrect value may be output to SDA0 because the timing for changing the SDA0 line conflicts with the timing for writing IIC0. In addition to the above, communication is stopped if IICE0 is cleared to 0 when communication has been aborted, so that the wait state can be canceled. If the I<sup>2</sup>C bus has deadlocked due to noise, processing is saved from communication by setting bit 6 (LREL0) of IICC0, so that the wait state can be canceled. # 12.5.9 Interrupt request (INTIIC0) generation timing and wait control The setting of bit 3 (WTIM0) of IIC control register 0 (IICC0) determines the timing by which INTIIC0 is generated and the corresponding wait control, as shown in Table 12-4. Table 12-4. INTIICO Generation Timing and Wait Control | WTIM0 | Durin | g Slave Device Ope | ration | During Master Device Operation | | | | |-------|-------------------------|---------------------|---------------------|--------------------------------|----------------|-------------------|--| | | Address | Data Reception | Data Transmission | Address | Data Reception | Data Transmission | | | 0 | 9 <sup>Notes 1, 2</sup> | 8 <sup>Note 2</sup> | 8 <sup>Note 2</sup> | 9 | 8 | 8 | | | 1 | 9 <sup>Notes 1, 2</sup> | 9 <sup>Note 2</sup> | 9 <sup>Note 2</sup> | 9 | 9 | 9 | | **Notes 1.** The slave device's INTIIC0 signal and wait period occurs at the falling edge of the ninth clock only when there is a match with the address set to slave address register 0 (SVA0). At this point, $\overline{ACK}$ is generated regardless of the value set to IICC0's bit 2 (ACKE0). For a slave device that has received an extension code, INTIIC0 occurs at the falling edge of the eighth clock. However, if the address does not match after restart, INTIIC0 is generated at the falling edge of the 9th clock, but wait does not occur. 2. If the received address does not match the contents of slave address register 0 (SVA0) and extension code is not received, neither INTIIC0 nor a wait occurs. **Remark** The numbers in the table indicate the number of the serial clock's clock signals. Interrupt requests and wait control are both synchronized with the falling edge of these clock signals. # (1) During address transmission/reception - Slave device operation: Interrupt and wait timing are determined depending on the conditions described in Notes 1 and 2 above, regardless of the WTIM0 bit. - Master device operation: Interrupt and wait timing occur at the falling edge of the ninth clock regardless of the WTIM0 bit. # (2) During data reception • Master/slave device operation: Interrupt and wait timing are determined according to the WTIM0 bit. # (3) During data transmission · Master/slave device operation: Interrupt and wait timing are determined according to the WTIM0 bit. ## (4) Wait cancellation method The four wait cancellation methods are as follows. - Writing data to IIC shift register 0 (IIC0) - Setting bit 5 (WREL0) of IIC control register 0 (IICC0) (canceling wait) - Setting bit 1 (STT0) of IIC0 register (generating start condition)<sup>Note</sup> - Setting bit 0 (SPT0) of IIC0 register (generating stop condition)<sup>Note</sup> Note Master only. When an 8-clock wait has been selected (WTIM0 = 0), the presence/absence of $\overline{ACK}$ generation must be determined prior to wait cancellation. # (5) Stop condition detection INTIIC0 is generated when a stop condition is detected (only when SPIE0 = 1). #### 12.5.10 Address match detection method In I<sup>2</sup>C bus mode, the master device can select a particular slave device by transmitting the corresponding slave address. Address match can be detected automatically by hardware. An INTIIC0 occurs when the address set to the slave address register 0 (SVA0) matches the slave address sent by the master device, or when an extension code has been received. #### 12.5.11 Error detection In I<sup>2</sup>C bus mode, the status of the serial data bus (SDA0) during data transmission is captured by IIC shift register 0 (IIC0) of the transmitting device, so the IIC0 data prior to transmission can be compared with the transmitted IIC0 data to enable detection of transmission errors. A transmission error is judged as having occurred when the compared data values do not match. ## 12.5.12 Extension code - (1) When the higher 4 bits of the receive address are either "0000" or "1111", the extension code reception flag (EXC0) is set to 1 for extension code reception and an interrupt request (INTIIC0) is issued at the falling edge of the eighth clock. The local address stored in slave address register 0 (SVA0) is not affected. - (2) The settings below are specified if 11110xx0 is transferred from the master by using a 10-bit address transfer when SVA0 is set to 11110xx0. Note that INTIIC0 occurs at the falling edge of the eighth clock. Higher four bits of data match: EXC0 = 1 Seven bits of data match: COI0 = 1 Remark EXC0: Bit 5 of IIC status register 0 (IICS0) COI0: Bit 4 of IIC status register 0 (IICS0) (3) Since the processing after the interrupt request occurs differs according to the data that follows the extension code, such processing is performed by software. If the extension code is received while a slave device is operating, then the slave device is participating in communication even if its address does not match. For example, after the extension code is received, if you do not wish to operate the target device as a slave device, set bit 6 (LREL0) of the IIC control register 0 (IICC0) to 1 to set the standby mode for the next communication operation. Table 12-5. Bit Definitions of Major Extension Codes | Slave Address | R/W Bit | Description | |---------------|---------|---------------------------------------------------------------------------------------| | 0000000 | 0 | General call address | | 11110xx | 0 | 10-bit slave address specification (during address authentication) | | 1111 0xx | 1 | 10-bit slave address specification (after address match, when read command is issued) | **Remark** See the I<sup>2</sup>C bus specifications issued by NXP Semiconductors for details of extension codes other than those described above. #### 12.5.13 Arbitration When several master devices simultaneously generate a start condition (when STT0 is set to 1 before STD0 is set to 1), communication among the master devices is performed as the number of clocks are adjusted until the data differs. This kind of operation is called arbitration. When one of the master devices loses in arbitration, an arbitration loss flag (ALD0) in IIC status register 0 (IICS0) is set (1) via the timing by which the arbitration loss occurred, and the SCL0 and SDA0 lines are both set to high impedance, which releases the bus. The arbitration loss is detected based on the timing of the next interrupt request (the eighth or ninth clock, when a stop condition is detected, etc.) and the ALD0 = 1 setting that has been made by software. For details of interrupt request timing, see 12.5.9 Interrupt request (INTIIC0) generation timing and wait control. Remark STD0: Bit 1 of IIC status register 0 (IICS0) STT0: Bit 1 of IIC control register 0 (IICC0) Figure 12-20. Arbitration Timing Example Table 12-6. Status During Arbitration and Interrupt Request Generation Timing | Status During Arbitration | Interrupt Request Generation Timing | | | | | | |----------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--|--|--|--|--| | During address transmission | At falling edge of eighth or ninth clock following byte transfer <sup>Note 1</sup> | | | | | | | Read/write data after address transmission | | | | | | | | During extension code transmission | | | | | | | | Read/write data after extension code transmission | | | | | | | | During data transmission | | | | | | | | During ACK transfer period after data transmission | | | | | | | | When restart condition is detected during data transfer | | | | | | | | When stop condition is detected during data transfer | When stop condition is generated (when SPIE0 = 1) <sup>Note 2</sup> | | | | | | | When data is at low level while attempting to generate a restart condition | At falling edge of eighth or ninth clock following byte transfer <sup>Note 1</sup> | | | | | | | When stop condition is detected while attempting to generate a restart condition | When stop condition is generated (when SPIE0 = 1) <sup>Note 2</sup> | | | | | | | When data is at low level while attempting to generate a stop condition | At falling edge of eighth or ninth clock following byte transfer <sup>Note 1</sup> | | | | | | | When SCL0 is at low level while attempting to generate a restart condition | | | | | | | - **Notes 1.** When WTIM0 (bit 3 of IIC control register 0 (IICC0)) = 1, an interrupt request occurs at the falling edge of the ninth clock. When WTIM0 = 0 and the extension code's slave address is received, an interrupt request occurs at the falling edge of the eighth clock. - 2. When there is a chance that arbitration will occur, set SPIE0 = 1 for master device operation. Remark SPIE0: Bit 4 of IIC control register 0 (IICC0) #### 12.5.14 Wakeup function The I<sup>2</sup>C bus slave function is a function that generates an interrupt request signal (INTIIC0) when a local address and extension code have been received. This function makes processing more efficient by preventing unnecessary INTIIC0 signal from occurring when addresses do not match. When a start condition is detected, wakeup standby mode is set. This wakeup standby mode is in effect while addresses are transmitted due to the possibility that an arbitration loss may change the master device (which has generated a start condition) to a slave device. However, when a stop condition is detected, bit 4 (SPIE0) of IIC control register 0 (IICC0) is set regardless of the wakeup function, and this determines whether interrupt requests are enabled or disabled. #### 12.5.15 Communication reservation ## (1) When communication reservation function is enabled (bit 0 (IICRSV) of IIC flag register 0 (IICF0) = 0) To start master device communications when not currently using a bus, a communication reservation can be made to enable transmission of a start condition when the bus is released. There are two modes under which the bus is not used. - When arbitration results in neither master nor slave operation - When an extension code is received and slave operation is disabled (ACK is not returned and the bus was released by setting bit 6 (LREL0) of IIC control register 0 (IICC0) to 1 and saving communication). If bit 1 (STT0) of IICC0 is set to 1 while the bus is not used (after a stop condition is detected), a start condition is automatically generated and wait state is set. If an address is written to IIC shift register 0 (IIC0) after bit 4 (SPIE0) of IICC0 was set to 1, and it was detected by generation of an interrupt request signal (INTIIC0) that the bus was released (detection of the stop condition), then the device automatically starts communication as the master. Data written to IIC0 before the stop condition is detected is invalid. When STT0 has been set to 1, the operation mode (as start condition or as communication reservation) is determined according to the bus status. - If the bus has been released ......a start condition is generated - If the bus has not been released (standby mode) ......communication reservation Check whether the communication reservation operates or not by using MSTS0 (bit 7 of IIC status register 0 (IICS0)) after STT0 is set to 1 and the wait time elapses. The wait periods, which should be set via software, are listed in Table 12-6. CLX0 SMC<sub>0</sub> CL01 CL00 Wait Period 43 clocks 85 clocks 101 clocks 23 clocks 27 clocks 51 clocks 15 clocks 27 clocks 9 clocks Table 12-7. Wait Periods Figure 12-21 shows the communication reservation timing. Figure 12-21. Communication Reservation Timing Remark IIC0: IIC shift register 0 STT0: Bit 1 of IIC control register 0 (IICC0) STD0: Bit 1 of IIC status register 0 (IICS0) SPD0: Bit 0 of IIC status register 0 (IICS0) Communication reservations are accepted via the timing shown in Figure 12-22. After bit 1 (STD0) of IIC status register 0 (IICS0) is set to 1, a communication reservation can be made by setting bit 1 (STT0) of IIC control register 0 (IICC0) to 1 before a stop condition is detected. Figure 12-22. Timing for Accepting Communication Reservations Figure 12-23 shows the communication reservation protocol. DΙ Sets STT0 flag (communication reservation) SET1 STT0 Defines that communication reservation is in effect Define communication (defines and sets user flag to any part of RAM) reservation Secures wait period set by software (see Table 12-7). Wait (Communication reservation) Note MSTS0 = 0? Confirmation of communication reservation Yes No (Generate start condition) Cancel communication Clear user flag reservation MOV IICO, #xxH IIC0 write operation ΕI Figure 12-23. Communication Reservation Protocol **Note** The communication reservation operation executes a write to IIC shift register 0 (IIC0) when a stop condition interrupt request occurs. Remark STT0: Bit 1 of IIC control register 0 (IICC0) MSTS0: Bit 7 of IIC status register 0 (IICS0) IIC0: IIC shift register 0 ## (2) When communication reservation function is disabled (bit 0 (IICRSV) of IIC flag register 0 (IICF0) = 1) When bit 1 (STT0) of IIC control register 0 (IICC0) is set to 1 when the bus is not used in a communication during bus communication, this request is rejected and a start condition is not generated. The following two statuses are included in the status where bus is not used. - When arbitration results in neither master nor slave operation - When an extension code is received and slave operation is disabled (ACK is not returned and the bus was released when bit 6 (LREL0) of IICC0 was set to 1 and saving communication) To confirm whether the start condition was generated or request was rejected, check STCF (bit 7 of IICF0). It takes up to 5 clocks until STCF is set to 1 after setting STT0 = 1. Therefore, secure the time by software. #### 12.5.16 Cautions (1) When STCEN (bit 1 of IIC flag register 0 (IICF0)) = 0 Immediately after $I^2C$ operation is enabled (IICE0 = 1), the bus communication status (IICBSY (bit 6 of IICF0) = 1) is recognized regardless of the actual bus status. When changing from a mode in which no stop condition has been detected to a master device communication mode, first generate a stop condition to release the bus, then perform master device communication. When using multiple masters, it is not possible to perform master device communication when the bus has not been released (when a stop condition has not been detected). Use the following sequence for generating a stop condition. - <1> Set IIC clock select register 0 (IICCL0). - <2> Set bit 7 (IICE0) of IIC control register 0 (IICC0) to 1. - <3> Set bit 0 (SPT0) of IICC0 to 1. #### (2) When STCEN = 1 Immediately after $I^2C$ operation is enabled (IICE0 = 1), the bus released status (IICBSY = 0) is recognized regardless of the actual bus status. To generate the first start condition (STT0 (bit 1 of IIC control register 0 (IICC0)) = 1), it is necessary to confirm that the bus has been released, so as to not disturb other communications. (3) If other I<sup>2</sup>C communications are already in progress If $l^2C$ operation is enabled and the device participates in communication already in progress when the SDA0 pin is low and the SCL0 pin is high, the macro of $l^2C$ recognizes that the SDA0 pin has gone low (detects a start condition). If the value on the bus at this time can be recognized as an extension code, $\overline{ACK}$ is returned, but this interferes with other $l^2C$ communications. To avoid this, start $l^2C$ in the following sequence. - <1> Clear bit 4 (SPIE0) of IICC0 to 0 to disable generation of an interrupt request signal (INTIIC0) when the stop condition is detected. - <2> Set bit 7 (IICE0) of IICC0 to 1 to enable the operation of I2C. - <3> Wait for detection of the start condition. - <4> Set bit 6 (LREL0) of IICC0 to 1 before \( \overline{ACK} \) is returned (4 to 80 clocks after setting IICE0 to 1), to forcibly disable detection. - (4) Determine the transfer clock frequency by using SMC0, CL01, CL00 (bits 3, 1, and 0 of IICL0), and CLX0 (bit 0 of IICX0) before enabling the operation (IICE0 = 1). To change the transfer clock frequency, clear IICE0 to 0 once. - (5) Setting STT0 and SPT0 (bits 1 and 0 of IICC0) again after they are set and before they are cleared to 0 is prohibited. - (6) When transmission is reserved, set SPIE0 (bit 4 of IICL0) to 1 so that an interrupt request is generated when the stop condition is detected. Transfer is started when communication data is written to IIC0 after the interrupt request is generated. Unless the interrupt is generated when the stop condition is detected, the device stops in the wait state because the interrupt request is not generated when communication is started. However, it is not necessary to set SPIE0 to 1 when MSTS0 (bit 7 of IICS0) is detected by software. #### 12.5.17 Communication operations The following shows three operation procedures with the flowchart. #### (1) Master operation in single master system The flowchart when using the 78K0R/KE3 as the master in a single master system is shown below. This flowchart is broadly divided into the initial settings and communication processing. Execute the initial settings at startup. If communication with the slave is required, prepare the communication and then execute communication processing. #### (2) Master operation in multimaster system In the I<sup>2</sup>C bus multimaster system, whether the bus is released or used cannot be judged by the I<sup>2</sup>C bus specifications when the bus takes part in a communication. Here, when data and clock are at a high level for a certain period (1 frame), the 78K0R/KE3 takes part in a communication with bus released state. This flowchart is broadly divided into the initial settings, communication waiting, and communication processing. The processing when the 78K0R/KE3 looses in arbitration and is specified as the slave is omitted here, and only the processing as the master is shown. Execute the initial settings at startup to take part in a communication. Then, wait for the communication request as the master or wait for the specification as the slave. The actual communication is performed in the communication processing, and it supports the transmission/reception with the slave and the arbitration with other masters. #### (3) Slave operation An example of when the 78K0R/KE3 is used as the I<sup>2</sup>C bus slave is shown below. When used as the slave, operation is started by an interrupt. Execute the initial settings at startup, then wait for the INTIICO interrupt occurrence (communication waiting). When an INTIICO interrupt occurs, the communication status is judged and its result is passed as a flag over to the main processing. By checking the flags, necessary communication processing is performed. #### (1) Master operation in single-master system Figure 12-24. Master Operation in Single-Master System **Note** Release (SCL0 and SDA0 pins = high level) the l<sup>2</sup>C bus in conformance with the specifications of the product that is communicating. If EEPROM is outputting a low level to the SDA0 pin, for example, set the SCL0 pin in the output port mode, and output a clock pulse from the output port until the SDA0 pin is constantly at high level. **Remark** Conform to the specifications of the product that is communicating, with respect to the transmission and reception formats. #### (2) Master operation in multi-master system Figure 12-25. Master Operation in Multi-Master System (1/3) **Note** Confirm that the bus is released (CLD0 bit = 1, DAD0 bit = 1) for a specific period (for example, for a period of one frame). If the SDA0 pin is constantly at low level, decide whether to release the I<sup>2</sup>C bus (SCL0 and SDA0 pins = high level) in conformance with the specifications of the product that is communicating. Enables reserving communication. Prepares for starting communication STT0 = 1 (generates a start condition). Secure wait time by software Wait (see Table 12-7). Communication processing MSTS0 = 1? Yes INTIIC0 interrupt occurs? Waits for bus release (communication being reserved). Yes No EXC0 = 1 or COI0 =1 Wait state after stop condition was detected and start condition Yes was generated by the communication Slave operation reservation function. Figure 12-25. Master Operation in Multi-Master System (2/3) Figure 12-25. Master Operation in Multi-Master System (3/3) - **Remarks 1.** Conform to the specifications of the product that is communicating, with respect to the transmission and reception formats. - 2. To use the device as a master in a multi-master system, read the MSTS0 bit each time interrupt INTIIC0 has occurred to check the arbitration result. - To use the device as a slave in a multi-master system, check the status by using the IICS0 and IICF0 registers each time interrupt INTIIC0 has occurred, and determine the processing to be performed next. #### (3) Slave operation The processing procedure of the slave operation is as follows. Basically, the slave operation is event-driven. Therefore, processing by the INTIIC0 interrupt (processing that must substantially change the operation status such as detection of a stop condition during communication) is necessary. In the following explanation, it is assumed that the extension code is not supported for data communication. It is also assumed that the INTIIC0 interrupt servicing only performs status transition processing, and that actual data communication is performed by the main processing. Therefore, data communication processing is performed by preparing the following three flags and passing them to the main processing instead of INTIICO. #### <1> Communication mode flag This flag indicates the following two communication statuses. - Clear mode: Status in which data communication is not performed - Communication mode: Status in which data communication is performed (from valid address detection to stop condition detection, no detection of ACK from master, address mismatch) #### <2> Ready flag This flag indicates that data communication is enabled. Its function is the same as the INTIIC0 interrupt for ordinary data communication. This flag is set by interrupt servicing and cleared by the main processing. Clear this flag by interrupt servicing when communication is started. However, the ready flag is not set by interrupt servicing when the first data is transmitted. Therefore, the first data is transmitted without the flag being cleared (an address match is interpreted as a request for the next data). ## <3> Communication direction flag This flag indicates the direction of communication. Its value is the same as TRC0. The main processing of the slave operation is explained next. Start serial interface IIC0 and wait until communication is enabled. When communication is enabled, execute communication by using the communication mode flag and ready flag (processing of the stop condition and start condition is performed by an interrupt. Here, check the status by using the flags). The transmission operation is repeated until the master no longer returns $\overline{ACK}$ . If $\overline{ACK}$ is not returned from the master, communication is completed. For reception, the necessary amount of data is received. When communication is completed, $\overline{ACK}$ is not returned as the next data. After that, the master generates a stop condition or restart condition. Exit from the communication status occurs in this way. Figure 12-26. Slave Operation Flowchart (1) **Remark** Conform to the specifications of the product that is in communication, regarding the transmission and reception formats. An example of the processing procedure of the slave with the INTIIC0 interrupt is explained below (processing is performed assuming that no extension code is used). The INTIIC0 interrupt checks the status, and the following operations are performed. - <1> Communication is stopped if the stop condition is issued. - <2> If the start condition is issued, the address is checked and communication is completed if the address does not match. If the address matches, the communication mode is set, wait is cancelled, and processing returns from the interrupt (the ready flag is cleared). - <3> For data transmit/receive, only the ready flag is set. Processing returns from the interrupt with the I<sup>2</sup>C bus remaining in the wait state. Remark <1> to <3> above correspond to <1> to <3> in Figure 12-27 Slave Operation Flowchart (2). Figure 12-27. Slave Operation Flowchart (2) # 12.5.18 Timing of I<sup>2</sup>C interrupt request (INTIIC0) occurrence The timing of transmitting or receiving data and generation of interrupt request signal INTIIC0, and the value of the IICS0 register when the INTIIC0 signal is generated are shown below. Remark ST: Start condition AD6 to AD0: Address R/W: Transfer direction specification ACK: Acknowledge D7 to D0: Data SP: Stop condition ## (1) Master device operation # (a) Start ~ Address ~ Data ~ Data ~ Stop (transmission/reception) ## (i) When WTIM0 = 0 **▲**1: IICS0 = 1000×110B ▲2: IICS0 = 1000×000B ▲3: IICS0 = 1000×000B (Sets WTIM0 to 1)<sup>Note</sup> ▲4: IICS0 = 1000××00B (Sets SPT0 to 1)<sup>Note</sup> △5: IICS0 = 00000001B **Note** To generate a stop condition, set WTIM0 to 1 and change the timing for generating the INTIIC0 interrupt request signal. Remark ▲: Always generated $\triangle$ : Generated only when SPIE0 = 1 x: Don't care ## (ii) When WTIM0 = 1 ▲1: IICS0 = 1000×110B ▲2: IICS0 = 1000×100B ▲3: IICS0 = 1000××00B (Sets SPT0 to 1) △4: IICS0 = 00000001B **Remark** ▲: Always generated $\triangle$ : Generated only when SPIE0 = 1 ## (b) Start ~ Address ~ Data ~ Start ~ Address ~ Data ~ Stop (restart) ## (i) When WTIM0 = 0 ▲1: IICS0 = 1000×110B ▲2: IICS0 = 1000×000B (Sets WTIM0 to 1) Note 1 $\blacktriangle$ 3: IICS0 = 1000××00B (Clears WTIM0 to $0^{\text{Note 2}}$ , sets STT0 to 1) ▲4: IICS0 = 1000×110B ▲5: IICS0 = 1000×000B (Sets WTIM0 to 1)<sup>Note 3</sup> ▲6: IICS0 = 1000××00B (Sets SPT0 to 1) △7: IICS0 = 00000001B **Notes 1.** To generate a start condition, set WTIM0 to 1 and change the timing for generating the INTIIC0 interrupt request signal. - 2. Clear WTIM0 to 0 to restore the original setting. - 3. To generate a stop condition, set WTIM0 to 1 and change the timing for generating the INTIIC0 interrupt request signal. **Remark** ▲: Always generated $\triangle$ : Generated only when SPIE0 = 1 x: Don't care ## (ii) When WTIM0 = 1 **▲**1: IICS0 = 1000×110B ▲2: IICS0 = 1000××00B (Sets STT0 to 1) **▲**3: IICS0 = 1000×110B ▲4: IICS0 = 1000××00B (Sets SPT0 to 1) △5: IICS0 = 00000001B Remark ▲: Always generated $\triangle$ : Generated only when SPIE0 = 1 ## (c) Start ~ Code ~ Data ~ Data ~ Stop (extension code transmission) # (i) When WTIM0 = 0 ▲1: IICS0 = 1010×110B ▲2: IICS0 = 1010×000B ▲3: IICS0 = 1010×000B (Sets WTIM0 to 1)<sup>Note</sup> ▲4: IICS0 = 1010××00B (Sets SPT0 to 1) △5: IICS0 = 00000001B **Note** To generate a stop condition, set WTIM0 to 1 and change the timing for generating the INTIIC0 interrupt request signal. **Remark** ▲: Always generated $\triangle$ : Generated only when SPIE0 = 1 x: Don't care ## (ii) When WTIM0 = 1 **▲**1: IICS0 = 1010×110B ▲2: IICS0 = 1010×100B ▲3: IICS0 = 1010××00B (Sets SPT0 to 1) △4: IICS0 = 00001001B **Remark** ▲: Always generated $\triangle$ : Generated only when SPIE0 = 1 ## (2) Slave device operation (slave address data reception) # (a) Start ~ Address ~ Data ~ Data ~ Stop ## (i) When WTIM0 = 0 ▲1: IICS0 = 0001×110B ▲2: IICS0 = 0001×000B ▲3: IICS0 = 0001×000B △4: IICS0 = 00000001B **Remark** ▲: Always generated $\triangle$ : Generated only when SPIE0 = 1 x: Don't care ## (ii) When WTIM0 = 1 **▲**1: IICS0 = 0001×110B ▲2: IICS0 = 0001×100B ▲3: IICS0 = 0001××00B △4: IICS0 = 00000001B Remark ▲: Always generated $\triangle$ : Generated only when SPIE0 = 1 ## (b) Start ~ Address ~ Data ~ Start ~ Address ~ Data ~ Stop # (i) When WTIM0 = 0 (after restart, matches with SVA0) ## (ii) When WTIM0 = 1 (after restart, matches with SVA0) ## (c) Start ~ Address ~ Data ~ Start ~ Code ~ Data ~ Stop # (i) When WTIM0 = 0 (after restart, does not match address (= extension code)) ## (ii) When WTIM0 = 1 (after restart, does not match address (= extension code)) - (d) Start ~ Address ~ Data ~ Start ~ Address ~ Data ~ Stop - (i) When WTIM0 = 0 (after restart, does not match address (= not extension code)) (ii) When WTIM0 = 1 (after restart, does not match address (= not extension code)) ## (3) Slave device operation (when receiving extension code) The device is always participating in communication when it receives an extension code. ## (a) Start ~ Code ~ Data ~ Data ~ Stop ## (i) When WTIM0 = 0 **▲**1: IICS0 = 0010×010B ▲2: IICS0 = 0010×000B **▲**3: IICS0 = 0010×000B △4: IICS0 = 00000001B **Remark** ▲: Always generated $\triangle$ : Generated only when SPIE0 = 1 x: Don't care ## (ii) When WTIM0 = 1 ▲1: IICS0 = 0010×010B ▲2: IICS0 = 0010×110B ▲3: IICS0 = 0010×100B **▲**4: IICS0 = 0010××00B △5: IICS0 = 00000001B Remark ▲: Always generated $\triangle$ : Generated only when SPIE0 = 1 ## (b) Start ~ Code ~ Data ~ Start ~ Address ~ Data ~ Stop # (i) When WTIM0 = 0 (after restart, matches SVA0) | ST | AD6 to Al | 00 R/W | ACK | D7 to D0 | ACK | ST | AD6 to AD0 | R/W | ACK | D7 to D0 | ACK | SP | |-----------------------|-----------|------------|--------|-----------|------------|----|------------|-----|------------|----------|------------|--------| | | | <b>▲</b> 1 | | | <b>A</b> 2 | | | | <b>∆</b> 3 | | <b>▲</b> 4 | <br>∆5 | | | | | | | | | | | | | | | | <b>▲</b> 1: II0 | CS0 = 001 | 0×010B | | | | | | | | | | | | <b>▲</b> 2: II | CS0 = 001 | 0×000B | | | | | | | | | | | | ▲3: IICS0 = 0001×110B | | | | | | | | | | | | | | ▲4: IICS0 = 0001×000B | | | | | | | | | | | | | | △5: II | CS0 = 000 | 00001B | | | | | | | | | | | | | | | | | | | | | | | | | | Rema | ırk ▲: / | Always ge | enerat | ed | | | | | | | | | | | Δ: ( | Generate | d only | when SPIE | 0 = 1 | | | | | | | | | | ×: [ | Don't care | е | | | | | | | | | | | | | | | | | | | | | | | | ## (ii) When WTIM0 = 1 (after restart, matches SVA0) ## (c) Start ~ Code ~ Data ~ Start ~ Code ~ Data ~ Stop # (i) When WTIM0 = 0 (after restart, extension code reception) ## (ii) When WTIM0 = 1 (after restart, extension code reception) - (d) Start ~ Code ~ Data ~ Start ~ Address ~ Data ~ Stop - (i) When WTIM0 = 0 (after restart, does not match address (= not extension code)) (ii) When WTIM0 = 1 (after restart, does not match address (= not extension code)) ## (4) Operation without communication # (a) Start ~ Code ~ Data ~ Data ~ Stop ST AD6 to AD0 R/W ACK D7 to D0 ACK D7 to D0 ACK SP △1: IICS0 = 00000001B **Remark** $\triangle$ : Generated only when SPIE0 = 1 ## (5) Arbitration loss operation (operation as slave after arbitration loss) When the device is used as a master in a multi-master system, read the MSTS0 bit each time interrupt request signal INTIIC0 has occurred to check the arbitration result. ## (a) When arbitration loss occurs during transmission of slave address data ## (i) When WTIM0 = 0 ▲1: IICS0 = 0101×110B ▲2: IICS0 = 0001×000B ▲3: IICS0 = 0001×000B △4: IICS0 = 00000001B **Remark** ▲: Always generated $\triangle$ : Generated only when SPIE0 = 1 ## (ii) When WTIM0 = 1 **▲**1: IICS0 = 0101×110B ▲2: IICS0 = 0001×100B ▲3: IICS0 = 0001××00B △4: IICS0 = 00000001B **Remark** ▲: Always generated $\triangle$ : Generated only when SPIE0 = 1 x: Don't care ## (b) When arbitration loss occurs during transmission of extension code # (i) When WTIM0 = 0 ▲1: IICS0 = 0110×010B ▲2: IICS0 = 0010×000B **▲**3: IICS0 = 0010×000B △4: IICS0 = 00000001B **Remark** ▲: Always generated $\triangle$ : Generated only when SPIE0 = 1 ## (ii) When WTIM0 = 1 ▲1: IICS0 = 0110×010B ▲2: IICS0 = 0010×110B ▲3: IICS0 = 0010×100B **▲**4: IICS0 = 0010××00B △5: IICS0 = 00000001B Remark ▲: Always generated $\triangle$ : Generated only when SPIE0 = 1 x: Don't care ## (6) Operation when arbitration loss occurs (no communication after arbitration loss) When the device is used as a master in a multi-master system, read the MSTS0 bit each time interrupt request signal INTIIC0 has occurred to check the arbitration result. ## (a) When arbitration loss occurs during transmission of slave address data (when WTIM0 = 1) ▲1: IICS0 = 01000110B △2: IICS0 = 00000001B Remark ▲: Always generated $\triangle$ : Generated only when SPIE0 = 1 # (b) When arbitration loss occurs during transmission of extension code ST AD6 to AD0 R/W ACK D7 to D0 ACK D7 to D0 ACK SP ▲1: IICS0 = 0110×010B Sets LREL0 = 1 by software △2: IICS0 = 00000001B **Remark** ▲: Always generated $\triangle$ : Generated only when SPIE0 = 1 x: Don't care # (c) When arbitration loss occurs during transmission of data ## (i) When WTIM0 = 0 ▲1: IICS0 = 10001110B ▲2: IICS0 = 01000000B △3: IICS0 = 0000001B **Remark** ▲: Always generated $\triangle$ : Generated only when SPIE0 = 1 ## (ii) When WTIM0 = 1 ## (d) When loss occurs due to restart condition during data transfer ## (i) Not extension code (Example: unmatches with SVA0) ## (ii) Extension code ▲1: IICS0 = 1000×110B ▲2: IICS0 = 01100010B Sets LREL0 = 1 by software △3: IICS0 = 00000001B **Remark** ▲: Always generated $\triangle$ : Generated only when SPIE0 = 1 x: Don't care n = 6 to 0 # (e) When loss occurs due to stop condition during data transfer ▲1: IICS0 = 10000110B △2: IICS0 = 01000001B **Remark** ▲: Always generated $\triangle$ : Generated only when SPIE0 = 1 x: Don't care n = 6 to 0 ## (f) When arbitration loss occurs due to low-level data when attempting to generate a restart condition # (i) When WTIM0 = 0 ## (ii) When WTIM0 = 1 - (g) When arbitration loss occurs due to a stop condition when attempting to generate a restart condition - (i) When WTIM0 = 0 ▲1: IICS0 = 1000×110B ▲2: IICS0 = 1000×000B (Sets WTIM0 to 1) ▲3: IICS0 = 1000××00B (Sets STT0 to 1) △4: IICS0 = 01000001B Remark ▲: Always generated $\triangle$ : Generated only when SPIE0 = 1 x: Don't care ## (ii) When WTIM0 = 1 ▲1: IICS0 = 1000×110B ▲2: IICS0 = 1000××00B (Sets STT0 to 1) $\triangle$ 3: IICS0 = 01000001B **Remark** ▲: Always generated $\triangle$ : Generated only when SPIE0 = 1 ## (h) When arbitration loss occurs due to low-level data when attempting to generate a stop condition # (i) When WTIM0 = 0 ## (ii) When WTIM0 = 1 ## 12.6 Timing Charts When using the I<sup>2</sup>C bus mode, the master device outputs an address via the serial bus to select one of several slave devices as its communication partner. After outputting the slave address, the master device transmits the TRC0 bit (bit 3 of IIC status register 0 (IICS0)), which specifies the data transfer direction, and then starts serial communication with the slave device. Figures 12-28 and 12-29 show timing charts of the data communication. IIC shift register 0 (IIC0)'s shift operation is synchronized with the falling edge of the serial clock (SCL0). The transmit data is transferred to the SO0 latch and is output (MSB first) via the SDA0 pin. Data input via the SDA0 pin is captured into IIC0 at the rising edge of SCL0. Figure 12-28. Example of Master to Slave Communication (When 9-Clock Wait Is Selected for Both Master and Slave) (1/3) ## (1) Start condition ~ address Notes 1. Write data to IIC0, not setting WREL0, in order to cancel a wait state during master transmission. 2. To cancel a slave wait state, write "FFH" to IIC0 or set WREL0. Figure 12-28. Example of Master to Slave Communication (When 9-Clock Wait Is Selected for Both Master and Slave) (2/3) ## (2) Data - Notes 1. Write data to IIC0, not setting WREL0, in order to cancel a wait state during master transmission. - 2. To cancel a slave wait state, write "FFH" to IIC0 or set WREL0. Figure 12-28. Example of Master to Slave Communication (When 9-Clock Wait Is Selected for Both Master and Slave) (3/3) ## (3) Stop condition **Notes 1.** Write data to IIC0, not setting WREL0, in order to cancel a wait state during master transmission. 2. To cancel a slave wait state, write "FFH" to IIC0 or set WREL0. Figure 12-29. Example of Slave to Master Communication (When 8-Clock Wait Is Selected for Master, 9-Clock Wait Is Selected for Slave) (1/3) ## (1) Start condition ~ address Notes 1. To cancel a master wait state, write "FFH" to IIC0 or set WREL0. 2. Write data to IIC0, not setting WREL0, in order to cancel a wait state during slave transmission. Figure 12-29. Example of Slave to Master Communication (When 8-Clock Wait Is Selected for Master, 9-Clock Wait Is Selected for Slave) (2/3) ## (2) Data Notes 1. To cancel a master wait state, write "FFH" to IIC0 or set WREL0. 2. Write data to IIC0, not setting WREL0, in order to cancel a wait state during slave transmission. Figure 12-29. Example of Slave to Master Communication (When 8-Clock and 9-Clock Wait Is Selected for Master, 9-Clock Wait Is Selected for Slave) (3/3) ## (3) Stop condition - Notes 1. To cancel a wait state, write "FFH" to IIC0 or set WREL0. - 2. Write data to IIC0, not setting WREL0, in order to cancel a wait state during slave transmission. - 3. If a wait state during slave transmission is canceled by setting WREL0, TRC0 will be cleared. ## **CHAPTER 13 MULTIPLIER** ## 13.1 Functions of Multiplier The multiplier has the following functions. • Can execute calculation of 16 bits × 16 bits = 32 bits. 16-bit higher multiplication result storage register (MULOH) Figure 13-1 shows the block diagram of the multiplier. Multiplication input data register A (MULA) Multiplication input data register B (MULB) 32-bit multiplier Internal bus 16-bit lower multiplication result storage register (MULOL) Figure 13-1. Block Diagram of Multiplier ## 13.2 Configuration of Multiplier # (1) 16-bit higher multiplication result storage register and 16-bit lower multiplication result storage register (MULOH, MULOL) These two registers, MULOH and MULOL, are used to store a 32-bit multiplication result. The higher 16 bits of the multiplication result are stored in MULOH and the lower 16 bits, in MULOL, so that a total of 32 bits of the multiplication result can be stored. These registers hold the result of multiplication after the lapse of one CPU clock. MULOH and MULOL can be read by a 16-bit memory manipulation instruction. Reset signal generation clears these registers to 0000H. Figure 13-2. Format of 16-bit higher multiplication result storage register and 16-bit lower multiplication result storage register (MULOH, MULOL) #### (2) Multiplication input data registers A, B (MULA, MULB) These are 16-bit registers that store data for multiplication. The multiplier multiplies the values of MULA and MULB. MULA and MULB can be set by a 16-bit memory manipulation instruction. Reset signal generation clears these registers to 0000H. Figure 13-3. Format of Multiplication input data registers A, B (MULA, MULB) # 13.3 Operation of Multiplier The result of the multiplication can be obtained by storing the values in the MULA and MULB registers and then reading the MULOH and MULOL registers after waiting for 1 clock. The result can also be obtained after 1 clock or more has elapsed, even when fixing either of MULA or MULB and rewrite the other of these. The result can be read without problem, regardless of whether MULOH or MULOL is read in first. A source example is shown below. ## Example | MOVW | MULA, #1234H | | |------|--------------|----------------------------------------| | MOVW | MULB, #5678H | | | NOP | | ; 1 clock wait. Doesn't have to be NOP | | MOVW | AX, MULOH | ; The result obtained on upper side | | PUSH | AX | | | MOVW | AX, MULOL | ; The result obtained on lower side | #### **CHAPTER 14 DMA CONTROLLER** The 78K0R/KE3 has an internal DMA (Direct Memory Access) controller. Data can be automatically transferred between the peripheral hardware supporting DMA, SFRs, and internal RAM without via CPU. As a result, the normal internal operation of the CPU and data transfer can be executed in parallel with transfer between the SFR and internal RAM, and therefore, a large capacity of data can be processed. In addition, real-time control using communication, timer, and A/D can also be realized. #### 14.1 Functions of DMA Controller - O Number of DMA channels: 2 - O Transfer unit: 8 or 16 bits - O Maximum transfer unit: 1024 times - O Transfer type: 2-cycle transfer (One transfer is processed in 2 clocks and the CPU stops during that - processing.) - O Transfer mode: Single-transfer mode - O Transfer request: Selectable from the following peripheral hardware interrupts - A/D converter - Serial interface (CIS00, CSI10, UART0, UART1, UART3, or IIC10) - Timer (channel 0, 1, 4, or 5) - O Transfer target: Between SFR and internal RAM Here are examples of functions using DMA. - · Successive transfer of serial interface - · Batch transfer of analog data - Capturing A/D conversion result at fixed interval - · Capturing port value at fixed interval ## 14.2 Configuration of DMA Controller The DMA controller includes the following hardware. Table 14-1. Configuration of DMA Controller | Item | Configuration | | |-------------------|----------------------------------------------------------------------------------------------------------------------------|--| | Address registers | <ul> <li>DMA SFR address registers 0, 1 (DSA0, DSA1)</li> <li>DMA RAM address registers 0, 1 (DRA0, DRA1)</li> </ul> | | | Count register | DMA byte count registers 0, 1 (DBC0, DBC1) | | | Control registers | <ul> <li>DMA mode control registers 0, 1 (DMC0, DMC1)</li> <li>DMA operation control register 0, 1 (DRC0, DRC1)</li> </ul> | | ## (1) DMA SFR address register n (DSAn) This is an 8-bit register that is used to set an SFR address that is the transfer source or destination of DMA channel n. Set the lower 8 bits of the SFR addresses FFF00H to FFFFFH<sup>Note</sup>. This register is not automatically incremented but fixed to a specific value. In the 16-bit transfer mode, the least significant bit is ignored and is treated as an even address. DSAn can be read or written in 8-bit units. However, it cannot be written during DMA transfer. Reset signal generation clears this register to 00H. **Note** Except for address FFFFEH because the PMC register is allocated there. Figure 14-1. Format of DMA SFR Address Register n (DSAn) Address: FFFB0H (DSA0), FFFB1H (DSA1) After reset: 00H R/W 7 6 5 4 3 2 1 0 DSAn **Remark** n: DMA channel number (n = 0, 1) #### (2) DMA RAM address register n (DRAn) This is a 16-bit register that is used to set a RAM address that is the transfer source or destination of DMA channel n. Addresses of the internal RAM area other than the general-purpose registers (FEF00H to FFEDFH in the case of the $\mu$ PD78F1142 and 78F1142A) can be set to this register. Set the lower 16 bits of the RAM address. This register is automatically incremented when DMA transfer has been started. It is incremented by +1 in the 8-bit transfer mode and by +2 in the 16-bit transfer mode. DMA transfer is started from the address set to this DRAn register. When the data of the last address has been transferred, DRAn stops with the value of the last address +1 in the 8-bit transfer mode, and the last address +2 in the 16-bit transfer mode. In the 16-bit transfer mode, the least significant bit is ignored and is treated as an even address. DRAn can be read or written in 8-bit or 16-bit units. However, it cannot be written during DMA transfer. Reset signal generation clears this register to 0000H. Figure 14-2. Format of DMA RAM Address Register n (DRAn) **Remark** n: DMA channel number (n = 0, 1) #### (3) DMA byte count register n (DBCn) This is a 10-bit register that is used to set the number of times DMA channel n executes transfer. Be sure to set the number of times of transfer to this DBCn register before executing DMA transfer (up to 1024 times). Each time DMA transfer has been executed, this register is automatically decremented. By reading this DBCn register during DMA transfer, the remaining number of times of transfer can be learned. DBCn can be read or written in 8-bit or 16-bit units. However, it cannot be written during DMA transfer. Reset signal generation clears this register to 0000H. Figure 14-3. Format of DMA Byte Count Register n (DBCn) | DBCn[9:0] | Number of Times of Transfer (When DBCn is Written) | Remaining Number of Times of Transfer<br>(When DBCn is Read) | | |-----------|----------------------------------------------------|------------------------------------------------------------------|--| | 000H | 1024 | Completion of transfer or waiting for 1024 times of DMA transfer | | | 001H | 1 | Waiting for remaining one time of DMA transfer | | | 002H | 2 | Waiting for remaining two times of DMA transfer | | | 003H | 3 | Waiting for remaining three times of DMA transfer | | | • | • | • | | | • | • | | | | • | • | • | | | 3FEH | 1022 | Waiting for remaining 1022 times of DMA transfer | | | 3FFH | 1023 | Waiting for remaining 1023 times of DMA transfer | | Cautions 1. Be sure to clear bits 15 to 10 to "0". If the general-purpose register is specified or the internal RAM space is exceeded as a result of continuous transfer, the general-purpose register or SFR space are written or read, resulting in loss of data in these spaces. Be sure to set the number of times of transfer that is within the internal RAM space. **Remark** n: DMA channel number (n = 0, 1) # 14.3 Registers Controlling DMA Controller DMA controller is controlled by the following registers. - DMA mode control register n (DMCn) - DMA operation control register n (DRCn) **Remark** n: DMA channel number (n = 0, 1) #### (1) DMA mode control register n (DMCn) DMCn is a register that is used to set a transfer mode of DMA channel n. It is used to select a transfer direction, data size, setting of pending, and start source. Bit 7 (STGn) is a software trigger that starts DMA. Rewriting bits 6, 5, and 3 to 0 of DMCn is prohibited during operation (when DSTn = 1). DMCn can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 14-4. Format of DMA Mode Control Register n (DMCn) (1/2) Address: FFFBAH (DMC0), FFFBBH (DMC1) After reset: 00H R/W Symbol <7> <6> <5> 3 2 0 <4> DMCn STGn DRSn DSn DWAITn IFCn3 IFCn2 IFCn1 IFCn0 | STGn <sup>Note 1</sup> | DMA transfer start software trigger | | | |----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|--|--| | 0 | No trigger operation | | | | 1 | DMA transfer is started when DMA operation is enabled (DENn = 1). | | | | DMA transfer is performed once by writing 1 to STGn when DMA operation is enabled (DENn = 1). When this bit is read, 0 is always read. | | | | | DRSn | Selection of DMA transfer direction | | | |------|-------------------------------------|--|--| | 0 | SFR to internal RAM | | | | 1 | Internal RAM to SFR | | | | DSn | Specification of transfer data size for DMA transfer | | |-----|------------------------------------------------------|--| | 0 | 8 bits | | | 1 | 16 bits | | | DWAITn Note 2 | Pending of DMA transfer | | | |----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--|--| | 0 | Executes DMA transfer upon DMA start request (not held pending). | | | | 1 | Holds DMA start request pending if any. | | | | DMA transfer that has been held pending can be started by clearing the value of DWAITn to 0. | | | | | It takes 2 cloc | It takes 2 clocks to actually hold DMA transfer pending when the value of DWAITn is set to 1. | | | Notes 1. The software trigger (STGn) can be used regardless of the IFCn0 to IFCn3 values. 2. When DMA transfer is held pending while using both DMA channels, be sure to hold the DMA transfer pending for both channels (by setting DWAIT0 and DWAIT1 to 1). **Remark** n: DMA channel number (n = 0, 1) <R> Figure 14-4. Format of DMA Mode Control Register n (DMCn) (2/2) Address: FFFBAH (DMC0), FFFBBH (DMC1) After reset: 00H R/W Symbol <7> <6> <5> <4> 3 2 0 DMCn STGn IFCn3 IFCn2 IFCn1 IFCn0 DRSn DSn DWAITn | IFCn | IFCn | IFCn | IFCn | Selection of DMA start source <sup>Note</sup> | | |------|------------------|------|------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | 3 | 2 | 1 | 0 | Trigger signal | Trigger contents | | 0 | 0 | 0 | 0 | - | Disables DMA transfer by interrupt. (Only software trigger is enabled.) | | 0 | 0 | 1 | 0 | INTTM00 | End of timer channel 0 count or capture end interrupt | | 0 | 0 | 1 | 1 | INTTM01 | End of timer channel 1 count or capture end interrupt | | 0 | 1 | 0 | 0 | INTTM04 | End of timer channel 4 count or capture end interrupt | | 0 | 1 | 0 | 1 | INTTM05 | End of timer channel 5 count or capture end interrupt | | 0 | 1 | 1 | 0 | INTST0/INTCSI00 | UART0 transmission transfer end or buffer empty interrupt/CSI00 transfer end or buffer empty interrupt | | 0 | 1 | 1 | 1 | INTSR0 | UART0 reception transfer end | | 1 | 0 | 0 | 0 | INTST1/INTCSI10/INTIIC10 | UART1 transmission transfer end or<br>buffer empty interrupt/CSI10 transfer end<br>or buffer empty interrupt/<br>IIC10 transfer end interrupt | | 1 | 0 | 0 | 1 | INTSR1 | UART1 reception transfer end interrupt | | 1 | 0 | 1 | 0 | INTST3 | UART3 transmission transfer end or buffer empty interrupt | | 1 | 0 | 1 | 1 | INTSR3 | UART3 reception transfer end interrupt | | 1 | 1 | 0 | 0 | INTAD | A/D conversion end interrupt | | С | Other than above | | re | Setting prohibited | | Note The software trigger (STGn) can be used regardless of the IFCn0 to IFCn3 values. **Remark** n: DMA channel number (n = 0, 1) #### (2) DMA operation control register n (DRCn) DRCn is a register that is used to enable or disable transfer of DMA channel n. Rewriting bit 7 (DENn) of this register is prohibited during operation (when DSTn = 1). DRCn can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 14-5. Format of DMA Operation Control Register n (DRCn) Address: FFFBCH (DRC0), FFFBDH (DRC1) After reset: 00H R/W Symbol <7> 6 5 4 3 2 1 <0> DRCn DENn 0 0 0 0 0 DSTn | DENn | DMA operation enable flag | | |---------------------------------------------------------------------------------------|--------------------------------------------------------------------|--| | 0 | Disables operation of DMA channel n (stops operating cock of DMA). | | | 1 | Enables operation of DMA channel n. | | | DMAC waits for a DMA trigger when DSTn = 1 after DMA operation is enabled (DENn = 1). | | | | DSTn | DMA transfer mode flag | | | | |---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|--|--| | 0 | DMA transfer of DMA channel n is completed. | | | | | 1 | DMA transfer of DMA channel n is not completed (still under execution). | | | | | DMAC waits for a DMA trigger when DSTn = 1 after DMA operation is enabled (DENn = 1). | | | | | | When a software trigger (STGn) or the start source trigger set by IFCn3 to IFCn0 is input, DMA transfer is started. | | | | | | When DMA transfer is completed after that, this bit is automatically cleared to 0. | | | | | | Write 0 to this bit to forcibly terminate DMA transfer under execution. | | | | | Caution The DSTn flag is automatically cleared to 0 when a DMA transfer is completed. Writing the DENn flag is enabled only when DSTn = 0. When a DMA transfer is terminated without waiting for generation of the interrupt (INTDMAn) of DMAn, therefore, set DSTn to 0 and then DENn to 0 (for details, refer to 14.5.7 Forcible termination by software). **Remark** n: DMA channel number (n = 0, 1) ## 14.4 Operation of DMA Controller ## 14.4.1 Operation procedure - <1> The DMA controller is enabled to operate when DENn = 1. Before writing the other registers, be sure to set DENn to 1. Use 80H to write with an 8-bit manipulation instruction. - <2> Set an SFR address, a RAM address, the number of times of transfer, and a transfer mode of DMA transfer to the DSAn, DRAn, CBCn, and DMCn registers. - <3> The DMA controller waits for a DMA trigger when DSTn = 1. Use 81H to write with an 8-bit manipulation instruction. - <4> When a software trigger (STGn) or a start source trigger specified by IFCn3 to IFCn0 is input, a DMA transfer is started. - <5> Transfer is completed when the number of times of transfer set by the DBCn register reaches 0, and transfer is automatically terminated by occurrence of an interrupt (INTDMAn). - <6> Stop the operation of the DMA controller by clearing DENn to 0 when the DMA controller is not used. Figure 14-6. Operation Procedure **Remark** n: DMA channel number (n = 0, 1) #### 14.4.2 Transfer mode The following four modes can be selected for DMA transfer by using bits 6 and 5 (DRSn and DSn) of the DMCn register. | DRSn | DSn | DMA Transfer Mode | | |------|-----|----------------------------------------------------------------------------------------|--| | 0 | 0 | Transfer from SFR of 1-byte data (fixed address) to RAM (address is incremented by +1) | | | 0 | 1 | Transfer from SFR of 2-byte data (fixed address) to RAM (address is incremented by +2) | | | 1 | 0 | Transfer from RAM of 1-byte data (address is incremented by +1) to SFR (fixed address) | | | 1 | 1 | Transfer from RAM of 2-byte data (address is incremented by +2) to SFR (fixed address) | | By using these transfer modes, up to 1024 bytes of data can be consecutively transferred by using the serial interface, data resulting from A/D conversion can be consecutively transferred, and port data can be scanned at fixed time intervals by using a timer. ## 14.4.3 Termination of DMA transfer When DBCn = 00H and DMA transfer is completed, the DSTn bit is automatically cleared to 0. An interrupt request (INTDMAn) is generated and transfer is terminated. When the DSTn bit is cleared to 0 to forcibly terminate DMA transfer, the DBCn and DRAn registers hold the value when transfer is terminated. The interrupt request (INTDMAn) is not generated if transfer is forcibly terminated. **Remark** n: DMA channel number (n = 0, 1) ## 14.5 Example of Setting of DMA Controller ## 14.5.1 CSI consecutive transmission <R> A flowchart showing an example of setting for CSI consecutive transmission is shown below. - Consecutive transmission (256 bytes) of CSI00 - DMA channel 0 is used for DMA transfer. - DMA start source: INTCSI00 (software trigger (STG0) only for the first start source) - Interrupt of CSI00 is specified by IFC03 to IFC00 (bits 3 to 0 of the DMC0 register) = 0110B. • Transfers FF100H to FF1FFH (256 bytes) of RAM to FFF10H of the data register (SIO00) of CSI. Figure 14-7. Setting Example of CSI Consecutive Transmission Note The DST0 flag is automatically cleared to 0 when a DMA transfer is completed. Writing the DEN0 flag is enabled only when DST0 = 0. To terminate a DMA transfer without waiting for occurrence of the interrupt of DMA0 (INTDMA0), set DST0 to 0 and then DEN0 to 0 (for details, refer to 14.5.7 Forcible termination by software). The fist trigger for consecutive transmission is not started by the interrupt of CSI. In this example, it start by a software trigger. CSI transmission of the second time and onward is automatically executed. <R> A DMA interrupt (INTDMA0) occurs when the last transmit data has been written to the data register. #### <R> 14.5.2 CSI master reception A flowchart showing an example of setting for CSI master reception is shown below. - Master reception (256 bytes) of CSI00 - DMA channel 0 is used to read received data and DMA channel 1 is used to write dummy data. - DMA start source: INTCSI00 (If the same start source is specified for DMA channels 0 and 1, the data of channel 0 is transferred, and then that of channel 1.) - Interrupt of CSI00 is specified by IFC03 to IFC00 = IFC13 to IFC10 (bits 3 to 0 of the DMCn register) = 0110B. - Data is transferred (received) from FFF10H of the CSI data register (SIO00) to FF100H to FF1FFH of RAM (256 bytes). (In successive reception mode, the data that is to be received when the first buffer empty interrupt occurs is invalid because the data has not been received.) - Transfers dummy data FF101H to FF1FFH (255 bytes) of RAM to FFF10H of the data register (SIO00) of CSI. (Dummy data is written to the first byte by using software (an instruction).) Figure 14-8. Setting Example of CSI Master Reception **Note** The DSTn flag is automatically cleared to 0 when a DMA transfer is completed. Writing the DENn flag is enabled only when DSTn = 0. To terminate a DMA transfer without waiting for occurrence of the interrupt of DMAn (INTDMAn), set DSTn to 0 and then DENn to 0 (for details, refer to 14.5.7 Forcible termination by software). Because no CSI interrupt is generated when reception starts during CSI master reception, dummy data is written using software in this example. The received data is automatically transferred from the first byte. (In successive reception mode, the data that is to be received when the first buffer empty interrupt occurs is invalid because the valid data has not been received.) A DMA interrupt (INTDMA1) occurs when the last dummy data has been writing to the data register. A DMA interrupt (INTDMA0) occurs when the last received data has been read from the data register. To restart the DMA transfer, the CSI transfer must be completed. #### <R> 14.5.3 CSI transmission/reception A flowchart showing an example of setting for CSI transmission/reception is shown below. - Transmission/reception (256 bytes) of CSI00 - DMA channel 0 is used to read received data and DMA channel 1 is used to write transmit data. - DMA start source: INTCSI00 (If the same start source is specified for DMA channels 0 and 1, the data of channel 0 is transferred, and then that of channel 1) - Interrupt of CSI00 is specified by IFC03 to IFC00 = IFC13 to IFC10 (bits 3 to 0 of the DMCn register) = 0110B. - Data is transferred (received) from FFF10H of the CSI data register (SIO00) to FF100H to FF1FFH of RAM (256 bytes). (In successive transmission/reception mode, the data that is to be received when the first buffer empty interrupt occurs is invalid because the data has not been received.) - Transfers FF201H to FF2FFH (255 bytes) of RAM to FFF10H of the data register (SIO00) of CSI (transmission) (Transmit data is written to the first byte by using software (an instruction).) Figure 14-9. Setting Example of CSI Transmission/reception Note The DSTn flag is automatically cleared to 0 when a DMA transfer is completed. Writing the DENn flag is enabled only when DSTn = 0. To terminate a DMA transfer without waiting for occurrence of the interrupt of DMAn (INTDMAn), set DSTn to 0 and then DENn to 0 (for details, refer to 14.5.7 Forcible termination by software). During CSI transfers, no CSI interrupt is generated when the transmitted data of the first byte is written. Therefore, the transmitted data is written using software in this example. The data of the second and following bytes is automatically transmitted. The received data is automatically transferred from the first byte. (In successive transmission/reception, the data that is to be received when the first buffer empty interrupt occurs is invalid because the valid data has not been received.) A DMA interrupt (INTDMA1) occurs when the last transmit data has been writing to the data register. A DMA interrupt (INTDMA0) occurs when the last received data has been read from the data register. To restart the DMA transfer, the CSI transfer must be completed. ## 14.5.4 Consecutive capturing of A/D conversion results A flowchart of an example of setting for consecutively capturing A/D conversion results is shown below. - Consecutive capturing of A/D conversion results. - DMA channel 1 is used for DMA transfer. - DMA start source: INTAD - Interrupt of A/D is specified by IFC13 to IFC10 (bits 3 to 0 of the DMC1 register) = 1100B. - Transfers FFF1EH and FFF1FH (2 bytes) of the 10-bit A/D conversion result register to 2048 bytes of FF380H to FFB7FH of RAM. Figure 14-10. Setting Example of Consecutively Capturing A/D Conversion Results **Note** The DST1 flag is automatically cleared to 0 when a DMA transfer is completed. Writing the DEN1 flag is enabled only when DST1 = 0. To terminate a DMA transfer without waiting for occurrence of the interrupt of DMA1 (INTDMA1), set DST1 to 0 and then DEN1 to 0 (for details, refer to 14.5.7 Forcible termination by software). ## 14.5.5 UART consecutive reception + ACK transmission A flowchart illustrating an example of setting for UART consecutive reception + ACK transmission is shown below. - Consecutively receives data from UART0 and outputs ACK to P10 on completion of reception. - DMA channel 0 is used for DMA transfer. - DMA start source: Software trigger (DMA transfer on occurrence of an interrupt is disabled.) - Transfers FFF12H of UART receive data register 0 (RXD0) to 64 bytes of FFE00H to FFE3FH of RAM. Figure 14-11. Setting Example of UART Consecutive Reception + ACK Transmission **Note** The DST0 flag is automatically cleared to 0 when a DMA transfer is completed. Writing the DEN0 flag is enabled only when DST0 = 0. To terminate a DMA transfer without waiting for occurrence of the interrupt of DMA0 (INTDMA0), set DST0 to 0 and then DEN0 to 0 (for details, refer to 14.5.7 Forcible termination by software). **Remark** This is an example where a software trigger is used as a DMA start source. If ACK is not transmitted and if only data is consecutively received from UART, the UART reception end interrupt (INTSR0) can be used to start DMA for data reception. #### 14.5.6 Holding DMA transfer pending by DWAITn When DMA transfer is started, transfer is performed while an instruction is executed. At this time, the operation of the CPU is stopped and delayed for the duration of 2 clocks. If this poses a problem to the operation of the set system, a DMA transfer can be held pending by setting DWAITn to 1. The DMA transfer for a transfer trigger that occurred while DMA transfer was held pending is executed after the pending status is canceled. However, because only one transfer trigger can be held pending for each channel, even if multiple transfer triggers occur for one channel during the pending status, only one DMA transfer is executed after the pending status is canceled. To output a pulse with a width of 10 clocks of the operating frequency from the P00 pin, for example, the clock width increases to 12 if a DMA transfer is started midway. In this case, the DMA transfer can be held pending by setting DWAITn to 1. After setting DWAITn to 1, it takes two clocks until a DMA transfer is held pending. Figure 14-12. Example of Setting for Holding DMA Transfer Pending by DWAITn <R> Caution When DMA transfer is held pending while using both DMA channels, be sure to hold the DMA transfer pending for both channels (by setting DWAIT0 and DWAIT1 to 1). If the DMA transfer of one channel is executed while that of the other channel is held pending, DMA transfer might not be held pending for the latter channel. **Remarks 1.** n: DMA channel number (n = 0, 1) 2. 1 clock: 1/fclk (fclk: CPU clock) #### 14.5.7 Forced termination by software After DSTn is set to 0 by software, it takes up to 2 clocks until a DMA transfer is actually stopped and DSTn is set to 0. To forcibly terminate a DMA transfer by software without waiting for occurrence of the interrupt (INTDMAn) of DMAn, therefore, perform either of the following processes. <When using one DMA channel> - Set DSTn to 0 (use DRCn = 80H to write with an 8-bit manipulation instruction) by software, confirm by polling that DSTn has actually been cleared to 0, and then set DENn to 0 (use DRCn = 00H to write with an 8-bit manipulation instruction). - Set DSTn to 0 (use DRCn = 80H to write with an 8-bit manipulation instruction) by software and then set DENn to 0 (use DRCn = 00H to write with an 8-bit manipulation instruction) two or more clocks after. <When using both DMA channels> <R> • To forcibly terminate DMA transfer by software when using both DMA channels (by setting DSTn to 0), clear the DSTn bit to 0 after the DMA transfer is held pending by setting the DWAIT0 and DWAIT1 bits of both channels to 1. Next, clear the DWAIT0 and DWAIT1 bits of both channels to 0 to cancel the pending status, and then clear the DENn bit to 0. Figure 14-13. Forced Termination of DMA Transfer (1/2) **Remarks 1.** n: DMA channel number (n = 0, 1) 2. 1 clock: 1/fclk (fclk: CPU clock) Figure 14-13. Forced Termination of DMA Transfer (2/2) <R> Example 3 - Procedure for forcibly terminating the DMA transfer for one channel if both channels are used - Procedure for forcibly terminating the DMA transfer for both channels if both channels are used Caution In example 3, the system is not required to wait two clock cycles after DWAITn is set to 1. In addition, the system does not have to wait two clock cycles after clearing DSTn to 0, because more than two clock cycles elapse from when DSTn is cleared to 0 to when DENn is cleared to 0. **Remarks 1.** n: DMA channel number (n = 0, 1) 2. 1 clock: 1/fclk (fclk: CPU clock) ## 14.6 Cautions on Using DMA Controller # <R> (1) Priority of DMA During DMA transfer, a request from the other DMA channel is held pending even if generated. The pending DMA transfer is started after the ongoing DMA transfer is completed. If two DMA requests are generated at the same time, however, DMA channel 0 takes priority over DMA channel 1. If a DMA request and an interrupt request are generated at the same time, the DMA transfer takes precedence, and then interrupt servicing is executed. ## <R> (2) DMA response time The response time of DMA transfer is as follows. Table 14-2. Response Time of DMA Transfer | | Minimum Time | Maximum Time | |---------------|--------------|----------------| | Response time | 3 clocks | 10 clocks Note | Note The maximum time necessary to execute an instruction from internal RAM is 16 clock cycles. - Cautions 1. The above response time does not include the two clock cycles required for a DMA transfer. - 2. When executing a DMA pending instruction (see 14.6 (4)), the maximum response time is extended by the execution time of that instruction to be held pending. - 3. Do not specify successive transfer triggers for a channel within a period equal to the maximum response time plus one clock cycle, because they might be ignored. Remark 1 clock: 1/fclk (fclk: CPU clock) #### (3) Operation in standby mode The DMA controller operates as follows in the standby mode. Table 14-3. DMA Operation in Standby Mode | Status | DMA Operation | |-----------|-----------------------------------------------------------------------------| | HALT mode | Normal operation | | STOP mode | Stops operation. | | | If DMA transfer and STOP instruction execution contend, DMA transfer may be | | | damaged. Therefore, stop DMA before executing the STOP instruction. | ## (4) DMA pending instruction Even if a DMA request is generated, DMA transfer is held pending immediately after the following instructions. CALL !addr16 CALL \$!addr20 CALL !!addr20 CALL rp • CALLT [addr5] BRK <R> <R> • Bit manipulation instructions for registers IF0L, IF0H, IF1L, IF1H, IF2L, IF2H, MK0L, MK0H, MK1L, MK1H, MK2L, MK2H, PR00L, PR00H, PR01L, PR01H, PR02L, PR02H, PR10L, PR10H, PR11L, PR11H, PR12L, PR12H and PSW each. # (5) Operation if address in general-purpose register area or other than those of internal RAM area is specified The address indicated by DRA0n is incremented during DMA transfer. If the address is incremented to an address in the general-purpose register area or exceeds the area of the internal RAM, the following operation is performed. - In mode of transfer from SFR to RAM The data of that address is lost. - In mode of transfer from RAM to SFR Undefined data is transferred to SFR. In either case, malfunctioning may occur or damage may be done to the system. Therefore, make sure that the address is within the internal RAM area other than the general-purpose register area. 575 #### **CHAPTER 15 INTERRUPT FUNCTIONS** ## 15.1 Interrupt Function Types The following two types of interrupt functions are used. #### (1) Maskable interrupts These interrupts undergo mask control. Maskable interrupts can be divided into four priority groups by setting the priority specification flag registers (PR00L, PR00H, PR01L, PR01H, PR02L, PR02H, PR10L, PR10H, PR11L, PR11H, PR12L, PR12H). Multiple interrupt servicing can be applied to low-priority interrupts when high-priority interrupts are generated. If two or more interrupt requests, each having the same priority, are simultaneously generated, then they are processed according to the priority of vectored interrupt servicing. For the priority order, see **Table 15-1**. A standby release signal is generated and STOP and HALT modes are released. External interrupt requests and internal interrupt requests are provided as maskable interrupts. External: 13, internal: 25 ## (2) Software interrupt This is a vectored interrupt generated by executing the BRK instruction. It is acknowledged even when interrupts are disabled. The software interrupt does not undergo interrupt priority control. ## 15.2 Interrupt Sources and Configuration The 78K0R/KE3 has a total of 39 interrupt sources including maskable interrupts and software interrupts. In addition, they also have up to five reset sources (see **Table 15-1**). The vector codes that store the program start address when branching due to the generation of a reset or various interrupt requests are two bytes each, so interrupts jump to a 64 K address of 00000H to 0FFFFH. Table 15-1. Interrupt Source List (1/2) | Interrupt | Default | | Interrupt Source | Internal/ | Vector | Basic | |-----------|----------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------|------------------|---------------------------------------| | Type | Priority <sup>Note 1</sup> | Name | Trigger | External | Table<br>Address | Configuration Type <sup>Note 2</sup> | | Maskable | 0 | INTWDTI | Watchdog timer interval <sup>Note 3</sup> (75% of overflow time) | Internal | 0004H | (A) | | | 1 | INTLVI | Low-voltage detection <sup>Note 4</sup> | | 0006H | | | | 2 | INTP0 | Pin input edge detection | External | 0008H | (B) | | | 3 | INTP1 | | | 000AH | | | | 4 | INTP2 | | | 000CH | | | | 5 | INTP3 | | | 000EH | | | | 6 | INTP4 | | | 0010H | | | | 7 | INTP5 | | | 0012H | | | | 8 | INTST3 | UART3 transmission transfer end or buffer empty interrupt | Internal | 0014H | (A) | | | 9 | INTSR3 | UART3 reception transfer end | | 0016H | | | | 10 | INTSRE3 | UART3 reception communication error occurrence | | 0018H | | | | 11 | INTDMA0 | End of DMA0 transfer | | 001AH | | | | 12 | INTDMA1 | End of DMA1 transfer | | 001CH | | | | 13 | INTST0<br>/INTCSI00 | UART0 transmission transfer end or buffer empty interrupt/CSI00 transfer end or buffer empty interrupt | | 001EH | | | | 14 | INTSR0 | UART0 reception transfer end | | 0020H | | | | 15 | INTSRE0 | UART0 reception communication error occurrence | | 0022H | | | | 16 | INTST1<br>/INTCSI10<br>/INTIIC10 | UART1 transmission transfer end or buffer empty interrupt/ CSI10 transfer end or buffer empty interrupt/ IIC10 transfer end | | 0024H | | | | 17 | INTSR1 | UART1 reception transfer end | | 0026H | | | | 18 | INTSRE1 | UART1 reception communication error occurrence | | 0028H | | | | 19 | INTIIC0 | End of IIC0 communication | ] | 002AH | | | | 20 | INTTM00 | End of timer channel 0 count or capture | | 002CH | | | | 21 INTTM01 | | End of timer channel 1 count or capture | | 002EH | | | | 22 | INTTM02 | End of timer channel 2 count or capture | | 0030H | | | | 23 | INTTM03 | End of timer channel 3 count or capture | | 0032H | | **Notes 1.** The default priority determines the sequence of interrupts if two or more maskable interrupts occur simultaneously. Zero indicates the highest priority and 37 indicates the lowest priority. - 2. Basic configuration types (A) to (D) correspond to (A) to (D) in Figure 15-1. - 3. When bit 7 (WDTINT) of the option byte (000C0H) is set to 1. - 4. When bit 1 (LVIMD) of the low-voltage detection register (LVIM) is cleared to 0. Table 15-1. Interrupt Source List (2/2) | Interrupt | Default | | Interrupt Source | Internal/ | Vector | Basic | |-----------|----------------------------|---------|---------------------------------------------------------------|-----------|------------------|--------------------------------------| | Type | Priority <sup>Note 1</sup> | Name | Trigger | External | Table<br>Address | Configuration Type <sup>Note 2</sup> | | Maskable | 24 | INTAD | End of A/D conversion | Internal | 0034H | (A) | | | 25 | INTRTC | Fixed-cycle signal of real-time counter/alarm match detection | | 0036H | | | | 26 | INTRTCI | Interval signal detection of real-time counter | | 0038H | | | | 27 | INTKR | Key return signal detection | External | 003AH | (C) | | | 28 | INTTM04 | End of timer channel 4 count or capture | Internal | 0042H | (A) | | | 29 | INTTM05 | End of timer channel 5 count or capture | | 0044H | | | | 30 | INTTM06 | End of timer channel 6 count or capture | | 0046H | | | | 31 | INTTM07 | End of timer channel 7 count or capture | | 0048H | | | | 32 | INTP6 | Pin input edge detection | External | 004AH | (B) | | | 33 | INTP7 | | | 004CH | | | | 34 | INTP8 | | | 004EH | | | | 35 | INTP9 | | | 0050H | | | | 36 | INTP10 | | | 0052H | | | | 37 | INTP11 | | | 0054H | | | Software | - | BRK | Execution of BRK instruction | - | 007EH | (D) | | Reset | = | RESET | RESET pin input | = | 0000H | = | | | | POC | Power-on-clear | | | | | | | LVI | Low-voltage detection <sup>Note 3</sup> | | | | | | | WDT | Overflow of watchdog timer | | | | | | | TRAP | Execution of illegal instruction <sup>Note 4</sup> | | | | **Notes 1.** The default priority determines the sequence of interrupts if two or more maskable interrupts occur simultaneously. Zero indicates the highest priority and 37 indicates the lowest priority. - 2. Basic configuration types (A) to (D) correspond to (A) to (D) in Figure 15-1. - 3. When bit 1 (LVIMD) of the low-voltage detection register (LVIM) is set to 1. - 4. When the instruction code in FFH is executed. Reset by the illegal instruction execution not issued by emulation with the in-circuit emulator or on-chip debug emulator. Figure 15-1. Basic Configuration of Interrupt Function (1/2) ## (A) Internal maskable interrupt # <R> (B) External maskable interrupt (INTPn) Remarks 1. IF: Interrupt request flag IE: Interrupt enable flag ISP0: In-service priority flag 0 ISP1: In-service priority flag 1 MK: Interrupt mask flag PR0: Priority specification flag 0 PR1: Priority specification flag 1 **2.** n = 0 to 11 Figure 15-1. Basic Configuration of Interrupt Function (2/2) # <R> (C) External maskable interrupt (INTKR) ## (D) Software interrupt Remarks 1. IF: Interrupt request flag IE: Interrupt enable flagISP0: In-service priority flag 0ISP1: In-service priority flag 1MK: Interrupt mask flag PR0: Priority specification flag 0 PR1: Priority specification flag 1 **2.** m = 0 to 7 ## 15.3 Registers Controlling Interrupt Functions The following 6 types of registers are used to control the interrupt functions. - Interrupt request flag registers (IF0L, IF0H, IF1L, IF1H, IF2L, IF2H) - Interrupt mask flag registers (MK0L, MK0H, MK1L, MK1H, MK2L, MK2H) - Priority specification flag registers (PR00L, PR00H, PR01L, PR01H, PR02L, PR02H, PR10L, PR10H, PR11L, PR11H, PR12L, PR12H) - External interrupt rising edge enable registers (EGP0, EGP1) - External interrupt falling edge enable registers (EGN0, EGN1) - Program status word (PSW) Table 15-2 shows a list of interrupt request flags, interrupt mask flags, and priority specification flags corresponding to interrupt request sources. Table 15-2. Flags Corresponding to Interrupt Request Sources (1/2) | Interrupt | Interrupt Request | Flag | Interrupt Mask F | lag | Priority Specification Flag | | | |---------------|-------------------|----------|------------------|----------|-----------------------------|----------|--| | Source | | Register | | Register | | Register | | | INTWDTI | WDTIIF | IF0L | WDTIMK | MK0L | WDTIPR0, WDTIPR1 | PR00L, | | | INTLVI | LVIIF | | LVIMK | | LVIPR0, LVIPR1 | PR10L | | | INTP0 | PIF0 | | PMK0 | | PPR00, PPR10 | | | | INTP1 | PIF1 | | PMK1 | | PPR01, PPR11 | | | | INTP2 | PIF2 | | PMK2 | | PPR02, PPR12 | | | | INTP3 | PIF3 | | PMK3 | | PPR03, PPR13 | | | | INTP4 | PIF4 | | PMK4 | | PPR04, PPR14 | | | | INTP5 | PIF5 | | PMK5 | | PPR05, PPR15 | | | | INTST3 | STIF3 | IF0H | STMK3 | MK0H | STPR03, STPR13 | PR00H, | | | INTSR3 | SRIF3 | | SRMK3 | | SRPR03, SRPR13 | PR10H | | | INTSRE3 | SREIF3 | | SREMK3 | | SREPR03, SREPR13 | | | | INTDMA0 | DMAIF0 | | DMAMK0 | | DMAPR00, DMAPR10 | | | | INTDMA1 | DMAIF1 | | DMAMK1 | | DMAPR01, DMAPR11 | | | | INTST0 Note | STIF0 Note | | STMK0 Note | | STPR00, STPR10 Note | | | | INTCSI00 Note | CSIIF00 Note | | CSIMK00 Note | | CSIPR000, CSIPR100 Note | | | | INTSR0 | SRIF0 | | SRMK0 | | SRPR00, SRPR10 | | | | INTSRE0 | SREIF0 | | SREMK0 | | SREPR00, SREPR10 | | | **Note** Do not use UART0 and CSI00 at the same time because they share flags for the interrupt request sources. If one of the interrupt sources INTST0 and INTCSI00 is generated, bit 5 of IF1H is set to 1. Bit 5 of MK0H, PR00H, and PR10H supports these three interrupt sources. Table 15-2. Flags Corresponding to Interrupt Request Sources (2/2) | Interrupt | Interrupt Request | Flag | Interrupt Mask F | lag | Priority Specificatio | n Flag | |---------------|-------------------|----------|------------------|----------|-------------------------|-----------------| | Source | | Register | | Register | | Register | | INTST1 Note | STIF1 Note | IF1L | STMK1 Note | MK1L | STPR01, STPR11 Note | PR01L, | | INTCSI10 Note | CSIIF10 Note | | CSIMK10 Note | | CSIPR010, CSIPR110 Note | PR11L | | INTIIC10 Note | IICIF10 Note | | IICMK10 Note | | IICPR010, IICPR110 Note | | | INTSR1 | SRIF1 | | SRMK1 | | SRPR01, SRPR11 | | | INTSRE1 | SREIF1 | | SREMK1 | | SREPR01, SREPR11 | | | INTIIC0 | IICIF0 | | IICMK0 | | IICPR00, IICPR10 | | | INTTM00 | TMIF00 | | TMMK00 | | TMPR000, TMPR100 | | | INTTM01 | TMIF01 | | TMMK01 | | TMPR001, TMPR101 | | | INTTM02 | TMIF02 | | TMMK02 | | TMPR002, TMPR102 | | | INTTM03 | TMIF03 | | TMMK03 | | TMPR003, TMPR103 | | | INTAD | ADIF | IF1H | ADMK | MK1H | ADPR0, ADPR1 | PR01H, | | INTRTC | RTCIF | | RTCMK | | RTCPR0, RTCPR1 | PR11H | | INTRTCI | RTCIIF | | RTCIMK | | RTCIPR0, RTCIPR1 | | | INTKR | KRIF | | KRMK | | KRPR0, KRPR1 | | | INTTM04 | TMIF04 | | TMMK04 | | TMPR004, TMPR104 | | | INTTM05 | TMIF05 | IF2L | TMMK05 | MK2L | TMPR005, TMPR105 | PR02L, | | INTTM06 | TMIF06 | | TMMK06 | | TMPR006, TMPR106 | PR12L | | INTTM07 | TMIF07 | | TMMK07 | | TMPR007, TMPR107 | | | INTP6 | PIF6 | | PMK6 | | PPR06, PPR16 | | | INTP7 | PIF7 | | PMK7 | | PPR07, PPR17 | | | INTP8 | PIF8 | | PMK8 | | PPR08, PPR18 | | | INTP9 | PIF9 | | PMK9 | | PPR09, PPR19 | | | INTP10 | PIF10 | | PMK10 | | PPR010, PPR110 | | | INTP11 | PIF11 | IF2H | PMK11 | MK2H | PPR011, PPR111 | PR02H,<br>PR12H | Note Do not use UART1, CSI10, and IIC10 at the same time because they share flags for the interrupt request sources. If one of the interrupt sources INTST1, INTCSI10, and INTIIC10 is generated, bit 0 of IF1L is set to 1. Bit 0 of MK1L, PR01L, and PR11L supports these three interrupt sources. ## (1) Interrupt request flag registers (IF0L, IF0H, IF1L, IF1H, IF2L, IF2H) The interrupt request flags are set to 1 when the corresponding interrupt request is generated or an instruction is executed. They are cleared to 0 when an instruction is executed upon acknowledgment of an interrupt request or upon reset signal generation. When an interrupt is acknowledged, the interrupt request flag is automatically cleared and then the interrupt routine is entered. IF0L, IF0H, IF1L, IF1H, IF2L, and IF2H can be set by a 1-bit or 8-bit memory manipulation instruction. When IF0L and IF0H, IF1L and IF1H, and IF2L and IF2H are combined to form 16-bit registers IF0, IF1, and IF2, they can be set by a 16-bit memory manipulation instruction. Reset signal generation clears these registers to 00H. **Remark** If an instruction that writes data to this register is executed, the number of instruction execution clocks increases by 2 clocks. Figure 15-2. Format of Interrupt Request Flag Registers (IF0L, IF0H, IF1L, IF1H, IF2L, IF2H) | Address: FFI | FE0H After re | eset: 00H R/ | W | | | | | | | | |---------------------------------|---------------------------|---------------------------|--------------------|--------|--------------------------|---------------|--------|------------------|--|--| | Symbol | <7> | <6> | <5> | <4> | <3> | <2> | <1> | <0> | | | | IF0L | PIF5 | PIF4 | PIF3 | PIF2 | PIF1 | PIF0 | LVIIF | WDTIIF | | | | | | | | | | | | | | | | Address: FFI | FE1H After | reset: 00H | R/W | | | | | | | | | Symbol | <7> | <6> | <5> | <4> | <3> | <2> | <1> | <0> | | | | IF0H | SREIF0 | SRIF0 | STIF0<br>CSIIF00 | DMAIF1 | DMAIF0 | SREIF3 | SRIF3 | STIF3 | | | | Address: FFI | FE2H After | reset: 00H | R/W | | | | | | | | | Symbol | <7> | <6> | <5> | <4> | <3> | <2> | <1> | <0> | | | | IF1L | TMIF03 | TMIF02 | TMIF01 | TMIF00 | IICIF0 | SREIF1 | SRIF1 | STIF1<br>CSIIF10 | | | | | | | | | | | | IICIF10 | | | | | | | | | | | | | | | | Address: FFI | FE3H After | reset: 00H | R/W | | | | | | | | | Symbol | <7> | 6 | 5 | 4 | <3> | <2> | <1> | <0> | | | | IF1H | TMIF04 | 0 | 0 | 0 | KRIF | RTCIIF | RTCIF | ADIF | | | | | | | | | | | | | | | | Address: FFI | =D0H After | reset: 00H | R/W | | | | | | | | | Address: FFI<br>Symbol | FD0H After<br><7> | reset: 00H<br><6> | R/W<br><5> | <4> | <3> | <2> | <1> | <0> | | | | | | | | <4> | <3><br>PIF6 | <2><br>TMIF07 | <1> | <0><br>TMIF05 | | | | Symbol | <7><br>PIF10 | <6> | <5> | | - | | | | | | | Symbol<br>IF2L | <7><br>PIF10 | <6><br>PIF9 | <5><br>PIF8 | | - | | | | | | | Symbol<br>IF2L<br>Address: FFI | <7> PIF10 FD1H After | <6><br>PIF9<br>reset: 00H | <5><br>PIF8 | PIF7 | PIF6 | TMIF07 | TMIF06 | TMIF05 | | | | Symbol IF2L Address: FFI Symbol | <7> PIF10 FD1H After 7 | <6><br>PIF9<br>reset: 00H | <5><br>PIF8<br>R/W | PIF7 | PIF6 | TMIF07 | TMIF06 | TMIF05 | | | | Symbol IF2L Address: FFI Symbol | <7> PIF10 FD1H After 7 | <6><br>PIF9<br>reset: 00H | <5><br>PIF8<br>R/W | 4<br>0 | PIF6 | TMIF07 2 0 | TMIF06 | TMIF05 | | | | Symbol IF2L Address: FFI Symbol | <7> PIF10 FD1H After 7 0 | <6> PIF9 reset: 00H 6 0 | <5> PIF8 R/W 5 0 | 4<br>0 | PIF6 3 0 rrupt request | TMIF07 2 0 | TMIF06 | TMIF05 | | | - Cautions 1. Be sure to clear bits 4 to 6 of IF1H and bits 1 to 7 of IF2H to 0. - 2. When operating a timer, serial interface, or A/D converter after standby release, operate it once after clearing the interrupt request flag. An interrupt request flag may be set by noise. - 3. When manipulating a flag of the interrupt request flag register, use a 1-bit memory manipulation instruction (CLR1). When describing in C language, use a bit manipulation instruction such as "IF0L.0 = 0;" or "\_asm("clr1 IF0L, 0");" because the compiled assembler must be a 1-bit memory manipulation instruction (CLR1). If a program is described in C language using an 8-bit memory manipulation instruction such as "IF0L &= 0xfe;" and compiled, it becomes the assembler of three instructions. mov a, IF0L and a, #0FEH mov IF0L, a In this case, even if the request flag of another bit of the same interrupt request flag register (IF0L) is set to 1 at the timing between "mov a, IF0L" and "mov IF0L, a", the flag is cleared to 0 at "mov IF0L, a". Therefore, care must be exercised when using an 8-bit memory manipulation instruction in C language. #### (2) Interrupt mask flag registers (MK0L, MK0H, MK1L, MK1H, MK2L, MK2H) The interrupt mask flags are used to enable/disable the corresponding maskable interrupt servicing. MK0L, MK0H, MK1L, MK1H, MK2L, and MK2H can be set by a 1-bit or 8-bit memory manipulation instruction. When MK0L and MK0H, MK1L and MK1H, and MK2L and MK2H are combined to form 16-bit registers MK0, MK1, and MK2, they can be set by a 16-bit memory manipulation instruction. Reset signal generation sets these registers to FFH. **Remark** If an instruction that writes data to this register is executed, the number of instruction execution clocks increases by 2 clocks. Figure 15-3. Format of Interrupt Mask Flag Registers (MK0L, MK0H, MK1L, MK1H, MK2L, MK2H) | | FE4H After | reset: FFH | R/W | | | | | | | | | | |--------------|--------------------------------------|----------------------|------------------|-------------------|-----------|--------|-----------|-----------------------------|--|--|--|--| | Symbol | <7> | <6> | <5> | <4> | <3> | <2> | <1> | <0> | | | | | | MK0L | PMK5 | PMK4 | PMK3 | PMK2 | PMK1 | PMK0 | LVIMK | WDTIMK | | | | | | | | | | | | | | | | | | | | Address: FFI | FE5H After | reset: FFH | R/W | | | | | | | | | | | Symbol | <7> | <6> | <5> | <4> | <3> | <2> | <1> | <0> | | | | | | MK0H | SREMK0 | SRMK0 | STMK0<br>CSIMK00 | DMAMK1 | DMAMK0 | SREMK3 | SRMK3 | STMK3 | | | | | | Address: FFI | Address: FFFE6H After reset: FFH R/W | | | | | | | | | | | | | Symbol | <7> | <6> | <5> | <4> | <3> | <2> | <1> | <0> | | | | | | MK1L | TMMK03 | TMMK02 | TMMK01 | TMMK00 | IICMK0 | SREMK1 | SRMK1 | STMK1<br>CSIMK10<br>IICMK10 | | | | | | Address: FFI | FE7H After | reset: FFH | R/W | | | | | | | | | | | Symbol | <7> | 6 | 5 | 4 | <3> | <2> | <1> | <0> | | | | | | MK1H | TMMK04 | 1 | 1 | 1 | KRMK | RTCIMK | RTCMK | ADMK | | | | | | Address: FFI | FD4H After | reset: FFH | R/W | | | | | | | | | | | Symbol | <7> | <6> | <5> | <4> | <3> | <2> | <1> | <0> | | | | | | MK2L | PMK10 | D141/0 | | | | | TNANALCOC | | | | | | | IVITAL | 1 10111110 | PMK9 | PMK8 | PMK7 | PMK6 | TMMK07 | TMMK06 | TMMK05 | | | | | | Address: FFI | | reset: FFH | PMK8 | PMK7 | PMK6 | TMMK07 | TMINIKU6 | TMMK05 | | | | | | | | | - | PMK7<br>4 | PMK6<br>3 | TMMK07 | 1 MIMIKU6 | <0> | | | | | | Address: FFI | FD5H After | reset: FFH | R/W | | | | | | | | | | | Address: FFI | FD5H After<br>7 | reset: FFH | R/W<br>5 | 4 | 3 | 2 | 1 | <0> | | | | | | Address: FFI | FD5H After<br>7 | reset: FFH | R/W<br>5 | 4 | 3 | 2 | 1 | <0> | | | | | | Address: FFI | FD5H After<br>7<br>1 | reset: FFH<br>6<br>1 | R/W<br>5 | 4<br>1<br>Interru | 3 | 2 | 1 | <0> | | | | | Caution Be sure to set bits 4 to 6 of MK1H and bits 1 to 7 of MK2H to 1. # (3) Priority specification flag registers (PR00L, PR00H, PR01L, PR01H, PR02L, PR02H, PR10L, PR10H, PR11L, PR12L, PR12H) The priority specification flag registers are used to set the corresponding maskable interrupt priority level. A priority level is set by using the PR0xy and PR1xy registers in combination (xy = 0L, 0H, 1L, 1H, 2L, or 2H). PR00L, PR00H, PR01L, PR01H, PR02L, PR02H, PR10L, PR10H, PR11L, PR11H, PR12L, and PR12H can be set by a 1-bit or 8-bit memory manipulation instruction. If PR00L and PR00H, PR01L and PR01H, PR02L and PR02H, PR10L and PR10H, PR11L and PR11H, and PR12L and PR12H are combined to form 16-bit registers PR00, PR01, PR02, PR10, PR11, and PR12, they can be set by a 16-bit memory manipulation instruction. Reset signal generation sets these registers to FFH. **Remark** If an instruction that writes data to this register is executed, the number of instruction execution clocks increases by 2 clocks. Figure 15-4. Format of Priority Specification Flag Registers (PR00L, PR00H, PR01L, PR01H, PR02L, PR02H, PR10L, PR10H, PR11L, PR11H, PR12L, PR12H) (1/2) | Address: FF | FE8H After | reset: FFH | R/W | | | | | | |-------------------------------------------------------|---------------------------------------------------|---------------------------------------------|---------------------------------------------|----------------|----------------------|----------------------------------|------------------------|------------------------------------------------------| | Symbol | <7> | <6> | <5> | <4> | <3> | <2> | <1> | <0> | | PR00L | PPR05 | PPR04 | PPR03 | PPR02 | PPR01 | PPR00 | LVIPR0 | WDTIPR0 | | | | | | | | | | | | Address: FF | FECH After | reset: FFH | R/W | | | | | | | Symbol | <7> | <6> | <5> | <4> | <3> | <2> | <1> | <0> | | PR10L | PPR15 | PPR14 | PPR13 | PPR12 | PPR11 | PPR10 | LVIPR1 | WDTIPR1 | | | | | | | | | | | | Address: FF | FE9H After | reset: FFH | R/W | | | | | | | Symbol | <7> | <6> | <5> | <4> | <3> | <2> | <1> | <0> | | PR00H | SREPR00 | SRPR00 | STPR00 | DMAPR01 | DMAPR00 | SREPR03 | SRPR03 | STPR03 | | | | | CSIPR000 | | | | | | | A dalama = EE | EEDII After | 5511 | DAM | | | | | | | Address: FF | FEDH Aπer | reset: FFH | R/W | | | | | | | | _ | • | _ | | _ | _ | | • | | Symbol | <7> | <6> | <5> | <4> | <3> | <2> | <1> | <0> | | Symbol<br>PR10H | <7><br>SREPR10 | <6><br>SRPR10 | STPR10 | <4><br>DMAPR11 | <3> | <2><br>SREPR13 | <1><br>SRPR13 | <0><br>STPR13 | | • | | | | | - | | | | | • | SREPR10 | | STPR10 | | - | | | | | PR10H | SREPR10 | SRPR10 | STPR10<br>CSIPR100 | | - | | | | | PR10H Address: FF | SREPR10 | SRPR10 | STPR10<br>CSIPR100 | DMAPR11 | DMAPR10 | SREPR13 | SRPR13 | STPR13 | | PR10H Address: FFI Symbol | SREPR10 FEAH After | SRPR10 reset: FFH <6> | STPR10<br>CSIPR100<br>R/W<br><5> | DMAPR11 | DMAPR10 | SREPR13 | SRPR13 | STPR13 <0> STPR01 CSIPR010 | | PR10H Address: FFI Symbol | SREPR10 FEAH After | SRPR10 reset: FFH <6> | STPR10<br>CSIPR100<br>R/W<br><5> | DMAPR11 | DMAPR10 | SREPR13 | SRPR13 | <0> STPR01 | | PR10H Address: FFI Symbol PR01L | SREPR10 FEAH After <7> TMPR003 | SRPR10 reset: FFH <6> TMPR002 | STPR10<br>CSIPR100<br>R/W<br><5><br>TMPR001 | DMAPR11 | DMAPR10 | SREPR13 | SRPR13 | STPR13 <0> STPR01 CSIPR010 | | PR10H Address: FFI Symbol PR01L Address: FFI | SREPR10 FEAH After <7> TMPR003 FEEH After | SRPR10 reset: FFH <6> TMPR002 reset: FFH | STPR10<br>CSIPR100<br>R/W<br><5><br>TMPR001 | <4> TMPR000 | OMAPR10 <3> IICPR00 | SREPR13 <2> SREPR01 | <1> SRPR01 | <0> STPR13 <0> STPR01 CSIPR010 IICPR010 | | PR10H Address: FFI Symbol PR01L Address: FFI Symbol | SREPR10 FEAH After <7> TMPR003 FEEH After <7> | reset: FFH <6> TMPR002 reset: FFH <6> | STPR10<br>CSIPR100<br>R/W<br><5><br>TMPR001 | <4> TMPR000 | <pre></pre> | <2> SREPR01 <2> <2> <2> <2> <2> | <1> SRPR13 <1> SRPR01 | <0> STPR13 <0> STPR01 CSIPR010 IICPR010 <0> | | PR10H Address: FFI Symbol PR01L Address: FFI | SREPR10 FEAH After <7> TMPR003 FEEH After | SRPR10 reset: FFH <6> TMPR002 reset: FFH | STPR10<br>CSIPR100<br>R/W<br><5><br>TMPR001 | <4> TMPR000 | OMAPR10 <3> IICPR00 | SREPR13 <2> SREPR01 | <1> SRPR01 | <0> STPR13 <0> STPR01 CSIPR010 IICPR010 <0> STPR11 | | PR10H Address: FFI Symbol PR01L Address: FFI Symbol | SREPR10 FEAH After <7> TMPR003 FEEH After <7> | reset: FFH <6> TMPR002 reset: FFH <6> | STPR10<br>CSIPR100<br>R/W<br><5><br>TMPR001 | <4> TMPR000 | <pre></pre> | <2> SREPR01 <2> <2> <2> <2> <2> | <1> SRPR13 <1> SRPR01 | <0> STPR13 <0> STPR01 CSIPR010 IICPR010 <0> | Figure 15-4. Format of Priority Specification Flag Registers (PR00L, PR00H, PR01L, PR01H, PR02L, PR02H, PR10L, PR10H, PR11L, PR11H, PR12L, PR12H) (2/2) | Address: FFF | EBH After | reset: FFH | R/W | | | | | | | |--------------|------------|------------|-----------------|-------------------|--------------|--------------|---------|---------|--| | Symbol | <7> | 6 | 5 | 4 | <3> | <2> | <1> | <0> | | | PR01H | TMPR004 | 1 | 1 | 1 | KRPR0 | RTCIPR0 | RTCPR0 | ADPR0 | | | · | | | | | | | | | | | Address: FFF | FEFH After | reset: FFH | R/W | | | | | | | | Symbol | <7> | 6 | 5 | 4 | <3> | <2> | <1> | <0> | | | PR11H | TMPR104 | 1 | 1 | 1 | KRPR1 | RTCIPR1 | RTCPR1 | ADPR1 | | | Address FF | -DOLL A# | | DAM | | | | | | | | Address: FFF | | reset: FFH | R/W | | | | | • | | | Symbol | <7> | <6> | <5> | <4> | <3> | <2> | <1> | <0> | | | PR02L | PPR010 | PPR09 | PPR08 | PPR07 | PPR06 | TMPR007 | TMPR006 | TMPR005 | | | | | | | | | | | | | | Address: FFF | FDCH After | reset: FFH | R/W | | | | | | | | Symbol | <7> | <6> | <5> | <4> | <3> | <2> | <1> | <0> | | | PR12L | PPR110 | PPR19 | PPR18 | PPR17 | PPR16 | TMPR107 | TMPR106 | TMPR105 | | | | | | | | | | | | | | Address: FFF | D9H After | reset: FFH | R/W | | | | | | | | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | <0> | | | PR02H | 1 | 1 | 1 | 1 | 1 | 1 | 1 | PPR011 | | | | | | | | | | | | | | Address: FFF | FDDH After | reset: FFH | R/W | | | | | | | | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | <0> | | | PR12H | 1 | 1 | 1 | 1 | 1 | 1 | 1 | PPR111 | | | | | | | | | | | | | | | XXPR1X | XXPR0X | | | Priority lev | el selection | | | | | | 0 | 0 | Specify leve | l 0 (high priori | ty level) | | | | | | | 0 | 1 | Specify level 1 | | | | | | | | | 1 | 0 | Specify level 2 | | | | | | | | | 1 | 1 | Specify leve | l 3 (low priority | y level) | | | | | Caution Be sure to set bits 4 to 6 of PR01H and PR11H to 1. Be sure to set bits 1 to 7 of PR02H and PR12H to 1. # (4) External interrupt rising edge enable registers (EGP0, EGP1), external interrupt falling edge enable registers (EGN0, EGN1) These registers specify the valid edge for INTP0 to INTP11. EGP0, EGP1, EGN0, and EGN1 can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears these registers to 00H. Figure 15-5. Format of External Interrupt Rising Edge Enable Registers (EGP0, EGP1) and External Interrupt Falling Edge Enable Registers (EGN0, EGN1) | Address: FFF | -38H After | reset: 00H | R/W | | | | | | |--------------|------------|------------|---------------|----------------|---------------|----------------|----------|------| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | EGP0 | EGP7 | EGP6 | EGP5 | EGP4 | EGP3 | EGP2 | EGP1 | EGP0 | | <u>'</u> | | | | | | | | | | Address: FFF | 39H After | reset: 00H | R/W | | | | | | | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | EGN0 | EGN7 | EGN6 | EGN5 | EGN4 | EGN3 | EGN2 | EGN1 | EGN0 | | • | | | | | | | | | | Address: FFF | 3AH After | reset: 00H | R/W | | | | | | | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | EGP1 | 0 | 0 | 0 | 0 | EGP11 | EGP10 | EGP9 | EGP8 | | | | | | | | | | | | Address: FFF | 3BH After | reset: 00H | R/W | | | | | | | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | EGN1 | 0 | 0 | 0 | 0 | EGN11 | EGN10 | EGN9 | EGN8 | | | | | | | | | | | | | EGPn | EGNn | | INTPn p | in valid edge | selection (n = | 0 to 11) | | | | 0 | 0 | Edge detecti | on disabled | | | | | | | 0 | 1 | Falling edge | | | | | | | | 1 | 0 | Rising edge | | | | | | | | 1 | 1 | Both rising a | nd falling edg | es | | | | Table 15-3 shows the ports corresponding to EGPn and EGNn. Table 15-3. Ports Corresponding to EGPn and EGNn | Detection En | able Register | Edge Detection Port | Interrupt Request Signal | |--------------|---------------|---------------------|--------------------------| | EGP0 | EGN0 | P120 | INTP0 | | EGP1 | EGN1 | P50 | INTP1 | | EGP2 | EGN2 | P51 | INTP2 | | EGP3 | EGN3 | P30 | INTP3 | | EGP4 | EGN4 | P31 | INTP4 | | EGP5 | EGN5 | P16 | INTP5 | | EGP6 | EGN6 | P140 | INTP6 | | EGP7 | EGN7 | P141 | INTP7 | | EGP8 | EGN8 | P74 | INTP8 | | EGP9 | EGN9 | P75 | INTP9 | | EGP10 | EGN10 | P76 | INTP10 | | EGP11 | EGN11 | P77 | INTP11 | Caution Select the port mode by clearing EGPn and EGNn to 0 because an edge may be detected when the external interrupt function is switched to the port function. **Remark** n = 0 to 11 #### (5) Program status word (PSW) The program status word is a register used to hold the instruction execution result and the current status for an interrupt request. The IE flag that sets maskable interrupt enable/disable and the ISP0 and ISP1 flags that controls multiple interrupt servicing are mapped to the PSW. Besides 8-bit read/write, this register can carry out operations using bit manipulation instructions and dedicated instructions (EI and DI). When a vectored interrupt request is acknowledged, if the BRK instruction is executed, the contents of the PSW are automatically saved into a stack and the IE flag is reset to 0. If a maskable interrupt request is acknowledged, the contents of the priority specification flag of the acknowledged interrupt are transferred to the ISP0 and ISP1 flags. The PSW contents are also saved into the stack with the PUSH PSW instruction. They are restored from the stack with the RETI, RETB, and POP PSW instructions. Reset signal generation sets PSW to 06H. <7> <6> <5> <4> <3> <2> <1> 0 After reset Z CY **PSW** ΙE RBS1 AC RBS0 ISP1 ISP0 06H Used when normal instruction is executed ISP1 ISP0 Priority of interrupt currently being serviced 0 0 Enables interrupt of level 0 (while interrupt of level 1 or 0 is being serviced). 0 Enables interrupt of level 0 and 1 (while interrupt of level 2 is being serviced). 1 Enables interrupt of level 0 to 2 (while interrupt of level 3 is being serviced). Enables all interrupts 1 (waits for acknowledgment of an interrupt). ΙF Interrupt request acknowledgment enable/disable 0 Disabled Enabled Figure 15-6. Configuration of Program Status Word ## 15.4 Interrupt Servicing Operations ## 15.4.1 Maskable interrupt acknowledgment A maskable interrupt becomes acknowledgeable when the interrupt request flag is set to 1 and the mask (MK) flag corresponding to that interrupt request is cleared to 0. A vectored interrupt request is acknowledged if interrupts are in the interrupt enabled state (when the IE flag is set to 1). However, a low-priority interrupt request is not acknowledged during servicing of a higher priority interrupt request. The times from generation of a maskable interrupt request until vectored interrupt servicing is performed are listed in Table 15-4 below. For the interrupt request acknowledgment timing, see Figures 15-8 and 15-9. Table 15-4. Time from Generation of Maskable Interrupt Until Servicing | | Minimum Time | Maximum Time <sup>Note</sup> | |----------------|--------------|------------------------------| | Servicing time | 9 clocks | 14 clocks | Note If an interrupt request is generated just before the RET instruction, the wait time becomes longer. Remark 1 clock: 1/fclk (fclk: CPU clock) If two or more maskable interrupt requests are generated simultaneously, the request with a higher priority level specified in the priority specification flag is acknowledged first. If two or more interrupts requests have the same priority level, the request with the highest default priority is acknowledged first. An interrupt request that is held pending is acknowledged when it becomes acknowledgeable. Figure 15-7 shows the interrupt request acknowledgment algorithm. If a maskable interrupt request is acknowledged, the contents are saved into the stacks in the order of PSW, then PC, the IE flag is reset (0), and the contents of the priority specification flag corresponding to the acknowledged interrupt are transferred to the ISP1 and ISP0 flags. The vector table data determined for each interrupt request is the loaded into the PC and branched. Restoring from an interrupt is possible by using the RETI instruction. Figure 15-7. Interrupt Request Acknowledgment Processing Algorithm $\times \times IF$ : Interrupt request flag $\times \times MK$ : Interrupt mask flag ××PR0: Priority specification flag 0××PR1: Priority specification flag 1 IE: Flag that controls acknowledgment of maskable interrupt request (1 = Enable, 0 = Disable) ISP0, ISP1: Flag that indicates the priority level of the interrupt currently being serviced (see **Figure 15-6**) Note For the default priority, refer to Table 15-1 Interrupt Source List. Figure 15-8. Interrupt Request Acknowledgment Timing (Minimum Time) Remark 1 clock: 1/fclk (fclk: CPU clock) Figure 15-9. Interrupt Request Acknowledgment Timing (Maximum Time) Remark 1 clock: 1/fclk (fclk: CPU clock) ## 15.4.2 Software interrupt request acknowledgment A software interrupt acknowledge is acknowledged by BRK instruction execution. Software interrupts cannot be disabled. If a software interrupt request is acknowledged, the contents are saved into the stacks in the order of the program status word (PSW), then program counter (PC), the IE flag is reset (0), and the contents of the vector table (0007EH, 0007FH) are loaded into the PC and branched. Restoring from a software interrupt is possible by using the RETB instruction. Caution Do not use the RETI instruction for restoring from the software interrupt. #### 15.4.3 Multiple interrupt servicing Multiple interrupt servicing occurs when another interrupt request is acknowledged during execution of an interrupt. Multiple interrupt servicing does not occur unless the interrupt request acknowledgment enabled state is selected (IE = 1). When an interrupt request is acknowledged, interrupt request acknowledgment becomes disabled (IE = 0). Therefore, to enable multiple interrupt servicing, it is necessary to set (1) the IE flag with the EI instruction during interrupt servicing to enable interrupt acknowledgment. Moreover, even if interrupts are enabled, multiple interrupt servicing may not be enabled, this being subject to interrupt priority control. Two types of priority control are available: default priority control and programmable priority control. Programmable priority control is used for multiple interrupt servicing. In the interrupt enabled state, if an interrupt request with a priority equal to or higher than that of the interrupt currently being serviced is generated, it is acknowledged for multiple interrupt servicing. If an interrupt with a priority lower than that of the interrupt currently being serviced is generated during interrupt servicing, it is not acknowledged for multiple interrupt servicing. Interrupt requests that are not enabled because interrupts are in the interrupt disabled state or because they have a lower priority are held pending. When servicing of the current interrupt ends, the pending interrupt request is acknowledged following execution of at least one main processing instruction execution. Table 15-5 shows relationship between interrupt requests enabled for multiple interrupt servicing and Figure 15-10 shows multiple interrupt servicing examples. Table 15-5. Relationship Between Interrupt Requests Enabled for Multiple Interrupt Servicing During Interrupt Servicing | Multiple Interrup | Multiple Interrupt Request | | | Mas | kable Inte | rrupt Requ | iest | | | Software | |-------------------------|----------------------------|--------|------------------|-------------------|------------------|------------|------------------|--------|------------------|----------------------| | | | , | Level 0<br>= 00) | Priority<br>(PR : | Level 1<br>= 01) | , | Level 2<br>= 10) | , | Level 3<br>= 11) | Interrupt<br>Request | | Interrupt Being Service | ed | IE = 1 | IE = 0 | IE = 1 | IE = 0 | IE = 1 | IE = 0 | IE = 1 | IE = 0 | | | Maskable interrupt | ISP1 = 0<br>ISP0 = 0 | 0 | × | × | × | × | × | × | × | 0 | | | ISP1 = 0<br>ISP0 = 1 | 0 | × | 0 | × | × | × | × | × | 0 | | | ISP1 = 1<br>ISP0 = 0 | 0 | × | 0 | × | 0 | × | × | × | 0 | | | ISP1 = 1<br>ISP0 = 1 | 0 | × | 0 | × | 0 | × | 0 | × | 0 | | Software interrupt | | 0 | × | 0 | × | 0 | × | 0 | × | 0 | Remarks 1. O: Multiple interrupt servicing enabled - 2. x: Multiple interrupt servicing disabled - 3. ISP0, ISP1, and IE are flags contained in the PSW. ISP1 = 0, ISP0 = 0: An interrupt of level 1 or level 0 is being serviced. ISP1 = 0, ISP0 = 1: An interrupt of level 2 is being serviced. ISP1 = 1, ISP0 = 0: An interrupt of level 3 is being serviced. ISP1 = 1, ISP0 = 1: Wait for An interrupt acknowledgment. IE = 0: Interrupt request acknowledgment is disabled. IE = 1: Interrupt request acknowledgment is enabled. **4.** PR is a flag contained in PR00L, PR00H, PR01L, PR01H, PR02L, PR02H, PR10L, PR10H, PR11L, PR11H, PR12L, and PR12H. PR = 00: Specify level 0 with $\times \times PR1 \times = 0$ , $\times \times PR0 \times = 0$ (higher priority level) PR = 01: Specify level 1 with $\times \times PR1 \times = 0$ , $\times \times PR0 \times = 1$ PR = 10: Specify level 2 with $\times \times PR1 \times = 1$ , $\times \times PR0 \times = 0$ PR = 11: Specify level 3 with $\times \times$ PR1 $\times$ = 1, $\times \times$ PR0 $\times$ = 1 (lower priority level) Figure 15-10. Examples of Multiple Interrupt Servicing (1/2) Example 1. Multiple interrupt servicing occurs twice During servicing of interrupt INTxx, two interrupt requests, INTyy and INTzz, are acknowledged, and multiple interrupt servicing takes place. Before each interrupt request is acknowledged, the EI instruction must always be issued to enable interrupt request acknowledgment. Example 2. Multiple interrupt servicing does not occur due to priority control Interrupt request INTyy issued during servicing of interrupt INTxx is not acknowledged because its priority is lower than that of INTxx, and multiple interrupt servicing does not take place. The INTyy interrupt request is held pending, and is acknowledged following execution of one main processing instruction. PR = 00: Specify level 0 with $\times \times$ PR1 $\times$ = 0, $\times \times$ PR0 $\times$ = 0 (higher priority level) PR = 01: Specify level 1 with $\times \times$ PR1 $\times$ = 0, $\times \times$ PR0 $\times$ = 1 PR = 10: Specify level 2 with $\times \times$ PR1 $\times$ = 1, $\times \times$ PR0 $\times$ = 0 PR = 11: Specify level 3 with $\times \times$ PR1 $\times$ = 1, $\times \times$ PR0 $\times$ = 1 (lower priority level) IE = 0: Interrupt request acknowledgment is disabled IE = 1: Interrupt request acknowledgment is enabled. Figure 15-10. Examples of Multiple Interrupt Servicing (2/2) Example 3. Multiple interrupt servicing does not occur because interrupts are not enabled Interrupts are not enabled during servicing of interrupt INTxx (El instruction is not issued), therefore, interrupt request INTyy is not acknowledged and multiple interrupt servicing does not take place. The INTyy interrupt request is held pending, and is acknowledged following execution of one main processing instruction. PR = 00: Specify level 0 with $\times \times$ PR1 $\times$ = 0, $\times \times$ PR0 $\times$ = 0 (higher priority level) PR = 01: Specify level 1 with $\times \times PR1 \times = 0$ , $\times \times PR0 \times = 1$ PR = 10: Specify level 2 with $\times \times$ PR1 $\times$ = 1, $\times \times$ PR0 $\times$ = 0 PR = 11: Specify level 3 with $\times \times$ PR1 $\times$ = 1, $\times \times$ PR0 $\times$ = 1 (lower priority level) IE = 0: Interrupt request acknowledgment is disabled IE = 1: Interrupt request acknowledgment is enabled. ## 15.4.4 Interrupt request hold There are instructions where, even if an interrupt request is issued while the instruction are being executed, interrupt request acknowledgment is held pending until the end of execution of the next instruction. These instructions (interrupt request hold instructions) are listed below. - · MOV PSW, #byte - MOV PSW, A - MOV1 PSW. bit, CY - SET1 PSW. bit - CLR1 PSW. bit - RETB - RETI - POP PSW - BTCLR PSW. bit, \$addr20 - EI - DI - SKC - SKNC - SKZ - SKNZ - OININ - <R> SKH <R> - <R> SKNH - Manipulation instructions for the IF0L, IF0H, IF1L, IF1H, IF2L, IF2H, MK0L, MK0H, MK1L, MK1H, MK2L, MK2H, PR00L, PR00H, PR01L, PR01H, PR02L, PR02H, PR10L, PR10H, PR11L, PR11H, PR12L, and PR12H registers. Caution The BRK instruction is not one of the above-listed interrupt request hold instructions. However, the software interrupt activated by executing the BRK instruction causes the IE flag to be cleared. Therefore, even if a maskable interrupt request is generated during execution of the BRK instruction, the interrupt request is not acknowledged. Figure 15-11 shows the timing at which interrupt requests are held pending. Figure 15-11. Interrupt Request Hold - Remarks 1. Instruction N: Interrupt request hold instruction - 2. Instruction M: Instruction other than interrupt request hold instruction - 3. The ××PR (priority level) values do not affect the operation of ××IF (interrupt request). ## **CHAPTER 16 KEY INTERRUPT FUNCTION** ## 16.1 Functions of Key Interrupt A key interrupt (INTKR) can be generated by setting the key return mode register (KRM) and inputting a falling edge to the key interrupt input pins (KR0 to KR7). Table 16-1. Assignment of Key Interrupt Detection Pins | Flag | Description | |------|-------------------------------------| | KRM0 | Controls KR0 signal in 1-bit units. | | KRM1 | Controls KR1 signal in 1-bit units. | | KRM2 | Controls KR2 signal in 1-bit units. | | KRM3 | Controls KR3 signal in 1-bit units. | | KRM4 | Controls KR4 signal in 1-bit units. | | KRM5 | Controls KR5 signal in 1-bit units. | | KRM6 | Controls KR6 signal in 1-bit units. | | KRM7 | Controls KR7 signal in 1-bit units. | ## 16.2 Configuration of Key Interrupt The key interrupt includes the following hardware. Table 16-2. Configuration of Key Interrupt | Item | Configuration | |------------------|--------------------------------| | Control register | Key return mode register (KRM) | | | Port mode register 7 (PM7) | <R> ## 16.3 Register Controlling Key Interrupt ## (1) Key return mode register (KRM) This register controls the KRM0 to KRM7 bits using the KR0 to KR7 signals, respectively. KRM can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 16-2. Format of Key Return Mode Register (KRM) Address: FFF37H After reset: 00H R/W Symbol 6 5 0 KRM KRM7 KRM6 KRM5 KRM4 KRM3 KRM2 KRM1 KRM0 | | KRMn | Key interrupt mode control | | | | | |---|------|--------------------------------------|--|--|--|--| | ſ | 0 | Does not detect key interrupt signal | | | | | | Ī | 1 | Detects key interrupt signal | | | | | - Cautions 1. If any of the KRM0 to KRM7 bits used is set to 1, set bits 0 to 7 (PU70 to PU77) of the corresponding pull-up resistor register 7 (PU7) to 1. - 2. An interrupt will be generated if the target bit of the KRM register is set while a low level is being input to the key interrupt input pin. To ignore this interrupt, set the KRM register after disabling interrupt servicing by using the interrupt mask flag. Afterward, clear the interrupt request flag and enable interrupt servicing after waiting for the key interrupt input low-level width (250 ns or more). - 3. The bits not used in the key interrupt mode can be used as normal ports. **Remark** n = 0 to 7 ## <R> (2) Port mode register 7 (PM7) This register sets the input or output of port 7 in 1-bit units. When using the P70/KR0, P71/KR1, P72/KR2, P73/KR3, P74/KR4/INTP8, P75/KR5/INTP9, P76/KR6/INTP10, P77/KR7/INTP11 pins as the key interrupt function, set both PM70 to PM77 to 1. The output latches of P70 to P77 at this time may be 0 or 1. PM7 can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation sets this register to FFH. Figure 16-3. Format of Port Mode Register 7 (PM7) Address: FFF27H After reset: FFH Symbol 6 5 3 2 0 1 PM7 **PM77** PM76 PM75 PM74 PM73 PM72 PM71 PM70 | PM7n | P7n pin I/O mode selection (n = 0 to 7) | |------|-----------------------------------------| | 0 | Output mode (output buffer on) | | 1 | Input mode (output buffer off) | **Remark** n = 0 to 7 599 #### **CHAPTER 17 STANDBY FUNCTION** ## 17.1 Standby Function and Configuration #### 17.1.1 Standby function The standby function reduces the operating current of the system, and the following two modes are available. ## (1) HALT mode HALT instruction execution sets the HALT mode. In the HALT mode, the CPU operation clock is stopped. If the high-speed system clock oscillator, internal high-speed oscillator, or subsystem clock oscillator is operating before the HALT mode is set, oscillation of each clock continues. In this mode, the operating current is not decreased as much as in the STOP mode, but the HALT mode is effective for restarting operation immediately upon interrupt request generation and carrying out intermittent operations frequently. ## (2) STOP mode STOP instruction execution sets the STOP mode. In the STOP mode, the high-speed system clock oscillator and internal high-speed oscillator stop, stopping the whole system, thereby considerably reducing the CPU operating current. Because this mode can be cleared by an interrupt request, it enables intermittent operations to be carried out. However, because a wait time is required to secure the oscillation stabilization time after the STOP mode is released when the X1 clock is selected, select the HALT mode if it is necessary to start processing immediately upon interrupt request generation. In either of these two modes, all the contents of registers, flags and data memory just before the standby mode is set are held. The I/O port output latches and output buffer statuses are also held. - Cautions 1. The STOP mode can be used only when the CPU is operating on the main system clock. The STOP mode cannot be set while the CPU operates with the subsystem clock. The HALT mode can be used when the CPU is operating on either the main system clock or the subsystem clock. - 2. When shifting to the STOP mode, be sure to stop the peripheral hardware operation operating with main system clock before executing STOP instruction. - 3. The following sequence is recommended for operating current reduction of the A/D converter when the standby function is used: First clear bit 7 (ADCS) and bit 0 (ADCE) of the A/D converter mode register (ADM) to 0 to stop the A/D conversion operation, and then execute the STOP instruction. - 4. It can be selected by the option byte whether the internal low-speed oscillator continues oscillating or stops in the HALT or STOP mode. For details, see CHAPTER 22 OPTION BYTE. #### 17.1.2 Registers controlling standby function The standby function is controlled by the following two registers. - Oscillation stabilization time counter status register (OSTC) - Oscillation stabilization time select register (OSTS) Remark For the registers that start, stop, or select the clock, see CHAPTER 5 CLOCK GENERATOR. ## (1) Oscillation stabilization time counter status register (OSTC) This is the register that indicates the count status of the X1 clock oscillation stabilization time counter. The X1 clock oscillation stabilization time can be checked in the following case, - If the X1 clock starts oscillation while the internal high-speed oscillation clock or subsystem clock is being used as the CPU clock. - If the STOP mode is entered and then released while the internal high-speed oscillation clock is being used as the CPU clock with the X1 clock oscillating. OSTC can be read by a 1-bit or 8-bit memory manipulation instruction. When reset is released (reset by RESET input, POC, LVI, WDT, and executing an illegal instruction), the STOP instruction and MSTOP (bit 7 of CSC register) = 1 clear this register to 00H. Figure 17-1. Format of Oscillation Stabilization Time Counter Status Register (OSTC) | Address: FF | FA2H | After re | set: 00H | H R | | | | | |-------------|------|----------|----------|-----|----|----|----|----| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OSTC | | | | | | | | | | | 8 | 9 | 10 | 11 | 13 | 15 | 17 | 18 | | MOST Oscillat | ion stabilization | time status | |------|------|------|------|------|------|------|------|--------------------------|-----------------------|-----------------------| | 8 | 9 | 10 | 11 | 13 | 15 | 17 | 18 | | fx = 10 MHz | fx = 20 MHz | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 28/fx max. | 25.6 μs max. | 12.8 <i>μ</i> s max. | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 28/fx min. | 25.6 <i>μ</i> s min. | 12.8 <i>μ</i> s min. | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 29/fx min. | 51.2 <i>μ</i> s min. | 25.6 <i>μ</i> s min. | | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 2 <sup>10</sup> /fx min. | 102.4 <i>μ</i> s min. | 51.2 <i>μ</i> s min. | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 2 <sup>11</sup> /fx min. | 204.8 μs min. | 102.4 <i>μ</i> s min. | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 2 <sup>13</sup> /fx min. | 819.2 <i>μ</i> s min. | 409.6 <i>μ</i> s min. | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 2 <sup>15</sup> /fx min. | 3.27 ms min. | 1.64 ms min. | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 2 <sup>17</sup> /fx min. | 13.11 ms min. | 6.55 ms min. | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 2 <sup>18</sup> /fx min. | 26.21 ms min. | 13.11 ms min. | Cautions 1. After the above time has elapsed, the bits are set to 1 in order from MOST8 and remain 1 - The oscillation stabilization time counter counts up to the oscillation stabilization time set by OSTS. If the STOP mode is entered and then released while the internal high-speed oscillation clock is being used as the CPU clock, set the oscillation stabilization time as follows. - Desired OSTC oscillation stabilization time ≤ Oscillation stabilization time set by OSTS Note, therefore, that only the status up to the oscillation stabilization time set by OSTS is set to OSTC after STOP mode is released. 3. The X1 clock oscillation stabilization wait time does not include the time until clock oscillation starts ("a" below). Remark fx: X1 clock oscillation frequency #### (2) Oscillation stabilization time select register (OSTS) This register is used to select the X1 clock oscillation stabilization wait time when the STOP mode is released. When the X1 clock is selected as the CPU clock, the operation waits for the time set using OSTS after the STOP mode is released. When the internal high-speed oscillation clock is selected as the CPU clock, confirm with OSTC that the desired oscillation stabilization time has elapsed after the STOP mode is released. The oscillation stabilization time can be checked up to the time set using OSTC. OSTS can be set by an 8-bit memory manipulation instruction. Reset signal generation sets this register to 07H. Figure 17-2. Format of Oscillation Stabilization Time Select Register (OSTS) | Address: FI | FFA3H Afte | r reset: 07H | R/W | | | | | | |-------------|------------|--------------|-----|---|---|-------|-------|-------| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OSTS | 0 | 0 | 0 | 0 | 0 | OSTS2 | OSTS1 | OSTS0 | | OSTS2 | OSTS1 | OSTS0 | Oscillation stabilization time selection | | | |-------|-------|-------|------------------------------------------|------------------|--------------------| | | | | | fx = 10 MHz | fx = 20 MHz | | 0 | 0 | 0 | 2 <sup>8</sup> /fx | 25.6 μs | Setting prohibited | | 0 | 0 | 1 | 2 <sup>9</sup> /fx | 51.2 <i>μ</i> s | 25.6 μs | | 0 | 1 | 0 | 2 <sup>10</sup> /fx | 102.4 <i>μ</i> s | 51.2 <i>μ</i> s | | 0 | 1 | 1 | 2 <sup>11</sup> /fx | 204.8 μs | 102.4 <i>μ</i> s | | 1 | 0 | 0 | 2 <sup>13</sup> /fx | 819.2 <i>μ</i> s | 409.6 μs | | 1 | 0 | 1 | 2 <sup>15</sup> /fx | 3.27 ms | 1.64 ms | | 1 | 1 | 0 | 2 <sup>17</sup> /fx | 13.11 ms | 6.55 ms | | 1 | 1 | 1 | 2 <sup>18</sup> /fx | 26.21 ms | 13.11 ms | - Cautions 1. To set the STOP mode when the X1 clock is used as the CPU clock, set OSTS before executing the STOP instruction. - 2. Setting the oscillation stabilization time to 20 $\mu$ s or less is prohibited. - 3. Before changing the setting of the OSTS register, confirm that the count operation of the OSTC register is completed. - 4. Do not change the value of the OSTS register during the X1 clock oscillation stabilization time. - 5. The oscillation stabilization time counter counts up to the oscillation stabilization time set by OSTS. If the STOP mode is entered and then released while the internal high-speed oscillation clock is being used as the CPU clock, set the oscillation stabilization time as follows. - Desired OSTC oscillation stabilization time ≤ Oscillation stabilization time set by OSTS Note, therefore, that only the status up to the oscillation stabilization time set by OSTS is set to OSTC after STOP mode is released. - 6. The X1 clock oscillation stabilization wait time does not include the time until clock oscillation starts ("a" below). **Remark** fx: X1 clock oscillation frequency # 17.2 Standby Function Operation ## 17.2.1 HALT mode # (1) HALT mode The HALT mode is set by executing the HALT instruction. HALT mode can be set regardless of whether the CPU clock before the setting was the high-speed system clock, internal high-speed oscillation clock, or subsystem clock. The operating statuses in the HALT mode are shown below. Table 17-1. Operating Statuses in HALT Mode (1/2) | HALT Mode Setting | | When HALT Instruction Is | s Executed While CPU Is Operat | ing on Main System Clock | | | | | |---------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-----------------------------------------------------------|--|--|--|--| | Item | | When CPU Is Operating on<br>Internal High-Speed<br>Oscillation Clock (fiн) | When CPU Is Operating on X1 Clock (fx) | When CPU Is Operating on External Main System Clock (fex) | | | | | | System clock | | Clock supply to the CPU is stop | Clock supply to the CPU is stopped | | | | | | | Main system clock | fін | Operation continues (cannot be stopped) | Status before HALT mode was set is retained | | | | | | | fx | | Status before HALT mode was set is retained | Operation continues (cannot be stopped) | Cannot operate | | | | | | | fex | | Cannot operate | Operation continues (cannot be stopped) | | | | | | Subsystem clock | fхт | Status before HALT mode was | set is retained | | | | | | | fiL | | Set by bits 0 (WDSTBYON) and 4 (WTON) of option byte (000C0H) • WTON = 0: Stops • WTON = 1 and WDSTBYON = 1: Oscillates • WTON = 1 and WDSTBYON = 0: Stops | | | | | | | | CPU | | Operation stopped | | | | | | | | Flash memory | | Operable in low-current consumption mode | | | | | | | | RAM | | Operation stopped. However, status before HALT mode was set is retained at voltage higher than POC detection voltage. | | | | | | | | Port (latch) | | Status before HALT mode was set is retained | | | | | | | | Timer array unit (TAU) | | Operable | | | | | | | | Real-time counter (RTC | ;) | | | | | | | | | Watchdog timer | | Set by bits 0 (WDSTBYON) and 4 (WTON) of option byte (000C0H) • WTON = 0: Stops • WTON = 1 and WDSTBYON = 1: Operates • WTON = 1 and WDSTBYON = 0: Stops | | | | | | | | Clock output/buzzer out | put | Operable | | | | | | | | A/D converter | | | | | | | | | | Serial array unit (SAU) | | | | | | | | | | Serial interface (IIC0) | | | | | | | | | | Multiplier | | Operation stopped | | | | | | | | DMA controller | | Operable | | | | | | | | Power-on-clear function | | | | | | | | | | Low-voltage detection for | unction | | | | | | | | | External interrupt | | | | | | | | | | Key interrupt function | | | | | | | | | Remark fin: Internal high-speed oscillation clock fx: X1 clock fex: External main system clock fxT: XT1 clock fı∟: Internal low-speed oscillation clock Table 17-1. Operating Statuses in HALT Mode (2/2) | HALT Mode | Setting | When HALT Instruction Is Executed While CPU Is Operating on Subsystem Clock | | | | |--------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Item | | When CPU Is Operating on XT1 Clock (fxt) | | | | | System clock | | Clock supply to the CPU is stopped | | | | | Main system clock fin fx | | Status before HALT mode was set is retained | | | | | | | | | | | | | fex | Operates or stops by external clock input | | | | | Subsystem clock | fxT | Operation continues (cannot be stopped) | | | | | fiL | | Set by bits 0 (WDSTBYON) and 4 (WTON) of option byte (000C0H) • WTON = 0: Stops • WTON = 1 and WDSTBYON = 1: Oscillates • WTON = 1 and WDSTBYON = 0: Stops | | | | | CPU | | Operation stopped | | | | | Flash memory | | Operable in low-current consumption mode | | | | | RAM | | Operation stopped. However, status before HALT mode was set is retained at voltage higher than POC detection voltage. | | | | | Port (latch) | | Status before HALT mode was set is retained | | | | | Timer array unit (TAU) | | Operable | | | | | Real-time counter (RTC | ;) | | | | | | Watchdog timer | | Set by bits 0 (WDSTBYON) and 4 (WTON) of option byte (000C0H) • WTON = 0: Stops • WTON = 1 and WDSTBYON = 1: Operates • WTON = 1 and WDSTBYON = 0: Stops | | | | | Clock output/buzzer out | put | Operable | | | | | A/D converter | | Cannot operate | | | | | Serial array unit (SAU) | | Operable | | | | | Serial interface (IIC0) | | Cannot operate | | | | | Multiplier | | Operation stopped | | | | | DMA controller | | Operable | | | | | Power-on-clear function | 1 | | | | | | Low-voltage detection function | | | | | | | External interrupt | | | | | | | Key interrupt function | | | | | | Remark fin: Internal high-speed oscillation clock fx: X1 clock fex: External main system clock fxT: XT1 clock fı∟: Internal low-speed oscillation clock ## (2) HALT mode release The HALT mode can be released by the following two sources. ## (a) Release by unmasked interrupt request When an unmasked interrupt request is generated, the HALT mode is released. If interrupt acknowledgment is enabled, vectored interrupt servicing is carried out. If interrupt acknowledgment is disabled, the next address instruction is executed. Figure 17-3. HALT Mode Release by Interrupt Request Generation Note The wait time is as follows: - When vectored interrupt servicing is carried out When main system clock is used: 10 to 12 clocks When subsystem clock is used: 8 to 10 clocks - When vectored interrupt servicing is not carried out When main system clock is used: 5 or 6 clocks When subsystem clock is used: 3 or 4 clocks **Remark** The broken lines indicate the case when the interrupt request which has released the standby mode is acknowledged. #### (b) Release by reset signal generation When the reset signal is generated, HALT mode is released, and then, as in the case with a normal reset operation, the program is executed after branching to the reset vector address. Figure 17-4. HALT Mode Release by Reset #### (1) When high-speed system clock is used as CPU clock #### (2) When internal high-speed oscillation clock is used as CPU clock ## (3) When subsystem clock is used as CPU clock Remark fx: X1 clock oscillation frequency ## 17.2.2 STOP mode ## (1) STOP mode setting and operating statuses The STOP mode is set by executing the STOP instruction, and it can be set only when the CPU clock before the setting was the main system clock. Caution Because the interrupt request signal is used to clear the standby mode, if there is an interrupt source with the interrupt request flag set and the interrupt mask flag reset, the standby mode is immediately cleared if set. Thus, the STOP mode is reset to the HALT mode immediately after execution of the STOP instruction and the system returns to the operating mode as soon as the wait time set using the oscillation stabilization time select register (OSTS) has elapsed. The operating statuses in the STOP mode are shown below. Table 17-2. Operating Statuses in STOP Mode | | STOP Mode | Setting | When STOP Instruction Is | Executed While CPU Is Operation | ing on Main System Clock | | | | |--------------------------------|-----------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------------------------|--|--|--| | Item | | | When CPU Is Operating on Internal High-Speed Scillation Clock (fin) When CPU Is Operating on X1 Clock (fx) When CPU Is Operating on External Main System Clock (fix) | | | | | | | Sy | stem clock | | Clock supply to the CPU is stop | ped | | | | | | | Main system clock | fıн | Stopped | | | | | | | | | fx | | | | | | | | | | fex | | | | | | | | | Subsystem clock | fхт | Status before STOP mode was | set is retained | | | | | | | fı∟ | | Set by bits 0 (WDSTBYON) and 4 (WTON) of option byte (000C0H) • WTON = 0: Stops • WTON = 1 and WDSTBYON = 1: Oscillates • WTON = 1 and WDSTBYON = 0: Stops | | | | | | | CF | טי | | Operation stopped | | | | | | | Fla | ash memory | | Operation stopped | | | | | | | RA | AM | | Operation stopped. However, status before STOP mode was set is retained at voltage higher than POC detection voltage. | | | | | | | Po | ort (latch) | | Status before STOP mode was set is retained | | | | | | | Tir | mer array unit (TAU) | | Operation stopped | | | | | | | Re | eal-time counter (RTC | ;) | Operable | | | | | | | W | atchdog timer | | Set by bits 0 (WDSTBYON) and 4 (WTON) of option byte (000C0H) • WTON = 0: Stops • WTON = 1 and WDSTBYON = 1: Operates • WTON = 1 and WDSTBYON = 0: Stops | | | | | | | Cl | ock output/buzzer out | put | Operable only when subsystem clock is selected as the count clock | | | | | | | Α/ | D converter | | Operation stopped | | | | | | | Se | rial array unit (SAU) | | | | | | | | | Serial interface (IIC0) | | | | | | | | | | Multiplier | | | | | | | | | | DN | MA controller | | | | | | | | | Power-on-clear function | | | Operable | | | | | | | Low-voltage detection function | | | | | | | | | | Ex | ternal interrupt | | | | | | | | | Ke | y interrupt function | | | | | | | | Remark fin: Internal high-speed oscillation clock fx: X1 clock fex: External main system clock fxT: XT1 clock fil: Internal low-speed oscillation clock - Cautions 1. To use the peripheral hardware that stops operation in the STOP mode, and the peripheral hardware for which the clock that stops oscillating in the STOP mode after the STOP mode is released, restart the peripheral hardware. - 2. To stop the internal low-speed oscillation clock in the STOP mode, use an option byte to stop the watchdog timer operation in the HALT/STOP mode (bit 0 (WDSTBYON) of 000C0H = 0), and then execute the STOP instruction. - 3. To shorten oscillation stabilization time after the STOP mode is released when the CPU operates with the high-speed system clock (X1 oscillation), temporarily switch the CPU clock to the internal high-speed oscillation clock before the execution of the STOP instruction. Before changing the CPU clock from the internal high-speed oscillation clock to the high-speed system clock (X1 oscillation) after the STOP mode is released, check the oscillation stabilization time with the oscillation stabilization time counter status register (OSTC). #### (2) STOP mode release Figure 17-5. Operation Timing When STOP Mode Is Released (Release by Unmasked Interrupt Request) **Notes 1.** When the oscillation stabilization time set by OSTS is equal to or shorter than 61 $\mu$ s, the HALT status is retained to a maximum of "61 $\mu$ s + wait time." - 2. The wait time is as follows: - When vectored interrupt servicing is carried out: 10 to 12 clocks When vectored interrupt servicing is not carried out: 5 or 6 clocks - Remark fex: External main system clock frequency fін: Internal high-speed oscillation clock frequency fcьк: CPU/peripheral hardware clock frequency The STOP mode can be released by the following two sources. #### (a) Release by unmasked interrupt request When an unmasked interrupt request is generated, the STOP mode is released. After the oscillation stabilization time has elapsed, if interrupt acknowledgment is enabled, vectored interrupt servicing is carried out. If interrupt acknowledgment is disabled, the next address instruction is executed. Figure 17-6. STOP Mode Release by Interrupt Request Generation (1/2) ## (1) When high-speed system clock (X1 oscillation) is used as CPU clock ## (2) When high-speed system clock (external clock input) is used as CPU clock - **Notes 1.** When the oscillation stabilization time set by OSTS is equal to or shorter than 61 $\mu$ s, the HALT status is retained to a maximum of "61 $\mu$ s + wait time". - **2.** When $f_{CLK} = f_{EX}$ - 3. The wait time is as follows: - When vectored interrupt servicing is carried out: 10 to 12 clocks - · When vectored interrupt servicing is not carried out: 5 or 6 clocks - **Remarks 1.** The broken lines indicate the case when the interrupt request that has released the standby mode is acknowledged. - 2. fex: External main system clock frequency fclk: CPU/peripheral hardware clock frequency Figure 17-6. STOP Mode Release by Interrupt Request Generation (2/2) # (3) When internal high-speed oscillation clock is used as CPU clock #### Notes 1. When fclk = fih - 2. The wait time is as follows: - When vectored interrupt servicing is carried out: 10 to 12 clocks - When vectored interrupt servicing is not carried out: 5 or 6 clocks **Remarks 1.** The broken lines indicate the case when the interrupt request that has released the standby mode is acknowledged. 2. fін: Internal high-speed oscillation clock frequency fcьк: CPU/peripheral hardware clock frequency # (b) Release by reset signal generation When the reset signal is generated, STOP mode is released, and then, as in the case with a normal reset operation, the program is executed after branching to the reset vector address. Figure 17-7. STOP Mode Release by Reset #### (1) When high-speed system clock is used as CPU clock #### (2) When internal high-speed oscillation clock is used as CPU clock Remark fx: X1 clock oscillation frequency #### **CHAPTER 18 RESET FUNCTION** The following five operations are available to generate a reset signal. - (1) External reset input via RESET pin - (2) Internal reset by watchdog timer program loop detection - (3) Internal reset by comparison of supply voltage and detection voltage of power-on-clear (POC) circuit - (4) Internal reset by comparison of supply voltage of the low-voltage detector (LVI) or input voltage (EXLVI) from external input pin, and detection voltage - (5) Internal reset by execution of illegal instruction Note External and internal resets start program execution from the address at 0000H and 0001H when the reset signal is generated. A reset is effected when a low level is input to the RESET pin, the watchdog timer overflows, or by POC and LVI circuit voltage detection or execution of illegal instruction<sup>Note</sup>, and each item of hardware is set to the status shown in Tables 18-1 and 18-2. Each pin is high impedance during reset signal generation or during the oscillation stabilization time just after a reset release, except for P130, which is low-level output. When a low level is input to the $\overline{\text{RESET}}$ pin, the device is reset. It is released from the reset status when a high level is input to the $\overline{\text{RESET}}$ pin and program execution is started with the internal high-speed oscillation clock after reset processing. A reset by the watchdog timer is automatically released, and program execution starts using the internal high-speed oscillation clock (see **Figures 18-2** to **18-4**) after reset processing. Reset by POC and LVI circuit supply voltage detection is automatically released when $V_{DD} \geq V_{POC}$ or $V_{DD} \geq V_{LVI}$ after the reset, and program execution starts using the internal high-speed oscillation clock (see **CHAPTER 19 POWER-ON-CLEAR CIRCUIT** and **CHAPTER 20 LOW-VOLTAGE DETECTOR**) after reset processing. - Note The illegal instruction is generated when instruction code FFH is executed. Reset by the illegal instruction execution not issued by emulation with the in-circuit emulator or on-chip debug emulator. - Cautions 1. For an external reset, input a low level for 10 $\mu$ s or more to the RESET pin. (If an external reset is effected upon power application, the period during which the supply voltage is outside the operating range (V<sub>DD</sub> < 1.8 V) is not counted in the 10 $\mu$ s. However, the low-level input may be continued before POC is released.) - During reset input, the X1 clock, XT1 clock, internal high-speed oscillation clock, and internal low-speed oscillation clock stop oscillating. External main system clock input becomes invalid. - When the STOP mode is released by a reset, the RAM contents in the STOP mode are held during reset input. However, because SFR and 2nd SFR are initialized, the port pins become high-impedance, except for P130, which is set to low-level output. User's Manual U17854EJ9V0UD Figure 18-1. Block Diagram of Reset Function Caution An LVI circuit internal reset does not reset the LVI circuit. Remarks 1. LVIM: Low-voltage detection register 2. LVIS: Low-voltage detection level select register Wait for oscillation accuracy stabilization Internal high-speed oscillation clock oscillation is specified by software. High-speed system clock (when X1 oscillation is selected) Normal operation Reset period CPU status Normal operation (internal high-speed oscillation clock) (oscillation stop) Reset processing (1.92 to 6.17 ms) RESET Internal reset signal Delay Delay $(5 \mu s (MAX.))$ (5 μs (MAX.)) Port pin Hi-Z (except P130) Port pin Note (P130) Figure 18-2. Timing of Reset by RESET Input **Note** Set P130 to high-level output by software. **Remark** When reset is effected, P130 outputs a low level. If P130 is set to output a high level before reset is effected, the output signal of P130 can be dummy-output as the CPU reset signal. Figure 18-3. Timing of Reset Due to Execution of Illegal Instruction or Watchdog Timer Overflow Note Set P130 to high-level output by software. Caution A watchdog timer internal reset resets the watchdog timer. **Remark** When reset is effected, P130 outputs a low level. If P130 is set to output a high level before reset is effected, the output signal of P130 can be dummy-output as the CPU reset signal. Figure 18-4. Timing of Reset in STOP Mode by RESET Input **Note** Set P130 to high-level output by software. - **Remarks 1.** When reset is effected, P130 outputs a low level. If P130 is set to output a high level before reset is effected, the output signal of P130 can be dummy-output as the CPU reset signal. - 2. For the reset timing of the power-on-clear circuit and low-voltage detector, see CHAPTER 19 POWER-ON-CLEAR CIRCUIT and CHAPTER 20 LOW-VOLTAGE DETECTOR. Table 18-1. Operation Statuses During Reset Period | Item | | During Reset Period | | | | |-------------------------|---------|---------------------------------------------------------------|--|--|--| | System clock | | Clock supply to the CPU is stopped. | | | | | Main system clock | fıн | Operation stopped | | | | | | fx | Operation stopped (X1 and X2 pins are input port mode) | | | | | | fex | Clock input invalid (pin is input port mode) | | | | | Subsystem clock | fхт | Operation stopped (XT1 and XT2 pins are input port mode) | | | | | fiL | | Operation stopped | | | | | CPU | | | | | | | Flash memory | | Operable in low-current consumption mode | | | | | RAM | | Operation stopped | | | | | Port (latch) | | Operation stopped | | | | | Timer array unit (TAU) | | | | | | | Real-time counter (RTC) | | | | | | | Watch timer | | | | | | | Watchdog timer | | | | | | | Clock output/buzzer out | put | | | | | | A/D converter | | | | | | | Serial array unit (SAU) | | | | | | | Multiplier | | | | | | | DMA controller | | | | | | | Power-on-clear function | | Operable | | | | | Low-voltage detection f | unction | Operation stopped (however, operation continues at LVI reset) | | | | | External interrupt | | Operation stopped | | | | | Key interrupt function | | | | | | Remark fin: Internal high-speed oscillation clock fx: X1 oscillation clock fex: External main system clock fxT: XT1 oscillation clock fil: Internal low-speed oscillation clock Table 18-2. Hardware Statuses After Reset Acknowledgment (1/3) | | Hardware | After Reset Acknowledgment <sup>Note 1</sup> | | | |-------------------------|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------|--|--| | Program counter (P | The contents of the reset vector table (0000H, 0001H) are set. | | | | | Stack pointer (SP) | | Undefined | | | | Program status word | d (PSW) | 06H | | | | RAM | Data memory | Undefined <sup>Note 2</sup> | | | | | General-purpose registers | Undefined <sup>Note 2</sup> | | | | Port registers (P0 to | P7, P12 to P14) (output latches) | 00H | | | | Port mode registers | (PM0 to PM7, PM12, PM14) | FFH | | | | Port input mode reg | ister 0 (PIM0) | 00H | | | | Port output mode re | gister 0 (POM0) | 00H | | | | Pull-up resistor option | on registers (PU0, PU1, PU3 to PU5, PU7, PU12, PU14) | 00H | | | | Clock operation mod | de control register (CMC) | 00H | | | | Clock operation stat | us control register (CSC) | СОН | | | | Processor mode cor | ntrol register (PMC) | 00H | | | | System clock contro | l register (CKC) | 09H | | | | Oscillation stabilizat | Oscillation stabilization time counter status register (OSTC) | | | | | Oscillation stabilizat | ion time select register (OSTS) | 07H | | | | Noise filter enable re | 00H | | | | | Peripheral enable re | 00H | | | | | Internal high-speed | oscillator trimming register (HIOTRM) | 10H | | | | Operation speed mo | ode control register (OSMC) | 00H | | | | Timer array unit (TAU) | Timer data registers 00, 01, 02, 03, 04, 05, 06, 07 (TDR00, TDR01, TDR02, TDR03, TDR04, TDR05, TDR06, TDR07) | 0000H | | | | | Timer mode registers 00, 01, 02, 03, 04, 05, 06, 07 (TMR00, TMR01, TMR02, TMR03, TMR04, TMR05, TMR06, TMR07) | 0000H | | | | | Timer status registers 00, 01, 02, 03, 04, 05, 06, 07 (TSR00, TSR01, TSR02, TSR03, TSR04, TSR05, TSR06, TSR07) | 0000H | | | | | Timer input select register 0 (TIS0) | 00H | | | | | Timer counter registers 00, 01, 02, 03, 04, 05, 06, 07 (TCR00, TCR01, TCR02, TCR03, TCR04, TCR05, TCR06, TCR07) | FFFFH | | | | | Timer channel enable status register 0 (TE0) | 0000H | | | | | Timer channel start trigger register 0 (TS0) | 0000H | | | | | Timer channel stop trigger register 0 (TT0) | 0000H | | | | | Timer clock select register 0 (TPS0) | 0000H | | | | | Timer output register 0 (TO0) | 0000H | | | | | Timer output enable register 0 (TOE0) | 0000H | | | | | Timer output level register 0 (TOL0) | 0000H | | | | l | Timer output mode register 0 (TOM0) | 0000H | | | **Notes 1.** During reset signal generation or oscillation stabilization time wait, only the PC contents among the hardware statuses become undefined. All other hardware statuses remain unchanged after reset. 2. When a reset is executed in the standby mode, the pre-reset status is held even after reset. Table 18-2. Hardware Statuses After Reset Acknowledgment (2/3) | | Hardware | Status After Reset<br>Acknowledgment <sup>Note 1</sup> | |---------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------| | Real-time counter | Subcount register (RSUBC) | 0000H | | | Second count register (SEC) | 00H | | | Minute count register (MIN) | 00H | | | Hour count register (HOUR) | 12H | | | Day count register (DAY) | 01H | | | Week count register (WEEK) | 00H | | | Month count register (MONTH) | 01H | | | Year count register (YEAR) | 00H | | | Watch error correction register (SUBCUD) | 00H | | | Alarm minute register (ALARMWM) | 00H | | | Alarm hour register (ALARMWH) | 12H | | | Alarm week register ALARMWW) | 00H | | | Real-time counter control register 0 (RTCC0) | 00H | | | Real-time counter control register 1 (RTCC1) | 00H | | | Real-time counter control register 2 (RTCC2) | 00H | | Clock output/buzzer output controller | Clock output select registers 0, 1 (CKS0, CKS1) | 00H | | Watchdog timer | Enable register (WDTE) | 1AH/9AH <sup>Note 2</sup> | | A/D converter | 10-bit A/D conversion result register (ADCR) | 0000H | | | 8-bit A/D conversion result register (ADCRH) | 00H | | | Mode register (ADM) | 00H | | | Analog input channel specification register (ADS) | 00H | | | A/D port configuration register (ADPC) | 10H | | Serial array unit (SAU) | Serial data registers 00, 01, 02, 03, 12, 13 (SDR00, SDR01, SDR02, SDR03, SDR12, SDR13) | 0000H | | | Serial status registers 00, 01, 02, 03, 12, 13 (SSR00, SSR01, SSR02, SSR03, SSR12, SSR13) | 0000H | | | Serial flag clear trigger registers 00, 01, 02, 03, 12, 13 (SIR00, SIR01, SIR02, SIR03, SIR12, SIR13) | 0000H | | | Serial mode registers 00, 01, 02, 03, 12, 13 (SMR00, SMR01, SMR02, SMR03, SMR12, SMR13) | 0020H | | | Serial communication operation setting registers 00, 01, 02, 03, 12, 13 (SCR00, SCR01, SCR02, SCR03, SCR12, SCR13) | 0087H | | | Serial channel enable status registers 0, 1 (SE0, SE1) | 0000H | | | Serial channel start registers 0, 1 (SS0, SS1) | 0000H | | | Serial channel stop registers 0, 1 (ST0, ST1) | 0000H | | | Serial clock select registers 0, 1 (SPS0, SPS1) | 0000H | | | Serial output registers 0, 1 (SO0, SO1) | 0F0FH | | | Serial output enable registers 0, 1 (SOE0, SOE1) | 0000H | | | Serial output level registers 0, 1 (SOL0, SOL1) | 0000H | | | Input switch control register (ISC) | 00H | **Notes 1.** During reset signal generation or oscillation stabilization time wait, only the PC contents among the hardware statuses become undefined. All other hardware statuses remain unchanged after reset. 2. The reset value of WDTE is determined by the option byte setting. Table 18-2. Hardware Statuses After Reset Acknowledgment (3/3) | | Hardware | Status After Reset<br>Acknowledgment <sup>Note 1</sup> | |------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------| | Serial interface IIC0 | Shift register 0 (IIC0) | 00H | | | Control register 0 (IICC0) | 00H | | | Slave address register 0 (SVA0) | 00H | | | Clock select register 0 (IICCL0) | 00H | | | Function expansion register 0 (IICX0) | 00H | | | Status register 0 (IICS0) | 00H | | | Flag register 0 (IICF0) | 00H | | Multiplier | Multiplication input data register A (MULA) | 0000H | | | Multiplication input data register B (MULB) | 0000H | | | Higher multiplication result storage register (MULOH) | 0000H | | | Lower multiplication result storage register (MULOL) | 0000H | | Key interrupt | Key return mode register (KRM) | 00H | | Reset function | Reset control flag register (RESF) | 00H <sup>Note 2</sup> | | Low-voltage detector | Low-voltage detection register (LVIM) | 00H <sup>Note 3</sup> | | | Low-voltage detection level select register (LVIS) | 0EH <sup>Note 2</sup> | | Regulator | Regulator mode control register (RMC) | 00H | | DMA controller | SFR address registers 0, 1 (DSA0, DSA1) | 00H | | | RAM address registers 0L, 0H, 1L, 1H (DRA0L, DRA0H, DRA1L, DRA1H) | 00H | | | Byte count registers 0L, 0H, 1L, 1H (DBC0L, DBC0H, DBC1L, DBC1H) | 00H | | | Mode control registers 0, 1 (DMC0, DMC1) | 00H | | | Operation control registers 0, 1 (DRC0, DRC1) | 00H | | Interrupt | Request flag registers 0L, 0H, 1L, 1H, 2L, 2H (IF0L, IF0H, IF1L, IF1H, IF2L, IF2H) | 00H | | | Mask flag registers 0L, 0H, 1L, 1H, 2L, 2H (MK0L, MK0H, MK1L, MK1H, MK2L, MK2H) | FFH | | | Priority specification flag registers 00L, 00H, 01L, 01H, 02L, 02H, 10L, 10H, 11L, 11H, 12L, 12H (PR00L, PR00H, PR01L, PR01H, PR10L, PR10H, PR11L, PR11H, PR02L, PR02H, PR12L, PR12H) | FFH | | | External interrupt rising edge enable registers 0, 1 (EGP0, EGP1) | 00H | | | External interrupt falling edge enable registers 0, 1 (EGN0, EGN1) | 00H | | BCD correction circuit | BCD correction result register (BCDADJ) | Undefined | **Notes 1.** During reset signal generation or oscillation stabilization time wait, only the PC contents among the hardware statuses become undefined. All other hardware statuses remain unchanged after reset. **2.** These values vary depending on the reset source. | Register | Reset Source | RESET Input | Reset by POC | Reset by Execution of<br>Illegal Instruction | Reset by WDT | Reset by LVI | |----------|--------------|---------------|---------------|----------------------------------------------|---------------|--------------| | RESF | TRAP bit | Cleared (0) | Cleared (0) | Set (1) | Held | Held | | | WDRF bit | | | Held | Set (1) | Held | | | LVIRF bit | | | Held | Held | Set (1) | | LVIS | | Cleared (0EH) | Cleared (0EH) | Cleared (0EH) | Cleared (0EH) | Held | 3. This value varies depending on the reset source and the option byte. # 18.1 Register for Confirming Reset Source Many internal reset generation sources exist in the 78K0R/KE3. The reset control flag register (RESF) is used to store which source has generated the reset request. RESF can be read by an 8-bit memory manipulation instruction. RESET input, reset by power-on-clear (POC) circuit, and reading RESF set RESF to 00H. Figure 18-5. Format of Reset Control Flag Register (RESF) | Address: FFF | FA8H After | reset: 00H <sup>Note</sup> | ¹ R | | | | | | |--------------|------------|----------------------------|-----|------|---|---|---|-------| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RESF | TRAP | 0 | 0 | WDRF | 0 | 0 | 0 | LVIRF | | TRAP | Internal reset request by execution of illegal instruction Note 2 | | | | |------|-------------------------------------------------------------------|--|--|--| | 0 | Internal reset request is not generated, or RESF is cleared. | | | | | 1 | Internal reset request is generated. | | | | | | WDRF | Internal reset request by watchdog timer (WDT) | |---|------|--------------------------------------------------------------| | ſ | 0 | Internal reset request is not generated, or RESF is cleared. | | | 1 | Internal reset request is generated. | | LVIRF | Internal reset request by low-voltage detector (LVI) | | | | |-------|--------------------------------------------------------------|--|--|--| | 0 | Internal reset request is not generated, or RESF is cleared. | | | | | 1 | Internal reset request is generated. | | | | - **Notes 1.** The value after reset varies depending on the reset source. - The illegal instruction is generated when instruction code FFH is executed. Reset by the illegal instruction execution not issued by emulation with the in-circuit emulator or on-chip debug emulator. ## Cautions 1. Do not read data by a 1-bit memory manipulation instruction. 2. When the LVI default start function (bit 0 (LVIOFF) of 000C1H = 0) is used, LVIRF flag may become 1 from the beginning depending on the power-on waveform. The status of RESF when a reset request is generated is shown in Table 18-3. Table 18-3. RESF Status When Reset Request Is Generated | Reset Source | RESET Input | Reset by POC | Reset by Execution of Illegal Instruction | Reset by WDT | Reset by LVI | |--------------|-------------|--------------|-------------------------------------------|--------------|--------------| | TRAP | Cleared (0) | Cleared (0) | Set (1) | Held | Held | | WDRF | | | Held | Set (1) | Held | | LVIRF | | | Held | Held | Set (1) | #### **CHAPTER 19 POWER-ON-CLEAR CIRCUIT** # 19.1 Functions of Power-on-Clear Circuit The power-on-clear circuit (POC) has the following functions. • Generates internal reset signal at power on. The reset signal is released when the supply voltage ( $V_{DD}$ ) exceeds 1.59 V $\pm 0.09$ V. Caution If the low-voltage detector (LVI) is set to ON by an option byte by default, the reset signal is not released until the supply voltage ( $V_{DD}$ ) exceeds 2.07 V $\pm$ 0.2 V. Compares supply voltage (VDD) and detection voltage (VPOC = 1.59 V ±0.09 V), generates internal reset signal when VDD < VPOC.</li> Caution If an internal reset signal is generated in the POC circuit, the reset control flag register (RESF) is cleared to 00H. Remark This product incorporates multiple hardware functions that generate an internal reset signal. A flag that indicates the reset source is located in the reset control flag register (RESF) for when an internal reset signal is generated by the watchdog timer (WDT), low-voltage detector (LVI), or illegal instruction execution. RESF is not cleared to 00H and the flag is set to 1 when an internal reset signal is generated by WDT, LVI or illegal instruction execution. For details of RESF, see CHAPTER 18 RESET FUNCTION. # 19.2 Configuration of Power-on-Clear Circuit The block diagram of the power-on-clear circuit is shown in Figure 19-1. VDD Internal reset signal Reference voltage source Figure 19-1. Block Diagram of Power-on-Clear Circuit # 19.3 Operation of Power-on-Clear Circuit • An internal reset signal is generated on power application. When the supply voltage ( $V_{DD}$ ) exceeds the detection voltage ( $V_{POC} = 1.59 \text{ V} \pm 0.09 \text{ V}$ ), the reset status is released. Caution If the low-voltage detector (LVI) is set to ON by an option byte by default, the reset signal is not released until the supply voltage ( $V_{DD}$ ) exceeds 2.07 V $\pm$ 0.2 V. • The supply voltage (V<sub>DD</sub>) and detection voltage (V<sub>POC</sub> = 1.59 V ±0.09 V) are compared. When V<sub>DD</sub> < V<sub>POC</sub>, the internal reset signal is generated. The timing of generation of the internal reset signal by the power-on-clear circuit and low-voltage detector is shown below. Figure 19-2. Timing of Generation of Internal Reset Signal by Power-on-Clear Circuit and Low-Voltage Detector (1/2) #### (1) When LVI is OFF upon power application (option byte: LVIOFF = 1) - **Notes 1.** The operation guaranteed range is $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ . To make the state at lower than 1.8 V reset state when the supply voltage falls, use the reset function of the low-voltage detector, or input the low level to the $\overline{\text{RESET}}$ pin. - 2. If the rate at which the voltage rises to 1.8 V after power application is slower than 0.5 V/ms (MIN.), input a low level to the RESET pin before the voltage reaches to 1.8 V, or set LVI to ON by default by using an option byte (option byte: LVIOFF = 0). - **3.** The internal voltage stabilization time includes the oscillation accuracy stabilization time of the internal high-speed oscillation clock. - **4.** The internal reset processing time includes the oscillation accuracy stabilization time of the internal high-speed oscillation clock. - 5. The internal high-speed oscillation clock and a high-speed system clock or subsystem clock can be selected as the CPU clock. To use the X1 clock, use the OSTC register to confirm the lapse of the oscillation stabilization time. To use the XT1 clock, use the timer function for confirmation of the lapse of the stabilization time. Caution Set the low-voltage detector by software after the reset status is released (see CHAPTER 20 LOW-VOLTAGE DETECTOR). Remark VLVI: LVI detection voltage VPoc: POC detection voltage 626 Figure 19-2. Timing of Generation of Internal Reset Signal by Power-on-Clear Circuit and Low-Voltage Detector (2/2) - **Notes 1.** The operation guaranteed range is 1.8 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V. To make the state at lower than 1.8 V reset state when the supply voltage falls, use the reset function of the low-voltage detector, or input the low level to the $\overline{\text{RESET}}$ pin. - 2. The internal high-speed oscillation clock and a high-speed system clock or subsystem clock can be selected as the CPU clock. To use the X1 clock, use the OSTC register to confirm the lapse of the oscillation stabilization time. To use the XT1 clock, use the timer function for confirmation of the lapse of the stabilization time. - 3. The internal reset processing time includes the oscillation accuracy stabilization time of the internal high-speed oscillation clock. - **4.** The following times are required between reaching the POC detection voltage (1.59 V (TYP.)) and starting normal operation. - When the time to reach 2.07 V (TYP.) from 1.59 V (TYP.) is less than 6.17 ms: A POC processing time of 1.92 to 6.33 ms is required between reaching 1.59 V (TYP.) and starting normal operation. - When the time to reach 2.07 V (TYP.) from 1.59 V (TYP.) is greater than 6.17 ms: A reset processing time of 43 to 160 μs is required between reaching 2.07 V (TYP.) and starting normal operation. Caution Set the low-voltage detector by software after the reset status is released (see CHAPTER 20 LOW-VOLTAGE DETECTOR). Remark VLVI: LVI detection voltage VPOC: POC detection voltage #### 19.4 Cautions for Power-on-Clear Circuit In a system where the supply voltage (VDD) fluctuates for a certain period in the vicinity of the POC detection voltage (VPOC), the system may be repeatedly reset and released from the reset status. In this case, the time from release of reset to the start of the operation of the microcontroller can be arbitrarily set by taking the following action. #### <Action> After releasing the reset signal, wait for the supply voltage fluctuation period of each system by means of a software counter that uses a timer, and then initialize the ports. Figure 19-3. Example of Software Processing After Reset Release (1/2) • If supply voltage fluctuation is 50 ms or less in vicinity of POC detection voltage - Notes 1. If reset is generated again during this period, initialization processing <2> is not started. - 2. A flowchart is shown on the next page. **Remark** n: Channel number (n = 0 to 7) Figure 19-3. Example of Software Processing After Reset Release (2/2) # • Checking reset source Note The illegal instruction is generated when instruction code FFH is executed. Reset by the illegal instruction execution not issued by emulation with the in-circuit emulator or on-chip debug emulator. #### **CHAPTER 20 LOW-VOLTAGE DETECTOR** # 20.1 Functions of Low-Voltage Detector The low-voltage detector (LVI) has the following functions. - The LVI circuit compares the supply voltage (V<sub>DD</sub>) with the detection voltage (V<sub>LVI</sub>) or the input voltage from an external input pin (EXLVI) with the detection voltage (V<sub>EXLVI</sub> = 1.21 V ±0.1 V), and generates an internal reset<sup>Note</sup> or internal interrupt signal. - The low-voltage detector (LVI) can be set to ON by an option byte by default. If it is set to ON to raise the power supply from the POC detection voltage or lower, the internal reset signal<sup>Note</sup> is generated when the supply voltage (V<sub>DD</sub>) < detection voltage (V<sub>LVI</sub> = 2.07 V ±0.2 V). After that, the internal reset signal<sup>Note</sup> is generated when the supply voltage (V<sub>DD</sub>) < detection voltage (V<sub>LVI</sub> = 2.07 V ±0.1 V). - The supply voltage (VDD) or the input voltage from the external input pin (EXLVI) can be selected to be detected by software. - A reset or an interrupt can be selected to be generated after detection by software. - Detection levels (VLVI,16 levels) of supply voltage can be changed by software. - Operable in STOP mode. Note See the timing in Figure 19-2 (2) When LVI is ON upon power application (option byte: LVIOFF = 0) for the reset processing time until the normal operation is entered after the LVI reset is released. The reset and interrupt signals are generated as follows depending on selection by software. | | on of Supply Voltage (V <sub>DD</sub> )<br>EL = 0) | Selection Level Detection of Input Voltage from<br>External Input Pin (EXLVI) (LVISEL = 1) | | | |----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--| | Selects reset (LVIMD = 1). | Selects interrupt (LVIMD = 0). | Selects reset (LVIMD = 1). | Selects interrupt (LVIMD = 0). | | | Generates an internal reset signal when $V_{DD} < V_{LVI}$ and releases the reset signal when $V_{DD} \ge V_{LVI}$ . | Generates an internal interrupt signal when $V_{DD}$ drops lower than $V_{LVI}$ ( $V_{DD} < V_{LVI}$ ) or when $V_{DD}$ becomes $V_{LVI}$ or higher ( $V_{DD} \ge V_{LVI}$ ). | Generates an internal reset signal when EXLVI < $V_{\text{EXLVI}}$ and releases the reset signal when EXLVI $\geq V_{\text{EXLVI}}$ . | Generates an internal interrupt signal when EXLVI drops lower than VexLVI (EXLVI < VexLVI) or when EXLVI becomes VexLVI or higher (EXLVI ≥ VexLVI). | | Remark LVISEL: Bit 2 of low-voltage detection register (LVIM) LVIMD: Bit 1 of LVIM While the low-voltage detector is operating, whether the supply voltage or the input voltage from an external input pin is more than or less than the detection level can be checked by reading the low-voltage detection flag (LVIF: bit 0 of LVIM). When the low-voltage detector is used to reset, bit 0 (LVIRF) of the reset control flag register (RESF) is set to 1 if reset occurs. For details of RESF, see **CHAPTER 18 RESET FUNCTION**. # 20.2 Configuration of Low-Voltage Detector The block diagram of the low-voltage detector is shown in Figure 20-1. $V_{\text{DD}}$ Low-voltage detection level selector Internal reset signal Selector EXLVI/P120/ Selector INTP0 INTLVI Reference 4 voltage LVIS0 LVION LVISEL LVIMD LVIF LVIS3 LVIS2 LVIS1 Low-voltage detection level Low-voltage detection register select register (LVIS) (LVIM) Internal bus Figure 20-1. Block Diagram of Low-Voltage Detector # 20.3 Registers Controlling Low-Voltage Detector The low-voltage detector is controlled by the following registers. - Low-voltage detection register (LVIM) - Low-voltage detection level select register (LVIS) - Port mode register 12 (PM12) #### (1) Low-voltage detection register (LVIM) This register sets low-voltage detection and the operation mode. This register can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H. Figure 20-2. Format of Low-Voltage Detection Register (LVIM) After reset: 00HNote 1 R/W<sup>Note 2</sup> Address: FFFA9H <7> 6 3 <2> <0> Symbol <1> LVION 0 0 LVISEL LVIM 0 0 LVIMD LVIF | LV | 'ION <sup>Notes 3, 4</sup> | Enables low-voltage detection operation | |----|----------------------------|-----------------------------------------| | | 0 | Disables operation | | | 1 | Enables operation | | LVISELNote 3 | Voltage detection selection | | | | | | |--------------|----------------------------------------------------------------|--|--|--|--|--| | 0 | etects level of supply voltage (VDD) | | | | | | | 1 | Detects level of input voltage from external input pin (EXLVI) | | | | | | | LVIMD <sup>Note 3</sup> | Low-voltage detection operation mode (interrupt/reset) selection | | | | | | |-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 0 | • LVISEL = 0: Generates an internal interrupt signal when the supply voltage ( $V_{DD}$ ) drops lower than the detection voltage ( $V_{LVI}$ ) ( $V_{DD} < V_{LVI}$ ) or when $V_{DD}$ becomes $V_{LVI}$ or higher ( $V_{DD} \ge V_{LVI}$ ). | | | | | | | | • LVISEL = 1: Generates an interrupt signal when the input voltage from an external input pin (EXLVI) drops lower than the detection voltage (Vexlvi) (EXLVI < Vexlvi) or when EXLVI becomes Vexlvi or higher (EXLVI ≥ Vexlvi). | | | | | | | 1 | • LVISEL = 0: Generates an internal reset signal when the supply voltage (VDD) < detection voltage (VLVI) and releases the reset signal when VDD ≥ VLVI. | | | | | | | | • LVISEL = 1: Generates an internal reset signal when the input voltage from an external input pin (EXLVI) < detection voltage (Vexlvi) and releases the reset signal when EXLVI ≥ Vexlvi. | | | | | | | LVIF | Low-voltage detection flag | |------|-----------------------------------------------------------------------------------------------------------------------------| | 0 | • LVISEL = 0: Supply voltage (VDD) ≥ detection voltage (VLVI), or when LVI operation is disabled | | | • LVISEL = 1: Input voltage from external input pin (EXLVI) ≥ detection voltage (VEXLVI), or when LVI operation is disabled | | 1 | • LVISEL = 0: Supply voltage (VDD) < detection voltage (VLVI) | | | • LVISEL = 1: Input voltage from external input pin (EXLVI) < detection voltage (Vexlvi) | Notes 1. The reset value changes depending on the reset source and the setting of the option byte. This register is not cleared (00H) by LVI reset. It is set to "82H" when a reset signal other than LVI is applied if option byte LVIOFF = 0, and to "00H" if option byte LVIOFF = 1. - 2. Bit 0 is read-only. - **3.** LVION, LVIMD, and LVISEL are cleared to 0 in the case of a reset other than an LVI reset. These are not cleared to 0 in the case of an LVI reset. - Note 4. When LVION is set to 1, operation of the comparator in the LVI circuit is started. Use software to wait for the following periods of time, between when LVION is set to 1 and when the voltage is confirmed with LVIF. - Operation stabilization time (10 μs (MAX.)) - Minimum pulse width (200 μs (MIN.)) - Detection delay time (200 $\mu$ s (MAX.)) The LVIF value for these periods may be set/cleared regardless of the voltage level, and can therefore not be used. Also, the LVIIF interrupt request flag may be set to 1 in these periods. - Cautions 1. To stop LVI, follow either of the procedures below. - When using 8-bit memory manipulation instruction: Write 00H to LVIM. - When using 1-bit memory manipulation instruction: Clear LVION to 0. - 2. Input voltage from external input pin (EXLVI) must be EXLVI < VDD. - 3. When LVI is used in interrupt mode (LVIMD = 0) and LVISEL is set to 0, an interrupt request signal (INTLVI) that disables LVI operation (clears LVION) when the supply voltage (VDD) is less than or equal to the detection voltage (VLVI) (if LVISEL = 1, input voltage of external input pin (EXLVI) is less than or equal to the detection voltage (VEXLVI)) is generated and LVIIF may be set to 1. # (2) Low-voltage detection level select register (LVIS) This register selects the low-voltage detection level. This register can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation input sets this register to 0EH. Figure 20-3. Format of Low-Voltage Detection Level Select Register (LVIS) | Address: I | FFAAH | H After reset: 0EHNote | | V | | | | | |------------|-------|------------------------|---|---|-------|-------|-------|-------| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | LVIS | 0 | 0 | 0 | 0 | LVIS3 | LVIS2 | LVIS1 | LVIS0 | | LVIS3 | LVIS2 | LVIS1 | LVIS0 | Detection level | |-------|-------|-------|-------|---------------------------------| | 0 | 0 | 0 | 0 | V <sub>LVI0</sub> (4.22 ±0.1 V) | | 0 | 0 | 0 | 1 | V <sub>LVI1</sub> (4.07 ±0.1 V) | | 0 | 0 | 1 | 0 | V <sub>LVI2</sub> (3.92 ±0.1 V) | | 0 | 0 | 1 | 1 | V <sub>LVI3</sub> (3.76 ±0.1 V) | | 0 | 1 | 0 | 0 | VLVI4 (3.61 ±0.1 V) | | 0 | 1 | 0 | 1 | V <sub>LVI5</sub> (3.45 ±0.1 V) | | 0 | 1 | 1 | 0 | V <sub>LV16</sub> (3.30 ±0.1 V) | | 0 | 1 | 1 | 1 | VLVI7 (3.15 ±0.1 V) | | 1 | 0 | 0 | 0 | V <sub>LVI8</sub> (2.99 ±0.1 V) | | 1 | 0 | 0 | 1 | V <sub>LVI9</sub> (2.84 ±0.1 V) | | 1 | 0 | 1 | 0 | VLVI10 (2.68 ±0.1 V) | | 1 | 0 | 1 | 1 | VLVI11 (2.53 ±0.1 V) | | 1 | 1 | 0 | 0 | VLVI12 (2.38 ±0.1 V) | | 1 | 1 | 0 | 1 | VLVI13 (2.22 ±0.1 V) | | 1 | 1 | 1 | 0 | VLVI14 (2.07 ±0.1 V) | | 1 | 1 | 1 | 1 | VLVI15 (1.91 ±0.1 V) | **Note** The reset value changes depending on the reset source. If the LVIS register is reset by LVI, it is not reset but holds the current value. The value of this register is reset to "0EH" if a reset other than by LVI is effected. Caution 1. Be sure to clear bits 4 to 7 to "0". #### Cautions 2. Change the LVIS value with either of the following methods. - When changing the value after stopping LVI - <1> Stop LVI (LVION = 0). - <2> Change the LVIS register. - <3> Set to the mode used as an interrupt (LVIMD = 0). - <4> Mask LVI interrupts (LVIMK = 1). - <5> Enable LVI operation (LVION = 1). - <6> Before cancelling the LVI interrupt mask (LVIMK = 0), clear it with software because an LVIIF flag may be set when LVI operation is enabled. - When changing the value after setting to the mode used as an interrupt (LVIMD = 0) - <1> Mask LVI interrupts (LVIMK = 1). - <2> Set to the mode used as an interrupt (LVIMD = 0). - <3> Change the LVIS register. - <4> Before cancelling the LVI interrupt mask (LVIMK = 0), clear it with software because an LVIIF flag may be set when the LVIS register is changed. - 3. When an input voltage from the external input pin (EXLVI) is detected, the detection voltage (Vexlvi) is fixed. Therefore, setting of LVIS is not necessary. #### (3) Port mode register 12 (PM12) When using the P120/EXLVI/INTP0 pin for external low-voltage detection potential input, set PM120 to 1. At this time, the output latch of P120 may be 0 or 1. PM12 can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation sets this register to FFH. Figure 20-4. Format of Port Mode Register 12 (PM12) | Address: FFF2CH After reset: FFH | | H R/W | | | | | | | |----------------------------------|---|-------|---|---|---|---|---|-------| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PM12 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | PM120 | | Р | PM120 | P120 pin I/O mode selection | | | | |---|-------|--------------------------------|--|--|--| | | 0 | Output mode (output buffer on) | | | | | | 1 | Input mode (output buffer off) | | | | ## 20.4 Operation of Low-Voltage Detector The low-voltage detector can be used in the following two modes. #### (1) Used as reset (LVIMD = 1) - If LVISEL = 0, compares the supply voltage (V<sub>DD</sub>) and detection voltage (V<sub>LVI</sub>), generates an internal reset signal when V<sub>DD</sub> < V<sub>LVI</sub>, and releases internal reset when V<sub>DD</sub> ≥ V<sub>LVI</sub>. - If LVISEL = 1, compares the input voltage from external input pin (EXLVI) and detection voltage (Vexlvi), generates an internal reset signal when EXLVI < Vexlvi, and releases internal reset when EXLVI ≥ Vexlvi. **Remark** The low-voltage detector (LVI) can be set to ON by an option byte by default. If it is set to ON to raise the power supply from the POC detection voltage or lower, the internal reset signal is generated when the supply voltage ( $V_{DD}$ ) < detection voltage ( $V_{LVI} = 2.07 \text{ V} \pm 0.2 \text{ V}$ ). After that, the internal reset signal is generated when the supply voltage ( $V_{DD}$ ) < detection voltage ( $V_{LVI} = 2.07 \text{ V} \pm 0.1 \text{ V}$ ). #### (2) Used as interrupt (LVIMD = 0) - If LVISEL = 0, compares the supply voltage (VDD) and detection voltage (VLVI). When VDD drops lower than VLVI (VDD < VLVI) or when VDD becomes VLVI or higher (VDD ≥ VLVI), generates an interrupt signal (INTLVI). - If LVISEL = 1, compares the input voltage from external input pin (EXLVI) and detection voltage (Vexlvi = 1.21 V ±0.1 V). When EXLVI drops lower than Vexlvi (EXLVI < Vexlvi) or when EXLVI becomes Vexlvi or higher (EXLVI ≥ Vexlvi), generates an interrupt signal (INTLVI).</li> While the low-voltage detector is operating, whether the supply voltage or the input voltage from an external input pin is more than or less than the detection level can be checked by reading the low-voltage detection flag (LVIF: bit 0 of LVIM). Remark LVIMD: Bit 1 of low-voltage detection register (LVIM) LVISEL: Bit 2 of LVIM #### 20.4.1 When used as reset # (1) When detecting level of supply voltage (VDD) - (a) When LVI Default Start Function Stopped Is Set (Option Byte: LVIOFF = 1) - · When starting operation - <1> Mask the LVI interrupt (LVIMK = 1). - <2> Clear bit 2 (LVISEL) of the low-voltage detection register (LVIM) to 0 (detects level of supply voltage (V<sub>DD</sub>)) (default value). - <3> Set the detection voltage using bits 3 to 0 (LVIS3 to LVIS0) of the low-voltage detection level selection register (LVIS). - <4> Set bit 7 (LVION) of LVIM to 1 (enables LVI operation). - <5> Use software to wait for the following periods of time (Total 410 $\mu$ s). - Operation stabilization time (10 μs (MAX.)) - Minimum pulse width (200 μs (MIN.)) - Detection delay time (200 μs (MAX.)) - <6> Wait until it is checked that (supply voltage (VDD) ≥ detection voltage (VLVI)) by bit 0 (LVIF) of LVIM. - <7> Set bit 1 (LVIMD) of LVIM to 1 (generates reset when the level is detected). Figure 20-5 shows the timing of the internal reset signal generated by the low-voltage detector. The numbers in this timing chart correspond to <1> to <7> above. # Cautions 1. <1> must always be executed. When LVIMK = 0, an interrupt may occur immediately after the processing in <4>. - 2. If supply voltage (VDD) ≥ detection voltage (VLVI) when LVIMD is set to 1, an internal reset signal is not generated. - When stopping operation Either of the following procedures must be executed. - When using 8-bit memory manipulation instruction: Write 00H to LVIM. - When using 1-bit memory manipulation instruction: Clear LVIMD to 0 and then LVION to 0. Figure 20-5. Timing of Low-Voltage Detector Internal Reset Signal Generation (Bit: LVISEL = 0, Option Byte: LVIOFF = 1) - **Notes 1.** The LVIMK flag is set to "1" by reset signal generation. - 2. The LVIIF flag of the interrupt request flag registers and the LVIF flag may be set (1). - 3. LVIRF is bit 0 of the reset control flag register (RESF). For details of RESF, see **CHAPTER 18 RESET FUNCTION**. Remark <1> to <7> in Figure 20-5 above correspond to <1> to <7> in the description of "When starting operation" in 20.4.1 (1) (a) When LVI Default Start Function Stopped Is Set (Option Byte: LVIOFF = 1). - (b) When LVI Default Start Function Enabled Is Set (Option Byte: LVIOFF = 0) - When starting operation Start in the following initial setting state. - Set bit 7 (LVION) of LVIM to 1 (enables LVI operation) - Clear bit 2 (LVISEL) of the low-voltage detection register (LVIM) to 0 (detects level of supply voltage (VDD)) - Set the low-voltage detection level selection register (LVIS) to 0EH (default value: VLVI = 2.07 V ±0.1 V). - Set bit 1 (LVIMD) of LVIM to 1 (generates reset when the level is detected) - Set bit 0 (LVIF) of LVIM to 0 ("Supply voltage (VDD) ≥ detection voltage (VLVI)") Figure 20-6 shows the timing of the internal reset signal generated by the low-voltage detector. When stopping operation Either of the following procedures must be executed. - When using 8-bit memory manipulation instruction: Write 00H to LVIM. - When using 1-bit memory manipulation instruction: Clear LVIMD to 0 and then LVION to 0. Caution Even when the LVI default start function is used, if it is set to LVI operation prohibition by the software, it operates as follows: - Does not perform low-voltage detection during LVION = 0. - If a reset is generated while LVION = 0, LVION will be re-set to 1 when the CPU starts after reset release. There is a period when low-voltage detection cannot be performed normally, however, when a reset occurs due to WDT and illegal instruction execution. This is due to the fact that while the pulse width detected by LVI must be 200 μs max., LVION = 1 is set upon reset occurrence, and the CPU starts operating without waiting for the LVI stabilization time. Figure 20-6. Timing of Low-Voltage Detector Internal Reset Signal Generation (Bit: LVISEL = 0, Option Byte: LVIOFF = 0) Notes 1. The LVIMK flag is set to "1" by reset signal generation. 2. LVIRF is bit 0 of the reset control flag register (RESF). When the LVI default start function (bit 0 (LVIOFF) of 000C1H = 0) is used, the LVIRF flag may become 1 from the beginning due to the power-on waveform. For details of RESF, see CHAPTER 18 RESET FUNCTION. #### (2) When detecting level of input voltage from external input pin (EXLVI) - · When starting operation - <1> Mask the LVI interrupt (LVIMK = 1). - <2> Set bit 2 (LVISEL) of the low-voltage detection register (LVIM) to 1 (detects level of input voltage from external input pin (EXLVI)). - <3> Set bit 7 (LVION) of LVIM to 1 (enables LVI operation). - <4> Use software to wait for the following periods of time (Total 410 $\mu$ s). - Operation stabilization time (10 μs (MAX.)) - Minimum pulse width (200 μs (MIN.)) - Detection delay time (200 μs (MAX.)) - <5> Wait until it is checked that (input voltage from external input pin (EXLVI) ≥ detection voltage (VEXLVI = 1.21 V (TYP.))) by bit 0 (LVIF) of LVIM. - <6> Set bit 1 (LVIMD) of LVIM to 1 (generates reset signal when the level is detected). Figure 20-7 shows the timing of the internal reset signal generated by the low-voltage detector. The numbers in this timing chart correspond to <1> to <6> above. - Cautions 1. <1> must always be executed. When LVIMK = 0, an interrupt may occur immediately after the processing in <3>. - 2. If input voltage from external input pin (EXLVI) ≥ detection voltage (VEXLVI = 1.21 V (TYP.)) when LVIMD is set to 1, an internal reset signal is not generated. - 3. Input voltage from external input pin (EXLVI) must be EXLVI < VDD. - When stopping operation Either of the following procedures must be executed. - When using 8-bit memory manipulation instruction: Write 00H to LVIM. - When using 1-bit memory manipulation instruction: Clear LVIMD to 0 and then LVION to 0. Figure 20-7. Timing of Low-Voltage Detector Internal Reset Signal Generation (Bit: LVISEL = 1) - Notes 1. The LVIMK flag is set to "1" by reset signal generation. - 2. The LVIIF flag of the interrupt request flag registers and the LVIF flag may be set (1). - 3. LVIRF is bit 0 of the reset control flag register (RESF). For details of RESF, see **CHAPTER 18 RESET FUNCTION**. Remark <1> to <6> in Figure 20-7 above correspond to <1> to <6> in the description of "When starting operation" in 20.4.1 (2) When detecting level of input voltage from external input pin (EXLVI). #### 20.4.2 When used as interrupt # (1) When detecting level of supply voltage (VDD) - (a) When LVI Default Start Function Stopped Is Set (Option Byte: LVIOFF = 1) - · When starting operation - <1> Mask the LVI interrupt (LVIMK = 1). - <2> Clear bit 2 (LVISEL) of the low-voltage detection register (LVIM) to 0 (detects level of supply voltage (VDD)) (default value). - Clear bit 1 (LVIMD) of LVIM to 0 (generates interrupt signal when the level is detected) (default value). - <3> Set the detection voltage using bits 3 to 0 (LVIS3 to LVIS0) of the low-voltage detection level selection register (LVIS). - <4> Set bit 7 (LVION) of LVIM to 1 (enables LVI operation). - <5> Use software to wait for the following periods of time (Total 410 $\mu$ s). - Operation stabilization time (10 μs (MAX.)) - Minimum pulse width (200 μs (MIN.)) - Detection delay time (200 μs (MAX.)) - <6> Confirm that "supply voltage (VDD) ≥ detection voltage (VLVI)" when detecting the falling edge of VDD, or "supply voltage (VDD) < detection voltage (VLVI)" when detecting the rising edge of VDD, at bit 0 (LVIF) of LVIM.</p> - <7> Clear the interrupt request flag of LVI (LVIIF) to 0. - <8> Release the interrupt mask flag of LVI (LVIMK). - <9> Execute the El instruction (when vector interrupts are used). Figure 20-8 shows the timing of the interrupt signal generated by the low-voltage detector. The numbers in this timing chart correspond to <1> to <8> above. · When stopping operation Either of the following procedures must be executed. - When using 8-bit memory manipulation instruction: Write 00H to LVIM. - When using 1-bit memory manipulation instruction: Clear LVION to 0. Figure 20-8. Timing of Low-Voltage Detector Interrupt Signal Generation (Bit: LVISEL = 0, Option Byte: LVIOFF = 1) - **Notes 1.** The LVIMK flag is set to "1" by reset signal generation. - 2. The interrupt request signal (INTLVI) is generated and the LVIF and LVIIF flags may be set (1). - 3. If LVI operation is disabled when the supply voltage (V<sub>DD</sub>) is less than or equal to the detection voltage (V<sub>LVI</sub>), an interrupt request signal (INTLVI) is generated and LVIIF may be set to 1. Remark <1> to <8> in Figure 20-8 above correspond to <1> to <8> in the description of "When starting operation" in 20.4.2 (1) (a) When LVI Default Start Function Stopped Is Set (Option Byte: LVIOFF = 1). - (b) When LVI Default Start Function Enabled Is Set (Option Byte: LVIOFF = 0) - · When starting operation - <1> Start in the following initial setting state. - Set bit 7 (LVION) of LVIM to 1 (enables LVI operation) - Clear bit 2 (LVISEL) of the low-voltage detection register (LVIM) to 0 (detects level of supply voltage (VDD)) - Set the low-voltage detection level selection register (LVIS) to 0EH (default value: V<sub>LVI</sub> = 2.07 V ±0.1 V). - Set bit 1 (LVIMD) of LVIM to 1 (generates reset when the level is detected) - Set bit 0 (LVIF) of LVIM to 0 (Detects falling edge "Supply voltage (VDD) ≥ detection voltage (VLVI)") - <2> Clear bit 1 (LVIMD) of LVIM to 0 (generates interrupt signal when the level is detected) (default value). - <3> Release the interrupt mask flag of LVI (LVIMK). - <4> Execute the EI instruction (when vector interrupts are used). Figure 20-9 shows the timing of the interrupt signal generated by the low-voltage detector. The numbers in this timing chart correspond to <1> to <3> above. When stopping operation Either of the following procedures must be executed. - When using 8-bit memory manipulation instruction: Write 00H to LVIM. - When using 1-bit memory manipulation instruction: Clear LVION to 0. - Cautions 1. Even when the LVI default start function is used, if it is set to LVI operation prohibition by the software, it operates as follows: - Does not perform low-voltage detection during LVION = 0. - If a reset is generated while LVION = 0, LVION will be re-set to 1 when the CPU starts after reset release. There is a period when low-voltage detection cannot be performed normally, however, when a reset occurs due to WDT and illegal instruction execution. This is due to the fact that while the pulse width detected by LVI must be 200 μs max., LVION = 1 is set upon reset occurrence, and the CPU starts operating without waiting for the LVI stabilization time. - 2. When the LVI default start function (bit 0 (LVIOFF) of 000C1H = 0) is used, the LVIRF flag may become 1 from the beginning due to the power-on waveform. - For details of RESF, see CHAPTER 18 RESET FUNCTION. Figure 20-9. Timing of Low-Voltage Detector Interrupt Signal Generation (Bit: LVISEL = 0, Option Byte: LVIOFF = 0) - **Notes 1.** The LVIMK flag is set to "1" by reset signal generation. - 2. If LVI operation is disabled when the supply voltage (V<sub>DD</sub>) is less than or equal to the detection voltage (V<sub>LVI</sub>), an interrupt request signal (INTLVI) is generated and LVIIF may be set to 1. - 3. The LVIIF flag may be set when the LVI detection voltage is changed. Remark <1> to <3> in Figure 20-9 above correspond to <1> to <3> in the description of "When starting operation" in 20.4.2 (1) (b) When LVI Default Start Function Enabled Is Set (Option Byte: LVIOFF = 0). #### (2) When detecting level of input voltage from external input pin (EXLVI) - · When starting operation - <1> Mask the LVI interrupt (LVIMK = 1). - <2> Set bit 2 (LVISEL) of the low-voltage detection register (LVIM) to 1 (detects level of input voltage from external input pin (EXLVI)). - Clear bit 1 (LVIMD) of LVIM to 0 (generates interrupt signal when the level is detected) (default value). - <3> Set bit 7 (LVION) of LVIM to 1 (enables LVI operation). - <4> Use software to wait for the following periods of time (Total 410 $\mu$ s). - Operation stabilization time (10 μs (MAX.)) - Minimum pulse width (200 μs (MIN.)) - Detection delay time (200 μs (MAX.)) - <5> Confirm that "input voltage from external input pin (EXLVI) ≥ detection voltage (VexlvI = 1.21 V (TYP.))" when detecting the falling edge of EXLVI, or "input voltage from external input pin (EXLVI) < detection voltage (VexlvI = 1.21 V (TYP.))" when detecting the rising edge of EXLVI, at bit 0 (LVIF) of LVIM.</p> - <6> Clear the interrupt request flag of LVI (LVIIF) to 0. - <7> Release the interrupt mask flag of LVI (LVIMK). - <8> Execute the El instruction (when vector interrupts are used). Figure 20-10 shows the timing of the interrupt signal generated by the low-voltage detector. The numbers in this timing chart correspond to <1> to <7> above. # Caution Input voltage from external input pin (EXLVI) must be EXLVI < VDD. - When stopping operation Either of the following procedures must be executed. - When using 8-bit memory manipulation instruction: Write 00H to LVIM. - When using 1-bit memory manipulation instruction: Clear LVION to 0. Figure 20-10. Timing of Low-Voltage Detector Interrupt Signal Generation (Bit: LVISEL = 1) - **Notes 1.** The LVIMK flag is set to "1" by reset signal generation. - 2. The interrupt request signal (INTLVI) is generated and the LVIF and LVIIF flags may be set (1). - 3. If LVI operation is disabled when the input voltage of external input pin (EXLVI) is less than or equal to the detection voltage (VEXLVI), an interrupt request signal (INTLVI) is generated and LVIIF may be set to 1. Remark <1> to <7> in Figure 20-10 above correspond to <1> to <7> in the description of "When starting operation" in 20.4.2 (2) When detecting level of input voltage from external input pin (EXLVI). ## 20.5 Cautions for Low-Voltage Detector # (1) Measures method when supply voltage (VDD) frequently fluctuates in the vicinity of the LVI detection voltage (VLVI) In a system where the supply voltage (VDD) fluctuates for a certain period in the vicinity of the LVI detection voltage (VLVI), the operation is as follows depending on how the low-voltage detector is used. #### Operation example 1: When used as reset The system may be repeatedly reset and released from the reset status. The time from reset release through microcontroller operation start can be set arbitrarily by the following action. #### <Action> After releasing the reset signal, wait for the supply voltage fluctuation period of each system by means of a software counter that uses a timer, and then initialize the ports (see **Figure 20-11**). **Remark** If bit 2 (LVISEL) of the low voltage detection register (LVIM) is set to "1", the meanings of the above words change as follows. - Supply voltage (VDD) → Input voltage from external input pin (EXLVI) - Detection voltage (V<sub>L</sub>VI) → Detection voltage (V<sub>E</sub>XLVI = 1.21 V) Figure 20-11. Example of Software Processing After Reset Release (1/2) • If supply voltage fluctuation is 50 ms or less in vicinity of LVI detection voltage Note A flowchart is shown on the next page. **Remarks 1.** n: Channel number (n = 0 to 7) - 2. If bit 2 (LVISEL) of the low voltage detection register (LVIM) is set to "1", the meanings of the above words change as follows. - Supply voltage (VDD) → Input voltage from external input pin (EXLVI) - Detection voltage ( $V_{LVI}$ ) $\rightarrow$ Detection voltage ( $V_{EXLVI} = 1.21 \text{ V}$ ) Figure 20-11. Example of Software Processing After Reset Release (2/2) ## • Checking reset source **Note** When instruction code FFH is executed. Reset by the illegal instruction execution not issued by emulation with the in-circuit emulator or on-chip debug emulator. **Remark** If bit 2 (LVISEL) of the low voltage detection register (LVIM) is set to "1", the meanings of the above words change as follows. - Supply voltage ( $V_{DD}$ ) $\rightarrow$ Input voltage from external input pin (EXLVI) - Detection voltage (V<sub>L</sub>VI) → Detection voltage (V<sub>E</sub>XLVI = 1.21 V) #### Operation example 2: When used as interrupt Interrupt requests may be generated frequently. Take the following action. #### <Action> Confirm that "supply voltage $(V_{DD}) \ge$ detection voltage $(V_{LVI})$ " when detecting the falling edge of $V_{DD}$ , or "supply voltage $(V_{DD}) <$ detection voltage $(V_{LVI})$ " when detecting the rising edge of $V_{DD}$ , in the servicing routine of the LVI interrupt by using bit 0 (LVIF) of the low-voltage detection register (LVIM). Clear bit 1 (LVIIF) of interrupt request flag register 0L (IF0L) to 0. For a system with a long supply voltage fluctuation period near the LVI detection voltage, take the above action after waiting for the supply voltage fluctuation time. **Remark** If bit 2 (LVISEL) of the low voltage detection register (LVIM) is set to "1", the meanings of the above words change as follows. - Supply voltage (VDD) → Input voltage from external input pin (EXLVI) - Detection voltage (V<sub>L</sub>VI) → Detection voltage (V<sub>E</sub>XLVI = 1.21 V) #### (2) Delay from the time LVI reset source is generated until the time LVI reset has been generated or released There is some delay from the time supply voltage $(V_{DD}) < LVI$ detection voltage $(V_{LVI})$ until the time LVI reset has been generated. In the same way, there is also some delay from the time LVI detection voltage ( $V_{LVI}$ ) $\leq$ supply voltage ( $V_{DD}$ ) until the time LVI reset has been released (see **Figure 20-12**). See the timing in Figure 20-2 (2) When LVI is ON upon power application (option byte: LVIOFF = 0) for the reset processing time until the normal operation is entered after the LVI reset is released. Figure 20-12. Delay from the time LVI reset source is generated until the time LVI reset has been generated or released <1> : Minimum pulse width (200 $\mu$ s (MIN.)) <2> : Detection delay time (200 $\mu$ s (MAX.)) #### **CHAPTER 21 REGULATOR** ## 21.1 Regulator Overview The 78K0R/KE3 contains a circuit for operating the device with a constant voltage. At this time, in order to stabilize the regulator output voltage, connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). However, when using the STOP mode that has been entered since operation of the internal high-speed oscillation clock and external main system clock, 0.47 $\mu$ F is recommended. Also, use a capacitor with good characteristics, since it is used to stabilize internal voltage. The regulator output voltage is normally 2.5 V (typ.), and in the low consumption current mode, 1.8 V (typ.). # 21.2 Registers Controlling Regulator #### (1) Regulator mode control register (RMC) This register sets the output voltage of the regulator. RMC is set with an 8-bit memory manipulation instruction. Reset input sets this register to 00H. Figure 21-1. Format of Regulator Mode Control Register (RMC) | Address: F00I | F4H After re | set: 00H R/V | V | | | | | | | |---------------|--------------|--------------|---|---|---|---|---|---|---| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RMC | | | | | | | | | Ì | | RMC[7:0] | Control of output voltage of regulator | |------------------|----------------------------------------------------------------------------------------------------------------------------------------| | 5AH | Fixed to low consumption current mode (1.8 V) | | 00H | Switches normal current mode (2.5 V) and low consumption current mode (1.8 V) according to the condition (refer to <b>Table 21-1</b> ) | | Other than above | Setting prohibited | - Cautions 1. The RMC register can be rewritten only in the low consumption current mode (refer to Table 21-1). In other words, rewrite this register during CPU operation with the subsystem clock (fxτ) while the high-speed system clock (fмx) and high-speed internal oscillation clock (fiн) are both stopped. - 2. When using the setting fixed to the low consumption current mode, the RMC register can be used in the following cases. - <When X1 clock is selected as the CPU clock> $fx \le 5 \text{ MHz}$ and $fclk \le 5 \text{ MHz}$ - <When the high-speed internal oscillation clock, external input clock, or subsystem clock are selected for the CPU clock> $f_{CLK} \le 5 \text{ MHz}$ - 3. The self-programming function is disabled in the low consumption current mode. Table 21-1. Regulator Output Voltage Conditions | Mode | Output Voltage | Condition | |---------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Low consumption | 1.8 V | During system reset | | current mode | | In STOP mode (except during OCD mode) | | | | When both the high-speed system clock (fмx) and the high-speed internal oscillation clock (fін) are stopped during CPU operation with the subsystem clock (fхт) | | | | When both the high-speed system clock (fMX) and the high-speed internal oscillation clock (fIH) are stopped during the HALT mode when the CPU operation with the subsystem clock (fXT) has been set | | Normal current mode | 2.5 V | Other than above | #### **CHAPTER 22 OPTION BYTE** ## 22.1 Functions of Option Bytes Addresses 000C0H to 000C3H of the flash memory of the 78K0R/KE3 form an option byte area. Option bytes consist of user option byte (000C0H to 000C2H) and on-chip debug option byte (000C3H). Upon power application or resetting and starting, an option byte is automatically referenced and a specified function is set. When using the product, be sure to set the following functions by using the option bytes. To use the boot swap operation during self programming, 000C0H to 000C3H are replaced by 010C0H to 010C3H. Therefore, set the same values as 000C0H to 000C3H to 010C0H to 010C3H. Caution Be sure to set FFH to 000C2H (000C2H/010C2H when the boot swap operation is used). #### 22.1.1 User option byte (000C0H to 000C2H/010C0H to 010C2H) #### (1) 000C0H/010C0H - O Operation of watchdog timer - Operation is stopped or enabled in the HALT or STOP mode. - O Setting of interval time of watchdog timer - O Operation of watchdog timer - Operation is stopped or enabled. - O Setting of window open period of watchdog timer - O Setting of interval interrupt of watchdog timer - · Used or not used Caution Set the same value as 000C0H to 010C0H when the boot swap operation is used because 000C0H is replaced by 010C0H. #### (2) 000C1H/010C1H - O Setting of LVI upon reset release (upon power application) - LVI is ON or OFF by default upon reset release (reset by RESET pin excluding LVI, POC, WDT, or illegal instructions). Caution Set the same value as 000C1H to 010C1H when the boot swap operation is used because 000C1H is replaced by 010C1H. ## (3) 000C2H/010C2H O Be sure to set FFH, as these addresses are reserved areas. Caution Set FFH to 010C2H when the boot swap operation is used because 000C2H is replaced by 010C2H. # 22.1.2 On-chip debug option byte (000C3H/ 010C3H) - O Control of on-chip debug operation - On-chip debug operation is disabled or enabled. - O Handling of data of flash memory in case of failure in on-chip debug security ID authentication - Data of flash memory is erased or not erased in case of failure in on-chip debug security ID authentication. Caution Set the same value as 000C3H to 010C3H when the boot swap operation is used because 000C3H is replaced by 010C3H. # 22.2 Format of User Option Byte The format of user option byte is shown below. Figure 22-1. Format of User Option Byte (000C0H/010C0H) (1/2) Address: 000C0H/010C0HNote 1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|-------|-------|-------|-------|----------| | WDTINIT | WINDOW1 | WINDOW0 | WDTON | WDCS2 | WDCS1 | WDCS0 | WDSTBYON | | WDTINIT | Use of interval interrupt of watchdog timer | | | | | |---------|---------------------------------------------------------------------------|--|--|--|--| | 0 | Interval interrupt is not used. | | | | | | 1 | Interval interrupt is generated when 75% of the overflow time is reached. | | | | | | WINDOW1 | WINDOW0 | Watchdog timer window open period <sup>Note 2</sup> | |---------|---------|-----------------------------------------------------| | 0 | 0 | 25% | | 0 | 1 | 50% | | 1 | 0 | 75% | | 1 | 1 | 100% | | WDTON | Operation control of watchdog timer counter | |-------|-----------------------------------------------------------| | 0 | Counter operation disabled (counting stopped after reset) | | 1 | Counter operation enabled (counting started after reset) | | WDCS2 | WDCS1 | WDCS0 | Watchdog timer overflow time | |-------|-------|-------|----------------------------------------------| | 0 | 0 | 0 | 2 <sup>10</sup> /fi∟ (3.88 ms) | | 0 | 0 | 1 | 2¹¹/f₁∟ (7.76 ms) | | 0 | 1 | 0 | 2 <sup>12</sup> /fiL (15.52 ms) | | 0 | 1 | 1 | 2 <sup>13</sup> /f <sub>IL</sub> (31.03 ms) | | 1 | 0 | 0 | 2 <sup>15</sup> /fi∟ (124.12 ms) | | 1 | 0 | 1 | 2 <sup>17</sup> /fiL (496.48 ms) | | 1 | 1 | 0 | 2 <sup>18</sup> /f <sub>IL</sub> (992.97 ms) | | 1 | 1 | 1 | 2 <sup>20</sup> /fi∟ (3971.88 ms) | Figure 22-1. Format of User Option Byte (000C0H/010C0H) (2/2) Address: 000C0H/010C0H<sup>Note 1</sup> | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|-------|-------|-------|-------|----------| | WDTINIT | WINDOW1 | WINDOW0 | WDTON | WDCS2 | WDCS1 | WDCS0 | WDSTBYON | | WDSTBYON | Operation control of watchdog timer counter (HALT/STOP mode) | | | | | | |----------|---------------------------------------------------------------|--|--|--|--|--| | 0 | Counter operation stopped in HALT/STOP mode <sup>Note 2</sup> | | | | | | | 1 | Counter operation enabled in HALT/STOP mode | | | | | | - **Notes 1.** Set the same value as 000C0H to 010C0H when the boot swap operation is used because 000C0H is replaced by 010C0H. - 2. The window open period is 100% when WDSTBYON = 0, regardless the value of WINDOW1 and WINDOW0. Caution The watchdog timer continues its operation during self-programming of the flash memory and EEPROM emulation. During processing, the interrupt acknowledge time is delayed. Set the overflow time and window size taking this delay into consideration. Remarks 1. fil: Internal low-speed oscillation clock frequency 2. (): fiL = 264 kHz (MAX.) Figure 22-2. Format of Option Byte (000C1H/010C1H) Address: 000C1H/010C1HNote | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|---|--------| | 1 | 1 | 1 | 1 | 1 | 1 | 1 | LVIOFF | | LVIOFF | Setting of LVI on power application | |--------|--------------------------------------------------------------------------------------------------------| | 0 | LVI is ON by default (LVI default start function enabled) upon reset release (upon power application) | | 1 | LVI is OFF by default (LVI default start function stopped) upon reset release (upon power application) | **Note** Set the same value as 000C1H to 010C1H when the boot swap operation is used because 000C1H is replaced by 010C1H. Cautions 1. Be sure to set bits 7 to 1 to "1". - 2. Even when the LVI default start function is used, if it is set to LVI operation prohibition by the software, it operates as follows: - Does not perform low-voltage detection during LVION = 0. - If a reset is generated while LVION = 0, LVION will be re-set to 1 when the CPU starts after reset release. There is a period when low-voltage detection cannot be performed normally, however, when a reset occurs due to WDT and illegal instruction execution. This is due to the fact that while the pulse width detected by LVI must be 200 $\mu$ s max., LVION = 1 is set upon reset occurrence, and the CPU starts operating without waiting for the LVI stabilization time. Figure 22-3. Format of Option Byte (000C2H/010C2H) Address: 000C2H/010C2HNote | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|---|---| | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | **Note** Be sure to set FFH to 000C2H, as these addresses are reserved areas. Also set FFH to 010C2H when the boot swap operation is used because 000C2H is replaced by 010C2H. # 22.3 Format of On-chip Debug Option Byte The format of on-chip debug option byte is shown below. Figure 22-4. Format of On-chip Debug Option Byte (000C3H/010C3H) Address: 000C3H/010C3HNote | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---|---|---|---|---|---|---------| | OCDENSET | 0 | 0 | 0 | 0 | 1 | 0 | OCDERSD | | OCDENSET | OCDERSD | Control of on-chip debug operation | |----------|---------|-------------------------------------------------------------------------------------------------------| | 0 | 0 | Disables on-chip debug operation. | | 0 | 1 | Setting prohibited | | 1 | 0 | Enables on-chip debugging. | | | | Erases data of flash memory in case of failures in authenticating on-chip debug security ID. | | 1 | 1 | Enables on-chip debugging. | | | | Does not erases data of flash memory in case of failures in authenticating on-chip debug security ID. | **Note** Set the same value as 000C3H to 010C3H when the boot swap operation is used because 000C3H is replaced by 010C3H. Caution Bits 7 and 0 (OCDENSET and OCDERSD) can only be specified a value. Be sure to set 000010B to bits 6 to 1. **Remark** The value on bits 3 to 1 will be written over when the on-chip debug function is in use and thus it will become unstable after the setting. However, be sure to set the default values (0, 1, and 0) to bits 3 to 1 at setting. ## 22.4 Setting of Option Byte The user option byte and on-chip debug option byte can be set using the RA78K0R or PM+ linker option, in addition to describing to the source. When doing so, the contents set by using the linker option take precedence, even if descriptions exist in the source, as mentioned below. See the RA78K0R Assembler Package User's Manual for how to set the linker option. A software description example of the option byte setting is shown below. | OPT | CSEG | OPT BYT | <u></u> | |-----|------|---------|----------------------------------------------------------------| | OPI | CSEG | OPI_BII | F. | | | DB | 10H | ; Does not use interval interrupt of watchdog timer, | | | | | ; Enables watchdog timer operation, | | | | | ; Window open period of watchdog timer is 25%, | | | | | ; Overflow time of watchdog timer is 210/fil, | | | | | ; Stops watchdog timer operation during HALT/STOP mode | | | DB | OFFH | ; Stops LVI default start function | | | DB | OFFH | ; Reserved area | | | DB | 85H | ; Enables on-chip debug operation, does not erase flash memory | | | | | ; data when security ID authorization fails | When the boot swap function is used during self programming, 000C0H to 000C3H is switched to 010C0H to 010C3H. Describe to 010C0H to 010C3H, therefore, the same values as 000C0H to 000C3H as follows. | | OPT2 | CSEG | AT | 010С0Н | | |-----|------|------|----|--------|-------------------------------------------------------------------------| | | | DB | | 10H | ; Does not use interval interrupt of watchdog timer, | | | | | | | ; Enables watchdog timer operation, | | | | | | | ; Window open period of watchdog timer is 25%, | | | | | | | ; Overflow time of watchdog timer is 2 <sup>10</sup> /f <sub>IL</sub> , | | | | | | | ; Stops watchdog timer operation during HALT/STOP mode | | | | DB | | OFFH | ; Stops LVI default start function | | | | DB | | OFFH | ; Reserved area | | | | DB | | 85H | ; Enables on-chip debug operation, does not erase flash memory | | | | | | | ; data when security ID authorization fails | | - 1 | | | | | | Caution To specify the option byte by using assembly language, use OPT\_BYTE as the relocation attribute name of the CSEG pseudo instruction. To specify the option byte to 010C0H to 010C3H in order to use the boot swap function, use the relocation attribute AT to specify an absolute address. ## **CHAPTER 23 FLASH MEMORY** The 78K0R/KE3 incorporates the flash memory to which a program can be written, erased, and overwritten while mounted on the board. ## 23.1 Writing with Flash Memory Programmer The following dedicated flash memory programmer can be used to write data to the internal flash memory of the 78K0R/KE3. - PG-FP4, FL-PR4 - PG-FP5, FL-PR5 - QB-MINI2 #### (1) On-board programming The contents of the flash memory can be rewritten after the 78K0R/KE3 has been mounted on the target system. The connectors that connect the dedicated flash memory programmer must be mounted on the target system. ## (2) Off-board programming Data can be written to the flash memory with a dedicated program adapter (FA series) before the 78K0R/KE3 is mounted on the target system. Remark The FL-PR4, FL-PR5, and FA series are products of Naito Densei Machida Mfg. Co., Ltd. Table 23-1. Wiring Between 78K0R/KE3 and Dedicated Flash Memory Programmer | Pin Configuration | n of Dedicate | d Flash Memory Programmer | Pin Name | Pin I | No. | |-------------------|------------------|-------------------------------------|------------------|----------------------------------------------|--------------------------| | Signal Name | I/O | Pin Function | | LQFP (12x12),<br>LQFP (10x10),<br>TQFP (7x7) | FBGA (5x5)<br>FBGA (6x6) | | SI/RxD Notes 1, 2 | Input | Receive signal | TOOL0/P40 | 5 | D6 | | SO/TxD Note 2 | Output | Transmit signal | | | | | SCK | Output | Transfer clock | - | _ | - | | CLK | Output | Clock output | _ | _ | _ | | /RESET | Output | Reset signal | RESET | 6 | E7 | | FLMD0 | Output | Mode signal | FLMD0 | 9 | E8 | | V <sub>DD</sub> | I/O | V <sub>DD</sub> voltage generation/ | V <sub>DD</sub> | 15 | В7 | | | power monitoring | | EV <sub>DD</sub> | 16 | A8 | | | | | AVREF | 47 | G1 | | GND | | Ground | Vss | 13 | C7 | | | | | EVss | 14 | B8 | | | | | AVss | 48 | H1 | **Notes 1.** This pin is not required to be connected when using PG-FP5 or FL-PR5. 2. Connect SI/RxD or SO/TxD when using QB-MINI2. Examples of the recommended connection when using the adapter for flash memory writing are shown below. V<sub>DD</sub> (2.7 to 5.5 V) GND 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 GND VDD VDD2 $\bigcirc$ $\bigcirc$ ( SI/RxD<sup>Notes 1, 2</sup> SO/TxD<sup>Note 2</sup> SCK CLK /RESET FLMD0 WRITER INTERFACE Figure 23-1. Example of Wiring Adapter for Flash Memory Writing (GF Package) **Notes 1.** This pin is not required to be connected when using PG-FP5 or FL-PR5. 2. Connect SI/RxD or SO/TxD when using QB-MINI2. ## 23.2 Programming Environment The environment required for writing a program to the flash memory of the 78K0R/KE3 is illustrated below. Figure 23-2. Environment for Writing Program to Flash Memory A host machine that controls the dedicated flash memory programmer is necessary. To interface between the dedicated flash memory programmer and the 78K0R/KE3, the TOOL0 pin is used for manipulation such as writing and erasing via a dedicated single-line UART. To write the flash memory off-board, a dedicated program adapter (FA series) is necessary. #### 23.3 Communication Mode Communication between the dedicated flash memory programmer and the 78K0R/KE3 is established by serial communication using the TOOL0 pin via a dedicated single-line UART of the 78K0R/KE3. Transfer rate: 115,200 bps to 1,000,000 bps Figure 23-3. Communication with Dedicated Flash Memory Programmer - Notes 1. This pin is not required to be connected when using PG-FP5 or FL-PR5. - 2. Connect SI/RxD or SO/TxD when using QB-MINI2. The dedicated flash memory programmer generates the following signals for the 78K0R/KE3. See the manual of PG-FP4, FL-PR4, PG-FP5, FL-PR5, or MINICUBE2 for details. Table 23-2. Pin Connection | Dedicated Flash Memory Programmer | | | 78K0R/KE3 | Connection | |-----------------------------------|--------|-----------------------------------------------------|------------------|------------| | Signal Name | I/O | Pin Function | Pin Name | | | FLMD0 | Output | Mode signal | FLMD0 | 0 | | V <sub>DD</sub> | I/O | V <sub>DD</sub> voltage generation/power monitoring | VDD, EVDD, AVREF | 0 | | GND | - | Ground | Vss, EVss, AVss | 0 | | CLK | Output | Clock output | - | × | | /RESET | Output | Reset signal | RESET | 0 | | SI/RxD Notes 1, 2 | Input | Receive signal | TOOL0 | 0 | | SO/TxD Notes 2 | Output | Transmit signal | | | | SCK | Output | Transfer clock | - | × | Notes 1. This pin is not required to be connected when using PG-FP5 or FL-PR5. 2. Connect SI/RxD or SO/TxD when using QB-MINI2. **Remark** $\bigcirc$ : Be sure to connect the pin. $\times$ : The pin does not have to be connected. #### 23.4 Connection of Pins on Board To write the flash memory on-board, connectors that connect the dedicated flash memory programmer must be provided on the target system. First provide a function that selects the normal operation mode or flash memory programming mode on the board. When the flash memory programming mode is set, all the pins not used for programming the flash memory are in the same status as immediately after reset. Therefore, if the external device does not recognize the state immediately after reset, the pins must be handled as described below. #### 23.4.1 FLMD0 pin #### (1) In flash memory programming mode Directly connect this pin to a flash memory programmer when data is written by the flash memory programmer. This supplies a writing voltage of the V<sub>DD</sub> level to the FLMD0 pin. The FLMD0 pin does not have to be pulled down externally because it is internally pulled down by reset. To pull it down externally, use a resistor of 1 k $\Omega$ to 200 k $\Omega$ . ## (2) In normal operation mode It is recommended to leave this pin open during normal operation. The FLMD0 pin must always be kept at the Vss level before reset release but does not have to be pulled down externally because it is internally pulled down by reset. However, pulling it down must be kept selected (i.e., FLMDPUP = "0", default value) by using bit 7 (FLMDPUP) of the background event control register (BECTL) (see 23.5 (1) Back ground event control register). To pull it down externally, use a resistor of 200 k $\Omega$ or smaller. Self programming and the rewriting of flash memory with the programmer can be prohibited using hardware, by directly connecting this pin to the Vss pin. #### (3) In self programming mode It is recommended to leave this pin open when using the self programming function. To pull it down externally, use a resistor of 100 k $\Omega$ to 200 k $\Omega$ . In the self programming mode, the setting is switched to pull up in the self programming library. Figure 23-4. FLMD0 Pin Connection Example # 23.4.2 TOOL0 pin In the flash memory programming mode, connect this pin directly to the dedicated flash memory programmer or pull it up by connecting it to EV<sub>DD</sub> via an external resistor. When on-chip debugging is enabled in the normal operation mode, pull this pin up by connecting it to EV<sub>DD</sub> via an external resistor, and be sure to keep inputting the V<sub>DD</sub> level to the TOOL0 pin before reset is released (pulling down this pin is prohibited). **Remark** The SAU and IIC0 pins are not used for communication between the 78K0R/KE3 and dedicated flash memory programmer, because single-line UART is used. ## 23.4.3 RESET pin Signal conflict will occur if the reset signal of the dedicated flash memory programmer is connected to the RESET pin that is connected to the reset signal generator on the board. To prevent this conflict, isolate the connection with the reset signal generator. The flash memory will not be correctly programmed if the reset signal is input from the user system while the flash memory programming mode is set . Do not input any signal other than the reset signal of the dedicated flash memory programmer. Figure 23-5. Signal Conflict (RESET Pin) In the flash memory programming mode, a signal output by another device will conflict with the signal output by the dedicated flash memory programmer. Therefore, isolate the signal of another device. #### 23.4.4 Port pins When the flash memory programming mode is set, all the pins not used for flash memory programming enter the same status as that immediately after reset. If external devices connected to the ports do not recognize the port status immediately after reset, the port pin must be connected to VDD or Vss via a resistor. #### 23.4.5 REGC pin Connect the REGC pin to GND via a capacitor (0.47 to 1 $\mu$ F) in the same manner as during normal operation. However, when using the STOP mode that has been entered since operation of the internal high-speed oscillation clock and external main system clock, 0.47 $\mu$ F is recommended. Also, use a capacitor with good characteristics, since it is used to stabilize internal voltage. #### 23.4.6 X1 and X2 pins Connect X1 and X2 in the same status as in the normal operation mode. Remark In the flash memory programming mode, the internal high-speed oscillation clock (fin) is used. #### 23.4.7 Power supply To use the supply voltage output of the flash memory programmer, connect the V<sub>DD</sub> pin to V<sub>DD</sub> of the flash memory programmer, and the Vss pin to GND of the flash memory programmer. To use the on-board supply voltage, connect in compliance with the normal operation mode. However, when using the on-board supply voltage, be sure to connect the V<sub>DD</sub> and V<sub>SS</sub> pins to V<sub>DD</sub> and GND of the flash memory programmer to use the power monitor function with the flash memory programmer. Supply the same other power supplies (EVDD, EVss, AVREF, and AVss) as those in the normal operation mode. ## 23.5 Registers that Control Flash Memory #### (1) Background event control register (BECTL) Even if the FLMD0 pin is not controlled externally, it can be controlled by software with the BECTL register to set the self-programming mode. However, depending on the processing of the FLMD0 pin, it may not be possible to set the self-programming mode by software. When using BECTL, leaving the FLMD0 pin open is recommended. When pulling it down externally, use a resistor with a resistance of 100 k $\Omega$ or more. In addition, in the normal operation mode, use BECTL with the pull down selection. In the self-programming mode, the setting is switched to pull up in the self-programming library. The BECTL register is set by a 1-bit or 8-bit memory manipulation instruction. Reset input sets this register to 00H. Figure 23-6. Format of Background Event Control Register (BECTL) Address: FFFBEH After reset: 00H R/W Symbol <7> 6 5 4 3 2 1 0 BECTL FLMDPUP 0 0 0 0 0 0 0 | FLMDPUP | Software control of FLMD0 pin | |---------|-------------------------------| | 0 | Selects pull-down | | 1 | Selects pull-up | ## 23.6 Programming Method # 23.6.1 Controlling flash memory The following figure illustrates the procedure to manipulate the flash memory. Controlling FLMD0 pin and RESET pin Flash memory programming mode is set Manipulate flash memory End? Yes End Figure 23-7. Flash Memory Manipulation Procedure #### 23.6.2 Flash memory programming mode To rewrite the contents of the flash memory by using the dedicated flash memory programmer, set the 78K0R/KE3 in the flash memory programming mode. To set the mode, set the FLMD0 pin and TOOL0 pin to VDD and clear the reset signal. Change the mode by using a jumper when writing the flash memory on-board. Figure 23-8. Flash Memory Programming Mode Table 23-3. Relationship Between FLMD0 Pin and Operation Mode After Reset Release | FLMD0 | Operation Mode | |-----------------|-------------------------------| | 0 | Normal operation mode | | V <sub>DD</sub> | Flash memory programming mode | #### 23.6.3 Selecting communication mode Communication mode of the 78K0R/KE3 is as follows. **Table 23-4. Communication Modes** | Communication | | Standard Se | tting <sup>Note 1</sup> | | Pins Used | |--------------------------------------|------|--------------------------------------------------------|-------------------------|---------------|-----------| | Mode | Port | Speed <sup>Note 2</sup> | Frequency | Multiply Rate | | | 1-line mode<br>(single-line<br>UART) | UART | 115,200 bps,<br>250,000 bps,<br>500,000 bps,<br>1 Mbps | 1 | _ | TOOL0 | - **Notes 1.** Selection items for Standard settings on GUI of the flash memory programmer. - **2.** Because factors other than the baud rate error, such as the signal waveform slew, also affect UART communication, thoroughly evaluate the slew as well as the baud rate error. #### 23.6.4 Communication commands The 78K0R/KE3 communicates with the dedicated flash memory programmer by using commands. The signals sent from the flash memory programmer to the 78K0R/KE3 are called commands, and the signals sent from the 78K0R/KE3 to the dedicated flash memory programmer are called response. Figure 23-9. Communication Commands The flash memory control commands of the 78K0R/KE3 are listed in the table below. All these commands are issued from the programmer and the 78K0R/KE3 perform processing corresponding to the respective commands. **Table 23-5. Flash Memory Control Commands** | Classification | Command Name | Function | |---------------------|-------------------|----------------------------------------------------------------------------------------------------------| | Verify | Verify | Compares the contents of a specified area of the flash memory with data transmitted from the programmer. | | Erase | Chip Erase | Erases the entire flash memory. | | | Block Erase | Erases a specified area in the flash memory. | | Blank check | Block Blank Check | Checks if a specified block in the flash memory has been correctly erased. | | Write | Programming | Writes data to a specified area in the flash memory. | | Getting information | Silicon Signature | Gets 78K0R/KE3 information (such as the part number and flash memory configuration). | | | Version Get | Gets the 78K0R/KE3 firmware version. | | | Checksum | Gets the checksum data for a specified area. | | Security | Security Set | Sets security information. | | Others | Reset | Used to detect synchronization status of communication. | | | Baud Rate Set | Sets baud rate when UART communication mode is selected. | The 78K0R/KE3 return a response for the command issued by the dedicated flash memory programmer. The response names sent from the 78K0R/KE3 are listed below. Table 23-6. Response Names | Response Name | Function | |---------------|------------------------------------| | ACK | Acknowledges command/data. | | NAK | Acknowledges illegal command/data. | ## 23.7 Security Settings The 78K0R/KE3 supports a security function that prohibits rewriting the user program written to the internal flash memory, so that the program cannot be changed by an unauthorized person. The operations shown below can be performed using the Security Set command. The security setting is valid when the programming mode is set next. • Disabling batch erase (chip erase) Execution of the block erase and batch erase (chip erase) commands for entire blocks in the flash memory is prohibited by this setting during on-board/off-board programming. Once execution of the batch erase (chip erase) command is prohibited, all of the prohibition settings (including prohibition of batch erase (chip erase)) can no longer be cancelled. Caution After the security setting for the batch erase is set, erasure cannot be performed for the device. In addition, even if a write command is executed, data different from that which has already been written to the flash memory cannot be written, because the erase command is disabled. · Disabling block erase Execution of the block erase command for a specific block in the flash memory is prohibited during on-board/off-board programming. However, blocks can be erased by means of self programming. Disabling write Execution of the write and block erase commands for entire blocks in the flash memory is prohibited during on-board/off-board programming. However, blocks can be written by means of self programming. · Disabling rewriting boot cluster 0 Execution of the write command, block erase command, and batch erase (chip erase) command for boot cluster 0 (00000H to 00FFFH) in the flash memory is prohibited by this setting. The batch erase (chip erase), block erase, write commands, and rewriting boot cluster 0 are enabled by the default setting when the flash memory is shipped. Security can be set by on-board/off-board programming and self programming. Each security setting can be used in combination. All the security settings are cleared by executing the batch erase (chip erase) command. Table 23-7 shows the relationship between the erase and write commands when the 78K0R/KE3 security function is enabled. **Remark** To prohibit writing and erasing during self-programming, use the flash sealed window function (see **23.9.2** for detail). Table 23-7. Relationship Between Enabling Security Function and Command # (1) During on-board/off-board programming | Valid Security | Executed Command | | | | | | |-----------------------------------------|---------------------------|----------------------------------|------------------------------------|--|--|--| | | Batch Erase (Chip Erase) | Block Erase | Write | | | | | Prohibition of batch erase (chip erase) | Cannot be erased in batch | Blocks cannot be | Can be performed <sup>Note</sup> . | | | | | Prohibition of block erase | Can be erased in batch. | erased. | Can be performed. | | | | | Prohibition of writing | | | Cannot be performed. | | | | | Prohibition of rewriting boot cluster 0 | Cannot be erased in batch | Boot cluster 0 cannot be erased. | Boot cluster 0 cannot be written. | | | | **Note** Confirm that no data has been written to the write area. Because data cannot be erased after batch erase (chip erase) is prohibited, do not write data if the data has not been erased. ## (2) During self programming | Valid Security | Executed Command | | | |-----------------------------------------|----------------------------------|-----------------------------------|--| | | Block Erase | Write | | | Prohibition of batch erase (chip erase) | Blocks can be erased. | Can be performed. | | | Prohibition of block erase | | | | | Prohibition of writing | | | | | Prohibition of rewriting boot cluster 0 | Boot cluster 0 cannot be erased. | Boot cluster 0 cannot be written. | | **Remark** To prohibit writing and erasing during self-programming, use the flash sealed window function (see **23.9.2** for detail). Table 23-8. Setting Security in Each Programming Mode # (1) On-board/off-board programming | Security | Security Setting | How to Disable Security Setting | |-----------------------------------------|---------------------------------------|----------------------------------| | Prohibition of batch erase (chip erase) | Set via GUI of dedicated flash memory | Cannot be disabled after set. | | Prohibition of block erase | programmer, etc. | Execute batch erase (chip erase) | | Prohibition of writing | | command | | Prohibition of rewriting boot cluster 0 | | Cannot be disabled after set. | ## (2) Self programming | Security | Security Setting | How to Disable Security Setting | |-----------------------------------------|-----------------------------------|----------------------------------------------------------| | Prohibition of batch erase (chip erase) | Set by using information library. | Cannot be disabled after set. | | Prohibition of block erase | | Execute batch erase (chip erase) | | Prohibition of writing | | command during on-board/off-board | | Prohibition of rewriting boot cluster 0 | | programming (cannot be disabled during self programming) | # 23.8 Processing Time of Each Command When Using PG-FP4 or PG-FP5 (Reference Values) The processing time of each command (reference values) when using PG-FP4 or PG-FP5 as the dedicated flash memory programmer is shown below. Table 23-9. Processing Time of Each Command When Using PG-FP4 (Reference Values) | PG-FP4 | Port: UART | | | | | | | | | | |------------|-------------|-------------|-------------|-------------|-------------|---------------|-------------|-------------|-------------|-------------| | Command | | Spe | ed: 115200 | bps | | Speed: 1 Mbps | | | | | | | μΡD78F1142, | μΡD78F1143, | μΡD78F1144, | μΡD78F1145, | μΡD78F1146, | μΡD78F1142, | μΡD78F1143, | μΡD78F1144, | μΡD78F1145, | μΡD78F1146, | | | μΡD78F1142A | μΡD78F1143A | μΡD78F1144A | μΡD78F1145A | μΡD78F1146A | μΡD78F1142A | μΡD78F1143A | μΡD78F1144A | μΡD78F1145A | μΡD78F1146A | | Signature | 1 s | 1 s | 1 s | 1 s | 1 s | 0.5 s | 0.5 s | 0.5 s | 0.5 s | 0.5 s | | | (TYP.) | Blankcheck | 1 s | 1 s | 1 s | 1.5 s | 1.5 s | 0.5 s | 1 s | 1 s | 1 s | 1.5 s | | | (TYP.) | Erase | 1 s | 1 s | 1 s | 1.5 s | 1.5 s | 1 s | 1 s | 1 s | 1.5 s | 1.5 s | | | (TYP.) | Program | 9.5 s | 13.5 s | 19 s | 26.5 s | 35 s | 3.5 s | 5 s | 6.5 s | 9 s | 12 s | | | (TYP.) | Verify | 8.5 s | 12 s | 16 s | 23.5 s | 31 s | 2.5 s | 3.5 s | 4.5 s | 6 s | 8 s | | | (TYP.) | E.P.V | 10.5 s | 14.5 s | 20 s | 28 s | 36.5 s | 4.5 s | 6 s | 7.5 s | 10.5 s | 13.5 s | | | (TYP.) | Checksum | 1 s | 1 s | 1 s | 1.5 s | 1.5 s | 1 s | 1 s | 1 s | 1.5 s | 1.5 s | | | (TYP.) | Security | 1 s | 1 s | 1 s | 1 s | 1 s | 0.5 s | 0.5 s | 0.5 s | 0.5 s | 0.5 s | | | (TYP.) Table 23-10. Processing Time of Each Command When Using PG-FP5 (Reference Values) | PG-FP5 | Port: UART | | | | | | | | | | |----------------|-------------|-------------|-------------|-------------|-------------|---------------|-------------|-------------|-------------|-------------| | Command | | Spe | ed: 115200 | bps | | Speed: 1 Mbps | | | | | | | μΡD78F1142, | μΡD78F1143, | μΡD78F1144, | μΡD78F1145, | μΡD78F1146, | μΡD78F1142, | μΡD78F1143, | μΡD78F1144, | μΡD78F1145, | μΡD78F1146, | | | μΡD78F1142A | μΡD78F1143A | μΡD78F1144A | μΡD78F1145A | μΡD78F1146A | μΡD78F1142A | μΡD78F1143A | μΡD78F1144A | μΡD78F1145A | μΡD78F1146A | | Signature read | 0.5 s | | (TYP.) | Blank check | 1 s | 1 s | 1 s | 1 s | 1 s | 0.5 s | 1 s | 1 s | 1 s | 1 s | | | (TYP.) | Erase | 1 s | 1 s | 1 s | 1 s | 1.5 s | 0.5 s | 1 s | 1 s | 1 s | 1.5 s | | | (TYP.) | Program | 9 s | 13.5 s | 17.5 s | 26 s | 34 s | 3 s | 4.5 s | 6 s | 8.5 s | 11 s | | | (TYP.) | Verify | 8 s | 12 s | 15.5 s | 23 s | 30.5 s | 2.5 s | 3.5 s | 4 s | 5.5 s | 7.5 s | | | (TYP.) | Auto- | 9.5 s | 13.5 s | 18 s | 26.5 s | 35 s | 3.5 s | 5 s | 6 s | 9 s | 12 s | | procedure | (TYP.) | Checksum | 1 s | 1 s | 1 s | 1.5 s | 1.5 s | 0.5 s | 0.5 s | 1 s | 1.5 s | 1.5 s | | | (TYP.) | Security | 0.5 s | | (TYP.) ## 23.9 Flash Memory Programming by Self-Programming The 78K0R/KE3 supports a self-programming function that can be used to rewrite the flash memory via a user program. Because this function allows a user application to rewrite the flash memory by using the 78K0R/KE3 self-programming library, it can be used to upgrade the program in the field. If an interrupt occurs during self-programming, self-programming can be temporarily stopped and interrupt servicing can be executed. If an unmasked interrupt request is generated in the EI state, the request branches directly from the self-programming library to the interrupt routine. After the self-programming mode is later restored, self-programming can be resumed. However, the interrupt response time is different from that of the normal operation mode. **Remark** For details of the self-programming function and the 78K0R/KE3 self-programming library, refer to **78K0R Microcontroller Self Programming Library Type01 User's Manual (U18706E)**. - Cautions 1. The self-programming function cannot be used when the CPU operates with the subsystem clock. - 2. In the self-programming mode, call the self-programming start library (FlashStart). - 3. To prohibit an interrupt during self-programming, in the same way as in the normal operation mode, execute the self-programming library in the state where the IE flag is cleared (0) by the DI instruction. To enable an interrupt, clear (0) the interrupt mask flag to accept in the state where the IE flag is set (1) by the EI instruction, and then execute the self-programming library. - 4. The self-programming function is disabled in the low consumption current mode. For details of the low consumption current mode, see CHAPTER 21 REGULATOR. - 5. Disable DMA operation (DENn = 0) during the execution of self programming library functions. The following figure illustrates a flow of rewriting the flash memory by using a self programming library. Start of self programming FlashStart Setting operating environment FlashEnv CheckFLMD FlashBlockBlankCheck Normal completion? FlashBlockErase FlashWordWrite FlashBlockVerify Normal completion? Yes FlashBlockErase FlashWordWrite FlashBlockVerify No Normal completion? Yes Normal completion Error FlashEnd End of self programming Figure 23-10. Flow of Self Programming (Rewriting Flash Memory) Remark For details of the self programming library, refer to 78K0R Microcontroller Self Programming Library Type01 User's Manual (U18706E). #### 23.9.1 Boot swap function If rewriting the boot area failed by temporary power failure or other reasons, restarting a program by resetting or overwriting is disabled due to data destruction in the boot area. The boot swap function is used to avoid this problem. Before erasing boot cluster 0<sup>Note</sup>, which is a boot program area, by self-programming, write a new boot program to boot cluster 1 in advance. When the program has been correctly written to boot cluster 1, swap this boot cluster 1 and boot cluster 0 by using the set information function of the firmware of the 78K0R/KE3, so that boot cluster 1 is used as a boot area. After that, erase or write the original boot program area, boot cluster 0. As a result, even if a power failure occurs while the boot programming area is being rewritten, the program is executed correctly because it is booted from boot cluster 1 to be swapped when the program is reset and started next. Note A boot cluster is a 4 KB area and boot clusters 0 and 1 are swapped by the boot swap function. Figure 23-11. Boot Swap Function In an example of above figure, it is as follows. Boot cluster 0: Boot program area before boot swap Boot cluster 1: Boot program area after boot swap Block number Erasing block 2 Erasing block 3 3 3 3 Program Program Boot cluster 1 2 2 2 Program 01000H 1 1 Boot program Boot program Boot program Boot cluster 0 Boot program 0 Boot program 0 0 Boot program 00000H Booted by boot cluster 0 Writing blocks 2 and 3 Boot swap 3 New boot program Boot program New boot program 2 Boot program 01000H Boot program New boot program 0 Boot program New boot program 00000H Booted by boot cluster 1 Erasing block 2 Erasing block 3 Writing blocks 2 and 3 Boot program 3 3 New program 2 2 2 New program New boot program 1 New boot program 1 New boot program 0 New boot program 0 New boot program 0 New boot program Figure 23-12. Example of Executing Boot Swapping #### 23.9.2 Flash shield window function The flash shield window function is provided as one of the security functions for self programming. It disables writing to and erasing areas outside the range specified as a window only during self programming. The window range can be set by specifying the start and end blocks. The window range can be set or changed during both on-board/off-board programming and self programming. Writing to and erasing areas outside the window range are disabled during self programming. During on-board/off-board programming, however, areas outside the range specified as a window can be written and erased. 0FFFFH Methods by which writing can be performed Block 1FH Flash shield Block 1EH √: On-board/off-board programming range ×: Self programming 03800H 037FFH Block 06H (end block) √: On-board/off-board programming Window range Block 05H √: Self programming Flash memory Block 04H area 02000H (start block) 01FFFH Block 03H Block 02H √: On-board/off-board programming Flash shield ×: Self programming range Block 01H Block 00H 00000H Figure 23-13. Flash Shield Window Setting Example (Target Devices: $\mu$ PD78F1142, 78F1142A, Start Block: 04H, End Block: 06H) Caution If the rewrite-prohibited area of the boot cluster 0 overlaps with the flash shield window range, prohibition to rewrite the boot cluster 0 takes priority. Table 23-11. Relationship Between Flash Shield Window Function Setting/Change Methods and Commands | Programming Conditions | Window Range | Execution Commands | | | | |--------------------------------|------------------------------------------------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------------|--|--| | | Setting/Change Methods | Block Erase | Write | | | | Self-programming | Specify the starting and ending blocks by the set information library. | Block erasing is enabled only within the window range. | Writing is enabled only within the range of window range. | | | | On-board/off-board programming | Specify the starting and ending blocks on GUI of dedicated flash memory programmer, etc. | Block erasing is enabled also outside the window range. | Writing is enabled also outside the window range. | | | Remark See 23.7 Security Settings to prohibit writing/erasing during on-board/off-board programming. #### **CHAPTER 24 ON-CHIP DEBUG FUNCTION** ## 24.1 Connecting QB-MINI2 to 78K0R/KE3 The 78K0R/KE3 uses the $V_{DD}$ , FLMD0, $\overline{RESET}$ , TOOL0, TOOL1 not via an on-chip debug emulator (QB-MINI2). Caution The 78K0R/KE3 has an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. NEC Electronics is not liable for problems occurring when the on-chip debug function is used. Figure 24-1. Connection Example of QB-MINI2 and 78K0R/KE3 - **Notes 1.** Connection is not required for communication in 1-line mode but required for communication in 2-line mode. At this time, perform necessary connections according to Table 2-2 Connection of Unused Pins since TOOL1 is an unused pin when QB-MINI2 is unconnected. - 2. Connecting the dotted line is not necessary since RXD and TXD are shorted within QB-MIN2. When using the other flash memory programmer, RXD and TXD may not be shorted within the programmer. In this case, they must be shorted on the target system. Caution When communicating in 2-line mode, a clock with a frequency of half that of the CPU clock frequency is output from the TOOL1 pin. A resistor or ferrite bead can be used as a countermeasure against fluctuation of the power supply caused by that clock. **Remark** The FLMD0 pin is recommended to be open for self-programming in on-chip debugging. To pull down externally, use a resistor of 100 $k\Omega$ or more. 1-line mode (single line UART) using the TOOL0 pin or 2-line mode using the TOOL0 and TOOL1 pins is used for serial communication. For flash memory programming, 1-line mode is used. 1-line mode or 2-line mode is used for on-chip debugging. Table 24-1 lists the differences between 1-line mode and 2-line mode. Table 24-1. Lists the Differences Between 1-line Mode and 2-line Mode. | Communicat ion mode | Flash memory programming function | Debugging function | |---------------------|-----------------------------------|------------------------------------------------------------| | 1-line mode | Available | Pseudo real-time RAM monitor (RRM) function not supported. | | 2-line mode | None | Pseudo real-time RAM monitor (RRM) function supported | **Remark** 2-line mode is not used for flash programming, however, even if TOOL1 pin is connected with CLK\_IN of QB-MINI2, writing is performed normally with no problem. ## 24.2 On-Chip Debug Security ID The 78K0R/KE3 has an on-chip debug operation control bit in the flash memory at 000C3H (see **CHAPTER 22 OPTION BYTE**) and an on-chip debug security ID setting area at 000C4H to 000CDH, to prevent third parties from reading memory content. When the boot swap function is used, also set a value that is the same as that of 010C3H and 010C4H to 010CDH in advance, because 000C3H, 000C4H to 000CDH and 010C3H, and 010C4H to 010CDH are switched. For details on the on-chip debug security ID, refer to the QB-MINI2 On-Chip Debug Emulator with Programming Function User's Manual (U18371E). Table 24-2. On-Chip Debug Security ID | Address | On-Chip Debug Security ID | |------------------|---------------------------| | 000C4H to 000CDH | Any ID code of 10 bytes | | 010C4H to 010CDH | | ## 24.3 Securing of user resources To perform communication between the 78K0R/KE3 and QB-MINI2, as well as each debug function, the securing of memory space must be done beforehand. If NEC Electronics assembler RA78K0R or compiler CC78K0R is used, the items can be set by using linker options. #### (1) Securement of memory space The shaded portions in Figure 24-2 are the areas reserved for placing the debug monitor program, so user programs or data cannot be allocated in these spaces. When using the on-chip debug function, these spaces must be secured so as not to be used by the user program. Moreover, this area must not be rewritten by the user program. Figure 24-2. Memory Spaces Where Debug Monitor Programs Are Allocated Notes 1. Address differs depending on products as follows. | rtaareee amere aeperiamig en producte de ieneme. | | | | | | | | | | |--------------------------------------------------|--------------|---------------|--|--|--|--|--|--|--| | Products | Internal ROM | Address | | | | | | | | | μPD78F1142, 78F1142A | 64 KB | 0FC00H-0FFFFH | | | | | | | | | μPD78F1143, 78F1143A | 96 KB | 17C00H-17FFFH | | | | | | | | | μPD78F1144, 78F1144A | 128 KB | 1FC00H-1FFFFH | | | | | | | | | μPD78F1145, 78F1145A | 192 KB | 2FC00H-2FFFFH | | | | | | | | | μPD78F1146, 78F1146A | 256 KB | 3FC00H-3FFFFH | | | | | | | | - 2. In debugging, reset vector is rewritten to address allocated to a monitor program. - **3.** Since this area is allocated immediately before the stack area, the address of this area varies depending on the stack increase and decrease. That is, 6 extra bytes are consumed for the stack area used. For details of the way to secure of the memory space, refer to the QB-MINI2 On-Chip Debug Emulator with Programming Function User's Manual (U18371E). ## **CHAPTER 25 BCD CORRECTION CIRCUIT** #### 25.1 BCD Correction Circuit Function The result of addition/subtraction of the BCD (binary-coded decimal) code and BCD code can be obtained as BCD code with this circuit. The decimal correction operation result is obtained by performing addition/subtraction having the A register as the operand and then adding/ subtracting the BCDADJ register. ## 25.2 Registers Used by BCD Correction Circuit The BCD correction circuit uses the following registers. • BCD correction result register (BCDADJ) ## (1) BCD correction result register (BCDADJ) The BCDADJ register stores correction values for obtaining the add/subtract result as BCD code through add/subtract instructions using the A register as the operand. The value read from the BCDADJ register varies depending on the value of the A register when it is read and those of the CY and AC flags. BCDADJ is read by an 8-bit memory manipulation instruction. Reset input sets this register to undefined. Figure 25-1. Format of BCD Correction Result Register (BCDADJ) | Address: F00FEH After reset: undefined | | R | | | | | | | |----------------------------------------|---|---|---|---|---|---|---|---| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | BCDADJ | | | | | | | | | ## 25.3 BCD Correction Circuit Operation The basic operation of the BCD correction circuit is as follows. # (1) Addition: Calculating the result of adding a BCD code value and another BCD code value by using a BCD code value - <1> The BCD code value to which addition is performed is stored in the A register. - <2> By adding the value of the A register and the second operand (value of one more BCD code to be added) as are in binary, the binary operation result is stored in the A register and the correction value is stored in the BCDADJ register. - <3> Decimal correction is performed by adding in binary the value of the A register (addition result in binary) and the BCDADJ register (correction value), and the correction result is stored in the A register and CY flag. Caution The value read from the BCDADJ register varies depending on the value of the A register when it is read and those of the CY and AC flags. Therefore, execute the instruction <3> after the instruction <2> instead of executing any other instructions. To perform BCD correction in the interrupt enabled state, saving and restoring the A register is required within the interrupt function. PSW (CY flag and AC flag) is restored by the RETI instruction. An example is shown below. Examples 1: 99 + 89 = 188 | Instruction | A Register | CY Flag | AC Flag | BCDADJ<br>Register | |--------------------|------------|---------|---------|--------------------| | MOV A, #99H ; < | 99H | _ | - | - | | ADD A, #89H ; < | 22H | 1 | 1 | 66H | | ADD A, !BCDADJ ; < | 88H | 1 | 0 | _ | Examples 2: 85 + 15 = 100 | Instruction | | A Register | CY Flag | AC Flag | BCDADJ<br>Register | |----------------|-------|------------|---------|---------|--------------------| | MOV A, #85H | ; <1> | 85H | - | ı | - | | ADD A, #15H | ; <2> | 9AH | 0 | 0 | 66H | | ADD A, !BCDADJ | ; <3> | 00H | 1 | 1 | _ | Examples 3: 80 + 80 = 160 | Instruction | | A Register | CY Flag | AC Flag | BCDADJ<br>Register | |----------------|-------|------------|---------|---------|--------------------| | MOV A, #80H | ; <1> | 80H | - | _ | - | | ADD A, #80H | ; <2> | 00H | 1 | 0 | 60H | | ADD A, !BCDADJ | ; <3> | 60H | 1 | 0 | _ | <R> ## (2) Subtraction: Calculating the result of subtracting a BCD code value from another BCD code value by using a BCD code value - <1> The BCD code value from which subtraction is performed is stored in the A register. - <2> By subtracting the value of the second operand (value of BCD code to be subtracted) from the A register as is in binary, the calculation result in binary is stored in the A register, and the correction value is stored in the BCDADJ register. - <3> Decimal correction is performed by subtracting the value of the BCDADJ register (correction value) from the A register (subtraction result in binary) in binary, and the correction result is stored in the A register and CY flag. Caution The value read from the BCDADJ register varies depending on the value of the A register when it is read and those of the CY and AC flags. Therefore, execute the instruction <3> after the instruction <2> instead of executing any other instructions. To perform BCD correction in the interrupt enabled state, saving and restoring the A register is required within the interrupt function. PSW (CY flag and AC flag) is restored by the RETI instruction. An example is shown below. Example: 91 - 52 = 39 | Instruction | | A Register | CY Flag | AC Flag | BCDADJ<br>Register | |----------------|-------|------------|---------|---------|--------------------| | MOV A, #91H | ; <1> | 91H | - | - | _ | | SUB A, #52H | ; <2> | 3FH | 0 | 1 | 06H | | SUB A, !BCDADJ | ; <3> | 39H | 0 | 0 | _ | ### **CHAPTER 26 INSTRUCTION SET** This chapter lists the instructions in the 78K0R microcontroller instruction set. For details of each operation and operation code, refer to the separate document **78K0R Microcontrollers Instructions User's Manual (U17792E)**. **Remark** The shaded parts of the tables in **Table 26-5 Operation List** indicate the operation or instruction format that is newly added for the 78K0R microcontrollers. #### 26.1 Conventions Used in Operation List #### 26.1.1 Operand identifiers and specification methods Operands are described in the "Operand" column of each instruction in accordance with the description method of the instruction operand identifier (refer to the assembler specifications for details). When there are two or more description methods, select one of them. Alphabetic letters in capitals and the symbols, #, !, !!, \$, \$!, [], and ES: are keywords and are described as they are. Each symbol has the following meaning. - #: Immediate data specification - !: 16-bit absolute address specification - !!: 20-bit absolute address specification - \$: 8-bit relative address specification - \$!: 16-bit relative address specification - []: Indirect address specification - ES:: Extension address specification In the case of immediate data, describe an appropriate numeric value or a label. When using a label, be sure to describe the #, !, !!, \$, \$!, [], and ES: symbols. For operand register identifiers, r and rp, either function names (X, A, C, etc.) or absolute names (names in parentheses in the table below, R0, R1, R2, etc.) can be used for description. Table 26-1. Operand Identifiers and Specification Methods | Identifier | Description Method | |---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | r<br>rp<br>sfr<br>sfrp | X (R0), A (R1), C (R2), B (R3), E (R4), D (R5), L (R6), H (R7) AX (RP0), BC (RP1), DE (RP2), HL (RP3) Special-function register symbol (SFR symbol) FFF00H to FFFFFH Special-function register symbols (16-bit manipulatable SFR symbol. Even addresses only Note) FFF00H to FFFFFH | | saddr<br>saddrp | FFE20H to FFF1FH Immediate data or labels FFE20H to FF1FH Immediate data or labels (even addresses only Note) | | addr20<br>addr16<br>addr5 | 00000H to FFFFH Immediate data or labels<br>0000H to FFFFH Immediate data or labels (only even addresses for 16-bit data transfer instructions <sup>Note</sup> )<br>0080H to 00BFH Immediate data or labels (even addresses only) | | word<br>byte<br>bit | 16-bit immediate data or label 8-bit immediate data or label 3-bit immediate data or label | | RBn | RB0 to RB3 | **Note** Bit 0 = 0 when an odd address is specified. **Remark** The special function registers can be described to operand sfr as symbols. See **Table 3-5 SFR List** for the symbols of the special function registers. The extended special function registers can be described to operand !addr16 as symbols. See **Table 3-6 Extended SFR (2nd SFR) List** for the symbols of the extended special function registers. ### 26.1.2 Description of operation column The operation when the instruction is executed is shown in the "Operation" column using the following symbols. Table 26-2. Symbols in "Operation" Column | Symbol | Function | |------------|---------------------------------------------------------------------------------| | А | A register; 8-bit accumulator | | Х | X register | | В | B register | | С | C register | | D | D register | | Е | E register | | Н | H register | | L | L register | | ES | ES register | | CS | CS register | | AX | AX register pair; 16-bit accumulator | | ВС | BC register pair | | DE | DE register pair | | HL | HL register pair | | PC | Program counter | | SP | Stack pointer | | PSW | Program status word | | CY | Carry flag | | AC | Auxiliary carry flag | | Z | Zero flag | | RBS | Register bank select flag | | IE | Interrupt request enable flag | | () | Memory contents indicated by address or register contents in parentheses | | XH, XL | 16-bit registers: X <sub>H</sub> = higher 8 bits, X <sub>L</sub> = lower 8 bits | | Xs, XH, XL | 20-bit registers: Xs = (bits 19 to 16), XH = (bits 15 to 8), XL = (bits 7 to 0) | | ۸ | Logical product (AND) | | V | Logical sum (OR) | | <b>∀</b> | Exclusive logical sum (exclusive OR) | | _ | Inverted data | | addr5 | 16-bit immediate data (even addresses only in 0080H to 00BFH) | | addr16 | 16-bit immediate data | | addr20 | 20-bit immediate data | | jdisp8 | Signed 8-bit data (displacement value) | | jdisp16 | Signed 16-bit data (displacement value) | #### 26.1.3 Description of flag operation column The change of the flag value when the instruction is executed is shown in the "Flag" column using the following symbols. Table 26-3. Symbols in "Flag" Column | Symbol | Change of Flag Value | |---------|-------------------------------------| | (Blank) | Unchanged | | 0 | Cleared to 0 | | 1 | Set to 1 | | × | Set/cleared according to the result | | R | Previously saved value is restored | #### 26.1.4 PREFIX Instruction <R> Instructions with "ES:" have a PREFIX operation code as a prefix to extend the accessible data area to the 1 MB space (00000H to FFFFFH), by adding the ES register value to the 64 KB space from F0000H to FFFFFH. When a PREFIX operation code is attached as a prefix to the target instruction, only one instruction immediately after the PREFIX operation code is executed as the addresses with the ES register value added. An interrupt and DMA transfer are not acknowledged between a PREFIX instruction code and the instruction immediately after. Table 26-4. Use Example of PREFIX Operation Code | Instruction | | Opcode | | | | | |-----------------------|-----|--------|------|-------|-------|--| | | 1 | 2 | 3 | 4 | 5 | | | MOV !addr16, #byte | CFH | !add | dr16 | #byte | _ | | | MOV ES:!addr16, #byte | 11H | CFH | !ado | dr16 | #byte | | | MOV A, [HL] | 8BH | _ | _ | _ | - | | | MOV A, ES:[HL] | 11H | 8BH | - | - | _ | | Caution Set the ES register value with MOV ES, A, etc., before executing the PREFIX instruction. #### 26.2 Operation List Table 26-5. Operation List (1/17) | Instruction | Mnemonic | Operands | Bytes | Clo | cks | Operation | | Flaç | J | |-------------|----------|--------------------|-------|--------|--------|----------------------------|---|------|----| | Group | | | | Note 1 | Note 2 | | Z | AC | CY | | 8-bit data | MOV | r, #byte | 2 | 1 | - | $r \leftarrow \text{byte}$ | | | | | transfer | | saddr, #byte | 3 | 1 | _ | (saddr) ← byte | | | | | | | sfr, #byte | 3 | 1 | - | sfr ← byte | | | | | | | !addr16, #byte | 4 | 1 | - | (addr16) ← byte | | | | | | | A, r | 1 | 1 | _ | $A \leftarrow r$ | | | | | | | r, A | 1 | 1 | _ | $r \leftarrow A$ | | | | | | | A, saddr | 2 | 1 | = | A ← (saddr) | | | | | | | saddr, A | 2 | 1 | = | (saddr) ← A | | | | | | | A, sfr | 2 | 1 | = | A ← sfr | | | | | | | sfr, A | 2 | 1 | - | sfr ← A | | | | | | | A, !addr16 | 3 | 1 | 4 | A ← (addr16) | | | | | | | !addr16, A | 3 | 1 | - | (addr16) ← A | | | | | | | PSW, #byte | 3 | 3 | = | PSW ← byte | × | × | × | | | | A, PSW | 2 | 1 | = | $A \leftarrow PSW$ | | | | | | | PSW, A | 2 | 3 | - | PSW ← A | × | × | × | | | | ES, #byte | 2 | 1 | - | ES ← byte | | | | | | | ES, saddr | 3 | 1 | - | ES ← (saddr) | | | | | | | A, ES | 2 | 1 | - | A ← ES | | | | | | | ES, A | 2 | 1 | - | ES ← A | | | | | | | CS, #byte | 3 | 1 | - | CS ← byte | | | | | | | A, CS | 2 | 1 | - | A ← CS | | | | | | | CS, A | 2 | 1 | - | CS ← A | | | | | | | A, [DE] | 1 | 1 | 4 | A ← (DE) | | | | | | | [DE], A | 1 | 1 | - | (DE) ← A | | | | | | | [DE + byte], #byte | 3 | 1 | - | (DE + byte) ← byte | | | | | | | A, [DE + byte] | 2 | 1 | 4 | A ← (DE + byte) | | | | | | | [DE + byte], A | 2 | 1 | _ | (DE + byte) ← A | | | | | | | A, [HL] | 1 | 1 | 4 | A ← (HL) | | | | | | | [HL], A | 1 | 1 | = | (HL) ← A | | | | | | | [HL + byte], #byte | 3 | 1 | - | (HL + byte) ← byte | | | | **Notes 1.** When the internal RAM area, SFR area, or extended SFR area is accessed, or for an instruction with no data access. - 2. When the program memory area is accessed. - 3. Except r = A Remarks 1. One instruction clock cycle is one cycle of the CPU clock (fclk) selected by the system clock control register (CKC). 2. This number of clocks is for when the program is in the internal ROM (flash memory) area. When fetching an instruction from the internal RAM area, the number of clocks is twice the number of clocks plus 3, maximum (except when branching to the external memory area). Table 26-5. Operation List (2/17) | Instruction | Mnemonic | Operands | Bytes | Clo | cks | Operation | | Flag | |-------------|----------|----------------------|-------|--------|--------|----------------------------------|---|-------| | Group | | | | Note 1 | Note 2 | | Z | AC CY | | 8-bit data | MOV | A, [HL + byte] | 2 | 1 | 4 | A ← (HL + byte) | | | | transfer | | [HL + byte], A | 2 | 1 | - | (HL + byte) ← A | | | | | | A, [HL + B] | 2 | 1 | 4 | A ← (HL + B) | | | | | | [HL + B], A | 2 | 1 | = | (HL + B) ← A | | | | | | A, [HL + C] | 2 | 1 | 4 | $A \leftarrow (HL + C)$ | | | | | | [HL + C], A | 2 | 1 | = | (HL + C) ← A | | | | | | word[B], #byte | 4 | 1 | - | (B + word) ← byte | | | | | | A, word[B] | 3 | 1 | 4 | $A \leftarrow (B + word)$ | | | | | | word[B], A | 3 | 1 | - | $(B + word) \leftarrow A$ | | | | | | word[C], #byte | 4 | 1 | - | (C + word) ← byte | | | | | | A, word[C] | 3 | 1 | 4 | $A \leftarrow (C + word)$ | | | | | | word[C], A | 3 | 1 | - | $(C + word) \leftarrow A$ | | | | | | word[BC], #byte | 4 | 1 | - | (BC + word) ← byte | | | | | | A, word[BC] | 3 | 1 | 4 | $A \leftarrow (BC + word)$ | | | | | | word[BC], A | 3 | 1 | - | $(BC + word) \leftarrow A$ | | | | | | [SP + byte], #byte | 3 | 1 | - | (SP + byte) ← byte | | | | | | A, [SP + byte] | 2 | 1 | - | $A \leftarrow (SP + byte)$ | | | | | | [SP + byte], A | 2 | 1 | - | (SP + byte) ← A | | | | | | B, saddr | 2 | 1 | - | $B \leftarrow (saddr)$ | | | | | | B, !addr16 | 3 | 1 | 4 | B ← (addr16) | | | | | | C, saddr | 2 | 1 | - | $C \leftarrow (saddr)$ | | | | | | C, !addr16 | 3 | 1 | 4 | C ← (addr16) | | | | | | X, saddr | 2 | 1 | - | $X \leftarrow (saddr)$ | | | | | | X, !addr16 | 3 | 1 | 4 | X ← (addr16) | | | | | | ES:!addr16, #byte | 5 | 2 | - | (ES, addr16) ← byte | | | | | | A, ES:!addr16 | 4 | 2 | 5 | A ← (ES, addr16) | | | | | | ES:!addr16, A | 4 | 2 | - | (ES, addr16) ← A | | | | | | A, ES:[DE] | 2 | 2 | 5 | $A \leftarrow (ES, DE)$ | | | | | | ES:[DE], A | 2 | 2 | - | (ES, DE) ← A | | | | | | ES:[DE + byte],#byte | 4 | 2 | _ | ((ES, DE) + byte) ← byte | | | | | | A, ES:[DE + byte] | 3 | 2 | 5 | $A \leftarrow ((ES, DE) + byte)$ | | | | | | ES:[DE + byte], A | 3 | 2 | _ | ((ES, DE) + byte) ← A | | | **Notes 1.** When the internal RAM area, SFR area, or extended SFR area is accessed, or for an instruction with no data access. 2. When the program memory area is accessed. **Remarks 1.** One instruction clock cycle is one cycle of the CPU clock (fcLκ) selected by the system clock control register (CKC). Table 26-5. Operation List (3/17) | | Mnemonic | Operands | Bytes | Clo | cks | Operation | | Flag | |------------|----------|----------------------|----------------------------------|--------|--------|-------------------------------------|---|-------| | Group | | | | Note 1 | Note 2 | | Z | AC CY | | 8-bit data | MOV | A, ES:[HL] | 2 | 2 | 5 | $A \leftarrow (ES, HL)$ | | | | transfer | | ES:[HL], A | 2 | 2 | - | (ES, HL) ← A | | | | | | ES:[HL + byte],#byte | 4 | 2 | - | ((ES, HL) + byte) ← byte | | | | | | A, ES:[HL + byte] | 3 | 2 | 5 | $A \leftarrow ((ES, HL) + byte)$ | | | | | | ES:[HL + byte], A | 3 | 2 | - | ((ES, HL) + byte) ← A | | | | | | A, ES:[HL + B] | 3 | 2 | 5 | $A \leftarrow ((ES, HL) + B)$ | | | | | | ES:[HL + B], A | 3 | 2 | - | $((ES,HL)+B)\leftarrowA$ | | | | | | A, ES:[HL + C] | 3 | 2 | 5 | $A \leftarrow ((ES, HL) + C)$ | | | | | | ES:[HL + C], A | 3 | 2 | - | $((ES,HL)+C) \leftarrow A$ | | | | | | ES:word[B], #byte | 5 | 2 | - | $((ES, B) + word) \leftarrow byte$ | | | | | | A, ES:word[B] | 4 | 2 | 5 | $A \leftarrow ((ES, B) + word)$ | | | | | | ES:word[B], A | 4 | 2 | - | $((ES,B)+word)\leftarrowA$ | | | | | | ES:word[C], #byte | 5 | 2 | - | $((ES,C)+word) \leftarrow byte$ | | | | | | A, ES:word[C] | 4 | 2 | 5 | $A \leftarrow ((ES, C) + word)$ | | | | | | ES:word[C], A | 4 | 2 | - | $((ES,C)+word)\leftarrowA$ | | | | | | ES:word[BC], #byte | 5 | 2 | - | $((ES, BC) + word) \leftarrow byte$ | | | | | | A, ES:word[BC] | 4 | 2 | 5 | $A \leftarrow ((ES, BC) + word)$ | | | | | | ES:word[BC], A | 4 | 2 | - | $((ES, BC) + word) \leftarrow A$ | | | | | | B, ES:!addr16 | 4 | 2 | 5 | B ← (ES, addr16) | | | | | | C, ES:!addr16 | 4 | 2 | 5 | $C \leftarrow (ES, addr16)$ | | | | | | X, ES:!addr16 | 4 | 2 | 5 | $X \leftarrow (ES, addr16)$ | | | | | XCH | A, r | 1 (r=X)<br>2 (other<br>than r=X) | 1 | - | $A \longleftrightarrow r$ | | | | | | A, saddr | 3 | 2 | = | $A \longleftrightarrow (saddr)$ | | | | | | A, sfr | 3 | 2 | - | $A \longleftrightarrow sfr$ | | | | | | A, !addr16 | 4 | 2 | - | $A \longleftrightarrow (addr16)$ | | | | | | A, [DE] | 2 | 2 | = | $A \longleftrightarrow (DE)$ | | | | | | A, [DE + byte] | 3 | 2 | - | $A \longleftrightarrow (DE + byte)$ | | | | | | A, [HL] | 2 | 2 | - | $A \longleftrightarrow (HL)$ | | | | | | A, [HL + byte] | 3 | 2 | = | $A \longleftrightarrow (HL + byte)$ | | | | | | A, [HL + B] | 2 | 2 | - | $A \longleftrightarrow (HL + B)$ | | | | | | A, [HL + C] | 2 | 2 | - | $A \longleftrightarrow (HL + C)$ | | | **Notes 1.** When the internal RAM area, SFR area, or extended SFR area is accessed, or for an instruction with no data access. - 2. When the program memory area is accessed. - 3. Except r = A Table 26-5. Operation List (4/17) | Instruction | Mnemonic | Operands | Bytes | Clo | cks | Operation | | Flag | |-------------|----------|-------------------|-------|--------|--------|-------------------------------------------|---|-------| | Group | | | | Note 1 | Note 2 | | Z | AC CY | | 8-bit data | XCH | A, ES:!addr16 | 5 | 3 | - | $A \longleftrightarrow (ES, addr16)$ | | | | transfer | | A, ES:[DE] | 3 | 3 | - | $A \longleftrightarrow (ES,DE)$ | | | | | | A, ES:[DE + byte] | 4 | 3 | - | $A \longleftrightarrow ((ES, DE) + byte)$ | | | | | | A, ES:[HL] | 3 | 3 | - | $A \longleftrightarrow (ES, HL)$ | | | | | | A, ES:[HL + byte] | 4 | 3 | - | $A \longleftrightarrow ((ES,HL)+byte)$ | | | | | | A, ES:[HL + B] | 3 | 3 | - | $A \longleftrightarrow ((ES,HL) + B)$ | | | | | | A, ES:[HL + C] | 3 | 3 | - | $A \longleftrightarrow ((ES,HL) + C)$ | | | | | ONEB | Α | 1 | 1 | - | A ← 01H | | | | | | X | 1 | 1 | - | X ← 01H | | | | | | В | 1 | 1 | - | B ← 01H | | | | | | С | 1 | 1 | - | C ← 01H | | | | | | saddr | 2 | 1 | - | (saddr) ← 01H | | | | | | !addr16 | 3 | 1 | - | (addr16) ← 01H | | | | | | ES:!addr16 | 4 | 2 | - | (ES, addr16) $\leftarrow$ 01H | | | | | CLRB | Α | 1 | 1 | - | A ← 00H | | | | | | X | 1 | 1 | - | X ← 00H | | | | | | В | 1 | 1 | - | B ← 00H | | | | | | С | 1 | 1 | - | C ← 00H | | | | | | saddr | 2 | 1 | - | (saddr) ← 00H | | | | | | !addr16 | 3 | 1 | - | (addr16) ← 00H | | | | | | ES:!addr16 | 4 | 2 | - | (ES,addr16) ← 00H | | | | | MOVS | [HL + byte], X | 3 | 1 | - | $(HL + byte) \leftarrow X$ | × | × | | | | ES:[HL + byte], X | 4 | 2 | - | (ES, HL + byte) $\leftarrow$ X | × | × | | 16-bit | MOVW | rp, #word | 3 | 1 | = | $rp \leftarrow word$ | | | | data | | saddrp, #word | 4 | 1 | = | $(saddrp) \leftarrow word$ | | | | transfer | | sfrp, #word | 4 | 1 | = | $sfrp \leftarrow word$ | | | | | | AX, saddrp | 2 | 1 | = | $AX \leftarrow (saddrp)$ | | | | | | saddrp, AX | 2 | 1 | = | $(saddrp) \leftarrow AX$ | | | | | | AX, sfrp | 2 | 1 | - | $AX \leftarrow sfrp$ | | | | | | sfrp, AX | 2 | 1 | - | $sfrp \leftarrow AX$ | | | | | | AX, rp | 1 | 1 | - | $AX \leftarrow rp$ | | | | | | rp, AX | 1 | 1 | - | $rp \leftarrow AX$ | | , | **Notes 1.** When the internal RAM area, SFR area, or extended SFR area is accessed, or for an instruction with no data access. - **2.** When the program memory area is accessed. - 3. Except rp = A Table 26-5. Operation List (5/17) | Instruction | Mnemonic | Operands | Bytes | Clo | cks | Operation | | Flag | |-------------|----------|--------------------|-------|--------|--------|-----------------------------------|---|-------| | Group | | | | Note 1 | Note 2 | | Z | AC CY | | 16-bit | MOVW | AX, !addr16 | 3 | 1 | 4 | AX ← (addr16) | | | | data | | !addr16, AX | 3 | 1 | = | (addr16) ← AX | | | | transfer | | AX, [DE] | 1 | 1 | 4 | $AX \leftarrow (DE)$ | | | | | | [DE], AX | 1 | 1 | - | (DE) ← AX | | | | | | AX, [DE + byte] | 2 | 1 | 4 | AX ← (DE + byte) | | | | | | [DE + byte], AX | 2 | 1 | - | (DE + byte) ← AX | | | | | | AX, [HL] | 1 | 1 | 4 | $AX \leftarrow (HL)$ | | | | | | [HL], AX | 1 | 1 | _ | $(HL) \leftarrow AX$ | | | | | | AX, [HL + byte] | 2 | 1 | 4 | AX ← (HL + byte) | | | | | | [HL + byte], AX | 2 | 1 | - | (HL + byte) ← AX | | | | | | AX, word[B] | 3 | 1 | 4 | $AX \leftarrow (B + word)$ | | | | | | word[B], AX | 3 | 1 | _ | $(B + word) \leftarrow AX$ | | | | | | AX, word[C] | 3 | 1 | 4 | $AX \leftarrow (C + word)$ | | | | | | word[C], AX | 3 | 1 | - | $(C + word) \leftarrow AX$ | | | | | | AX, word[BC] | 3 | 1 | 4 | $AX \leftarrow (BC + word)$ | | | | | | word[BC], AX | 3 | 1 | - | $(BC + word) \leftarrow AX$ | | | | | | AX, [SP + byte] | 2 | 1 | - | $AX \leftarrow (SP + byte)$ | | | | | | [SP + byte], AX | 2 | 1 | - | (SP + byte) ← AX | | | | | | BC, saddrp | 2 | 1 | - | $BC \leftarrow (saddrp)$ | | | | | | BC, !addr16 | 3 | 1 | 4 | BC ← (addr16) | | | | | | DE, saddrp | 2 | 1 | - | DE ← (saddrp) | | | | | | DE, !addr16 | 3 | 1 | 4 | DE ← (addr16) | | | | | | HL, saddrp | 2 | 1 | - | $HL \leftarrow (saddrp)$ | | | | | | HL, !addr16 | 3 | 1 | 4 | HL ← (addr16) | | | | | | AX, ES:!addr16 | 4 | 2 | 5 | AX ← (ES, addr16) | | | | | | ES:!addr16, AX | 4 | 2 | - | (ES, addr16) ← AX | | | | | | AX, ES:[DE] | 2 | 2 | 5 | $AX \leftarrow (ES, DE)$ | | | | | | ES:[DE], AX | 2 | 2 | - | (ES, DE) ← AX | | | | | | AX, ES:[DE + byte] | 3 | 2 | 5 | $AX \leftarrow ((ES, DE) + byte)$ | | | | | | ES:[DE + byte], AX | 3 | 2 | - | $((ES,DE) + byte) \leftarrow AX$ | | | | | | AX, ES:[HL] | 2 | 2 | 5 | AX ← (ES, HL) | | | | | | ES:[HL], AX | 2 | 2 | - | $(ES, HL) \leftarrow AX$ | | , | **Notes 1.** When the internal RAM area, SFR area, or extended SFR area is accessed, or for an instruction with no data access. <sup>2.</sup> When the program memory area is accessed. Table 26-5. Operation List (6/17) | Instruction | Mnemonic | Operands | Bytes | Clo | cks | Operation | | Flag | ) | |-------------|----------|--------------------|-------|--------|--------|-----------------------------------------|---|------|----| | Group | | | | Note 1 | Note 2 | | Z | AC | CY | | 16-bit | MOVW | AX, ES:[HL + byte] | 3 | 2 | 5 | $AX \leftarrow ((ES,HL) + byte)$ | | | | | data | | ES:[HL + byte], AX | 3 | 2 | - | $((ES, HL) + byte) \leftarrow AX$ | | | | | transfer | | AX, ES:word[B] | 4 | 2 | 5 | $AX \leftarrow ((ES,B) + word)$ | | | | | | | ES:word[B], AX | 4 | 2 | - | $((ES, B) + word) \leftarrow AX$ | | | | | | | AX, ES:word[C] | 4 | 2 | 5 | $AX \leftarrow ((ES,C) + word)$ | | | | | | | ES:word[C], AX | 4 | 2 | - | $((ES, C) + word) \leftarrow AX$ | | | | | | | AX, ES:word[BC] | 4 | 2 | 5 | $AX \leftarrow ((ES,BC) + word)$ | | | | | | | ES:word[BC], AX | 4 | 2 | - | $((ES,BC)+word) \leftarrow AX$ | | | | | | | BC, ES:!addr16 | 4 | 2 | 5 | BC ← (ES, addr16) | | | | | | | DE, ES:!addr16 | 4 | 2 | 5 | DE ← (ES, addr16) | | | | | | | HL, ES:!addr16 | 4 | 2 | 5 | HL ← (ES, addr16) | | | | | | XCHW | AX, rp | 1 | 1 | ı | $AX \longleftrightarrow rp$ | | | | | | ONEW | AX | 1 | 1 | ı | AX ← 0001H | | | | | | | BC | 1 | 1 | ı | BC ← 0001H | | | | | ( | CLRW | AX | 1 | 1 | ı | AX ← 0000H | | | | | | | BC | 1 | 1 | - | BC ← 0000H | | | | | 8-bit | ADD | A, #byte | 2 | 1 | ı | A, CY ← A + byte | × | × | × | | operation | | saddr, #byte | 3 | 2 | ı | (saddr), CY $\leftarrow$ (saddr) + byte | × | × | × | | | | A, r | 2 | 1 | ı | $A, CY \leftarrow A + r$ | × | × | × | | | | r, A | 2 | 1 | 1 | $r, CY \leftarrow r + A$ | × | × | × | | | | A, saddr | 2 | 1 | ı | $A, CY \leftarrow A + (saddr)$ | × | × | × | | | | A, !addr16 | 3 | 1 | 4 | $A, CY \leftarrow A + (addr16)$ | × | × | × | | | | A, [HL] | 1 | 1 | 4 | $A, CY \leftarrow A + (HL)$ | × | × | × | | | | A, [HL + byte] | 2 | 1 | 4 | $A, CY \leftarrow A + (HL + byte)$ | × | × | × | | | | A, [HL + B] | 2 | 1 | 4 | $A, CY \leftarrow A + (HL + B)$ | × | × | × | | | | A, [HL + C] | 2 | 1 | 4 | $A, CY \leftarrow A + (HL + C)$ | × | × | × | | | | A, ES:!addr16 | 4 | 2 | 5 | A, CY ← A + (ES, addr16) | × | × | × | | | | A, ES:[HL] | 2 | 2 | 5 | $A,CY \leftarrow A + (ES, HL)$ | × | × | × | | | | A, ES:[HL + byte] | 3 | 2 | 5 | A,CY ← A + ((ES, HL) + byte) | × | × | × | | | | A, ES:[HL + B] | 3 | 2 | 5 | A,CY ← A + ((ES, HL) + B) | × | × | × | | | | A, ES:[HL + C] | 3 | 2 | 5 | $A,CY \leftarrow A + ((ES, HL) + C)$ | × | × | × | **Notes 1.** When the internal RAM area, SFR area, or extended SFR area is accessed, or for an instruction with no data access. - 2. When the program memory area is accessed. - 3. Except rp = AX - 4. Except r = A **Remarks 1.** One instruction clock cycle is one cycle of the CPU clock (fclk) selected by the system clock control register (CKC). Table 26-5. Operation List (7/17) | Instruction | Mnemonic | Operands | Bytes | Clo | cks | Operation | | Flag | ) | |-------------|----------|-------------------|-------|--------|--------|--------------------------------------------|---|------|----| | Group | | | | Note 1 | Note 2 | | Z | AC | CY | | 8-bit | ADDC | A, #byte | 2 | 1 | _ | A, CY ← A + byte + CY | × | × | × | | operation | | saddr, #byte | 3 | 2 | = | (saddr), CY ← (saddr) + byte + CY | × | × | × | | | | A, r | 2 | 1 | - | $A, CY \leftarrow A + r + CY$ | × | × | × | | | | r, A | 2 | 1 | _ | $r, CY \leftarrow r + A + CY$ | × | × | × | | | | A, saddr | 2 | 1 | - | A, CY ← A + (saddr) + CY | × | × | × | | | | A, !addr16 | 3 | 1 | 4 | A, CY ← A + (addr16) + CY | × | × | × | | | | A, [HL] | 1 | 1 | 4 | $A, CY \leftarrow A + (HL) + CY$ | × | × | × | | | | A, [HL + byte] | 2 | 1 | 4 | $A, CY \leftarrow A + (HL + byte) + CY$ | × | × | × | | | | A, [HL + B] | 2 | 1 | 4 | $A, CY \leftarrow A + (HL + B) + CY$ | × | × | × | | | | A, [HL + C] | 2 | 1 | 4 | $A, CY \leftarrow A + (HL + C) + CY$ | × | × | × | | | | A, ES:!addr16 | 4 | 2 | 5 | A, CY ← A + (ES, addr16) + CY | × | × | × | | | | A, ES:[HL] | 2 | 2 | 5 | $A, CY \leftarrow A + (ES, HL) + CY$ | × | × | × | | | | A, ES:[HL + byte] | 3 | 2 | 5 | A, CY ← A + ((ES, HL) + byte) + CY | × | × | × | | | | A, ES:[HL + B] | 3 | 2 | 5 | $A, CY \leftarrow A + ((ES, HL) + B) + CY$ | × | × | × | | | | A, ES:[HL + C] | 3 | 2 | 5 | $A, CY \leftarrow A + ((ES, HL) + C) + CY$ | × | × | × | | | SUB | A, #byte | 2 | 1 | - | A, CY ← A – byte | × | × | × | | | | saddr, #byte | 3 | 2 | - | (saddr), CY ← (saddr) – byte | × | × | × | | | | A, r | 2 | 1 | _ | $A, CY \leftarrow A - r$ | × | × | × | | | | r, A | 2 | 1 | _ | $r, CY \leftarrow r - A$ | × | × | × | | | | A, saddr | 2 | 1 | - | A, CY ← A − (saddr) | × | × | × | | | | A, !addr16 | 3 | 1 | 4 | A, CY ← A − (addr16) | × | × | × | | | | A, [HL] | 1 | 1 | 4 | $A, CY \leftarrow A - (HL)$ | × | × | × | | | | A, [HL + byte] | 2 | 1 | 4 | A, CY ← A − (HL + byte) | × | × | × | | | | A, [HL + B] | 2 | 1 | 4 | A, CY ← A − (HL + B) | × | × | × | | | | A, [HL + C] | 2 | 1 | 4 | $A, CY \leftarrow A - (HL + C)$ | × | × | × | | | | A, ES:!addr16 | 4 | 2 | 5 | A, CY ← A − (ES:addr16) | × | × | × | | | | A, ES:[HL] | 2 | 2 | 5 | A, CY ← A − (ES:HL) | × | × | × | | | | A, ES:[HL + byte] | 3 | 2 | 5 | A, CY ← A − ((ES:HL) + byte) | × | × | × | | | | A, ES:[HL + B] | 3 | 2 | 5 | $A, CY \leftarrow A - ((ES:HL) + B)$ | × | × | × | | | | A, ES:[HL + C] | 3 | 2 | 5 | A, CY ← A − ((ES:HL) + C) | × | × | × | - 2. When the program memory area is accessed. - 3. Except r = A Remarks 1. One instruction clock cycle is one cycle of the CPU clock (fclk) selected by the system clock control register (CKC). Table 26-5. Operation List (8/17) | Instruction | Mnemonic | Operands | Bytes | Clo | cks | Operation | | Flag | J | |-------------|----------|-------------------|-------|--------|--------|---------------------------------------------|---|------|----| | Group | | | | Note 1 | Note 2 | | Z | AC | CY | | 8-bit | SUBC | A, #byte | 2 | 1 | - | $A,CY \leftarrow A-byte-CY$ | × | × | × | | operation | | saddr, #byte | 3 | 2 | - | $(saddr),CY \leftarrow (saddr) - byte - CY$ | × | × | × | | | | A, r | 2 | 1 | - | $A,CY \leftarrow A - r - CY$ | × | × | × | | | | r, A | 2 | 1 | - | $r,CY \leftarrow r-A-CY$ | × | × | × | | | | A, saddr | 2 | 1 | - | $A,CY \leftarrow A - (saddr) - CY$ | × | × | × | | | | A, !addr16 | 3 | 1 | 4 | $A,CY \leftarrow A - (addr16) - CY$ | × | × | × | | | | A, [HL] | 1 | 1 | 4 | $A,CY \leftarrow A - (HL) - CY$ | × | × | × | | | | A, [HL + byte] | 2 | 1 | 4 | $A,CY \leftarrow A - (HL + byte) - CY$ | × | × | × | | | | A, [HL + B] | 2 | 1 | 4 | $A,CY \leftarrow A - (HL + B) - CY$ | × | × | × | | | | A, [HL + C] | 2 | 1 | 4 | $A,CY \leftarrow A - (HL + C) - CY$ | × | × | × | | | | A, ES:!addr16 | 4 | 2 | 5 | A, CY $\leftarrow$ A – (ES:addr16) – CY | × | × | × | | | | A, ES:[HL] | 2 | 2 | 5 | $A,CY \leftarrow A - (ES:HL) - CY$ | × | × | × | | | | A, ES:[HL + byte] | 3 | 2 | 5 | $A,CY \leftarrow A - ((ES:HL) + byte) - CY$ | × | × | × | | | | A, ES:[HL + B] | 3 | 2 | 5 | $A,CY \leftarrow A - ((ES:HL) + B) - CY$ | × | × | × | | | | A, ES:[HL + C] | 3 | 2 | 5 | $A,CY \leftarrow A - ((ES:HL) + C) - CY$ | × | × | × | | | AND | A, #byte | 2 | 1 | = | $A \leftarrow A \land byte$ | × | | | | | | saddr, #byte | 3 | 2 | - | $(saddr) \leftarrow (saddr) \land byte$ | × | | | | | | A, r | 2 | 1 | = | $A \leftarrow A \wedge r$ | × | | | | | | r, A | 2 | 1 | = | $r \leftarrow r \wedge A$ | × | | | | | | A, saddr | 2 | 1 | = | $A \leftarrow A \land (saddr)$ | × | | | | | | A, !addr16 | 3 | 1 | 4 | $A \leftarrow A \land (addr16)$ | × | | | | | | A, [HL] | 1 | 1 | 4 | $A \leftarrow A \wedge (HL)$ | × | | | | | | A, [HL + byte] | 2 | 1 | 4 | $A \leftarrow A \land (HL + byte)$ | × | | | | | | A, [HL + B] | 2 | 1 | 4 | $A \leftarrow A \wedge (HL + B)$ | × | | | | | | A, [HL + C] | 2 | 1 | 4 | $A \leftarrow A \wedge (HL + C)$ | × | | | | | | A, ES:!addr16 | 4 | 2 | 5 | $A \leftarrow A \land (ES:addr16)$ | × | | | | | | A, ES:[HL] | 2 | 2 | 5 | $A \leftarrow A \wedge (ES:HL)$ | × | | | | | | A, ES:[HL + byte] | 3 | 2 | 5 | $A \leftarrow A \wedge ((ES:HL) + byte)$ | × | | | | | | A, ES:[HL + B] | 3 | 2 | 5 | $A \leftarrow A \wedge ((ES:HL) + B)$ | × | | | | | | A, ES:[HL + C] | 3 | 2 | 5 | $A \leftarrow A \wedge ((ES:HL) + C)$ | × | | | - 2. When the program memory area is accessed. - 3. Except r = A Remarks 1. One instruction clock cycle is one cycle of the CPU clock (fclk) selected by the system clock control register (CKC). Table 26-5. Operation List (9/17) | Instruction | Mnemonic | Operands | Bytes | Clo | cks | Operation | F | Flag | |-------------|----------|-------------------|-------|--------|--------|-----------------------------------------|---|-------| | Group | | | | Note 1 | Note 2 | | Z | AC CY | | 8-bit | OR | A, #byte | 2 | 1 | - | $A \leftarrow A \lor byte$ | × | | | operation | | saddr, #byte | 3 | 2 | = | $(saddr) \leftarrow (saddr) \lor byte$ | × | | | | | A, r | 2 | 1 | - | $A \leftarrow A \vee r$ | × | | | | | r, A | 2 | 1 | _ | $r \leftarrow r \vee A$ | × | | | | | A, saddr | 2 | 1 | _ | $A \leftarrow A \lor (saddr)$ | × | | | | | A, !addr16 | 3 | 1 | 4 | $A \leftarrow A \lor (addr16)$ | × | | | | | A, [HL] | 1 | 1 | 4 | $A \leftarrow A \vee (HL)$ | × | | | | | A, [HL + byte] | 2 | 1 | 4 | $A \leftarrow A \lor (HL + byte)$ | × | | | | | A, [HL + B] | 2 | 1 | 4 | $A \leftarrow A \vee (HL + B)$ | × | | | | | A, [HL + C] | 2 | 1 | 4 | $A \leftarrow A \vee (HL + C)$ | × | | | | | A, ES:!addr16 | 4 | 2 | 5 | $A \leftarrow A \lor (ES:addr16)$ | × | | | | | A, ES:[HL] | 2 | 2 | 5 | $A \leftarrow A \lor (ES:HL)$ | × | | | | | A, ES:[HL + byte] | 3 | 2 | 5 | $A \leftarrow A \lor ((ES:HL) + byte)$ | × | | | | | A, ES:[HL + B] | 3 | 2 | 5 | $A \leftarrow A \lor ((ES:HL) + B)$ | × | | | | | A, ES:[HL + C] | 3 | 2 | 5 | $A \leftarrow A \lor ((ES:HL) + C)$ | × | | | | XOR | A, #byte | 2 | 1 | - | $A \leftarrow A \not \sim \text{byte}$ | × | | | | | saddr, #byte | 3 | 2 | - | $(saddr) \leftarrow (saddr) + byte$ | × | | | | | A, r | 2 | 1 | = | $A \leftarrow A \not \sim r$ | × | | | | | r, A | 2 | 1 | - | $r \leftarrow r \neq A$ | × | | | | | A, saddr | 2 | 1 | - | $A \leftarrow A + (saddr)$ | × | | | | | A, !addr16 | 3 | 1 | 4 | $A \leftarrow A \neq (addr16)$ | × | | | | | A, [HL] | 1 | 1 | 4 | $A \leftarrow A \not \sim (HL)$ | × | | | | | A, [HL + byte] | 2 | 1 | 4 | $A \leftarrow A \neq (HL + byte)$ | × | | | | | A, [HL + B] | 2 | 1 | 4 | $A \leftarrow A \not \sim (HL + B)$ | × | | | | | A, [HL + C] | 2 | 1 | 4 | $A \leftarrow A \not \sim (HL + C)$ | × | | | | | A, ES:!addr16 | 4 | 2 | 5 | $A \leftarrow A \neq (ES:addr16)$ | × | | | | | A, ES:[HL] | 2 | 2 | 5 | $A \leftarrow A \not \sim (ES : HL)$ | × | | | | | A, ES:[HL + byte] | 3 | 2 | 5 | $A \leftarrow A \neq ((ES:HL) + byte)$ | × | | | | | A, ES:[HL + B] | 3 | 2 | 5 | $A \leftarrow A \lor ((ES:HL) + B)$ | × | | | | | A, ES:[HL + C] | 3 | 2 | 5 | $A \leftarrow A \not\sim ((ES:HL) + C)$ | × | | - 2. When the program memory area is accessed. - **3.** Except r = A Remarks 1. One instruction clock cycle is one cycle of the CPU clock (fclk) selected by the system clock control register (CKC). Table 26-5. Operation List (10/17) | Instruction | Mnemonic | Operands | Bytes | Clo | cks | Operation | | Flaç | j | |-------------|----------|-------------------|-------|--------|--------|----------------------|---|------|----| | Group | | | | Note 1 | Note 2 | | Z | AC | CY | | 8-bit | CMP | A, #byte | 2 | 1 | - | A – byte | × | × | × | | operation | | saddr, #byte | 3 | 1 | = | (saddr) – byte | × | × | × | | | | A, r | 2 | 1 | = | A – r | × | × | × | | | | r, A | 2 | 1 | - | r – A | × | × | × | | | | A, saddr | 2 | 1 | - | A – (saddr) | × | × | × | | | | A, !addr16 | 3 | 1 | 4 | A – (addr16) | × | × | × | | | | A, [HL] | 1 | 1 | 4 | A – (HL) | × | × | × | | | | A, [HL + byte] | 2 | 1 | 4 | A – (HL + byte) | × | × | × | | | | A, [HL + B] | 2 | 1 | 4 | A – (HL + B) | × | × | × | | | | A, [HL + C] | 2 | 1 | 4 | A – (HL + C) | × | × | × | | | | !addr16, #byte | 4 | 1 | 4 | (addr16) – byte | × | × | × | | | | A, ES:!addr16 | 4 | 2 | 5 | A – (ES:addr16) | × | × | × | | | | A, ES:[HL] | 2 | 2 | 5 | A – (ES:HL) | × | × | × | | | | A, ES:[HL + byte] | 3 | 2 | 5 | A – ((ES:HL) + byte) | × | × | × | | | | A, ES:[HL + B] | 3 | 2 | 5 | A – ((ES:HL) + B) | × | × | × | | | | A, ES:[HL + C] | 3 | 2 | 5 | A – ((ES:HL) + C) | × | × | × | | | | ES:!addr16, #byte | 5 | 2 | 5 | (ES:addr16) – byte | × | × | × | | | CMP0 | Α | 1 | 1 | - | A – 00H | × | × | × | | | | X | 1 | 1 | - | X – 00H | × | × | × | | | | В | 1 | 1 | - | B – 00H | × | × | × | | | | С | 1 | 1 | - | C – 00H | × | × | × | | | | saddr | 2 | 1 | - | (saddr) – 00H | × | × | × | | | | !addr16 | 3 | 1 | 4 | (addr16) - 00H | × | × | × | | | | ES:!addr16 | 4 | 2 | 5 | (ES:addr16) - 00H | × | × | × | | | CMPS | X, [HL + byte] | 3 | 1 | 4 | X – (HL + byte) | × | × | × | | | | X, ES:[HL + byte] | 4 | 2 | 5 | X - ((ES:HL) + byte) | × | × | × | - 2. When the program memory area is accessed. - 3. Except r = A Remarks 1. One instruction clock cycle is one cycle of the CPU clock (fclk) selected by the system clock control register (CKC). Table 26-5. Operation List (11/17) | Instruction | Mnemonic | Operands | Bytes | Clo | cks | Operation | | Flag | 3 | |-------------|----------|-------------------|-------|--------|--------|------------------------------------------|---|------|----| | Group | | | | Note 1 | Note 2 | | Z | AC | CY | | 16-bit | ADDW | AX, #word | 3 | 1 | - | $AX, CY \leftarrow AX + word$ | × | × | × | | operation | | AX, AX | 1 | 1 | - | $AX, CY \leftarrow AX + AX$ | × | × | × | | | | AX, BC | 1 | 1 | - | $AX, CY \leftarrow AX + BC$ | × | × | × | | | | AX, DE | 1 | 1 | - | $AX, CY \leftarrow AX + DE$ | × | × | × | | | | AX, HL | 1 | 1 | _ | $AX, CY \leftarrow AX + HL$ | × | × | × | | | | AX, saddrp | 2 | 1 | - | $AX,CY\leftarrowAX+(saddrp)$ | × | × | × | | | | AX, !addr16 | 3 | 1 | 4 | $AX,CY\leftarrowAX+(addr16)$ | × | × | × | | | | AX, [HL+byte] | 3 | 1 | 4 | $AX,CY\leftarrowAX+(HL+byte)$ | × | × | × | | | | AX, ES:!addr16 | 4 | 2 | 5 | $AX,CY\leftarrowAX+(ES\text{:addr16})$ | × | × | × | | | | AX, ES: [HL+byte] | 4 | 2 | 5 | $AX,CY \leftarrow AX + ((ES:HL) + byte)$ | × | × | × | | | SUBW | AX, #word | 3 | 1 | - | $AX,CY\leftarrowAX-word$ | × | × | × | | | | AX, BC | 1 | 1 | - | $AX,CY\leftarrowAX-BC$ | × | × | × | | | | AX, DE | 1 | 1 | - | $AX, CY \leftarrow AX - DE$ | × | × | × | | | | AX, HL | 1 | 1 | - | $AX, CY \leftarrow AX - HL$ | × | × | × | | | | AX, saddrp | 2 | 1 | - | $AX,CY\leftarrowAX-(saddrp)$ | × | × | × | | | | AX, !addr16 | 3 | 1 | 4 | $AX,CY\leftarrowAX-(addr16)$ | × | × | × | | | | AX, [HL+byte] | 3 | 1 | 4 | $AX,CY \leftarrow AX - (HL + byte)$ | × | × | × | | | | AX, ES:!addr16 | 4 | 2 | 5 | $AX,CY\leftarrowAX-(ES\text{:addr16})$ | × | × | × | | | | AX, ES: [HL+byte] | 4 | 2 | 5 | $AX,CY \leftarrow AX - ((ES:HL) + byte)$ | × | × | × | | | CMPW | AX, #word | 3 | 1 | - | AX – word | × | × | × | | | | AX, BC | 1 | 1 | - | AX – BC | × | × | × | | | | AX, DE | 1 | 1 | - | AX – DE | × | × | × | | | | AX, HL | 1 | 1 | - | AX – HL | × | × | × | | | | AX, saddrp | 2 | 1 | - | AX – (saddrp) | × | × | × | | | | AX, !addr16 | 3 | 1 | 4 | AX – (addr16) | × | × | × | | | | AX, [HL+byte] | 3 | 1 | 4 | AX – (HL + byte) | × | × | × | | | | AX, ES:!addr16 | 4 | 2 | 5 | AX - (ES:addr16) | × | × | × | | | | AX, ES: [HL+byte] | 4 | 2 | 5 | AX – ((ES:HL) + byte) | × | × | × | | Multiply | MULU | X | 1 | 1 | - | $AX \leftarrow A \times X$ | | | | - **Notes 1.** When the internal RAM area, SFR area, or extended SFR area is accessed, or for an instruction with no data access. - 2. When the program memory area is accessed. - Remarks 1. One instruction clock cycle is one cycle of the CPU clock (fclk) selected by the system clock control register (CKC). - 2. This number of clocks is for when the program is in the internal ROM (flash memory) area. When fetching an instruction from the internal RAM area, the number of clocks is twice the number of clocks plus 3, maximum. Table 26-5. Operation List (12/17) | Instruction | Mnemonic | Operands | Bytes | Clo | cks | Operation | | Flag | |-------------|----------|---------------|-------|--------|--------|--------------------------------------------------------------------------------------------|---|-------| | Group | | | | Note 1 | Note 2 | | Z | AC CY | | Increment/ | INC | r | 1 | 1 | - | r ← r + 1 | × | × | | decrement | | saddr | 2 | 2 | = | (saddr) ← (saddr) + 1 | × | × | | | | !addr16 | 3 | 2 | - | (addr16) ← (addr16) + 1 | × | × | | | | [HL+byte] | 3 | 2 | - | (HL+byte) ← (HL+byte) + 1 | × | × | | | | ES:!addr16 | 4 | 3 | - | (ES, addr16) ← (ES, addr16) + 1 | × | × | | | | ES: [HL+byte] | 4 | 3 | - | $((ES:HL) + byte) \leftarrow ((ES:HL) + byte) + 1$ | × | × | | | DEC | r | 1 | 1 | | r ← r − 1 | × | × | | | | saddr | 2 | 2 | _ | $(saddr) \leftarrow (saddr) - 1$ | × | × | | | | !addr16 | 3 | 2 | - | (addr16) ← (addr16) - 1 | × | × | | | | [HL+byte] | 3 | 2 | - | (HL+byte) ← (HL+byte) – 1 | × | × | | | | ES:!addr16 | 4 | 3 | - | (ES, addr16) ← (ES, addr16) – 1 | × | × | | | | ES: [HL+byte] | 4 | 3 | - | $((ES:HL) + byte) \leftarrow ((ES:HL) + byte) - 1$ | × | × | | | INCW | rp | 1 | 1 | - | rp ← rp + 1 | | | | | | saddrp | 2 | 2 | - | (saddrp) ← (saddrp) + 1 | | | | | | !addr16 | 3 | 2 | - | (addr16) ← (addr16) + 1 | | | | | | [HL+byte] | 3 | 2 | 1 | (HL+byte) ← (HL+byte) + 1 | | | | | | ES:!addr16 | 4 | 3 | - | (ES, addr16) ← (ES, addr16) + 1 | | | | | | ES: [HL+byte] | 4 | 3 | - | $((ES:HL) + byte) \leftarrow ((ES:HL) + byte) + 1$ | | | | | DECW | rp | 1 | 1 | - | $rp \leftarrow rp - 1$ | | | | | | saddrp | 2 | 2 | - | (saddrp) ← (saddrp) - 1 | | | | | | !addr16 | 3 | 2 | - | (addr16) ← (addr16) - 1 | | | | | | [HL+byte] | 3 | 2 | - | (HL+byte) ← (HL+byte) − 1 | | | | | | ES:!addr16 | 4 | 3 | - | (ES, addr16) $\leftarrow$ (ES, addr16) $-$ 1 | | | | | | ES: [HL+byte] | 4 | 3 | - | $((ES:HL) + byte) \leftarrow ((ES:HL) + byte) - 1$ | | | | Shift | SHR | A, cnt | 2 | 1 | - | $(CY \leftarrow A_0, A_{m-1} \leftarrow A_{m_{\underline{}}} A_7 \leftarrow 0) \times cnt$ | | × | | | SHRW | AX, cnt | 2 | 1 | - | $(CY \leftarrow AX_0, AX_{m-1} \leftarrow AX_m, AX_{15} \leftarrow 0) \times cnt$ | | × | | | SHL | A, cnt | 2 | 1 | - | $(CY \leftarrow A_7, A_m \leftarrow A_{m-1}, A_0 \leftarrow 0) \times cnt$ | | × | | | | B, cnt | 2 | 1 | - | $(CY \leftarrow B_7, B_m \leftarrow B_{m-1}, B_0 \leftarrow 0) \times cnt$ | | × | | | | C, cnt | 2 | 1 | - | $(CY \leftarrow C_7, C_m \leftarrow C_{m-1}, C_0 \leftarrow 0) \times cnt$ | | × | | | SHLW | AX, cnt | 2 | 1 | - | $(CY \leftarrow AX_{15}, AX_m \leftarrow AX_{m-1}, AX_0 \leftarrow 0) \times cnt$ | | × | | | | BC, cnt | 2 | 1 | - | $(CY \leftarrow BC_{15}, BC_m \leftarrow BC_{m-1}, BC_0 \leftarrow 0) \times cnt$ | | × | | | SAR | A, cnt | 2 | 1 | - | $(CY \leftarrow A_0, A_{m-1} \leftarrow A_m, A_7 \leftarrow A_7) \times cnt$ | | × | | | SARW | AX, cnt | 2 | 1 | - | $(CY \leftarrow AX_0, AX_{m-1} \leftarrow AX_m, AX_{15} \leftarrow AX_{15}) \times cnt$ | | × | 2. When the program memory area is accessed. Remarks 1. One instruction clock cycle is one cycle of the CPU clock (fclk) selected by the system clock control register (CKC). - 2. This number of clocks is for when the program is in the internal ROM (flash memory) area. When fetching an instruction from the internal RAM area, the number of clocks is twice the number of clocks plus 3, maximum. - 3. cnt indicates the bit shift count. Table 26-5. Operation List (13/17) | Instruction | Mnemonic | Operands | Bytes | Clo | cks | Operation | Fla | g | |-------------|----------|-----------------|-------|--------|--------|--------------------------------------------------------------------------------|------|----| | Group | | | | Note 1 | Note 2 | | Z AC | CY | | Rotate | ROR | A, 1 | 2 | 1 | - | (CY, $A_7 \leftarrow A_0$ , $A_{m-1} \leftarrow A_m$ ) × 1 | | × | | | ROL | A, 1 | 2 | 1 | - | (CY, $A_0 \leftarrow A_7$ , $A_{m+1} \leftarrow A_m$ ) × 1 | | × | | | RORC | A, 1 | 2 | 1 | - | $(CY \leftarrow A_0, A_7 \leftarrow CY, A_{m-1} \leftarrow A_m) \times 1$ | | × | | | ROLC | A, 1 | 2 | 1 | - | $(CY \leftarrow A_7, A_0 \leftarrow CY, A_{m+1} \leftarrow A_m) \times 1$ | | × | | | ROLWC | AX,1 | 2 | 1 | - | $(CY \leftarrow AX_{15},AX_0 \leftarrow CY,AX_{m+1} \leftarrow AX_m) \times 1$ | | × | | | | BC,1 | 2 | 1 | - | $(CY \leftarrow BC_{15},BC_0 \leftarrow CY,BC_{m+1} \leftarrow BC_m) \times 1$ | | × | | Bit | MOV1 | CY, saddr.bit | 3 | 1 | - | $CY \leftarrow (saddr).bit$ | | × | | manipulate | | CY, sfr.bit | 3 | 1 | - | CY ← sfr.bit | | × | | | | CY, A.bit | 2 | 1 | _ | CY ← A.bit | | × | | | | CY, PSW.bit | 3 | 1 | - | $CY \leftarrow PSW.bit$ | | × | | | | CY,[HL].bit | 2 | 1 | 4 | $CY \leftarrow (HL).bit$ | | × | | | | saddr.bit, CY | 3 | 2 | _ | $(saddr).bit \leftarrow CY$ | | | | | | sfr.bit, CY | 3 | 2 | - | $sfr.bit \leftarrow CY$ | | | | | | A.bit, CY | 2 | 1 | _ | $A.bit \leftarrow CY$ | | | | | | PSW.bit, CY | 3 | 4 | _ | $PSW.bit \leftarrow CY$ | ×× | | | | | [HL].bit, CY | 2 | 2 | - | (HL).bit $\leftarrow$ CY | | | | | | CY, ES:[HL].bit | 3 | 2 | 5 | $CY \leftarrow (ES, HL).bit$ | | × | | | | ES:[HL].bit, CY | 3 | 3 | - | (ES, HL).bit $\leftarrow$ CY | | | | | AND1 | CY, saddr.bit | 3 | 1 | - | $CY \leftarrow CY \land (saddr).bit$ | | × | | | | CY, sfr.bit | 3 | 1 | - | $CY \leftarrow CY \land sfr.bit$ | | × | | | | CY, A.bit | 2 | 1 | _ | $CY \leftarrow CY \land A.bit$ | | × | | | | CY, PSW.bit | 3 | 1 | - | $CY \leftarrow CY \land PSW.bit$ | | × | | | | CY,[HL].bit | 2 | 1 | 4 | $CY \leftarrow CY \land (HL).bit$ | | × | | | | CY, ES:[HL].bit | 3 | 2 | 5 | $CY \leftarrow CY \land (ES, HL).bit$ | | × | | | OR1 | CY, saddr.bit | 3 | 1 | - | $CY \leftarrow CY \lor (saddr).bit$ | | × | | | | CY, sfr.bit | 3 | 1 | - | $CY \leftarrow CY \vee sfr.bit$ | | × | | | | CY, A.bit | 2 | 1 | = | $CY \leftarrow CY \lor A.bit$ | | × | | | | CY, PSW.bit | 3 | 1 | = | $CY \leftarrow CY \vee PSW.bit$ | | × | | | | CY, [HL].bit | 2 | 1 | 4 | $CY \leftarrow CY \lor (HL).bit$ | | × | | | | CY, ES:[HL].bit | 3 | 2 | 5 | $CY \leftarrow CY \lor (ES, HL).bit$ | | × | Remarks 1. One instruction clock cycle is one cycle of the CPU clock (fclk) selected by the system clock control register (CKC). <sup>2.</sup> When the program memory area is accessed. Table 26-5. Operation List (14/17) | Instruction | Mnemonic | Operands | Bytes | Clo | cks | Operation | | Flag | 9 | |-------------|----------|-----------------|-------|--------|--------|--------------------------------------|---|------|----| | Group | | | | Note 1 | Note 2 | | Z | AC | CY | | Bit | XOR1 | CY, saddr.bit | 3 | 1 | - | CY ← CY ← (saddr).bit | | | × | | manipulate | | CY, sfr.bit | 3 | 1 | = | $CY \leftarrow CY \neq sfr.bit$ | | | × | | | | CY, A.bit | 2 | 1 | - | $CY \leftarrow CY \neq A.bit$ | | | × | | | | CY, PSW.bit | 3 | 1 | _ | $CY \leftarrow CY \neq PSW.bit$ | | | × | | | | CY, [HL].bit | 2 | 1 | 4 | $CY \leftarrow CY \times (HL).bit$ | | | × | | | | CY, ES:[HL].bit | 3 | 2 | 5 | $CY \leftarrow CY \neq (ES, HL).bit$ | | | × | | | SET1 | saddr.bit | 3 | 2 | _ | (saddr).bit ← 1 | | | | | | | sfr.bit | 3 | 2 | _ | sfr.bit ← 1 | | | | | | | A.bit | 2 | 1 | - | A.bit $\leftarrow$ 1 | | | | | | | !addr16.bit | 4 | 2 | - | (addr16).bit ← 1 | | | | | | | PSW.bit | 3 | 4 | _ | PSW.bit ← 1 | × | × | × | | | | [HL].bit | 2 | 2 | _ | (HL).bit ← 1 | | | | | | | ES:!addr16.bit | 5 | 3 | - | (ES, addr16).bit ← 1 | | | | | | | ES:[HL].bit | 3 | 3 | - | (ES, HL).bit ← 1 | | | | | | CLR1 | saddr.bit | 3 | 2 | - | (saddr.bit) ← 0 | | | | | | | sfr.bit | 3 | 2 | _ | sfr.bit ← 0 | | | | | | | A.bit | 2 | 1 | - | A.bit $\leftarrow$ 0 | | | | | | | !addr16.bit | 4 | 2 | _ | (addr16).bit ← 0 | | | | | | | PSW.bit | 3 | 4 | _ | PSW.bit ← 0 | × | × | × | | | | [HL].bit | 2 | 2 | - | (HL).bit ← 0 | | | | | | | ES:!addr16.bit | 5 | 3 | - | (ES, addr16).bit ← 0 | | | | | | | ES:[HL].bit | 3 | 3 | - | (ES, HL).bit ← 0 | | | | | | SET1 | CY | 2 | 1 | _ | CY ← 1 | | | 1 | | | CLR1 | CY | 2 | 1 | - | CY ← 0 | | | 0 | | | NOT1 | CY | 2 | 1 | - | $CY \leftarrow \overline{CY}$ | | | × | 2. When the program memory area is accessed. Remarks 1. One instruction clock cycle is one cycle of the CPU clock (fclk) selected by the system clock control register (CKC). Table 26-5. Operation List (15/17) | Instruction | Mnemonic | Operands | Bytes | Clo | cks | Operation | | Flag | | |-----------------|----------|-----------|-------|--------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------|----| | Group | | | | Note 1 | Note 2 | | Z | AC | CY | | Call/<br>return | CALL | rp | 2 | 3 | - | $\begin{split} &(SP-2) \leftarrow (PC+2)s, (SP-3) \leftarrow (PC+2)H,\\ &(SP-4) \leftarrow (PC+2)L, PC \leftarrow CS, rp,\\ &SP \leftarrow SP-4 \end{split}$ | | | | | | | \$!addr20 | 3 | 3 | - | $\begin{split} (SP-2) \leftarrow (PC+3)s, (SP-3) \leftarrow (PC+3)H, \\ (SP-4) \leftarrow (PC+3)L, PC \leftarrow PC+3+\\ jdisp16, \\ SP \leftarrow SP-4 \end{split}$ | | | | | | | !addr16 | 3 | 3 | - | $\begin{split} &(SP-2) \leftarrow (PC+3)s, (SP-3) \leftarrow (PC+3)H,\\ &(SP-4) \leftarrow (PC+3)L, PC \leftarrow 0000, addr16,\\ &SP \leftarrow SP-4 \end{split}$ | | | | | | | !!addr20 | 4 | 3 | - | $\begin{split} (SP-2) \leftarrow (PC+4)_S, (SP-3) \leftarrow (PC+4)_H, \\ (SP-4) \leftarrow (PC+4)_L, PC \leftarrow \text{addr20}, \\ SP \leftarrow SP-4 \end{split}$ | | | | | | CALLT | [addr5] | 2 | 5 | - | $\begin{split} (SP-2) \leftarrow (PC+2)s, (SP-3) \leftarrow (PC+2)H, \\ (SP-4) \leftarrow (PC+2)L , PCs \leftarrow 0000, \\ PCH \leftarrow (0000, addr5+1), \\ PCL \leftarrow (0000, addr5), \\ SP \leftarrow SP-4 \end{split}$ | | | | | | BRK | - | 2 | 5 | - | $(SP-1) \leftarrow PSW, (SP-2) \leftarrow (PC+2)s,$<br>$(SP-3) \leftarrow (PC+2)H, (SP-4) \leftarrow (PC+2)L,$<br>$PCs \leftarrow 0000,$<br>$PCH \leftarrow (0007FH), PCL \leftarrow (0007EH),$<br>$SP \leftarrow SP-4, IE \leftarrow 0$ | | | | | | RET | - | 1 | 6 | - | $PCL \leftarrow (SP), PCH \leftarrow (SP + 1),$<br>$PCs \leftarrow (SP + 2), SP \leftarrow SP + 4$ | | | | | | RETI | - | 2 | 6 | _ | $\begin{aligned} & PCL \leftarrow (SP), PCH \leftarrow (SP+1), \\ & PCs \leftarrow (SP+2), PSW \leftarrow (SP+3), \\ & SP \leftarrow SP+4 \end{aligned}$ | R | R | R | | | RETB | - | 2 | 6 | - | $\begin{aligned} & PCL \leftarrow (SP), PCH \leftarrow (SP+1), \\ & PCs \leftarrow (SP+2), PSW \leftarrow (SP+3), \\ & SP \leftarrow SP+4 \end{aligned}$ | R | R | R | 2. When the program memory area is accessed. Remarks 1. One instruction clock cycle is one cycle of the CPU clock (fclk) selected by the system clock control register (CKC). Table 26-5. Operation List (16/17) | Instruction | Mnemonic | Operands | Bytes | Clo | cks | Operation | | Flag | | |---------------------|------------------------------------------------|--------------------------|-------|-----------------------|--------|--------------------------------------------------------------------------------------|---|------|----| | Group | | | | Note 1 | Note 2 | | Z | AC | CY | | Stack<br>manipulate | PUSH | PSW | 2 | 1 | - | $(SP - 1) \leftarrow PSW, (SP - 2) \leftarrow 00H,$<br>$SP \leftarrow SP - 2$ | | | | | | | rp | 1 | 1 | _ | $(SP - 1) \leftarrow rpH, (SP - 2) \leftarrow rpL,$<br>$SP \leftarrow SP - 2$ | | | | | | POP | PSW | 2 | 3 | - | $PSW \leftarrow (SP + 1), SP \leftarrow SP + 2$ | R | R | R | | | | rp | 1 | 1 | = | $rp \llcorner \leftarrow (SP), rp \shortmid \leftarrow (SP+1), SP \leftarrow SP+2$ | | | | | | MOVW | SP, #word | 4 | 1 | - | $SP \leftarrow word$ | | | | | | | SP, AX | 2 | 1 | - | $SP \leftarrow AX$ | | | | | | | AX, SP | 2 | 1 | - | $AX \leftarrow SP$ | | | | | | | HL, SP | 3 | 1 | - | $HL \leftarrow SP$ | | | | | | BC, SP | | 3 | 1 | - | $BC \leftarrow SP$ | | | | | | | DE, SP | 3 | 1 | - | DE ← SP | | | | | | ADDW SP, #byte 2 1 - SP $\leftarrow$ SP + byte | | | | | | | | | | | SUBW | SP, #byte | 2 | 1 | - | SP ← SP – byte | | | | | Unconditio | BR | AX | 2 | 3 | - | $PC \leftarrow CS$ , AX | | | | | nal branch | | \$addr20 | 2 | 3 | - | PC ← PC + 2 + jdisp8 | | | | | | | \$!addr20 | 3 | 3 | - | PC ← PC + 3 + jdisp16 | | | | | | | !addr16 | 3 | 3 | - | PC ← 0000, addr16 | | | | | | | !!addr20 | 4 | 3 | - | PC ← addr20 | | | | | Conditional | ВС | \$addr20 | 2 | 2/4 <sup>Note 3</sup> | - | PC ← PC + 2 + jdisp8 if CY = 1 | | | | | branch | BNC | \$addr20 | 2 | 2/4 <sup>Note 3</sup> | - | PC ← PC + 2 + jdisp8 if CY = 0 | | | | | | BZ | \$addr20 | 2 | 2/4 <sup>Note 3</sup> | - | $PC \leftarrow PC + 2 + jdisp8 \text{ if } Z = 1$ | | | | | | BNZ | \$addr20 | 2 | 2/4 <sup>Note 3</sup> | - | $PC \leftarrow PC + 2 + jdisp8 \text{ if } Z = 0$ | | | | | | ВН | \$addr20 | 3 | 2/4 <sup>Note 3</sup> | - | $PC \leftarrow PC + 3 + jdisp8 \text{ if } (Z \lor CY) = 0$ | | | | | | BNH | \$addr20 | 3 | 2/4 <sup>Note 3</sup> | - | $PC \leftarrow PC+3+jdisp8 \text{ if } (Z \lor CY)=1$ | | | | | | ВТ | saddr.bit, \$addr20 | 4 | 3/5 <sup>Note 3</sup> | - | PC ← PC + 4 + jdisp8 if (saddr).bit = 1 | | | | | | | sfr.bit, \$addr20 | 4 | 3/5 <sup>Note 3</sup> | - | PC ← PC + 4 + jdisp8 if sfr.bit = 1 | | | | | | | A.bit, \$addr20 | 3 | 3/5 <sup>Note 3</sup> | - | PC ← PC + 3 + jdisp8 if A.bit = 1 | | | | | | | PSW.bit, \$addr20 | 4 | 3/5 <sup>Note 3</sup> | - | PC ← PC + 4 + jdisp8 if PSW.bit = 1 | | | | | | | [HL].bit, \$addr20 | 3 | 3/5 <sup>Note 3</sup> | 6/7 | PC ← PC + 3 + jdisp8 if (HL).bit = 1 | | | | | | | ES:[HL].bit,<br>\$addr20 | 4 | 4/6 <sup>Note 3</sup> | 7/8 | PC ← PC + 4 + jdisp8 if (ES, HL).bit = 1 | | | | **Notes 1.** When the internal RAM area, SFR area, or extended SFR area is accessed, or for an instruction with no data access. - 2. When the program memory area is accessed. - 3. This indicates the number of clocks "when condition is not met/when condition is met". 2. This number of clocks is for when the program is in the internal ROM (flash memory) area. When fetching an instruction from the internal RAM area, the number of clocks is twice the number of clocks plus 3, maximum. <R> Table 26-5. Operation List (17/17) | | Instruction | Mnemonic | Operands | Bytes | Clo | cks | Operation | | Flag | |---------|-------------|----------|-----------------------|-------|-----------------------|--------|----------------------------------------------------------------------------------------|---|-------| | | Group | | | | Note 1 | Note 2 | | Z | AC CY | | | Condition | BF | saddr.bit, \$addr20 | 4 | 3/5 <sup>Note 3</sup> | - | $PC \leftarrow PC + 4 + jdisp8 \text{ if (saddr).bit} = 0$ | | | | | al branch | | sfr.bit, \$addr20 | 4 | 3/5 <sup>Note 3</sup> | - | $PC \leftarrow PC + 4 + jdisp8 \text{ if sfr.bit} = 0$ | | | | | | | A.bit, \$addr20 | 3 | 3/5 <sup>Note 3</sup> | - | $PC \leftarrow PC + 3 + jdisp8 \text{ if A.bit} = 0$ | | | | | | | PSW.bit, \$addr20 | 4 | 3/5 <sup>Note 3</sup> | - | $PC \leftarrow PC + 4 + jdisp8 \text{ if PSW.bit} = 0$ | | | | <r></r> | | | [HL].bit, \$addr20 | 3 | 3/5 <sup>Note 3</sup> | 6/7 | $PC \leftarrow PC + 3 + jdisp8 \text{ if (HL).bit} = 0$ | | | | <r></r> | | | ES:[HL].bit, \$addr20 | 4 | 4/6 <sup>Note 3</sup> | 7/8 | $PC \leftarrow PC + 4 + jdisp8 \text{ if (ES, HL).bit} = 0$ | | | | | | BTCLR | saddr.bit, \$addr20 | 4 | 3/5 <sup>Note 3</sup> | - | $PC \leftarrow PC + 4 + jdisp8$ if (saddr).bit = 1 then reset (saddr).bit | | | | | | | sfr.bit, \$addr20 | 4 | 3/5 <sup>Note 3</sup> | _ | $PC \leftarrow PC + 4 + jdisp8$ if $sfr.bit = 1$ then reset $sfr.bit$ | | | | | | | A.bit, \$addr20 | 3 | 3/5 <sup>Note 3</sup> | 1 | $PC \leftarrow PC + 3 + jdisp8$ if A.bit = 1 then reset A.bit | | | | | | | PSW.bit, \$addr20 | 4 | 3/5 <sup>Note 3</sup> | _ | PC ← PC + 4 + jdisp8 if PSW.bit = 1 then reset PSW.bit | × | × × | | | | | [HL].bit, \$addr20 | 3 | 3/5 <sup>Note 3</sup> | 1 | $PC \leftarrow PC + 3 + jdisp8$ if (HL).bit = 1 then reset (HL).bit | | | | | | | ES:[HL].bit, \$addr20 | 4 | 4/6 <sup>Note 3</sup> | ı | $PC \leftarrow PC + 4 + jdisp8 \text{ if (ES, HL).bit} = 1$<br>then reset (ES, HL).bit | | | | | Conditional | SKC | _ | 2 | 1 | - | Next instruction skip if CY = 1 | | | | | skip | SKNC | _ | 2 | 1 | - | Next instruction skip if CY = 0 | | | | | | SKZ | _ | 2 | 1 | - | Next instruction skip if Z = 1 | | | | | | SKNZ | _ | 2 | 1 | - | Next instruction skip if Z = 0 | | | | | | SKH | - | 2 | 1 | _ | Next instruction skip if $(Z \lor CY) = 0$ | | | | | | SKNH | - | 2 | 1 | - | Next instruction skip if $(Z \lor CY) = 1$ | | | | | CPU | SEL | RBn | 2 | 1 | - | RBS[1:0] ← n | | | | | control | NOP | - | 1 | 1 | - | No Operation | | | | | | El | _ | 3 | 4 | = | IE ← 1(Enable Interrupt) | | | | | DI | | _ | 3 | 4 | = | IE ← 0(Disable Interrupt) | | | | | | HALT | _ | 2 | 3 | = | Set HALT Mode | | | | | | STOP | | 2 | 3 | - | Set STOP Mode | | | **Notes 1.** When the internal RAM area, SFR area, or extended SFR area is accessed, or for an instruction with no data access. - 2. When the program memory area is accessed. - 3. This indicates the number of clocks "when condition is not met/when condition is met". - 2. This number of clocks is for when the program is in the internal ROM (flash memory) area. When fetching an instruction from the internal RAM area, the number of clocks is twice the number of clocks plus 3, maximum. - **3.** n indicates the number of register banks (n = 0 to 3) #### CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS) Target products Conventional-specification products: µPD78F1142, 78F1143, 78F1144, 78F1145, 78F1146, Expanded-specification products: $\mu$ PD78F1142A, 78F1143A, 78F1144A, 78F1145A, 78F1146A Caution The 78K0R/KE3 has an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. NEC Electronics is not liable for problems occurring when the on-chip debug function is used. #### Absolute Maximum Ratings ( $T_A = 25^{\circ}C$ ) (1/2) | Parameter | Symbols | Conditions | Ratings | Unit | |------------------------|------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------| | Supply voltage | V <sub>DD</sub> | | -0.5 to +6.5 | ٧ | | | EV <sub>DD</sub> | | -0.5 to +6.5 | ٧ | | | Vss | | -0.5 to +0.3 | ٧ | | | EVss | | -0.5 to +0.3 | ٧ | | | AVREF | | -0.5 to V <sub>DD</sub> +0.3 <sup>Note 1</sup> | ٧ | | | AVss | | -0.5 to +0.3 | ٧ | | REGC pin input voltage | VIREGC | REGC | -0.3 to +3.6 | ٧ | | | | | and $-0.3$ to $V_{DD}$ $+0.3^{Note 2}$ | | | Input voltage | VII | P00 to P06, P10 to P17, P30, P31, P40 to P43, P50 to P55, P70 to P77, P120 to P124, P140, P141, EXCLK, RESET, FLMD0 | -0.3 to EV <sub>DD</sub> +0.3 and $-0.3$ to V <sub>DD</sub> +0.3 Note 1 | V | | | V <sub>I2</sub> | P60 to P63 (N-ch open-drain) | -0.3 to +6.5 | ٧ | | | Vıз | P20 to P27 | -0.3 to AV <sub>REF</sub> +0.3<br>and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 1</sup> | V | | Output voltage | Vo <sub>1</sub> | P00 to P06, P10 to P17, P30, P31, P40 to P43, P50 to P55, P60 to P63, P70 to P77, P120, P130, P140, P141 | -0.3 to EV <sub>DD</sub> +0.3 <sup>Note 1</sup> | V | | | V <sub>O2</sub> | P20 to P27 | -0.3 to AVREF +0.3 | ٧ | | Analog input voltage | Van | ANI0 to ANI7 | -0.3 to AV <sub>REF</sub> +0.3 <sup>Note 1</sup> and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 1</sup> | V | #### Notes 1. Must be 6.5 V or lower. 2. Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it. Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. ### Absolute Maximum Ratings ( $T_A = 25^{\circ}C$ ) (2/2) | Parameter | Symbols | | Conditions | Ratings | Unit | |----------------------|------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------|------------|------| | Output current, high | Iон1 Per pin | | P00 to P06, P10 to P17, P30,<br>P31, P40 to P43, P50 to P55,<br>P70 to P77, P120, P130, P140,<br>P141 | -10 | mA | | | | Total of all pins<br>-80 mA | P00 to P04, P40 to P43, P120,<br>P130, P140, P141 | -25 | mA | | | | | P05, P06, P10 to P17, P30, P31, P50 to P55, P70 to P77 | -55 | mA | | | <b>І</b> он2 | Per pin | P20 to P27 | -0.5 | mA | | | | Total of all pins | | -2 | mA | | Output current, low | lo <sub>L1</sub> | Per pin | P00 to P06, P10 to P17, P30,<br>P31, P40 to P43, P50 to P55,<br>P60 to P63, P70 to P77, P120,<br>P130, P140, P141 | 30 | mA | | | | Total of all pins<br>200 mA | P00 to P04, P40 to P43, P120,<br>P130, P140, P141 | 60 | mA | | | | | P05, P06, P10 to P17, P30, P31, P50 to P55, P60 to P63, P70 to P77 | 140 | mA | | | lo <sub>L2</sub> | Per pin | P20 to P27 | 1 | mA | | | | Total of all pins | | 5 | mA | | Operating ambient | TA | In normal operati | on mode | -40 to +85 | °C | | temperature | | In flash memory | programming mode | | | | Storage temperature | T <sub>stg</sub> | | | | °C | Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. #### <R> X1 Oscillator Characteristics ### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ | Resonator | Recommended<br>Circuit | Parameter | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------|------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------|------|------|------| | Ceramic resonator | Vss X1 X2 | X1 clock oscillation<br>frequency (fx) <sup>Note</sup> | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$<br>$1.8 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$ | 2.0 | | 20.0 | MHz | | Crystal resonator | Vss X1 X2 C1 C2 T | X1 clock oscillation<br>frequency (fx) <sup>Note</sup> | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ $1.8 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$ | 2.0 | | 20.0 | MHz | Note Indicates only oscillator characteristics. Refer to AC Characteristics for instruction execution time. Cautions 1. When using the X1 oscillator, wire as follows in the area enclosed by the broken lines in the above figures to avoid an adverse effect from wiring capacitance. - . Keep the wiring length as short as possible. - Do not cross the wiring with the other signal lines. - Do not route the wiring near a signal line through which a high fluctuating current flows. - Always make the ground point of the oscillator capacitor the same potential as Vss. - Do not ground the capacitor to a ground pattern through which a high current flows. - . Do not fetch signals from the oscillator. - 2. Since the CPU is started by the internal high-speed oscillation clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used. #### **Internal Oscillator Characteristics** $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EVss} = \text{AVss} = 0 \text{ V})$ | Oscillators | Parameters | Cond | ditions | MIN. | TYP. | MAX. | Unit | |---------------------------|---------------------------------------------------------|---------------------------------------------------|--------------------------------|------|------|------|------| | 8 MHz internal oscillator | Internal high-<br>speed oscillation | $2.7~V \leq V_{DD} \leq 5.5~V$ | 7.6 | 8.0 | 8.4 | MHz | | | | clock frequency<br>(f <sub>IH</sub> ) <sup>Note 1</sup> | 1.8 V ≤ V <sub>DD</sub> < 2.7 V | 5.0 | 8.0 | 8.4 | MHz | | | 240 kHz internal | Internal low-speed | Normal current mode | $2.7~V \leq V_{DD} \leq 5.5~V$ | 216 | 240 | 264 | kHz | | oscillator | oscillation clock | $1.8 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$ | | 192 | 240 | 264 | kHz | | | frequency (f∟) | Low consumption current m | node <sup>Note 2</sup> | 192 | 240 | 264 | kHz | - **Notes 1.** This only indicates the oscillator characteristics of when HIOTRM is set to 10H. Refer to AC Characteristics for instruction execution time. - 2. Regulator output is set to low consumption current mode in the following cases: - When the RMC register is set to 5AH. - During system reset - In STOP mode (except during OCD mode) - When both the high-speed system clock (fмx) and the high-speed internal oscillation clock (fін) are stopped during CPU operation with the subsystem clock (fxт) - When both the high-speed system clock (f<sub>MX</sub>) and the high-speed internal oscillation clock (f<sub>IH</sub>) are stopped during the HALT mode when the CPU operation with the subsystem clock (f<sub>XT</sub>) has been set. **Remark** For details on the normal current mode and low consumption current mode according to the regulator output voltage, refer to **CHAPTER 21 REGULATOR**. ### <R> XT1 Oscillator Characteristics (Ta = -40 to +85°C, 1.8 V $\leq$ VDD = EVDD $\leq$ 5.5 V, Vss = EVss = AVss = 0 V) | Resonator | Recommended<br>Circuit | Items | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------|----------------------------|----------------------------------------------------------|------------|------|--------|------|------| | Crystal resonator | Vss XT2 XT1 Rd C4 — C3 — | XT1 clock oscillation<br>frequency (fxt) <sup>Note</sup> | | 32 | 32.768 | 35 | kHz | Note Indicates only oscillator characteristics. Refer to AC Characteristics for instruction execution time. Cautions 1. When using the XT1 oscillator, wire as follows in the area enclosed by the broken lines in the above figures to avoid an adverse effect from wiring capacitance. - Keep the wiring length as short as possible. - Do not cross the wiring with the other signal lines. - Do not route the wiring near a signal line through which a high fluctuating current flows. - Always make the ground point of the oscillator capacitor the same potential as Vss. - Do not ground the capacitor to a ground pattern through which a high current flows. - . Do not fetch signals from the oscillator. - 2. The XT1 oscillator is designed as a low-amplitude circuit for reducing power consumption, and is more prone to malfunction due to noise than the X1 oscillator. Particular care is therefore required with the wiring method when the XT1 clock is used. #### **Recommended Oscillator Constants** ### (1) X1 oscillation: Ceramic resonator (AMPH = 0, RMC = 00H, $T_A = -40$ to +85°C) | Manufacturer | Part Number | SMD/ | Frequency | Recommended | Circuit Constants | Oscillation Vo | oltage Range | |---------------|-----------------|------|-----------|---------------|-------------------|----------------|--------------| | | | Lead | (MHz) | C1 (pF) | C2 (pF) | MIN. (V) | MAX. (V) | | Murata | CSTCC2M00G56-R0 | SMD | 2.0 | Internal (47) | Internal (47) | 1.8 | 5.5 | | Manufacturing | CSTCR4M00G55-R0 | SMD | 4.0 | Internal (39) | Internal (39) | 1.8 | | | Co., Ltd. | CSTLS4M00G56-B0 | Lead | | Internal (47) | Internal (47) | 1.8 | | | | CSTCR4M19G55-R0 | SMD | 4.194 | Internal (39) | Internal (39) | 1.8 | | | | CSTLS4M19G56-B0 | Lead | | Internal (47) | Internal (47) | 1.8 | | | | CSTCR4M91G55-R0 | SMD | 4.915 | Internal (39) | Internal (39) | 1.8 | | | | CSTLS4M91G53-B0 | Lead | | Internal (15) | Internal (15) | 1.8 | | | | CSTLS4M91G56-B0 | | | Internal (47) | Internal (47) | 2.1 | | | | CSTCR5M00G53-R0 | SMD | 5.0 | Internal (15) | Internal (15) | 1.8 | | | | CSTCR5M00G55-R0 | | | Internal (39) | Internal (39) | 1.8 | | | | CSTLS5M00G53-B0 | Lead | | Internal (15) | Internal (15) | 1.8 | | | | CSTLS5M00G56-B0 | | | Internal (47) | Internal (47) | 2.1 | | | | CSTCR6M00G53-R0 | SMD | 6.0 | Internal (15) | Internal (15) | 1.8 | | | | CSTCR6M00G55-R0 | | | Internal (39) | Internal (39) | 1.9 | | | | CSTLS6M00G53-B0 | Lead | | Internal (15) | Internal (15) | 1.8 | | | | CSTLS6M00G56-B0 | | | Internal (47) | Internal (47) | 2.2 | | | | CSTCE8M00G52-R0 | SMD | 8.0 | Internal (10) | Internal (10) | 1.8 | | | | CSTCE8M00G55-R0 | | | Internal (33) | Internal (33) | 1.9 | | | | CSTLS8M00G53-B0 | Lead | | Internal (15) | Internal (15) | 1.8 | | | | CSTLS8M00G56-B0 | | | Internal (47) | Internal (47) | 2.4 | | | | CSTCE8M38G52-R0 | SMD | 8.388 | Internal (10) | Internal (10) | 1.8 | | | | CSTCE8M38G55-R0 | | | Internal (33) | Internal (33) | 1.9 | | | | CSTLS8M38G53-B0 | Lead | | Internal (15) | Internal (15) | 1.8 | | | | CSTLS8M38G56-B0 | | | Internal (47) | Internal (47) | 2.4 | | | | CSTCE10M0G52-R0 | SMD | 10.0 | Internal (10) | Internal (10) | 1.8 | | | | CSTCE10M0G55-R0 | | | Internal (33) | Internal (33) | 2.1 | | | | CSTLS10M0G53-B0 | Lead | | Internal (15) | Internal (15) | 1.8 | | | TOKO, Inc. | DCRHTC(P)2.00LL | Lead | 2.0 | Internal (30) | Internal (30) | 1.8 | 5.5 | | | DCRHTC(P)4.00LL | | 4.0 | Internal (30) | Internal (30) | | | | | DECRHTC4.00 | SMD | 4.0 | Internal (15) | Internal (15) | | | | | DCRHYC(P)8.00A | Lead | 8.0 | Internal (22) | Internal (22) | | | Caution The oscillator constants shown above are reference values based on evaluation in a specific environment by the resonator manufacturer. If it is necessary to optimize the oscillator characteristics in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. <R> When doing so, check the conditions for using the AMPH bit, RMC register, and whether to enter or exit the STOP mode. The oscillation voltage and oscillation frequency only indicate the oscillator characteristic. Use the 78K0R/KE3 so that the internal operation conditions are within the specifications of the DC and AC characteristics. #### (2) X1 oscillation: Crystal resonator (AMPH = 0, RMC = 00H, $T_A = -40$ to +85°C) <R> | Manufacturer | Part Number | SMD/<br>Lead | Frequency<br>(MHz) | | nded Circuit<br>stants | Oscillation V | oltage Range | |--------------|----------------------|--------------|--------------------|---------|------------------------|---------------|--------------| | | | | | C1 (pF) | C2 (pF) | MIN. (V) | MAX. (V) | | KYOCERA | HC49SFWB04194D0PPTZZ | Lead | 4.194 | 10 | 10 | 1.8 | 5.5 | | KINSEKI | CX49GFWB04194D0PPTZZ | | | | | | | | Co., Ltd. | CX1255GB04194D0PPTZZ | SMD | | | | | | | | HC49SFWB05000D0PPTZZ | Lead | 5.0 | 10 | 10 | 1.8 | | | | CX49GFWB05000D0PPTZZ | | | | | | | | | CX1255GB05000D0PPTZZ | SMD | | | | | | | | CX8045GB05000D0PPTZZ | | | | | | | | | HC49SFWB08380D0PPTZZ | Lead | 8.38 | 10 | 10 | 1.8 | | | | CX49GFWB08380D0PPTZZ | | | | | | | | | CX1255GB08380D0PPTZZ | SMD | | | | | | | | CX8045GB08380D0PPTZZ | | | | | | | | | CX5032GB08380D0PPTZZ | | | | | | | | | HC49SFWB10000D0PPTZZ | Lead | 10.0 | 10 | 10 | 1.8 | | | | CX49GFWB10000D0PPTZZ | | | | | | | | | CX1255GB10000D0PPTZZ | SMD | | | | | | | | CX8045GB10000D0PPTZZ | | | | | | | | | CX5032GB10000D0PPTZZ | | | | | | | | | CX5032SB10000D0PPTZZ | | | | | | | | | CX3225GB10000D0PPTZZ | | | | | | | Caution The oscillator constants shown above are reference values based on evaluation in a specific environment by the resonator manufacturer. If it is necessary to optimize the oscillator characteristics in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. When doing so, check the conditions for using the AMPH bit, RMC register, and whether to enter or exit the STOP mode. The oscillation voltage and oscillation frequency only indicate the oscillator characteristic. Use the 78K0R/KE3 so that the internal operation conditions are within the specifications of the DC and AC characteristics. #### (3) X1 oscillation: Ceramic resonator (AMPH = 1, RMC = 00H, TA = -40 to +85°C) | Manufacturer | Part Number | SMD/ | Frequency | Recommended | Circuit Constants | Oscillation Vo | oltage Range | |---------------|-------------------|--------------|-----------|---------------|-------------------|----------------|--------------| | | | Lead | (MHz) | C1 (pF) | C2 (pF) | MIN. (V) | MAX. (V) | | Murata | CSTCE12M0G55-R0 | SMD | 12.0 | Internal (33) | Internal (33) | 1.8 | 5.5 | | Manufacturing | CSTCE16M0V53-R0 | SMD | 16.0 | Internal (15) | Internal (15) | 1.8 | | | Co., Ltd. | CSTLS16M0X51-B0 | Lead | | Internal (5) | Internal (5) | 1.8 | | | | CSTCE20M0V53-R0 | SMD | 20.0 | Internal (15) | Internal (15) | 1.9 | | | | CSTCG20M0V53-R0 | Small<br>SMD | | Internal (15) | Internal (15) | 2.0 | | | | CSTLS20M0X51-B0 | Lead | | Internal (5) | Internal (5) | 1.9 | | | TOKO, Inc. | DCRHYC(P)12.00A | Lead | 12.0 | Internal (22) | Internal (22) | 1.8 | 5.5 | | | DCRHZ(P)16.00A-15 | Lead | 16.0 | Internal (15) | Internal (15) | | | | | DCRHZ(P)20.00A-15 | Lead | 20.0 | Internal (15) | Internal (15) | 2.0 | | | | DECRHZ20.00 | SMD | | Internal (10) | Internal (10) | 1.8 | | # Caution The oscillator constants shown above are reference values based on evaluation in a specific environment by the resonator manufacturer. If it is necessary to optimize the oscillator characteristics in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. When doing so, check the conditions for using the AMPH bit, RMC register, and whether to enter or exit the STOP mode. The oscillation voltage and oscillation frequency only indicate the oscillator characteristic. Use the 78K0R/KE3 so that the internal operation conditions are within the specifications of the DC and AC characteristics. <R> #### (4) X1 oscillation: Crystal resonator (AMPH = 1, RMC = 00H, T<sub>A</sub> = -40 to +85°C) | Manufacturer | Part Number | SMD/<br>Lead | Frequency<br>(MHz) | | nded Circuit<br>stants | Oscillation V | oltage Range | |--------------|----------------------|--------------|--------------------|---------|------------------------|---------------|--------------| | | | | | C1 (pF) | C2 (pF) | MIN. (V) | MAX. (V) | | KYOCERA | HC49SFWB16000D0PPTZZ | Lead | 16.0 | 10 | 10 | 1.8 | 5.5 | | KINSEKI | CX49GFWB16000D0PPTZZ | | | | | | | | Co., Ltd. | CX1255GB16000D0PPTZZ | SMD | | | | | | | | CX8045GB16000D0PPTZZ | | | | | | | | | CX5032GB16000D0PPTZZ | | | | | | | | | CX5032SB16000D0PPTZZ | | | | | | | | | CX3225GB16000D0PPTZZ | | | | | | | | | CX3225SB16000D0PPTZZ | | | | | | | | | CX2520SB16000D0PPTZZ | | | | | | | | | HC49SFWB20000D0PPTZZ | Lead | 20.0 | 10 | 10 | 2.3 | | | | CX49GFWB20000D0PPTZZ | | | | | | | | | CX1255GB20000D0PPTZZ | SMD | | | | | | | | CX8045GB20000D0PPTZZ | | | | | | | | | CX5032GB20000D0PPTZZ | | | | | | | | | CX5032SB20000D0PPTZZ | | | | | | | | | CX3225GB20000D0PPTZZ | | | | | | | | | CX3225SB20000D0PPTZZ | | | | | | | | | CX2520SB20000D0PPTZZ | | | | | | | | | CX2016SB20000D0PPTZZ | | | | | | | Caution The oscillator constants shown above are reference values based on evaluation in a specific environment by the resonator manufacturer. If it is necessary to optimize the oscillator characteristics in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. When doing so, check the conditions for using the AMPH bit, RMC register, and whether to enter or exit the STOP mode. The oscillation voltage and oscillation frequency only indicate the oscillator characteristic. Use the 78K0R/KE3 so that the internal operation conditions are within the specifications of the DC and AC characteristics. #### (5) XT1 oscillation: Crystal resonator ( $T_A = -40 \text{ to } +85^{\circ}\text{C}$ ) | Manufacturer | Part | SMD/ | Frequency | Load Capacitance | Recomme | ended Circuit | Constants | Oscillation V | oltage Range | |---------------------|--------|-------|-----------|------------------|---------|---------------|-----------|---------------|--------------| | | Number | Lead | (kHz) | CL (pF) | C3 (pF) | C4 (pF) | Rd (kΩ) | MIN. (V) | MAX. (V) | | Seiko | SP-T2A | SMD | 32.768 | 6.0 | 5 | 5 | 0 | 1.8 | 5.5 | | Instruments | | | | 12.5 | 18 | 18 | 0 | | | | Inc. | SSP-T7 | Small | | 7.0 | 7 | 7 | 0 | | | | | | SMD | | 12.5 | 18 | 18 | 0 | | | | | VT-200 | Lead | | 6.0 | 5 | 5 | 0 | | | | | | | | 12.5 | 18 | 18 | 0 | | | | CITIZEN | CM200S | SMD | 32.768 | 9.0 | 12 | 15 | 0 | 1.8 | 5.5 | | FINETECH | | | | | 12 | 15 | 100 | | | | MIYOTA CO.,<br>LTD. | CM315 | SMD | | 9.0 | 15 | 15 | 0 | | | | | | | | | 15 | 15 | 100 | | | | | CM519 | SMD | | 9.0 | 15 | 12 | 0 | | | | | | | | | 15 | 12 | 100 | | | Caution The oscillator constants shown above are reference values based on evaluation in a specific environment by the resonator manufacturer. If it is necessary to optimize the oscillator characteristics in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. When doing so, check the conditions for using the RMC register, and whether to enter or exit the STOP mode. The oscillation voltage and oscillation frequency only indicate the oscillator characteristic. Use the 78K0R/KE3 so that the internal operation conditions are within the specifications of the DC and AC characteristics. #### (6) XT1 oscillation: Crystal resonator ( $T_A = -20 \text{ to } +70^{\circ}\text{C}$ ) | Manufacturer | Part | SMD/ | Frequency | Load Capacitance | Recomme | ended Circuit | Constants | Oscillation V | oltage Range | |---------------------|---------|------|-----------|------------------|---------|---------------|-----------|---------------|--------------| | | Number | Lead | (kHz) | CL (pF) | C3 (pF) | C4 (pF) | Rd (kΩ) | MIN. (V) | MAX. (V) | | CITIZEN | CFS-206 | Lead | 32.768 | 12.5 | 22 | 18 | 0 | 1.8 | 5.5 | | FINETECH | | | | | 22 | 18 | 100 | | | | MIYOTA CO.,<br>LTD. | | | | 9.0 | 12 | 15 | 0 | | | | | | | | | 12 | 15 | 100 | | | Caution The oscillator constants shown above are reference values based on evaluation in a specific environment by the resonator manufacturer. If it is necessary to optimize the oscillator characteristics in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. When doing so, check the conditions for using the RMC register, and whether to enter or exit the STOP mode. The oscillation voltage and oscillation frequency only indicate the oscillator characteristic. Use the 78K0R/KE3 so that the internal operation conditions are within the specifications of the DC and AC characteristics. <R> <R> #### DC Characteristics (1/10) #### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, 1.8 \text{ V} \le \text{AV}_{REF} \le \text{V}_{DD}, \text{Vss} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |------------------------|--------------|-------------------------------------|---------------------------------------------------------------|------|------|-------|------| | Output current, | Іон1 | Per pin for P00 to P06, P10 to P17, | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | -3.0 | mA | | high <sup>Note 1</sup> | | P30, P31, P40 to P43, P50 to P55, | $2.7~V \leq V_{DD} < 4.0~V$ | | | -1.0 | mA | | | | P70 to P77, P120, P130, P140, P141 | $1.8~V \leq V_{DD} < 2.7~V$ | | | -1.0 | mA | | | | Total of P00 to P04, P40 to P43, | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | -20.0 | mA | | | | P120, P130, P140, P141 | $2.7~V \leq V_{DD} < 4.0~V$ | | | -10.0 | mA | | | | (When duty = 70% Note 2) | $1.8~V \leq V_{DD} < 2.7~V$ | | | -5.0 | mA | | | | Total of P05, P06, P10 to P17, P30, | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | -30.0 | mA | | | | P31, P50 to P55, P70 to P77 | $2.7~V \leq V_{DD} < 4.0~V$ | | | -19.0 | mA | | | | (When duty = 70% Note 2) | $1.8 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$ | | | -10.0 | mA | | | | Total of all pins | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | -50.0 | mA | | | | (When duty = 60% Note 2) | $2.7~\textrm{V} \leq \textrm{V}_\textrm{DD} < 4.0~\textrm{V}$ | | | -29.0 | mA | | | | | $1.8~V \leq V_{DD} < 2.7~V$ | | | -15.0 | mA | | | <b>I</b> OH2 | Per pin for P20 to P27 | $AV_{\text{REF}} \leq V_{\text{DD}}$ | | | -0.1 | mA | - **Notes 1.** Value of current at which the device operation is guaranteed even if the current flows from EV<sub>DD</sub> pin to an output pin. - **2.** Specification under conditions where the duty factor is 60% or 70%. The output current value that has changed the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). • Total output current of pins = $(IOH \times 0.7)/(n \times 0.01)$ <Example> Where IoH = -20.0 mA and n = 50% Total output current of pins = $(-20.0 \times 0.7)/(50 \times 0.01) = -28.0$ mA However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. #### Caution P02 to P04 do not output high level in N-ch open-drain mode. #### DC Characteristics (2/10) #### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{Vdd} = \text{EVdd} \le 5.5 \text{ V}, 1.8 \text{ V} \le \text{AVref} \le \text{Vdd}, \text{Vss} = \text{EVss} = \text{AVss} = 0 \text{ V})$ | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |-----------------------|------------------|------------------------------------------------|---------------------------------------------------------------|------|------|------|------| | Output current, | l <sub>OL1</sub> | Per pin for P00 to P02, P05, P06, | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | 8.5 | mA | | Iow <sup>Note 1</sup> | | P10 to P17, P30, P31, P40 to P43, | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}$ | | | 1.0 | mA | | | | P50 to P55, P70 to P77, P120, P130, P140, P141 | $1.8~\text{V} \leq \text{V}_{\text{DD}} < 2.7~\text{V}$ | | | 0.5 | mA | | | | Per pin for P03, P04 | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ | | | 8.5 | mA | | | | | $2.7~\textrm{V} \leq \textrm{V}_\textrm{DD} < 4.0~\textrm{V}$ | | | 1.5 | mA | | | | | $1.8 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$ | | | 0.6 | mA | | | | Per pin for P60 to P63 | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | 15.0 | mA | | | | | $2.7~V \leq V_{DD} < 4.0~V$ | | | 3.0 | mA | | | | | $1.8~V \leq V_{DD} < 2.7~V$ | | | 2.0 | mA | | | | | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | 20.0 | mA | | | | P120, P130, P140, P141 | $2.7~V \leq V_{DD} < 4.0~V$ | | | 15.0 | mA | | | | (When duty = 70% Note 2) | $1.8~V \leq V_{DD} < 2.7~V$ | | | 9.0 | mA | | | | Total of P05, P06, P10 to P17, P30, | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | 45.0 | mA | | | | P31, P50 to P55, P60 to P63, | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}$ | | | 35.0 | mA | | | | P70 to P77 (When duty = 70% Note 2) | 1.8 V ≤ V <sub>DD</sub> < 2.7 V | | | 20.0 | mA | | | | Total of all pins | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | 65.0 | mA | | | | (When duty = 60% Note 2) | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}$ | | | 50.0 | mA | | | | | $1.8 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$ | | | 29.0 | mA | | | lo <sub>L2</sub> | Per pin for P20 to P27 | $AV_{\text{REF}} \leq V_{\text{DD}}$ | | | 0.4 | mA | - **Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from an output pin to EVss, Vss, and AVss pin. - **2.** Specification under conditions where the duty factor is 60% or 70%. The output current value that has changed the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). • Total output current of pins = $(IoL \times 0.7)/(n \times 0.01)$ <Example> Where IoL = 20.0 mA and n = 50% Total output current of pins = $(20.0 \times 0.7)/(50 \times 0.01) = 28.0 \text{ mA}$ However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. #### DC Characteristics (3/10) #### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, 1.8 \text{ V} \le \text{AV}_{REF} \le \text{V}_{DD}, \text{Vss} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |----------------|------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|--------------------|------| | Input voltage, | V <sub>IH1</sub> | P01, P02, P12, P13, P15, P41, P52 to | P55, P121 to P124 | 0.7V <sub>DD</sub> | | $V_{DD}$ | V | | high | V <sub>IH2</sub> | P00, P03 to P06, P10, P11, P14, P16, P17, P30, P31, P40, P42, P43, P50, P51, P70 to P77, P120, P140, P141, EXCLK, RESET | Normal input buffer | 0.8V <sub>DD</sub> | | V <sub>DD</sub> | V | | | VIH3 | P03, P04 | TTL input buffer $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ | 2.2 | | V <sub>DD</sub> | V | | | | | TTL input buffer 2.7 V ≤ V <sub>DD</sub> < 4.0 V | 2.0 | | V <sub>DD</sub> | V | | | | | TTL input buffer 1.8 V ≤ V <sub>DD</sub> < 2.7 V | 1.6 | | V <sub>DD</sub> | V | | | V <sub>IH4</sub> | P20 to P27 | $2.7 \text{ V} \le \text{AV}_{\text{REF}} \le \text{V}_{\text{DD}}$<br>$\text{AV}_{\text{REF}} = \text{V}_{\text{DD}} < 2.7 \text{ V}$ | 0.7AVREF | | AVREF | V | | | V <sub>IH5</sub> | P60 to P63 | I | 0.7V <sub>DD</sub> | | 6.0 | V | | | V <sub>IH6</sub> | FLMD0 | | 0.9V <sub>DD</sub> | | V <sub>DD</sub> | V | | Input voltage, | V <sub>IL1</sub> | P01, P02, P12, P13, P15, P41, P52 to | P55, P121 to P124 | 0 | | 0.3V <sub>DD</sub> | V | | low | VIL2 | P00, P03 to P06, P10, P11, P14, P16, P17, P30, P31, P40, P42, P43, P50, P51, P70 to P77, P120, P140, P141, EXCLK, RESET | Normal input buffer | 0 | | 0.2V <sub>DD</sub> | V | | | V <sub>IL3</sub> | P03, P04 | TTL input buffer $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ | 0 | | 0.8 | V | | | | | TTL input buffer 2.7 V ≤ V <sub>DD</sub> < 4.0 V | 0 | | 0.5 | V | | | | | TTL input buffer 1.8 V ≤ V <sub>DD</sub> < 2.7 V | 0 | | 0.2 | V | | | VIL4 | P20 to P27 | $2.7 \text{ V} \le \text{AV}_{\text{REF}} \le \text{V}_{\text{DD}}$<br>$\text{AV}_{\text{REF}} = \text{V}_{\text{DD}} < 2.7 \text{ V}$ | 0 | | 0.3AVREF | V | | | V <sub>IL5</sub> | P60 to P63 | l | 0 | | 0.3V <sub>DD</sub> | V | | | V <sub>IL6</sub> | FLMD0 <sup>Note 2</sup> | | 0 | | 0.1V <sub>DD</sub> | V | - Notes 1. The high-level input voltage (V<sub>IH6</sub>) must be greater than 0.9V<sub>DD</sub> when using it in the flash memory programming mode. - 2. When disabling writing of the flash memory, connect the FLMD0 pin processing directly to Vss, and maintain a voltage less than 0.1Vpd. - Cautions 1. The maximum value of VIH of pins P02 to P04 is VDD, even in the N-ch open-drain mode. - 2. For P122/EXCLK, the value of V<sub>IH</sub> and V<sub>IL</sub> differs according to the input port mode or external clock mode. Make sure to satisfy the DC characteristics of EXCLK in external clock input mode. ### DC Characteristics (4/10) ## $(\mathsf{TA} = -40 \ \mathsf{to} \ +85^{\circ}\mathsf{C}, \ 1.8 \ \mathsf{V} \leq \mathsf{V}_{\mathsf{DD}} = \mathsf{EV}_{\mathsf{DD}} \leq 5.5 \ \mathsf{V}, \ 1.8 \ \mathsf{V} \leq \mathsf{AV}_{\mathsf{REF}} \leq \mathsf{V}_{\mathsf{DD}}, \ \mathsf{Vss} = \mathsf{EV}_{\mathsf{SS}} = \mathsf{AV}_{\mathsf{SS}} = \mathsf{0} \ \mathsf{V})$ | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |-------------------------|------------------|--------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------|------|------|------| | Output voltage,<br>high | <b>V</b> он1 | P00 to P06, P10 to P17, P30, P31,<br>P40 to P43, P50 to P55, P70 to P77,<br>P120, P130, P140, P141 | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ Iон1 = $-3.0 \text{ mA}$ | V <sub>DD</sub> - 0.7 | | | V | | | | | 1.8 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V,<br>Іон1 = $-1.0$ mA | V <sub>DD</sub> - 0.5 | | | V | | | V <sub>OH2</sub> | P20 to P27 | AVREF $\leq$ VDD,<br>IOH2 = $-0.1$ mA | AV <sub>REF</sub> – 0.5 | | | V | | Output voltage, low | Vol1 | P00 to P02, P05, P06, P10 to P17, P30, P31, P40 to P43, P50 to P55, P70 to P77, P120, P130, P140, P141 | $4.0~\textrm{V} \leq \textrm{V}_\textrm{DD} \leq 5.5~\textrm{V},$ $\textrm{IoL1} = 8.5~\textrm{mA}$ | | | 0.7 | V | | | | | $2.7~V \leq V_{DD} \leq 5.5~V,$ $I_{OL1} = 1.0~mA$ | | | 0.5 | V | | | | | $1.8 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V},$ $I_{\text{OL1}} = 0.5 \text{ mA}$ | | | 0.4 | V | | | | P03, P04 | $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V},$ $1_{\text{OL1}} = 8.5 \text{ mA}$ | | | 0.7 | V | | | | | $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V},$ $\text{IoL1} = 1.5 \text{ mA}$ | | | 0.5 | V | | | | | $1.8 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V},$ $\text{Iol1} = 0.6 \text{ mA}$ | | | 0.4 | V | | | V <sub>OL2</sub> | P20 to P27 | AVREF ≤ VDD,<br>IOL2 = 0.4 mA | | | 0.4 | V | | | Vol3 | P60 to P63 | $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V},$ $\text{IoL1} = 15.0 \text{ mA}$ | | | 2.0 | V | | | | | $4.0 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V},$ $I_{\text{OL1}} = 5.0 \text{ mA}$ | | | 0.4 | V | | | | | $2.7~V \leq V_{DD} \leq 5.5~V,$ $I_{OL1} = 3.0~mA$ | | | 0.4 | V | | | | | $1.8~V \le V_{DD} \le 5.5~V,$ $I_{OL1} = 2.0~mA$ | | | 0.4 | V | ## DC Characteristics (5/10) ## $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \ 1.8 \ \text{V} \leq \text{Vdd} = \text{EVdd} \leq 5.5 \ \text{V}, \ 1.8 \ \text{V} \leq \text{AVref} \leq \text{Vdd}, \ \text{Vss} = \text{EVss} = \text{AVss} = 0 \ \text{V})$ | Items | Symbol | Conditio | ns | | MIN. | TYP. | MAX. | Unit | |--------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------------------------------------------------|------|------|------|------| | Input leakage<br>current, high | Ішн1 | P00 to P06, P10 to P17, P30,<br>P31, P40 to P43, P50 to P55,<br>P60 to P63, P70 to P77, P120,<br>P140, P141, FLMD0, RESET | VI = VDD | | | | 1 | μΑ | | | ILIH2 | P20 to P27 | | $V_{I} = AV_{REF},$ $2.7 V \le AV_{REF} \le V_{DD}$ | | | 1 | μΑ | | | | | VI = AVREF<br>AVREF = V | • | | | | | | | Ішнз | P121 to P124 | $V_{\text{I}} = V_{\text{DD}}$ | In input port | | | 1 | μΑ | | | | (X1, X2, XT1, XT2) | | In resonator connection | | | 10 | μΑ | | Input leakage<br>current, low | ILIL1 | P00 to P06, P10 to P17, P30,<br>P31, P40 to P43, P50 to P55,<br>P60 to P63, P70 to P77, P120,<br>P140, P141, FLMD0, RESET | Vı = Vss | | | | -1 | μΑ | | | ILIL2 | P20 to P27 | V₁ = Vss,<br>2.7 V ≤ AV | ref≤Vdd | | | -1 | μА | | | | | VI = VSS,<br>AVREF = V | DD < 2.7 V | | | | | | | ILIL3 | P121 to P124 | Vı = Vss | In input port | | | -1 | μΑ | | | | (X1, X2, XT1, XT2) | | In resonator connection | | | -10 | μΑ | **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins. ## DC Characteristics (6/10) ## (Ta = -40 to +85°C, 1.8 V $\leq$ Vdd = EVdd $\leq$ 5.5 V, 1.8 V $\leq$ AVREF $\leq$ Vdd, Vss = EVss = AVss = 0 V) | Items | Symbol | Condition | าร | MIN. | TYP. | MAX. | Unit | |----------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------|--------------------------------|------|------|------|------| | On-chip pull-up resistance | R∪ | P00 to P06, P10 to P17, P30,<br>P31, P40 to P43, P50 to P55,<br>P70 to P77, P120, P140, P141 | $V_1 = V_{SS}$ , in input port | 10 | 20 | 100 | kΩ | | FLMD0 pin<br>external pull-down<br>resistance Note | R <sub>FLMD0</sub> | When enabling the self-programm software | ning mode setting with | 100 | | | kΩ | **Note** It is recommended to leave the FLMD0 pin open. If the pin is required to be pulled down externally, set $R_{FLMD0}$ to 100 k $\Omega$ or more. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins. ### DC Characteristics (7/10) ### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{Vdd} = \text{EVdd} \le 5.5 \text{ V}, 1.8 \text{ V} \le \text{AVREF} \le \text{Vdd}, \text{Vss} = \text{EVss} = \text{AVss} = 0 \text{ V})$ | Parameter | Symbol | | ( | Conditions | | MIN. | TYP. | MAX. | Unit | |-----------|-------------|-----------|------------------------------------------------|---------------------|-------------------------|------|------|------|------| | Supply | IDD1 Note 1 | Operating | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | | Square wave input | | 7.0 | 12.2 | mA | | current | | mode | V <sub>DD</sub> = 5.0 V | | Resonator connection | | 7.3 | 12.5 | mA | | | | | fmx = 20 MHz <sup>Note 2</sup> , | | Square wave input | | 7.0 | 12.2 | mA | | | | | V <sub>DD</sub> = 3.0 V | | | | 7.3 | 12.5 | mA | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Notes 2, 3}},$ | | | | 3.8 | 6.2 | mA | | | | | V <sub>DD</sub> = 5.0 V | | Resonator connection | | 3.9 | 6.3 | mA | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Notes 2, 3}},$ | | Square wave input | | 3.8 | 6.2 | mA | | | | | V <sub>DD</sub> = 3.0 V | | Resonator connection | | 3.9 | 6.3 | mA | | | | | $f_{MX} = 5 \text{ MHz}^{\text{Notes 2, 3}},$ | Normal current | Square wave input | | 2.1 | 3.0 | mA | | | | | V <sub>DD</sub> = 3.0 V | mode | Resonator connection | | 2.2 | 3.1 | mA | | | | | | | Square wave input | | 1.5 | 2.1 | mA | | | | | | current mode Note 4 | Resonator connection | | 1.5 | 2.1 | mA | | | | | $f_{MX} = 5 \text{ MHz}^{\text{Notes 2, 3}},$ | Normal current | Square wave input | | 1.4 | 2.1 | mA | | | | | V <sub>DD</sub> = 2.0 V | mode | Resonator connection | | 1.4 | 2.1 | mA | | | | | | Low consumption | Square wave input | | 1.4 | 2.0 | mA | | | | | | current mode Note 4 | Resonator connection | | 1.4 | 2.0 | mA | | | | | f <sub>IH</sub> = 8 MHz <sup>Note 5</sup> | | V <sub>DD</sub> = 5.0 V | | 3.1 | 5.0 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | | 3.1 | 5.0 | mA | | | | | fsub = 32.768 kHz <sup>Note</sup> | 96, | V <sub>DD</sub> = 5.0 V | | 6.4 | 24.0 | μА | | | | | $T_A = -40 \text{ to } +70 \text{ °C}$ | ; | V <sub>DD</sub> = 3.0 V | | 6.4 | 24.0 | μА | | | | | | | V <sub>DD</sub> = 2.0 V | | 6.3 | 21.0 | μА | | | | | fsub = 32.768 kHz <sup>Note</sup> | 96, | V <sub>DD</sub> = 5.0 V | | 6.4 | 31.0 | μА | | | | | $T_A = -40 \text{ to } +85 ^{\circ}\text{C}$ | ; | V <sub>DD</sub> = 3.0 V | | 6.4 | 31.0 | μА | | | | | | | V <sub>DD</sub> = 2.0 V | | 6.3 | 28.0 | μА | Notes 1. Total current flowing into VDD, EVDD, and AVREF, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVI circuit, I/O port, and on-chip pull-up/pull-down resistors. - 2. When internal high-speed oscillator and subsystem clock are stopped. - 3. When AMPH (bit 0 of clock operation mode control register (CMC)) = 0 and FSEL (bit 0 of operation speed mode control register (OSMC)) = 0. - 4. When the RMC register is set to 5AH. - **5.** When high-speed system clock and subsystem clock are stopped. When FSEL (bit 0 of operation speed mode control register (OSMC)) = 0 is set. - 6. When internal high-speed oscillator and high-speed system clock are stopped. When watchdog timer is stopped. Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) fін: Internal high-speed oscillation clock frequency fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 2. For details on the normal current mode and low consumption current mode according to the regulator output voltage, refer to CHAPTER 21 REGULATOR. - 3. Temperature condition of the TYP. value is $T_A = 25^{\circ}C$ ### DC Characteristics (8/10) ### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{Vdd} = \text{EVdd} \le 5.5 \text{ V}, 1.8 \text{ V} \le \text{AVref} \le \text{Vdd}, \text{Vss} = \text{EVss} = \text{AVss} = 0 \text{ V})$ | Parameter | Symbol | | ( | | MIN. | TYP. | MAX. | Unit | | |-----------|------------------------|------|-----------------------------------------------|----------------------------------------|-------------------------|------|------|------|----| | Supply | IDD2 <sup>Note 1</sup> | HALT | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | | Square wave input | | 1.0 | 2.7 | mA | | current | | mode | V <sub>DD</sub> = 5.0 V | /DD = 5.0 V | | | 1.3 | 3.0 | mA | | | | | f <sub>MX</sub> = 20 MHz <sup>Note 2</sup> , | $MX = 20 \text{ MHz}^{\text{Note 2}},$ | | | 1.0 | 2.7 | mA | | | | | V <sub>DD</sub> = 3.0 V | | Resonator connection | | 1.3 | 3.0 | mA | | | | | fmx = 10 MHz <sup>Notes 2, 3</sup> | , | Square wave input | | 0.52 | 1.4 | mA | | | | | V <sub>DD</sub> = 5.0 V | | Resonator connection | | 0.62 | 1.5 | mA | | | | | fmx = 10 MHz <sup>Notes 2, 3</sup> | , | Square wave input | | 0.52 | 1.4 | mA | | | | | V <sub>DD</sub> = 3.0 V | | Resonator connection | | 0.62 | 1.5 | mA | | | | | $f_{MX} = 5 \text{ MHz}^{\text{Notes 2, 3}},$ | Normal current | Square wave input | | 0.36 | 0.75 | mA | | | | | V <sub>DD</sub> = 3.0 V | mode | Resonator connection | | 0.41 | 0.8 | mA | | | | | | Low consumption | Square wave input | | 0.22 | 0.5 | mA | | | | | | current mode Note 4 | Resonator connection | | 0.27 | 0.55 | mA | | | | | $f_{MX} = 5 MHz^{Notes 2, 3},$ | Normal current | Square wave input | | 0.22 | 0.5 | mA | | | | | V <sub>DD</sub> = 2.0 V | mode | Resonator connection | | 0.27 | 0.55 | mA | | | | | | Low consumption | Square wave input | | 0.22 | 0.5 | mA | | | | | | current mode Note 4 | Resonator connection | | 0.27 | 0.55 | mA | | | | | fih = 8 MHz Note 5 | I = 8 MHz <sup>Note 5</sup> | | | 0.45 | 1.2 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | | 0.45 | 1.2 | mA | - Notes 1. Total current flowing into VDD, EVDD, and AVREF, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The maximum value include the peripheral operation current. However, not including the current flowing into the A/D converter, LVI circuit, I/O port, and on-chip pull-up/pull-down resistors. During HALT instruction execution by flash memory. - 2. When internal high-speed oscillator and subsystem clock are stopped. - **3.** When AMPH (bit 0 of clock operation mode control register (CMC)) = 0 and FSEL (bit 0 of operation speed mode control register (OSMC)) = 0. - 4. When the RMC register is set to 5AH. - **5.** When high-speed system clock and subsystem clock are stopped. When FSEL (bit 0 of operation speed mode control register (OSMC)) = 0 is set. - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - fін: Internal high-speed oscillation clock frequency - 2. For details on the normal current mode and low consumption current mode according to the regulator output voltage, refer to CHAPTER 21 REGULATOR. - 3. Temperature condition of the TYP. value is $T_A = 25^{\circ}C$ <R> ### DC Characteristics (9/10) ### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, 1.8 \text{ V} \le \text{AV}_{REF} \le \text{V}_{DD}, \text{Vss} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | | MIN. | TYP. | MAX. | Unit | |-----------|------------------------|------|----------------------------------------------|-------------------------|------|------|------|------| | Supply | IDD2 <sup>Note 1</sup> | HALT | fsub = 32.768 kHz <sup>Note 2</sup> , | V <sub>DD</sub> = 5.0 V | | 2.2 | 14.0 | μА | | current | | mode | $T_A = -40 \text{ to } +70 ^{\circ}\text{C}$ | V <sub>DD</sub> = 3.0 V | | 2.2 | 14.0 | μΑ | | | | | | V <sub>DD</sub> = 2.0 V | | 2.1 | 13.8 | μΑ | | | | | fsub = 32.768 kHz <sup>Note 2</sup> , | V <sub>DD</sub> = 5.0 V | | 2.2 | 21.0 | μΑ | | | | | $T_A = -40 \text{ to } +85 ^{\circ}\text{C}$ | V <sub>DD</sub> = 3.0 V | | 2.2 | 21.0 | μΑ | | | | | | V <sub>DD</sub> = 2.0 V | | 2.1 | 20.8 | μΑ | | | IDD3 <sup>Note 3</sup> | STOP | T <sub>A</sub> = -40 to +70 °C | | | 1.1 | 9.0 | μΑ | | | | mode | T <sub>A</sub> = -40 to +85 °C | | | 1.1 | 16.0 | μΑ | - Notes 1. Total current flowing into VDD, EVDD, and AVREF, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The maximum value include the peripheral operation current. However, not including the current flowing into the A/D converter, LVI circuit, I/O port, and on-chip pull-up/pull-down resistors. During HALT instruction execution by flash memory. - **2.** When internal high-speed oscillator and high-speed system clock are stopped. When watchdog timer is stopped. - **3.** Total current flowing into V<sub>DD</sub>, EV<sub>DD</sub>, and AV<sub>REF</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub> or Vss. When subsystem clock is stopped. When watchdog timer is stopped. Remarks 1. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) **2.** Temperature condition of the TYP. value is $T_A = 25^{\circ}C$ <R> ### DC Characteristics (10/10) ## $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{Vdd} = \text{EVdd} \le 5.5 \text{ V}, 1.8 \text{ V} \le \text{AVREF} \le \text{Vdd}, \text{Vss} = \text{EVss} = \text{AVss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |----------------------------------|------------------------|----------------------------------------------------------------------|-------------------------|------|------|------|---------| | RTC operating | IRTC Notes 1, 2 | fsuв = 32.768 kHz | V <sub>DD</sub> = 3.0 V | | 0.2 | 1.0 | $\mu$ A | | current | | | V <sub>DD</sub> = 2.0 V | | 0.2 | 1.0 | | | Watchdog timer operating current | WDT Notes 2, 3 | fı∟ = 240 kHz | | | 5 | 10 | μΑ | | A/D converter operating current | IADC Note 4 | During conversion at maximum speed, $ 2.3 \ V \leq AV_{\text{REF}} $ | | | 0.86 | 1.9 | mA | | LVI operating current | ILVI <sup>Note 5</sup> | | | | 9 | 18 | μА | - Notes 1. Current flowing only to the real-time counter (excluding the operating current of the XT1 oscillator). The current value of the 78K0R/KE3 is the TYP. value, the sum of the TYP. values of either IDD1 or IDD2, and IRTC, when the real-time counter operates in operation mode or HALT mode. The IDD1 and IDD2 MAX. values also include the real-time counter operating current. - 2. When internal high-speed oscillator and high-speed system clock are stopped. - 3. Current flowing only to the watchdog timer (including the operating current of the 240 kHz internal oscillator). The current value of the 78K0R/KE3 is the sum of IDD1, I DD2 or I DD3 and IWDT when fclk = fsub/2 or when the watchdog timer operates in STOP mode. - **4.** Current flowing only to the A/D converter (AV<sub>REF</sub> pin). The current value of the 78K0R/KE3 is the sum of I<sub>DD1</sub> or I<sub>DD2</sub> and I<sub>ADC</sub> when the A/D converter operates in an operation mode or the HALT mode. - **5.** Current flowing only to the LVI circuit. The current value of the 78K0R/KE3 is the sum of IDD1, IDD2 or IDD3 and ILVI when the LVI circuit operates in the Operating, HALT or STOP mode. Remarks 1. fil: Internal low-speed oscillation clock frequency fsub: Subsystem clock frequency (XT1 clock oscillation frequency) fclk: CPU/peripheral hardware clock frequency 2. Temperature condition of the TYP. value is T<sub>A</sub> = 25°C <R> ### **AC Characteristics** ## (1) Basic operation (1/6) (Ta = -40 to +85°C, 1.8 V $\leq$ Vdd = EVdd $\leq$ 5.5 V, 1.8 V $\leq$ AVREF $\leq$ Vdd, Vss = EVss = AVss = 0 V) | Parameter | Symbol | | Conditions | | MIN. | TYP. | MAX. | Unit | |-------------------------------------------------------------|-----------------|--------------------------------|---------------------|--------------------------------|-------------|------|------|------| | Instruction cycle | Tcy | Main system clock | Normal | $2.7~V \leq V_{DD} \leq 5.5~V$ | 0.05 | | 8 | μS | | (minimum instruction | | (fmain) operation | current mode | $1.8~V \leq V_{DD} < 2.7~V$ | 0.2 | | 8 | μS | | execution time) | | | Low consump | tion current mode | 0.2 | | 8 | μS | | | | Subsystem clock (fsu | в) operation | | 57.2 | 61 | 62.5 | μS | | | | In the self programming mode | Normal current mode | $2.7~V \leq V_{DD} \leq 5.5~V$ | 0.05 | | 0.5 | μS | | External main system | fex | $2.7~V \leq V_{DD} \leq 5.5~V$ | Normal currer | nt mode | 2.0 | | 20.0 | MHz | | clock frequency | | | Low consump | tion current mode | 2.0 | | 5.0 | MHz | | | | $1.8~V \leq V_{DD} < 2.7~V$ | | | 2.0 | | 5.0 | MHz | | External main system | texh, texl | $2.7~V \leq V_{DD} \leq 5.5~V$ | Normal currer | nt mode | 24 | | | ns | | clock input high-level | | | Low consump | tion current mode | 96 | | | ns | | width, low-level width | | $1.8~V \leq V_{DD} < 2.7~V$ | | | 96 | | | ns | | TI00 to TI06 input<br>high-level width, low-<br>level width | tтін,<br>tті∟ | | | | 1/fмск + 10 | | | ns | | TO00 to TO06 output | fто | $2.7~V \leq V_{DD} \leq 5.5~V$ | | | | | 10 | MHz | | frequency | | $1.8~V \leq V_{DD} < 2.7~V$ | | | | | 5 | MHz | | PCLBUZ0, PCLBUZ1 | fPCL | $2.7~V \leq V_{DD} \leq 5.5~V$ | | | | | 10 | MHz | | output frequency | | $1.8~V \leq V_{DD} < 2.7~V$ | | | | | 5 | MHz | | Interrupt input high-<br>level width, low-level<br>width | tinth,<br>tintl | | | | 1 | | | μS | | Key interrupt input low-level width | tкв | | | | 250 | | | ns | | RESET low-level width | trsl | | | | 10 | | | μS | Remarks 1. fmck: Timer array unit operation clock frequency (Operation clock to be set by the CKS0n bit of the TMR0n register. n: Channel number (n = 0 to 6)) **2.** For details on the normal current mode and low consumption current mode according to the regulator output voltage, refer to **CHAPTER 21 REGULATOR**. ## (1) Basic operation (2/6) Minimum instruction execution time during main system clock operation (FSEL = 0, RMC = 00H) Remark FSEL: Bit 0 of the operation speed mode control register (OSMC) RMC: Regulator mode control register ## (1) Basic operation (3/6) Minimum instruction execution time during main system clock operation (FSEL = 1, RMC = 00H) Remark FSEL: Bit 0 of the operation speed mode control register (OSMC) RMC: Regulator mode control register ### (1) Basic operation (4/6) Minimum instruction execution time during main system clock operation (FSEL = 0, RMC = 5AH) Remarks 1. FSEL: Bit 0 of the operation speed mode control register (OSMC) RMC: Regulator mode control register 2. The entire voltage range is 5 MHz (MAX.) when RMC is set to 5AH. ## (1) Basic operation (5/6) ## Minimum instruction execution time during self programming mode (RMC = 00H) ### Remarks 1. RMC: Regulator mode control register 2. The self programming function cannot be used when RMC is set to 5AH or the CPU operates with the subsystem clock. ## (1) Basic operation (6/6) ## **AC Timing Test Points** ## **External Main System Clock Timing** ## **TI Timing** ## **Interrupt Request Input Timing** ## **Key Interrupt Input Timing** ## **RESET** Input Timing ### (2) Serial interface: Serial array unit (1/18) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ ### (a) During communication at same potential (UART mode) (dedicated baud rate generator output) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------|--------|----------------------------|------|------|--------|------| | Transfer rate | | | | | fмск/6 | bps | | | | fclk = 20 MHz, fmck = fclk | | | 3.3 | Mbps | ### **UART** mode connection diagram (during communication at same potential) #### **UART** mode bit width (during communication at same potential) (reference) ## Caution When using UART1, select the normal input buffer for RxD1 and the normal output mode for TxD1 by using the PIM0 and POM0 registers. **Remarks 1.** q: UART number (q = 0, 1, 3) 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of the SMRmn register. m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3)) (2) Serial interface: Serial array unit (2/18) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ ### <R> (b) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------------------|------------------|---------------------------------------------------------------|--------------|------|------|------| | SCKp cycle time | tkcy1 | $4.0~V \leq V_{DD} \leq 5.5~V$ | 200 Note 1 | | | ns | | | | $2.7~\textrm{V} \leq \textrm{V}_\textrm{DD} < 4.0~\textrm{V}$ | 300 Note 1 | | | ns | | | | $1.8~V \leq V_{DD} < 2.7~V$ | 600 Note 1 | | | ns | | SCKp high-/low-level width | <b>t</b> кн1, | $4.0~V \leq V_{DD} \leq 5.5~V$ | tkcy1/2 - 20 | | | ns | | | t <sub>KL1</sub> | $2.7~\textrm{V} \leq \textrm{V}_\textrm{DD} < 4.0~\textrm{V}$ | tkcy1/2 - 35 | | | ns | | | | $1.8~V \leq V_{DD} < 2.7~V$ | tkcy1/2 - 80 | | | ns | | SIp setup time (to SCKp↑) Note 2 | tsıĸı | $4.0~V \leq V_{DD} \leq 5.5~V$ | 70 | | | ns | | | | $2.7~V \leq V_{DD} < 4.0~V$ | 100 | | | ns | | | | $1.8~V \leq V_{DD} < 2.7~V$ | 190 | | | ns | | SIp hold time (from SCKp↑) Note 3 | tksi1 | | 30 | | | ns | | Delay time from <del>SCKp</del> ↓ to SOp output Note 4 | tkso1 | C = 30 pF Note 5 | | | 40 | ns | Notes 1. The value must also be 4/fclk or more. - 2. When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1. The SIp setup time becomes "to $\overline{SCKp}\downarrow$ " when DAP0n = 0 and CKP0n = 1, or DAP0n = 1 and CKP0n = 0. - 3. When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1. The SIp hold time becomes "from $\overline{\text{SCKp}}\downarrow$ " when DAP0n = 0 and CKP0n = 1, or DAP0n = 1 and CKP0n = 0. - **4.** When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1. The delay time to SOp output becomes "from $\overline{SCKp}$ " when DAP0n = 0 and CKP0n = 1, or DAP0n = 1 and CKP0n = 0. - 5. C is the load capacitance of the $\overline{\text{SCKp}}$ and SOp output lines. Caution When using CSI10, select the normal input buffer for SI10 and the normal output mode for SO10 and SCK10 by using the PIM0 and POM0 registers. **Remark** p: CSI number (p = 00, 10), n: Channel number (n = 0, 2) (2) Serial interface: Serial array unit (3/18) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ ### (c) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) | Parameter | Symbol | Co | nditions | | MIN. | TYP. | MAX. | Unit | |-------------------------------------------------|------------------|-----------------------------------------|-----------|----------------------------|-------------|------|--------------|------| | SCKp cycle time | tkcy2 | $4.0~V \leq V_{DD} \leq 5.5~V$ | | 6/fмск | | | ns | | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0$ | 0 V 16 | MHz < fмск | 8/fмск | | | ns | | | | | fмск | κ ≤ 16 MHz | 6/fмск | | | ns | | | | 1.8 V ≤ V <sub>DD</sub> < 2. | 7 V 16 | MHz < fмск | 8/fмск | | | ns | | | | | fmc | κ ≤ 16 MHz | 6/fмск | | | ns | | SCKp high-/low-level width | <b>t</b> кн2, | | | | fксу2/2 | | | ns | | | t <sub>KL2</sub> | | | | | | | | | Slp setup time<br>(to SCKp↑) <sup>Note 1</sup> | tsik2 | | | | 80 | | | ns | | SIp hold time<br>(from SCKp↑) <sup>Note 2</sup> | tksi2 | | | | 1/fмск + 50 | | | ns | | Delay time from SCKp↓ to | tkso2 | C = 30 pF <sup>Note 4</sup> | 4.0 V ≤ V | $V_{DD} \le 5.5 \text{ V}$ | | | 2/fмск + 45 | ns | | SOp output <sup>Note 3</sup> | | | 2.7 V ≤ V | V <sub>DD</sub> < 4.0 V | | | 2/fмск + 57 | ns | | | | | 1.8 V ≤ V | V <sub>DD</sub> < 2.7 V | | | 2/fмск + 125 | ns | - **Notes 1.** When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1. The SIp setup time becomes "to $\overline{SCKp}\uparrow$ " when DAP0n = 0 and CKP0n = 1, or DAP0n = 1 and CKP0n = 0. - 2. When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1. The SIp setup time becomes "from $\overline{SCKp}\downarrow$ " when DAP0n = 0 and CKP0n = 1, or DAP0n = 1 and CKP0n = 0. - 3. When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1. The delay time to SOp output becomes "from $\overline{SCKp}\downarrow$ " when DAP0n = 0 and CKP0n = 1, or DAP0n = 1 and CKP0n = 0. - 4. C is the load capacitance of the SOp output line. Caution When using CSI10, select the normal input buffer for SI10 and SCK10 and the normal output mode for SO10 by using the PIM0 and POM0 registers. **Remarks 1.** p: CSI number (p = 00, 10) <R> 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKS0n bit of the SMR0n register. n: Channel number (n = 0, 2)) ## (2) Serial interface: Serial array unit (4/18) CSI mode connection diagram (during communication at same potential) CSI mode serial transfer timing (during communication at same potential) (When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1.) CSI mode serial transfer timing (during communication at same potential) (When DAP0n = 0 and CKP0n = 1, or DAP0n = 1 and CKP0n = 0.) **Remarks 1.** p: CSI number (p = 00, 10) 2. n: Channel number (n = 0, 2) ### (2) Serial interface: Serial array unit (5/18) <R> <R> <R> ### (d) During communication at same potential (simplified I<sup>2</sup>C mode) • Conventional-specification products (μPD78F114x) (Ta = -40 to +85°C, 2.7 V $\leq$ VDD = EVDD $\leq$ 5.5 V, Vss = EVss = AVss = 0 V) | Parameter | Symbol | Conditions | MIN. | MAX. | Unit | |-------------------------------|---------|---------------------------------------------------------|--------------|----------|------| | | | | | | | | SCL10 clock frequency | fscL | $2.7~V \leq V_{DD} \leq 5.5~V,$ | | 400 Note | kHz | | | | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$ | | | | | Hold time when SCL10 = "L" | tLOW | $2.7~V \leq V_{DD} \leq 5.5~V,$ | 995 | | ns | | | | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$ | | | | | Hold time when SCL10 = "H" | tніgн | $2.7~V \leq V_{DD} \leq 5.5~V,$ | 995 | | ns | | | | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$ | | | | | Data setup time (reception) | tsu:dat | $2.7~V \leq V_{DD} \leq 5.5~V,$ | 1/fмск + 120 | | ns | | | | $C_b = 100 \text{ pF}, \text{ R}_b = 3 \text{ k}\Omega$ | | | | | Data hold time (transmission) | thd:dat | $2.7~V \leq V_{DD} \leq 5.5~V,$ | 0 | 160 | ns | | | | $C_b = 100 \text{ pF}, \text{ R}_b = 3 \text{ k}\Omega$ | | | | Note The value must also be fmck/4 or less. • Expanded-specification products (μPD78F114xA) (Ta = -40 to +85°C, 1.8 V $\leq$ VDD = EVDD $\leq$ 5.5 V, Vss = EVss = AVss = 0 V) | Parameter | Symbol | Conditions | MIN. | MAX. | Unit | |-------------------------------|---------|-----------------------------------------------------------------|--------------|----------|------| | SCL10 clock frequency | fscL | $2.7~V \leq V_{DD} \leq 5.5~V,$ $C_b = 100~pF,~R_b = 3~k\Omega$ | | 400 Note | kHz | | | | $1.8~V \leq V_{DD} < 2.7~V$ $C_b = 100~pF,~R_b = 5~k\Omega$ | | 300 Note | kHz | | Hold time when SCL10 = "L" | tLOW | $2.7~V \leq V_{DD} \leq 5.5~V,$ $C_b = 100~pF,~R_b = 3~k\Omega$ | 995 | | ns | | | | $1.8~V \leq V_{DD} < 2.7~V$ $C_b = 100~pF,~R_b = 5~k\Omega$ | 1500 | | ns | | Hold time when SCL10 = "H" | tнідн | $2.7~V \leq V_{DD} \leq 5.5~V,$ $C_b = 100~pF,~R_b = 3~k\Omega$ | 995 | | ns | | | | $1.8~V \leq V_{DD} < 2.7~V$ $C_b = 100~pF,~R_b = 5~k\Omega$ | 1500 | | ns | | Data setup time (reception) | tsu:dat | $2.7~V \leq V_{DD} \leq 5.5~V,$ $C_b = 100~pF,~R_b = 3~k\Omega$ | 1/fмск + 120 | | ns | | | | $1.8~V \leq V_{DD} < 2.7~V$ $C_b = 100~pF,~R_b = 5~k\Omega$ | 1/fмск + 230 | | ns | | Data hold time (transmission) | thd:dat | $2.7~V \leq V_{DD} \leq 5.5~V,$ $C_b = 100~pF,~R_b = 3~k\Omega$ | 0 | 160 | ns | | | | $1.8~V \leq V_{DD} < 2.7~V$ $C_b = 100~pF,~R_b = 5~k\Omega$ | 0 | 210 | ns | <R> Note The value must also be fmck/4 or less. (Remarks are given on the next page.) ## (2) Serial interface: Serial array unit (6/18) ### Simplified I<sup>2</sup>C mode mode connection diagram (during communication at same potential) ## Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential) Caution Select the normal input buffer and the N-ch open drain output (VDD tolerance) mode for SDA10 and the normal output mode for SCL10 by using the PIM0 and POM0 registers. - **Remarks 1.** R<sub>b</sub>[ $\Omega$ ]:Communication line (SDA10) pull-up resistance, C<sub>b</sub>[F]: Communication line (SCL10, SDA10) load capacitance - 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKS02 bit of the SMR02 register.) (2) Serial interface: Serial array unit (7/18) $$(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$$ ## (e) During Communication at different potential (2.5 V, 3 V) (UART mode) (dedicated baud rate generator output) (1/2) | Parameter | Symbol | | Condition | MIN. | TYP. | MAX. | Unit | | |---------------|--------|-----------|---------------------------------------------|----------------------------|------|------|--------|------| | Transfer rate | | reception | $4.0~V \leq V_{DD} \leq 5.5~V,$ | | | | fмск/6 | bps | | | | | $2.7~V \leq V_b \leq 4.0~V$ | fclk = 20 MHz, fmck = fclk | | | 3.3 | Mbps | | | | | $2.7 \text{ V} \le V_{DD} < 4.0 \text{ V},$ | | | | fмск/6 | bps | | | | | $2.3~V \leq V_b \leq 2.7~V$ | fclk = 20 MHz, fmck = fclk | | | 3.3 | Mbps | Caution Select the TTL input buffer for RxD1 and the N-ch open drain output (VDD tolerance) mode for TxD1 by using the PIM0 and POM0 registers. Remarks 1. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKS0n bit of the SMR0n register. n: Channel number (n = 2, 3)) 2. V<sub>IH</sub> and V<sub>IL</sub> below are observation points for the AC characteristics of the serial array unit when communicating at different potentials in UART mode. $$4.0 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \ 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}; \ \text{V}_{\text{IH}} = 2.2 \text{ V}, \ \text{V}_{\text{IL}} = 0.8 \text{ V} \\ 2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 4.0 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}; \ \text{V}_{\text{IH}} = 2.0 \text{ V}, \ \text{V}_{\text{IL}} = 0.5 \text{ V} \\ \end{aligned}$$ **3.** UART0 and UART3 cannot communicate at different potential. Use UART1 for communication at different potential. (2) Serial interface: Serial array unit (8/18) $$(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$$ ### (e) Communication at different potential (2.5 V, 3 V) (UART mode) (dedicated baud rate generator output) (2/2) | Parameter | Symbol | | Condit | tions | MIN. | TYP. | MAX. | Unit | |---------------|--------|--------------|---------------------------------------------|-----------------------------------------------------------------------|------|------|------------|------| | Transfer rate | | transmission | $4.0~V \leq V_{DD} \leq 5.5~V,$ | | | | Note 1 | | | | | | $2.7~V \leq V_b \leq 4.0~V$ | fclk = 16.8 MHz, fmck = fclk, | | | 2.8 Note 2 | Mbps | | | | | | $C_b = 50 \text{ pF}, R_b = 1.4 \text{ k}\Omega, V_b = 2.7 \text{ V}$ | | | | | | | | | $2.7 \text{ V} \le V_{DD} < 4.0 \text{ V},$ | | | | Note 3 | | | | | | $2.3~V \leq V_b \leq 2.7~V$ | fclk = 19.2 MHz, fmck = fclk, | | | 1.2 Note 4 | Mbps | | | | | | $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega, V_b = 2.3 \text{ V}$ | | | | | **Notes 1.** The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 4.0 V $\leq$ V<sub>DD</sub> = EV<sub>DD</sub> $\leq$ 5.5 V and 2.7 V $\leq$ V<sub>b</sub> $\leq$ 4.0 V $$\label{eq:maximum transfer rate} \begin{aligned} & \frac{1}{\{-C_b \times R_b \times ln\ (1-\frac{2.2}{V_b})\} \times 3} \ [bps] \end{aligned}$$ $$\text{Baud rate error (theoretical value)} = \frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln{(1 - \frac{2.2}{V_b})}\}}{\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - 2. This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer. - 3. The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 2.7 V $\leq$ V<sub>DD</sub> = EV<sub>DD</sub> < 4.0 V and 2.3 V $\leq$ V<sub>b</sub> $\leq$ 2.7 V Maximum transfer rate = $$\frac{1}{\{-C_b \times R_b \times ln \ (1 - \frac{2.0}{V_b})\} \times 3}$$ [bps] $$\text{Baud rate error (theoretical value)} = \frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln{(1 - \frac{2.0}{V_b})}\}}{\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - **4.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer. Caution Select the TTL input buffer for RxD1 and the N-ch open drain output (VDD tolerance) mode for TxD1 by using the PIM0 and POM0 registers. (Remark are given on the next page.) ### (2) Serial interface: Serial array unit (9/18) - **Remarks 1.** $R_b[\Omega]$ :Communication line (TxD1) pull-up resistance, $C_b[F]$ : Communication line (TxD1) load capacitance, $V_b[V]$ : Communication line voltage - 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKS0n bit of the SMR0n register. n: Channel number (n = 2, 3)) - **3.** V<sub>IH</sub> and V<sub>IL</sub> below are observation points for the AC characteristics of the serial array unit when communicating at different potentials in UART mode. ``` \begin{split} 4.0 \ V &\leq V_{\text{DD}} \leq 5.5 \ \text{V}, \ 2.7 \ \text{V} \leq V_{\text{b}} \leq 4.0 \ \text{V}; \ \text{V}_{\text{IH}} = 2.2 \ \text{V}, \ \text{V}_{\text{IL}} = 0.8 \ \text{V} \\ 2.7 \ V &\leq V_{\text{DD}} \leq 4.0 \ \text{V}, \ 2.3 \ \text{V} \leq V_{\text{b}} \leq 2.7 \ \text{V}; \ \text{V}_{\text{IH}} = 2.0 \ \text{V}, \ \text{V}_{\text{IL}} = 0.5 \ \text{V} \end{split} ``` **4.** UART0 and UART3 cannot communicate at different potential. Use UART1 for communication at different potential. ## (2) Serial interface: Serial array unit (10/18) #### **UART** mode connection diagram (during communication at different potential) ### UART mode bit width (during communication at different potential) (reference) Caution Select the TTL input buffer for RxD1 and the N-ch open drain output (VDD tolerance) mode for TxD1 by using the PIM0 and POM0 registers. - **Remarks 1.** $R_b[\Omega]$ :Communication line (TxD1) pull-up resistance, $V_b[V]$ : Communication line voltage - 2. UART0 and UART3 cannot communicate at different potential. Use UART1 for communication at different potential. (2) Serial interface: Serial array unit (11/18) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le \text{V}_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V} )$ <R> (f) During Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10... internal clock output) (1/2) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------|------------------|-----------------------------------------------------------------------------------------------------|--------------|------|------|------| | SCK10 cycle time | tkcy1 | $4.0 \ V \leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V,$ | 400 Note 1 | | | ns | | | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | $2.7 \ V \leq V_{DD} \leq 4.0 \ V, \ 2.3 \ V \leq V_b < 2.7 \ V,$ | 800 Note 1 | | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | SCK10 high-level width | t <sub>KH1</sub> | $4.0~V \leq V_{DD} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0~V,$ | tkcy1/2 - 75 | | | ns | | | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | $2.7 \ V \leq V_{\text{DD}} \leq 4.0 \ V, \ 2.3 \ V \leq V_{\text{b}} < 2.7 \ V,$ | tkcy1/2 - | | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | 170 | | | | | SCK10 low-level width | t <sub>KL1</sub> | $\label{eq:vbd} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \ 2.7 \ V \leq V_{\text{b}} \leq 4.0 \ V,$ | tkcy1/2 - 20 | | | ns | | | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | $\label{eq:2.7} \boxed{ 2.7 \ V \leq V_{DD} \leq 4.0 \ V, \ 2.3 \ V \leq V_b < 2.7 \ V, }$ | tkcy1/2 - 35 | | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | SI10 setup time | tsıĸ1 | $4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \ 2.7 \ V \leq V_{\text{b}} \leq 4.0 \ V,$ | 150 | | | ns | | (to SCK10↑) Note 2 | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | $2.7 \ V \le V_{DD} \le 4.0 \ V, \ 2.3 \ V \le V_b < 2.7 \ V,$ | 275 | | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | SI10 hold time | <b>t</b> KSI1 | $\label{eq:vbd} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \ 2.7 \ V \leq V_{\text{b}} \leq 4.0 \ V,$ | 30 | | | ns | | (from SCK10↑) Note 2 | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | $2.7 \ V \leq V_{\text{DD}} \leq 4.0 \ V, \ 2.3 \ V \leq V_{\text{b}} < 2.7 \ V,$ | 30 | | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | Delay time from SCK10↓ to | tkso1 | $\label{eq:vbd} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \ 2.7 \ V \leq V_{\text{b}} \leq 4.0 \ V,$ | | | 120 | ns | | SO10 output Note 2 | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | $\label{eq:2.7} \boxed{ 2.7 \ V \leq V_{DD} \leq 4.0 \ V, \ 2.3 \ V \leq V_b < 2.7 \ V, }$ | | | 215 | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | Notes 1. The value must also be 4/fclk or more. **2.** When DAP02 = 0 and CKP02 = 0, or DAP02 = 1 and CKP02 = 1. Caution Select the TTL input buffer for SI10 and the N-ch open drain output (VDD tolerance) mode for SO10 and SCK10 by using the PIM0 and POM0 registers. Remarks 1. R<sub>b</sub>[ $\Omega$ ]:Communication line ( $\overline{SCK10}$ , SO10) pull-up resistance, C<sub>b</sub>[F]: Communication line ( $\overline{SCK10}$ , SO10) load capacitance, V<sub>b</sub>[V]: Communication line voltage 2. V<sub>IH</sub> and V<sub>IL</sub> below are observation points for the AC characteristics of the serial array unit when communicating at different potentials in CSI mode. ``` \begin{split} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \ 2.7 \ V \leq V_{\text{b}} \leq 4.0 \ V; \ V_{\text{IH}} = 2.2 \ V, \ V_{\text{IL}} = 0.8 \ V \\ 2.7 \ V \leq V_{\text{DD}} \leq 4.0 \ V, \ 2.3 \ V \leq V_{\text{b}} \leq 2.7 \ V; \ V_{\text{IH}} = 2.0 \ V, \ V_{\text{IL}} = 0.5 \ V \end{split} ``` 3. CSI00 cannot communicate at different potential. Use CSI10 for communication at different potential. (2) Serial interface: Serial array unit (12/18) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le \text{V}_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ # <R> (f) During Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10... internal clock output) (2/2) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------|-------------------|-----------------------------------------------------------------------------------------------------------|------|------|------|------| | SI10 setup time | tsıĸı | $4.0 \ V \leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V,$ | 70 | | | ns | | (to SCK10↓) Note | | $C_b = 30$ pF, $R_b = 1.4$ k $\Omega$ | | | | | | | | $\label{eq:2.7} 2.7~V \leq V_{\text{DD}} \leq 4.0~V,~2.3~V \leq V_{\text{b}} < 2.7~V,$ | 100 | | | ns | | | | $C_b = 30$ pF, $R_b = 2.7$ k $\Omega$ | | | | | | SI10 hold time | t <sub>KSI1</sub> | $4.0 \ V \leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V,$ | 30 | | | ns | | (from SCK10↓) Note | | $C_b = 30$ pF, $R_b = 1.4$ k $\Omega$ | | | | | | | | $\label{eq:2.7} 2.7~V \leq V_{\text{DD}} \leq 4.0~V,~2.3~V \leq V_{\text{b}} < 2.7~V,$ | 30 | | | ns | | | | $C_b = 30$ pF, $R_b = 2.7$ k $\Omega$ | | | | | | Delay time from SCK10↑ to | tkso1 | $4.0 \ V \leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V,$ | | | 40 | ns | | SO10 output Note | | $C_b = 30$ pF, $R_b = 1.4$ k $\Omega$ | | | | | | | | $\label{eq:vbd} \boxed{ 2.7 \ V \leq V_{\text{DD}} \leq 4.0 \ V, 2.3 \ V \leq V_{\text{b}} < 2.7 \ V, }$ | | | 40 | ns | | | | $C_b = 30$ pF, $R_b = 2.7$ k $\Omega$ | | | | | Note When DAP02 = 0 and CKP02 = 1, or DAP02 = 1 and CKP02 = 0. ### CSI mode connection diagram (during communication at different potential) Caution Select the TTL input buffer for SI10 and the N-ch open drain output (V<sub>DD</sub> tolerance) mode for SO10 and SCK10 by using the PIM0 and POM0 registers. - Remarks 1. R<sub>b</sub>[Ω]:Communication line (SCK10, SO10) pull-up resistance, C<sub>b</sub>[F]: Communication line (SCK10, SO10) load capacitance, V<sub>b</sub>[V]: Communication line voltage - 2. V<sub>IH</sub> and V<sub>IL</sub> below are observation points for the AC characteristics of the serial array unit when communicating at different potentials in CSI mode. $$\begin{split} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \ 2.7 \ V \leq V_{\text{b}} \leq 4.0 \ V; \ V_{\text{IH}} = 2.2 \ V, \ V_{\text{IL}} = 0.8 \ V \\ 2.7 \ V \leq V_{\text{DD}} \leq 4.0 \ V, \ 2.3 \ V \leq V_{\text{b}} \leq 2.7 \ V; \ V_{\text{IH}} = 2.0 \ V, \ V_{\text{IL}} = 0.5 \ V \end{split}$$ 3. CSI00 cannot communicate at different potential. Use CSI10 for communication at different potential. ### (2) Serial interface: Serial array unit (13/18) ## CSI mode serial transfer timing (during communication at different potential) (When DAP02 = 0 and CKP02 = 0, or DAP02 = 1 and CKP02 = 1.) ## CSI mode serial transfer timing (during communication at different potential) (When DAP02 = 0 and CKP02 = 1, or DAP02 = 1 and CKP02 = 0.) Caution Select the TTL input buffer for SI10 and the N-ch open drain output (VDD tolerance) mode for SO10 and SCK10 by using the PIM0 and POM0 registers. Remark CSI00 cannot communicate at different potential. Use CSI10 for communication at different potential. (2) Serial interface: Serial array unit (14/18) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le \text{V}_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ # <R> (g) During communication at different potential (2.5 V, 3 V) (CSI mode) (slave mode, SCK10... external clock input) | Parameter | Symbol | ( | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------|-----------------------------|--------------|-----------------|-----------------|------| | SCK10 cycle time | tkcy2 | $4.0~V \leq V_{DD} \leq 5.5~V,$ | 13.6 MHz < fмск | 10/fмск | | | ns | | | | $2.7~V \leq V_b \leq 4.0~V$ | 6.8 MHz < fмcк ≤ 13.6 MHz | 8/fмск | | | ns | | | | | fмcк ≤ 6.8 MHz | 6/fмск | | | ns | | | | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0 \text{ V},$ | 18.5 MHz < fмск | 16/fмск | | | ns | | | | $2.3~V \leq V_b \leq 2.7~V$ | 14.8 MHz < fмcк ≤ 18.5 MHz | 14/fмск | | | ns | | | | | 11.1 MHz < fмcк ≤ 14.8 MHz | 12/fмск | | | ns | | | | 7.4 MHz < fмcк ≤ 11.1 MHz | 10/fмск | | | ns | | | | | 3.7 MHz < fмcк ≤ 7.4 MHz | 8/fмск | | | ns | | | | | | fмcκ ≤ 3.7 MHz | 6/fмск | | | ns | | SCK10 high-/low-level | tĸн2, | $4.0~V \leq V_{DD} \leq 5.5~V,$ | $2.7~V \leq V_b \leq 4.0~V$ | fkcy2/2 - 20 | | | ns | | width | t <sub>KL2</sub> | $2.7 \text{ V} \le V_{DD} < 4.0 \text{ V},$ | $2.3~V \leq V_b \leq 2.7~V$ | fkcy2/2 - 35 | | | ns | | SIp setup time (to SCK10↑) <sup>Note 1</sup> | tsık2 | | | 90 | | | ns | | Slp hold time<br>(from SCK10↑) <sup>Note 2</sup> | tksi2 | | | 1/fмск + 50 | | | ns | | Delay time from<br>SCK10↓ to SO10<br>output <sup>Note 3</sup> | tkso2 | $4.0~V \leq V_{DD} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0~V,$ $C_b = 30~pF,~R_b = 1.4~k\Omega$ | | | | 2/fмск +<br>120 | ns | | | | $2.7 \ V \leq V_{DD} < 4.0 \ V,$ $C_b = 30 \ pF, \ R_b = 2.7$ | | | 2/fмск +<br>230 | ns | | - Notes 1. When DAP02 = 0 and CKP02 = 0, or DAP02 = 1 and CKP02 = 1. The SI10 setup time becomes "to $\overline{SCK10}\downarrow$ " when DAP02 = 0 and CKP02 = 1, or DAP02 = 1 and CKP02 = 0. - 2. When DAP02 = 0 and CKP02 = 0, or DAP02 = 1 and CKP02 = 1. The SI10 hold time becomes "from $\overline{\text{SCK10}}\downarrow$ " when DAP02 = 0 and CKP02 = 1, or DAP02 = 1 and CKP02 = 0. - 3. When DAP02 = 0 and CKP02 = 0, or DAP02 = 1 and CKP02 = 1. The delay time to SO10 output becomes "from $\overline{SCK10}$ " when DAP02 = 0 and CKP02 = 1, or DAP02 = 1 and CKP02 = 0. #### CSI mode connection diagram (during communication at different potential) (Caution and Remark are given on the next page.) (2) Serial interface: Serial array unit (15/18) Caution Select the TTL input buffer for SI10 and SCK10 and the N-ch open drain output (VDD tolerance) mode for SO10 by using the PIM0 and POM0 registers. - Remarks 1. $R_b[\Omega]$ :Communication line (SO10) pull-up resistance, $C_b[F]$ : Communication line (SO10) load capacitance, $V_b[V]$ : Communication line voltage - 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKS02 bit of the SMR02 register.) - **3.** V<sub>IH</sub> and V<sub>IL</sub> below are observation points for the AC characteristics of the serial array unit when communicating at different potentials in CSI mode. ``` \begin{split} 4.0 \ V &\leq V_{\text{DD}} \leq 5.5 \ \text{V}, \ 2.7 \ \text{V} \leq V_{\text{b}} \leq 4.0 \ \text{V}; \ \text{V}_{\text{IH}} = 2.2 \ \text{V}, \ \text{V}_{\text{IL}} = 0.8 \ \text{V} \\ 2.7 \ V &\leq V_{\text{DD}} \leq 4.0 \ \text{V}, \ 2.3 \ \text{V} \leq V_{\text{b}} \leq 2.7 \ \text{V}; \ \text{V}_{\text{IH}} = 2.0 \ \text{V}, \ \text{V}_{\text{IL}} = 0.5 \ \text{V} \end{split} ``` 4. CSI00 cannot communicate at different potential. Use CSI10 for communication at different potential. ## (2) Serial interface: Serial array unit (16/18) ## CSI mode serial transfer timing (during communication at different potential) (When DAP02 = 0 and CKP02 = 0, or DAP02 = 1 and CKP02 = 1.) ## CSI mode serial transfer timing (during communication at different potential) (When DAP02 = 0 and CKP02 = 1, or DAP02 = 1 and CKP02 = 0.) Caution Select the TTL input buffer for SI10 and SCK10 and the N-ch open drain output (VDD tolerance) mode for SO10 by using the PIM0 and POM0 registers. Remark CSI00 cannot communicate at different potential. Use CSI10 for communication at different potential. (2) Serial interface: Serial array unit (17/18) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le \text{V}_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ ### (h) During Communication at different potential (2.5 V, 3 V) (simplified I<sup>2</sup>C mode) | Parameter | Symbol | Conditions | MIN. | MAX. | Unit | |-------------------------------|---------|---------------------------------------------------|------------|----------|------| | SCL10 clock frequency | fscL | $4.0~V \leq V_{DD} \leq 5.5~V,$ | | 400 Note | kHz | | | | $2.7 \ V \le V_b \le 4.0 \ V,$ | | | | | | | $C_b = 100 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | $2.7~V \leq V_{\text{DD}} \leq 4.0~V,$ | | 400 Note | kHz | | | | $2.3 \ V \le V_b \le 2.7 \ V,$ | | | | | | | $C_b = 100 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | Hold time when SCL10 = "L" | tLOW | $4.0~V \leq V_{\text{DD}} \leq 5.5~V,$ | 1065 | | ns | | | | $2.7~V \leq V_b \leq 4.0~V,$ | | | | | | | $C_b = 100 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | $2.7~V \leq V_{DD} \leq 4.0~V,$ | 1065 | | ns | | | | $2.3 \ V \leq V_b \leq 2.7 \ V,$ | | | | | | | $C_b = 100 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | Hold time when SCL10 = "H" | tніgн | $4.0~V \leq V_{DD} \leq 5.5~V,$ | 445 | | ns | | | | $2.7~V \le V_b \le 4.0~V,$ | | | | | | | $C_b = 100 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | $2.7~V \leq V_{DD} \leq 4.0~V,$ | 445 | | ns | | | | $2.3~V \le V_b \le 2.7~V,$ | | | | | | | $C_b = 100 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | Data setup time (reception) | tsu:dat | $4.0~V \leq V_{DD} \leq 5.5~V,$ | 1/fмск+190 | | ns | | | | $2.7~V \le V_b \le 4.0~V,$ | | | | | | | $C_b = 100 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | $2.7~V \leq V_{DD} \leq 4.0~V,$ | 1/fмск+190 | | ns | | | | $2.3~V \le V_b \le 2.7~V,$ | | | | | | | $C_b = 100 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | Data hold time (transmission) | thd:dat | $4.0~V \leq V_{DD} \leq 5.5~V,$ | 0 | 160 | ns | | | | $2.7~V \le V_b \le 4.0~V$ | | | | | | | $C_b = 100 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | $2.7~V \leq V_{DD} \leq 4.0~V,$ | 0 | 160 | ns | | | | $2.3 \ V \le V_b \le 2.7 \ V,$ | | | | | | | $C_b = 100 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | <R> Note The value must also be fmck/4 or less. <R> Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance) mode for SDA10 and the N-ch open drain output (VDD tolerance) mode for SCL10 by using the PIM0 and POM0 registers. - **Remarks 1.** $R_b[\Omega]$ :Communication line (SDA10, SCL10) pull-up resistance, - C<sub>b</sub>[F]: Communication line (SDA10, SCL10) load capacitance, V<sub>b</sub>[V]: Communication line voltage 2. fмск: Serial array unit operation clock frequency - **3.** V<sub>IH</sub> and V<sub>IL</sub> below are observation points for the AC characteristics of the serial array unit when communicating at different potentials in simplified I<sup>2</sup>C mode mode. $$\begin{split} 4.0 \ V &\leq V_{\text{DD}} \leq 5.5 \ \text{V}, \, 2.7 \ \text{V} \leq V_{\text{b}} \leq 4.0 \ \text{V}; \, \text{V}_{\text{IH}} = 2.2 \ \text{V}, \, \text{V}_{\text{IL}} = 0.8 \ \text{V} \\ 2.7 \ V &\leq V_{\text{DD}} \leq 4.0 \ \text{V}, \, 2.3 \ \text{V} \leq V_{\text{b}} \leq 2.7 \ \text{V}; \, \text{V}_{\text{IH}} = 2.0 \ \text{V}, \, \text{V}_{\text{IL}} = 0.5 \ \text{V} \end{split}$$ (Operation clock to be set by the CKS02 bit of the SMR02 register.) ## (2) Serial interface: Serial array unit (18/18) ## Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential) ### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential) Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance) mode for SDA10 and the N-ch open drain output (VDD tolerance) mode for SCL10 by using the PIM0 and POM0 registers. Remark R<sub>b</sub>[Ω]:Communication line (SDA10, SCL10) pull-up resistance, V<sub>b</sub>[V]: Communication line voltage #### (3) Serial interface: IIC0 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ #### (a) IIC0 | Parameter | Symbol | Conditions | Standard | d Mode | Fast | Mode | Unit | |-------------------------------------------------|--------------|---------------------------|----------|-------------|------|-------------|------| | | | | MIN. | MAX. | MIN. | MAX. | | | SCL0 clock frequency | fscL | 6.7 MHz ≤ fclk | 0 | 100 | 0 | 400 | kHz | | | | 4.0 MHz ≤ fclk < 6.7 MHz | 0 | 100 | 0 | 340 | kHz | | | | 3.2 MHz ≤ fclk < 4.0 MHz | 0 | 100 | Ī | _ | kHz | | | | 2.0 MHz ≤ fclk < 3.2 MHz | 0 | 85 | Ī | _ | kHz | | Setup time of restart conditionNote 1 | tsu:sta | | 4.7 | | 0.6 | | μS | | Hold time | thd:STA | | 4.0 | | 0.6 | | μS | | Hold time when SCL0 = "L" | tLOW | | 4.7 | | 1.3 | | μS | | Hold time when SCL0 = "H" | tніgн | | 4.0 | | 0.6 | | μS | | Data setup time (reception) | tsu:dat | | 250 | | 100 | | ns | | Data hold time (transmission) <sup>Note 2</sup> | thd:dat | CL00 = 1 and CL01 = 1 | 0 | 3.45 Note 3 | 0 | 0.9 Note 4 | μS | | | | | | 5.50 Note 5 | | 1.5 Note 6 | μS | | | | CL00 = 0 and CL01 = 0, or | 0 | 3.45 | 0 | 0.9 Note 7 | μS | | | | CL00 = 1 and CL01 = 0 | | | | 0.95 Note 8 | μS | | | | CL00 = 0 and CL01 = 1 | 0 | 3.45 | 0 | 0.9 | μS | | Setup time of stop condition | tsu:sto | | 4.0 | | 0.6 | | μS | | Bus-free time | <b>t</b> BUF | | 4.7 | | 1.3 | | μS | - Notes 1. The first clock pulse is generated after this period when the start/restart condition is detected. - 2. The maximum value (MAX.) of thd:DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing. - **3.** When 3.2 MHz $\leq$ fclk $\leq$ 4.19 MHz. - **4.** When 6.7 MHz $\leq$ fclk $\leq$ 8.38 MHz. - 5. When 2.0 MHz $\leq$ fclk < 3.2 MHz. At this time, use the SCL0 clock within 85 kHz. - **6.** When 4.0 MHz $\leq$ fclk < 6.7 MHz. At this time, use the SCL0 clock within 340 kHz. - 7. When 8.0 MHz $\leq$ fclk $\leq$ 16.76 MHz. - 8. When 7.6 MHz $\leq$ fclk < 8.0 MHz. Remark CL00, CL01, DFC0: Bits 0, 1, and 2 of the IIC clock select register 0 (IICCL0) ### IIC0 serial transfer timing ## (4) Serial interface: On-chip debug (UART) (Ta = -40 to +85°C, 1.8 V $\leq$ VDD = EVDD $\leq$ 5.5 V, Vss = EVss = AVss = 0 V) ## (a) On-chip debug (UART) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------|--------------------|--------------------------------|----------------------|------|--------|------| | Transfer rate | | | fclk/2 <sup>12</sup> | | fclk/6 | bps | | | | Flash memory programming mode | | | 2.66 | Mbps | | TOOL1 output frequency | f <sub>TOOL1</sub> | $2.7~V \leq V_{DD} \leq 5.5~V$ | | | 10 | MHz | | | | $1.8~V \leq V_{DD} < 2.7~V$ | | | 2.5 | MHz | ## A/D Converter Characteristics (1/2) (Ta = -40 to +85°C, 2.3 V $\leq$ VDD = EVDD $\leq$ 5.5 V, 2.3 V $\leq$ AVREF $\leq$ VDD, Vss = EVss = AVss = 0 V) ### (a) Conventional-specification products (μPD78F114x) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------|--------|----------------------------------------------------------------|------|------|-------|------| | Resolution | Res | | | | 10 | bit | | Overall error <sup>Notes 1, 2</sup> | AINL | 4.0 V ≤ AV <sub>REF</sub> ≤ 5.5 V | | | ±0.4 | %FSR | | | | 2.7 V ≤ AV <sub>REF</sub> < 4.0 V | | | ±0.6 | %FSR | | | | 2.3 V ≤ AV <sub>REF</sub> < 2.7 V | | | ±0.7 | %FSR | | Conversion time | tconv | 4.0 V ≤ AV <sub>REF</sub> ≤ 5.5 V | 6.1 | | 66.6 | μS | | | | 2.7 V ≤ AV <sub>REF</sub> < 4.0 V | 12.2 | | 66.6 | μS | | | | $2.3 \text{ V} \leq \text{AV}_{\text{REF}} < 2.7 \text{ V}$ | 27 | | 66.6 | μS | | Zero-scale error <sup>Notes 1, 2</sup> | EZS | 4.0 V ≤ AV <sub>REF</sub> ≤ 5.5 V | | | ±0.4 | %FSR | | | | 2.7 V ≤ AV <sub>REF</sub> < 4.0 V | | | ±0.6 | %FSR | | | | $2.3 \text{ V} \leq \text{AV}_{\text{REF}} < 2.7 \text{ V}$ | | | ±0.6 | %FSR | | Full-scale error <sup>Notes 1, 2</sup> | EFS | $4.0 \text{ V} \leq \text{AV}_{\text{REF}} \leq 5.5 \text{ V}$ | | | ±0.4 | %FSR | | | | $2.7 \text{ V} \leq \text{AV}_{\text{REF}} < 4.0 \text{ V}$ | | | ±0.6 | %FSR | | | | $2.3 \text{ V} \leq \text{AV}_{\text{REF}} < 2.7 \text{ V}$ | | | ±0.6 | %FSR | | Integral linearity error <sup>Note 1</sup> | ILE | $4.0 \text{ V} \leq \text{AV}_{\text{REF}} \leq 5.5 \text{ V}$ | | | ±2.5 | LSB | | | | $2.7 \text{ V} \leq \text{AV}_{\text{REF}} < 4.0 \text{ V}$ | | | ±4.5 | LSB | | | | $2.3 \text{ V} \leq \text{AV}_{\text{REF}} < 2.7 \text{ V}$ | | | ±4.5 | LSB | | Differential linearity error Note 1 | DLE | 4.0 V ≤ AV <sub>REF</sub> ≤ 5.5 V | | | ±1.5 | LSB | | | | 2.7 V ≤ AV <sub>REF</sub> < 4.0 V | | | ±2.0 | LSB | | | | 2.3 V ≤ AV <sub>REF</sub> < 2.7 V | | | ±2.0 | LSB | | Analog input voltage | Vain | 2.3 V ≤ AV <sub>REF</sub> ≤ 5.5 V | AVss | | AVREF | V | **Notes 1.** Excludes quantization error ( $\pm 1/2$ LSB). 2. This value is indicated as a ratio (%FSR) to the full-scale value. ## A/D Converter Characteristics (2/2) (Ta = -40 to +85°C, 2.3 V $\leq$ Vdd = EVdd $\leq$ 5.5 V, 2.3 V $\leq$ AVREF $\leq$ Vdd, Vss = EVss = AVss = 0 V) ### (b) Expanded-specification products (μPD78F114xA) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------------|--------|-------------------------------------------------------------|------|------|-------|------| | Resolution | Res | | | | 10 | bit | | Overall error <sup>Notes 1, 2</sup> | AINL | $4.0~V \leq AV_{REF} \leq 5.5~V$ | | | ±0.4 | %FSR | | | | $2.7~\text{V} \leq \text{AV}_{\text{REF}} < 4.0~\text{V}$ | | | ±0.5 | %FSR | | | | $2.3~V \leq AV_{REF} < 2.7~V$ | | | ±0.7 | %FSR | | Conversion time | tconv | 4.0 V ≤ AVREF ≤ 5.5 V | 6.1 | | 66.6 | μS | | | | $2.7 \text{ V} \le \text{AV}_{\text{REF}} < 4.0 \text{ V}$ | 12.2 | | 66.6 | μS | | | | $2.3 \text{ V} \leq \text{AV}_{\text{REF}} < 2.7 \text{ V}$ | 27 | | 66.6 | μS | | Zero-scale error <sup>Notes 1, 2</sup> | EZS | $4.0~V \leq AV_{REF} \leq 5.5~V$ | | | ±0.4 | %FSR | | | | $2.7 \text{ V} \le \text{AV}_{\text{REF}} < 4.0 \text{ V}$ | | | ±0.5 | %FSR | | | | $2.3 \text{ V} \leq \text{AV}_{\text{REF}} < 2.7 \text{ V}$ | | | ±0.5 | %FSR | | Full-scale error <sup>Notes 1, 2</sup> | EFS | $4.0~V \leq AV_{REF} \leq 5.5~V$ | | | ±0.4 | %FSR | | | | $2.7 \text{ V} \le \text{AV}_{\text{REF}} < 4.0 \text{ V}$ | | | ±0.5 | %FSR | | | | $2.3 \text{ V} \leq \text{AV}_{\text{REF}} < 2.7 \text{ V}$ | | | ±0.5 | %FSR | | Integral linearity errorNote 1 | ILE | $4.0~V \leq AV_{REF} \leq 5.5~V$ | | | ±2.5 | LSB | | | | $2.7 \text{ V} \le \text{AV}_{\text{REF}} < 4.0 \text{ V}$ | | | ±3.5 | LSB | | | | $2.3 \text{ V} \leq \text{AV}_{\text{REF}} < 2.7 \text{ V}$ | | | ±3.5 | LSB | | Differential linearity error Note 1 | DLE | $4.0~V \leq AV_{REF} \leq 5.5~V$ | | | ±1.5 | LSB | | | | 2.7 V ≤ AV <sub>REF</sub> < 4.0 V | | | ±1.5 | LSB | | | | 2.3 V ≤ AVREF < 2.7 V | | | ±1.5 | LSB | | Analog input voltage | Vain | 2.3 V ≤ AV <sub>REF</sub> ≤ 5.5 V | AVss | | AVREF | V | **Notes 1.** Excludes quantization error ( $\pm 1/2$ LSB). 2. This value is indicated as a ratio (%FSR) to the full-scale value. ## Temperature Sensor (Expanded-Specification Products (µPD78F114xA) Only) (TA = -40 to +85°C, 2.7 V $\leq$ VDD = EVDD $\leq$ 5.5 V, 2.7 V $\leq$ AVREF $\leq$ VDD, Vss = EVss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------|-------------------|------------------------|------|------|------|-------| | Augmentation factor per 10°C | тс | | 1 | 3.5 | 15 | /10°C | | Temperature sensor detection | KTV-40 | T <sub>A</sub> = -40°C | 30 | 80 | 130 | - | | value | KTV <sub>25</sub> | T <sub>A</sub> = +25°C | 65 | 101 | 140 | _ | | | KTV <sub>85</sub> | T <sub>A</sub> = +85°C | 100 | 122 | 150 | _ | ### **Remark** The temperature sensor detection value is obtained by using the following expression. POC Circuit Characteristics (T<sub>A</sub> = -40 to +85°C, Vss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------------------|-------------------|-----------------------------------------------------------------------------|------|------|------|------| | Detection voltage | V <sub>POC0</sub> | | 1.5 | 1.59 | 1.68 | V | | Power supply voltage rise inclination | tртн | Change inclination of VDD: $0 \text{ V} \rightarrow \text{V}_{\text{POCO}}$ | 0.5 | | | V/ms | | Minimum pulse width | tpw | When the voltage drops | 200 | | | μS | | Detection delay time | | | | | 200 | μS | ### **POC Circuit Timing** ## Supply Voltage Rise Time ( $T_A = -40 \text{ to } +85^{\circ}\text{C}$ , $V_{SS} = 0 \text{ V}$ ) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------|------|------|------|------| | Maximum time to rise to 1.8 V (V <sub>DD</sub> (MIN.)) Note (V <sub>DD</sub> : 0 V $\rightarrow$ 1.8 V) | tpup1 | LVI default start function stopped is set (LVIOFF (Option Byte) = 1), when RESET input is not used | | | 3.6 | ms | | Maximum time to rise to 1.8 V (V <sub>DD</sub> (MIN.)) Note (releasing $\overline{\text{RESET}}$ input $\rightarrow$ V <sub>DD</sub> : 1.8 V) | tpup2 | LVI default start function stopped is set (LVIOFF (Option Byte) = 1), when RESET input is used | | | 1.88 | ms | **Note** Make sure to raise the power supply in a shorter time than this. ### **Supply Voltage Rise Time Timing** • When RESET pin input is not used When RESET pin input is used (when external reset is released by the RESET pin, after POC has been released) LVI Circuit Characteristics (TA = -40 to +85°C, VPOC $\leq$ VDD = EVDD $\leq$ 5.5 V, Vss = EVss =0 V) | | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------|-----------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------|------|------|------|------| | Detection | Supply voltage level | VLVIO | | 4.12 | 4.22 | 4.32 | V | | voltage | | V <sub>LVI1</sub> | | 3.97 | 4.07 | 4.17 | V | | | | V <sub>LVI2</sub> | | 3.82 | 3.92 | 4.02 | V | | | | <b>V</b> LVI3 | | 3.66 | 3.76 | 3.86 | V | | | | V <sub>LVI4</sub> | | 3.51 | 3.61 | 3.71 | V | | | | V <sub>LVI5</sub> | | 3.35 | 3.45 | 3.55 | V | | | | V <sub>LVI6</sub> | | 3.20 | 3.30 | 3.40 | V | | | | V <sub>LVI7</sub> | | 3.05 | 3.15 | 3.25 | V | | | | V <sub>LVI8</sub> | | 2.89 | 2.99 | 3.09 | V | | | | V <sub>LVI9</sub> | | 2.74 | 2.84 | 2.94 | V | | | | V <sub>LVI10</sub> | | 2.58 | 2.68 | 2.78 | V | | | | V <sub>LVI11</sub> | | 2.43 | 2.53 | 2.63 | V | | | | V <sub>LVI12</sub> | | 2.28 | 2.38 | 2.48 | V | | | | V <sub>LVI13</sub> | | 2.12 | 2.22 | 2.32 | V | | | | V <sub>LVI14</sub> | | 1.97 | 2.07 | 2.17 | V | | | | V <sub>LVI15</sub> | | 1.81 | 1.91 | 2.01 | V | | | External input pin Note 1 | VEXLVI | $\text{EXLVI} < \text{V}_{\text{DD}}, \ 1.8 \ \text{V} \leq \text{V}_{\text{DD}} \leq 5.5 \ \text{V}$ | 1.11 | 1.21 | 1.31 | V | | | Power supply voltage | VPUPLVI | When LVI default start function enabled | 1.87 | 2.07 | 2.27 | V | | | on power application | | is set | | | | | | Minimum pu | Minimum pulse width | | | 200 | | | μS | | Detection delay time | | | | | | 200 | μs | | Operation st | abilization wait time <sup>Note 2</sup> | tlwait | | | | 10 | μs | # Notes 1. The EXLVI/P120/INTP0 pin is used. 2. Time required from setting bit 7 (LVION) of the low-voltage detection register (LVIM) to 1 to operation stabilization **Remark** $V_{LVI(n-1)} > V_{LVIn}$ : n = 1 to 15 #### **LVI Circuit Timing** Standard Products # Data Memory STOP Mode Low Supply Voltage Data Retention Characteristics (T<sub>A</sub> = -40 to +85°C) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------|-------------------|------------|---------------------|------|------|------| | Data retention supply voltage | V <sub>DDDR</sub> | | 1.5 <sup>Note</sup> | | 5.5 | ٧ | **Note** The value depends on the POC detection voltage. When the voltage drops, the data is retained until a POC reset is effected, but data is not retained when a POC reset is effected. Standard Products # **Flash Memory Programming Characteristics** $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS} = 0 \text{ V})$ #### (a) Conventional-specification products (μPD78F114x) | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |--------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------|--|--------|------|------|-------| | V <sub>DD</sub> supply current | IDD | TYP. = 10 MHz, MAX. = 20 MHz | | | 4.5 | 15 | mA | | CPU/peripheral hardware clock frequency | fclk | | | 2 | | 20 | MHz | | Number of rewrites (number of deletes per block) | Cwrt | Used for updating programs When using flash memory programmer and NEC Electronics self programming library | | 100 | | | Times | | | | , | | 10,000 | | | Times | Remark When updating data multiple times, use the flash memory as one for updating data. # (b) Expanded-specification products (µPD78F114xA) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | | |--------------------------------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------|-------------------------|--------|------|------|-------| | V <sub>DD</sub> supply current | I <sub>DD</sub> | TYP. = 10 MHz, MAX. = 20 MHz | | | 4.5 | 15 | mA | | CPU/peripheral hardware clock frequency | fclk | | 2 | | 20 | MHz | | | Number of rewrites (number of deletes per block) | Cwrt | Used for updating programs When using flash memory programmer and NEC Electronics self programming library | | 1000 | | | Times | | | | Used for updating data When using NEC Electronics EEPROM emulation library (usable ROM size: 6 KB of 3 consecutive blocks) | Retained<br>for 5 years | 10,000 | | | Times | **Remark** When updating data multiple times, use the flash memory as one for updating data. <R> #### CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS) Target products μPD78F1142 A(A), 78F1143 A(A), 78F1144 A(A), 78F1145 A(A), 78F1146 A(A) Caution The 78K0R/KE3 has an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. NEC Electronics is not liable for problems occurring when the on-chip debug function is used. #### Absolute Maximum Ratings ( $T_A = 25^{\circ}C$ ) (1/2) | Parameter | Symbols | Conditions | Ratings | Unit | |------------------------|------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------| | Supply voltage | V <sub>DD</sub> | | -0.5 to +6.5 | ٧ | | | EV <sub>DD</sub> | | -0.5 to +6.5 | V | | | Vss | | -0.5 to +0.3 | V | | | EVss | | -0.5 to +0.3 | V | | | AVREF | | -0.5 to V <sub>DD</sub> +0.3 <sup>Note 1</sup> | V | | | AVss | | -0.5 to +0.3 | V | | REGC pin input voltage | VIREGO | REGC | -0.3 to +3.6 | V | | | | | and $-0.3$ to $V_{DD}$ $+0.3^{Note 2}$ | | | Input voltage | Vii | P00 to P06, P10 to P17, P30, P31, P40 to P43, P50 to P55, P70 to P77, P120 to P124, P140, P141, EXCLK, RESET, FLMD0 | -0.3 to EV <sub>DD</sub> +0.3 and $-0.3$ to V <sub>DD</sub> +0.3 Note 1 | V | | | V <sub>I2</sub> | P60 to P63 (N-ch open-drain) | -0.3 to +6.5 | V | | | V <sub>I3</sub> | P20 to P27 | -0.3 to AV <sub>REF</sub> +0.3<br>and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 1</sup> | V | | Output voltage | V <sub>01</sub> | P00 to P06, P10 to P17, P30, P31, P40 to P43, P50 to P55, P60 to P63, P70 to P77, P120, P130, P140, P141 | -0.3 to EV <sub>DD</sub> +0.3 <sup>Note 1</sup> | V | | | V <sub>O2</sub> | P20 to P27 | -0.3 to AVREF +0.3 | V | | Analog input voltage | Van | ANI0 to ANI7 | -0.3 to AV <sub>REF</sub> +0.3 <sup>Note 1</sup> and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 1</sup> | V | Notes 1. Must be 6.5 V or lower. 2. Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it. Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. # Absolute Maximum Ratings (T<sub>A</sub> = 25°C) (2/2) | Parameter | Symbols | | Conditions | Ratings | Unit | |----------------------|------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------|-------------|------| | Output current, high | loн1 Per pin | | P00 to P06, P10 to P17, P30,<br>P31, P40 to P43, P50 to P55,<br>P70 to P77, P120, P130, P140,<br>P141 | -10 | mA | | | | Total of all pins<br>-80 mA | P00 to P04, P40 to P43, P120, P130, P140, P141 | -25 | mA | | | | | P05, P06, P10 to P17, P30, P31, P50 to P55, P70 to P77 | -55 | mA | | | <b>І</b> он2 | Per pin | P20 to P27 | -0.5 | mA | | | | Total of all pins | | -2 | mA | | Output current, low | | | P00 to P06, P10 to P17, P30,<br>P31, P40 to P43, P50 to P55,<br>P60 to P63, P70 to P77, P120,<br>P130, P140, P141 | 30 | mA | | | | Total of all pins<br>200 mA | P00 to P04, P40 to P43, P120,<br>P130, P140, P141 | 60 | mA | | | | | P05, P06, P10 to P17, P30, P31, P50 to P55, P60 to P63, P70 to P77 | 140 | mA | | | lol2 | Per pin | P20 to P27 | 1 | mA | | | | Total of all pins | | 5 | mA | | Operating ambient | TA | In normal operati | on mode | -40 to +85 | °C | | temperature | | In flash memory | programming mode | | | | Storage temperature | T <sub>stg</sub> | | | -65 to +150 | °C | Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. #### <R> X1 Oscillator Characteristics #### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EVss} = \text{AVss} = 0 \text{ V})$ | Resonator | Recommended<br>Circuit | Parameter | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------|------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------|------|------|------| | Ceramic resonator | Vss X1 X2 | X1 clock oscillation frequency (fx) <sup>Note</sup> | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$<br>$1.8 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$ | 2.0 | | 5.0 | MHz | | Crystal resonator | Vss X1 X2 | X1 clock oscillation<br>frequency (fx) <sup>Note</sup> | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$<br>$1.8 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$ | 2.0 | | 20.0 | MHz | Note Indicates only oscillator characteristics. Refer to AC Characteristics for instruction execution time. Cautions 1. When using the X1 oscillator, wire as follows in the area enclosed by the broken lines in the above figures to avoid an adverse effect from wiring capacitance. - Keep the wiring length as short as possible. - Do not cross the wiring with the other signal lines. - Do not route the wiring near a signal line through which a high fluctuating current flows. - Always make the ground point of the oscillator capacitor the same potential as Vss. - Do not ground the capacitor to a ground pattern through which a high current flows. - Do not fetch signals from the oscillator. - 2. Since the CPU is started by the internal high-speed oscillation clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used. #### **Internal Oscillator Characteristics** # $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EVss} = \text{AVss} = 0 \text{ V})$ | Oscillators | Parameters | Con | MIN. | TYP. | MAX. | Unit | | |--------------------------------------------------------------------------------------------------------------------------|--------------------------------|------------------------------------------------|--------------------------------|------|------|------|-----| | 8 MHz internal Internal high-<br>oscillator speed oscillation<br>clock frequency<br>(f <sub>IH</sub> ) <sup>Note 1</sup> | $2.7~V \leq V_{DD} \leq 5.5~V$ | | | 8.0 | 8.4 | MHz | | | | | $1.8~V \leq V_{DD} < 2.7~V$ | | | 8.0 | 8.4 | MHz | | 240 kHz internal | Internal low-speed | Normal current mode | $2.7~V \leq V_{DD} \leq 5.5~V$ | 216 | 240 | 264 | kHz | | oscillator oscillation clock frequency (fil.) | | $1.8~V \leq V_{DD} < 2.7~V$ | 192 | 240 | 264 | kHz | | | | frequency (fi∟) | Low consumption current mode <sup>Note 2</sup> | | | 240 | 264 | kHz | - **Notes 1.** This only indicates the oscillator characteristics of when HIOTRM is set to 10H. Refer to AC Characteristics for instruction execution time. - 2. Regulator output is set to low consumption current mode in the following cases: - When the RMC register is set to 5AH. - During system reset - In STOP mode (except during OCD mode) - When both the high-speed system clock (fмx) and the high-speed internal oscillation clock (fн) are stopped during CPU operation with the subsystem clock (fx⊤) - When both the high-speed system clock (fMX) and the high-speed internal oscillation clock (fIH) are stopped during the HALT mode when the CPU operation with the subsystem clock (fXT) has been set. **Remark** For details on the normal current mode and low consumption current mode according to the regulator output voltage, refer to **CHAPTER 21 REGULATOR**. # <R> XT1 Oscillator Characteristics $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ | Resonator | Recommended<br>Circuit | Items | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------|--------------------------|-------------------------------------------------------|------------|------|--------|------|------| | Crystal resonator | Vss XT2 XT1 Rd C4 C3 T | XT1 clock oscillation frequency (fxr) <sup>Note</sup> | | 32 | 32.768 | 35 | kHz | Note Indicates only oscillator characteristics. Refer to AC Characteristics for instruction execution time. Cautions 1. When using the XT1 oscillator, wire as follows in the area enclosed by the broken lines in the above figures to avoid an adverse effect from wiring capacitance. - Keep the wiring length as short as possible. - Do not cross the wiring with the other signal lines. - Do not route the wiring near a signal line through which a high fluctuating current flows. - Always make the ground point of the oscillator capacitor the same potential as Vss. - Do not ground the capacitor to a ground pattern through which a high current flows. - Do not fetch signals from the oscillator. - The XT1 oscillator is designed as a low-amplitude circuit for reducing power consumption, and is more prone to malfunction due to noise than the X1 oscillator. Particular care is therefore required with the wiring method when the XT1 clock is used. #### **Recommended Oscillator Constants** # (1) X1 oscillation: Ceramic resonator (AMPH = 0, RMC = 00H, $T_A = -40$ to +85°C) | Manufacturer | Part Number | SMD/ | Frequency | Recommended | Circuit Constants | Oscillation Vo | oltage Range | |---------------|-----------------|------|-----------|---------------|-------------------|----------------|--------------| | | | Lead | (MHz) | C1 (pF) | C2 (pF) | MIN. (V) | MAX. (V) | | Murata | CSTCC2M00G56-R0 | SMD | 2.0 | Internal (47) | Internal (47) | 1.8 | 5.5 | | Manufacturing | CSTCR4M00G55-R0 | SMD | 4.0 | Internal (39) | Internal (39) | 1.8 | | | Co., Ltd. | CSTLS4M00G56-B0 | Lead | | Internal (47) | Internal (47) | 1.8 | | | | CSTCR4M19G55-R0 | SMD | 4.194 | Internal (39) | Internal (39) | 1.8 | | | | CSTLS4M19G56-B0 | Lead | | Internal (47) | Internal (47) | 1.8 | | | | CSTCR4M91G55-R0 | SMD | 4.915 | Internal (39) | Internal (39) | 1.8 | | | | CSTLS4M91G53-B0 | Lead | | Internal (15) | Internal (15) | 1.8 | | | | CSTLS4M91G56-B0 | | | Internal (47) | Internal (47) | 2.1 | | | | CSTCR5M00G53-R0 | SMD | 5.0 | Internal (15) | Internal (15) | 1.8 | | | | CSTCR5M00G55-R0 | | | Internal (39) | Internal (39) | 1.8 | | | | CSTLS5M00G53-B0 | Lead | | Internal (15) | Internal (15) | 1.8 | | | | CSTLS5M00G56-B0 | | | Internal (47) | Internal (47) | 2.1 | | | | CSTCR6M00G53-R0 | SMD | 6.0 | Internal (15) | Internal (15) | 1.8 | | | | CSTCR6M00G55-R0 | | | Internal (39) | Internal (39) | 1.9 | | | | CSTLS6M00G53-B0 | Lead | | Internal (15) | Internal (15) | 1.8 | | | | CSTLS6M00G56-B0 | | ı | Internal (47) | Internal (47) | 2.2 | | | | CSTCE8M00G52-R0 | SMD | 8.0 | Internal (10) | Internal (10) | 1.8 | | | | CSTCE8M00G55-R0 | | | Internal (33) | Internal (33) | 1.9 | | | | CSTLS8M00G53-B0 | Lead | | Internal (15) | Internal (15) | 1.8 | | | | CSTLS8M00G56-B0 | | | Internal (47) | Internal (47) | 2.4 | | | | CSTCE8M38G52-R0 | SMD | 8.388 | Internal (10) | Internal (10) | 1.8 | | | | CSTCE8M38G55-R0 | | | Internal (33) | Internal (33) | 1.9 | | | | CSTLS8M38G53-B0 | Lead | | Internal (15) | Internal (15) | 1.8 | | | | CSTLS8M38G56-B0 | | | Internal (47) | Internal (47) | 2.4 | | | | CSTCE10M0G52-R0 | SMD | 10.0 | Internal (10) | Internal (10) | 1.8 | | | | CSTCE10M0G55-R0 | | | Internal (33) | Internal (33) | 2.1 | | | | CSTLS10M0G53-B0 | Lead | | Internal (15) | Internal (15) | 1.8 | | | TOKO, Inc. | DCRHTC(P)2.00LL | Lead | 2.0 | Internal (30) | Internal (30) | 1.8 | 5.5 | | | DCRHTC(P)4.00LL | | 4.0 | Internal (30) | Internal (30) | | | | | DECRHTC4.00 | SMD | 4.0 | Internal (15) | Internal (15) | | | | | DCRHYC(P)8.00A | Lead | 8.0 | Internal (22) | Internal (22) | | | Caution The oscillator constants shown above are reference values based on evaluation in a specific environment by the resonator manufacturer. If it is necessary to optimize the oscillator characteristics in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. When doing so, check the conditions for using the AMPH bit, RMC register, and whether to enter or exit the STOP mode. The oscillation voltage and oscillation frequency only indicate the oscillator characteristic. Use the 78K0R/KE3 so that the internal operation conditions are within the specifications of the DC and AC characteristics. <R> (2) X1 oscillation: Crystal resonator (AMPH = 0, RMC = 00H, $T_A = -40$ to +85°C) | Manufacturer | Part Number | SMD/<br>Lead | Frequency<br>(MHz) | | nded Circuit<br>stants | Oscillation V | oltage Range | |--------------|----------------------|--------------|--------------------|---------|------------------------|---------------|--------------| | | | | | C1 (pF) | C2 (pF) | MIN. (V) | MAX. (V) | | KYOCERA | HC49SFWB04194D0PPTZZ | Lead | 4.194 | 10 | 10 | 1.8 | 5.5 | | KINSEKI | CX49GFWB04194D0PPTZZ | | | | | | | | Co., Ltd. | CX1255GB04194D0PPTZZ | SMD | | | | | | | | HC49SFWB05000D0PPTZZ | Lead | 5.0 | 10 | 10 | 1.8 | | | | CX49GFWB05000D0PPTZZ | | | | | | | | | CX1255GB05000D0PPTZZ | SMD | | | | | | | | CX8045GB05000D0PPTZZ | | | | | | | | | HC49SFWB08380D0PPTZZ | Lead | 8.38 | 10 | 10 | 1.8 | | | | CX49GFWB08380D0PPTZZ | | | | | | | | | CX1255GB08380D0PPTZZ | SMD | | | | | | | | CX8045GB08380D0PPTZZ | | | | | | | | | CX5032GB08380D0PPTZZ | | | | | | | | | HC49SFWB10000D0PPTZZ | Lead | 10.0 | 10 | 10 | 1.8 | | | | CX49GFWB10000D0PPTZZ | | | | | | | | | CX1255GB10000D0PPTZZ | SMD | | | | | | | | CX8045GB10000D0PPTZZ | | | | | | | | | CX5032GB10000D0PPTZZ | | | | | | | | | CX5032SB10000D0PPTZZ | | | | | | | | | CX3225GB10000D0PPTZZ | | | | | | | Caution The oscillator constants shown above are reference values based on evaluation in a specific environment by the resonator manufacturer. If it is necessary to optimize the oscillator characteristics in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. When doing so, check the conditions for using the AMPH bit, RMC register, and whether to enter or exit the STOP mode. The oscillation voltage and oscillation frequency only indicate the oscillator characteristic. Use the 78K0R/KE3 so that the internal operation conditions are within the specifications of the DC and AC characteristics. #### (3) X1 oscillation: Ceramic resonator (AMPH = 1, RMC = 00H, T<sub>A</sub> = -40 to +85°C) | Manufacturer | Part Number | SMD/ | ⊢ | Recommended | Circuit Constants | Oscillation Vo | oltage Range | |---------------|-------------------|--------------|-------|---------------|-------------------|----------------|--------------| | | | Lead | (MHz) | C1 (pF) | C2 (pF) | MIN. (V) | MAX. (V) | | Murata | CSTCE12M0G55-R0 | SMD | 12.0 | Internal (33) | Internal (33) | 1.8 | 5.5 | | Manufacturing | CSTCE16M0V53-R0 | SMD | 16.0 | Internal (15) | Internal (15) | 1.8 | | | Co., Ltd. | CSTLS16M0X51-B0 | Lead | | Internal (5) | Internal (5) | 1.8 | | | | CSTCE20M0V53-R0 | SMD | 20.0 | Internal (15) | Internal (15) | 1.9 | | | | CSTCG20M0V53-R0 | Small<br>SMD | | Internal (15) | Internal (15) | 2.0 | | | | CSTLS20M0X51-B0 | Lead | | Internal (5) | Internal (5) | 1.9 | | | TOKO, Inc. | DCRHYC(P)12.00A | Lead | 12.0 | Internal (22) | Internal (22) | 1.8 | 5.5 | | | DCRHZ(P)16.00A-15 | Lead | 16.0 | Internal (15) | Internal (15) | | | | | DCRHZ(P)20.00A-15 | Lead | 20.0 | Internal (15) | Internal (15) | 2.0 | | | | DECRHZ20.00 | SMD | | Internal (10) | Internal (10) | 1.8 | | Caution The oscillator constants shown above are reference values based on evaluation in a specific environment by the resonator manufacturer. If it is necessary to optimize the oscillator characteristics in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. When doing so, check the conditions for using the AMPH bit, RMC register, and whether to enter or exit the STOP mode. The oscillation voltage and oscillation frequency only indicate the oscillator characteristic. Use the 78K0R/KE3 so that the internal operation conditions are within the specifications of the DC and AC characteristics. <R> <R> (4) X1 oscillation: Crystal resonator (AMPH = 1, RMC = 00H, $T_A = -40$ to +85°C) | Manufacturer | Part Number | SMD/<br>Lead | Frequency<br>(MHz) | | nded Circuit<br>stants | Oscillation V | oltage Range | |--------------|----------------------|--------------|--------------------|---------|------------------------|---------------|--------------| | | | | | C1 (pF) | C2 (pF) | MIN. (V) | MAX. (V) | | KYOCERA | HC49SFWB16000D0PPTZZ | Lead | 16.0 | 10 | 10 | 1.8 | 5.5 | | KINSEKI | CX49GFWB16000D0PPTZZ | | | | | | | | Co., Ltd. | CX1255GB16000D0PPTZZ | SMD | | | | | | | | CX8045GB16000D0PPTZZ | | | | | | | | | CX5032GB16000D0PPTZZ | | | | | | | | | CX5032SB16000D0PPTZZ | | | | | | | | | CX3225GB16000D0PPTZZ | | | | | | | | | CX3225SB16000D0PPTZZ | | | | | | | | | CX2520SB16000D0PPTZZ | | | | | | | | | HC49SFWB20000D0PPTZZ | Lead | 20.0 | 10 | 10 | 2.3 | | | | CX49GFWB20000D0PPTZZ | | | | | | | | | CX1255GB20000D0PPTZZ | SMD | | | | | | | | CX8045GB20000D0PPTZZ | | | | | | | | | CX5032GB20000D0PPTZZ | | | | | | | | | CX5032SB20000D0PPTZZ | | | | | | | | | CX3225GB20000D0PPTZZ | | | | | | | | | CX3225SB20000D0PPTZZ | | | | | | | | | CX2520SB20000D0PPTZZ | | | | | | | | | CX2016SB20000D0PPTZZ | | | | | | | Caution The oscillator constants shown above are reference values based on evaluation in a specific environment by the resonator manufacturer. If it is necessary to optimize the oscillator characteristics in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. When doing so, check the conditions for using the AMPH bit, RMC register, and whether to enter or exit the STOP mode. The oscillation voltage and oscillation frequency only indicate the oscillator characteristic. Use the 78K0R/KE3 so that the internal operation conditions are within the specifications of the DC and AC characteristics. #### (5) XT1 oscillation: Crystal resonator (T<sub>A</sub> = -40 to +85°C) | Manufacturer | Part | SMD/ | Frequency | Load Capacitance | Recomme | ended Circuit | Constants | Oscillation V | oltage Range | |---------------------|--------|-------|-----------|------------------|---------|---------------|-----------|---------------|--------------| | | Number | Lead | (kHz) | CL (pF) | C3 (pF) | C4 (pF) | Rd (kΩ) | MIN. (V) | MAX. (V) | | Seiko | SP-T2A | SMD | 32.768 | 6.0 | 5 | 5 | 0 | 1.8 | 5.5 | | Instruments | | | | 12.5 | 18 | 18 | 0 | | | | Inc. | SSP-T7 | Small | | 7.0 | 7 | 7 | 0 | | | | | | SMD | | 12.5 | 18 | 18 | 0 | | | | | VT-200 | Lead | | 6.0 | 5 | 5 | 0 | | | | | | | | 12.5 | 18 | 18 | 0 | | | | CITIZEN | CM200S | SMD | 32.768 | 9.0 | 12 | 15 | 0 | 1.8 | 5.5 | | FINETECH | | | | | 12 | 15 | 100 | | | | MIYOTA CO.,<br>LTD. | CM315 | SMD | | 9.0 | 15 | 15 | 0 | | | | 213. | | | | · | 15 | 15 | 100 | | | | | CM519 | SMD | | 9.0 | 15 | 12 | 0 | | | | | | | | | 15 | 12 | 100 | | | Caution The oscillator constants shown above are reference values based on evaluation in a specific environment by the resonator manufacturer. If it is necessary to optimize the oscillator characteristics in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. When doing so, check the conditions for using the RMC register, and whether to enter or exit the STOP mode. The oscillation voltage and oscillation frequency only indicate the oscillator characteristic. Use the 78K0R/KE3 so that the internal operation conditions are within the specifications of the DC and AC characteristics. #### (6) XT1 oscillation: Crystal resonator ( $T_A = -20 \text{ to } +70^{\circ}\text{C}$ ) | Manufacturer | Part | SMD/ | Frequency | Load Capacitance | Recomme | ended Circuit | Constants | Oscillation Voltage Range | | | |---------------------|---------|------|-----------|------------------|---------|---------------|------------------|---------------------------|----------|--| | | Number | Lead | (kHz) | CL (pF) | C3 (pF) | C4 (pF) | Rd (k $\Omega$ ) | MIN. (V) | MAX. (V) | | | CITIZEN | CFS-206 | Lead | 32.768 | 12.5 | 22 | 18 | 0 | 1.8 | 5.5 | | | FINETECH | | | | | 22 | 18 | 100 | | | | | MIYOTA CO.,<br>LTD. | | | | 9.0 | 12 | 15 | 0 | | | | | 213. | | | | | 12 | 15 | 100 | | | | Caution The oscillator constants shown above are reference values based on evaluation in a specific environment by the resonator manufacturer. If it is necessary to optimize the oscillator characteristics in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. When doing so, check the conditions for using the RMC register, and whether to enter or exit the STOP mode. The oscillation voltage and oscillation frequency only indicate the oscillator characteristic. Use the 78K0R/KE3 so that the internal operation conditions are within the specifications of the DC and AC characteristics. <R> #### DC Characteristics (1/10) #### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{Vdd} = \text{EVdd} \le 5.5 \text{ V}, 1.8 \text{ V} \le \text{AVref} \le \text{Vdd}, \text{Vss} = \text{EVss} = \text{AVss} = 0 \text{ V})$ | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |------------------------|-----------------|---------------------------------------------------------------|--------------------------------------|------|------|-------|------| | Output current, | <b>І</b> он1 | Per pin for P00 to P06, P10 to P17, | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | -3.0 | mA | | high <sup>Note 1</sup> | | P30, P31, P40 to P43, P50 to P55, | $2.7~V \leq V_{DD} < 4.0~V$ | | | -1.0 | mA | | | | P70 to P77, P120, P130, P140, P141 | $1.8~V \leq V_{DD} < 2.7~V$ | | | -1.0 | mA | | | | Total of P00 to P04, P40 to P43, | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | -12.0 | mA | | | | P120, P130, P140, P141 | $2.7~V \leq V_{DD} < 4.0~V$ | | | -7.0 | mA | | | | (When duty = 70% Note 2) Total of P05, P06, P10 to P17, P30, | $1.8~V \leq V_{DD} < 2.7~V$ | | | -5.0 | mA | | | | | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | -18.0 | mA | | | | P31, P50 to P55, P70 to P77 | $2.7~V \leq V_{DD} < 4.0~V$ | | | -15.0 | mA | | | | (When duty = 70% Note 2) | $1.8~V \leq V_{DD} < 2.7~V$ | | | -10.0 | mA | | | | Total of all pins | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | -23.0 | mA | | | (When duty = 60 | (When duty = 60% Note 2) | $2.7~V \leq V_{DD} < 4.0~V$ | | | -20.0 | mA | | | | | $1.8~V \leq V_{DD} < 2.7~V$ | | | -15.0 | mA | | | <b>І</b> ОН2 | Per pin for P20 to P27 | $AV_{\text{REF}} \leq V_{\text{DD}}$ | | | -0.1 | mA | - **Notes 1.** Value of current at which the device operation is guaranteed even if the current flows from EV<sub>DD</sub> pin to an output pin. - 2. Specification under conditions where the duty factor is 60% or 70%. The output current value that has changed the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). • Total output current of pins = $(IOH \times 0.7)/(n \times 0.01)$ <Example> Where IOH = 20.0 mA and n = 50% Total output current of pins = $(-20.0 \times 0.7)/(50 \times 0.01) = -28.0$ mA However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. #### Caution P02 to P04 do not output high level in N-ch open-drain mode. ### DC Characteristics (2/10) #### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, 1.8 \text{ V} \le \text{AV}_{REF} \le \text{V}_{DD}, \text{Vss} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | | |-----------------------|------------------|------------------------------------------------|---------------------------------------------------------------|--------------------------------|------|----------------------------------------------------------------------------|------|----| | Output current, | l <sub>OL1</sub> | Per pin for P00 to P02, P05, P06, | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | MAX. 8.5 1.0 0.5 8.5 1.5 0.6 15.0 2.0 20.0 15.0 9.0 45.0 35.0 | mA | | | IOW <sup>Note 1</sup> | | P10 to P17, P30, P31, P40 to P43, | $2.7~V \leq V_{DD} < 4.0~V$ | | | 1.0 | mA | | | | | P50 to P55, P70 to P77, P120, P130, P140, P141 | $1.8~\textrm{V} \leq \textrm{V}_\textrm{DD} < 2.7~\textrm{V}$ | | TYP. | 0.5 | mA | | | | | Per pin for P03, P04 | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ | | | 8.5 | mA | | | | | | $2.7~\textrm{V} \leq \textrm{V}_\textrm{DD} < 4.0~\textrm{V}$ | | | 1.5 | mA | | | | | | $1.8~\textrm{V} \leq \textrm{V}_\textrm{DD} < 2.7~\textrm{V}$ | | | 0.6 | mA | | | | | Per pin for P60 to P63 | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | 15.0 | mA | | | | | | $2.7~V \leq V_{DD} < 4.0~V$ | | | 3.0 | mA | | | | | | $1.8~V \leq V_{DD} < 2.7~V$ | | | 2.0 | mA | | | | | | Total of P00 to P04, P40 to P43, | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | 20.0 | mA | | | | P120, P130, P140, P141 | $2.7~V \leq V_{DD} < 4.0~V$ | | | 15.0 | mA | | | | | (When duty = 70% Note 2) | $1.8~V \leq V_{DD} < 2.7~V$ | | | 9.0 | mA | | | | | Total of P05, P06, P10 to P17, P30, | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | 45.0 | mA | | | | | P31, P50 to P55, P60 to P63, | $2.7~V \leq V_{DD} < 4.0~V$ | | | 35.0 | mA | | | | | P70 to P77 (When duty = 70% Note 2) | $1.8~\textrm{V} \leq \textrm{V}_\textrm{DD} < 2.7~\textrm{V}$ | | | 20.0 | mA | | | | | Total of all pins | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | 65.0 | mA | | | | | (When duty = 60% Note 2) | $2.7~\textrm{V} \leq \textrm{V}_\textrm{DD} < 4.0~\textrm{V}$ | | | 50.0 | mA | | | | | | $1.8 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$ | | | 29.0 | mA | | | | lo <sub>L2</sub> | Per pin for P20 to P27 | $AV_{\text{REF}} \leq V_{\text{DD}}$ | | | 0.4 | mA | | - **Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from an output pin to EVss, Vss, and AVss pin. - 2. Specification under conditions where the duty factor is 60% or 70%. The output current value that has changed the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). - Total output current of pins = $(lol \times 0.7)/(n \times 0.01)$ - <Example> Where IoL = 20.0 mA and n = 50% Total output current of pins = $(20.0 \times 0.7)/(50 \times 0.01) = 28.0 \text{ mA}$ However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. #### DC Characteristics (3/10) # $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{Vdd} = \text{EVdd} \le 5.5 \text{ V}, 1.8 \text{ V} \le \text{AVref} \le \text{Vdd}, \text{Vss} = \text{EVss} = \text{AVss} = 0 \text{ V})$ | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |----------------|------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------------------------------|------|--------------------|------| | Input voltage, | V <sub>IH1</sub> | P01, P02, P12, P13, P15, P41, P52 to | P55, P121 to P124 | 0.7V <sub>DD</sub> | | V <sub>DD</sub> | V | | high | V <sub>IH2</sub> | P00, P03 to P06, P10, P11, P14, P16, P17, P30, P31, P40, P42, P43, P50, P51, P70 to P77, P120, P140, P141, EXCLK, RESET | Normal input buffer | 0.8V <sub>DD</sub> | | V <sub>DD</sub> | V | | | VIH3 | P03, P04 | TTL input buffer $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ | 2.2 | | V <sub>DD</sub> | V | | | | | TTL input buffer<br>2.7 V ≤ V <sub>DD</sub> < 4.0 V | 2.0 | | V <sub>DD</sub> | V | | | | | TTL input buffer 1.8 V ≤ V <sub>DD</sub> < 2.7 V | 1.6 | | V <sub>DD</sub> | V | | | V <sub>IH4</sub> | P20 to P27 | $2.7~V \leq AV_{REF} \leq V_{DD}$ | 0.7AVREF | | AVREF | V | | | | | AVREF = VDD < 2.7 V | | | | | | | V <sub>IH5</sub> | P60 to P63 | | 0.7V <sub>DD</sub> | | 6.0 | V | | | V <sub>IH6</sub> | FLMD0 | | 0.9V <sub>DD</sub><br>Note 1 | | V <sub>DD</sub> | V | | Input voltage, | V <sub>IL1</sub> | P01, P02, P12, P13, P15, P41, P52 to | P55, P121 to P124 | 0 | | 0.3V <sub>DD</sub> | V | | low | V <sub>IL2</sub> | P00, P03 to P06, P10, P11, P14, P16, P17, P30, P31, P40, P42, P43, P50, P51, P70 to P77, P120, P140, P141, EXCLK, RESET | Normal input buffer | 0 | | 0.2V <sub>DD</sub> | V | | | V <sub>IL3</sub> | P03, P04 | TTL input buffer $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ | 0 | | 0.8 | V | | | | | TTL input buffer<br>2.7 V ≤ V <sub>DD</sub> < 4.0 V | 0 | | 0.5 | V | | | | | TTL input buffer $1.8 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$ | 0 | | 0.2 | V | | | VIL4 | P20 to P27 | $2.7~V \leq AV_{REF} \leq V_{DD}$ | 0 | | 0.3AVREF | V | | | | | AVREF = VDD < 2.7 V | | | | | | | V <sub>IL5</sub> | P60 to P63 | | 0 | | 0.3V <sub>DD</sub> | V | | | VIL6 | FLMD0 <sup>Note 2</sup> | | 0 | | 0.1V <sub>DD</sub> | V | - Notes 1. The high-level input voltage (V<sub>IH6</sub>) must be greater than 0.9V<sub>DD</sub> when using it in the flash memory programming mode. - 2. When disabling writing of the flash memory, connect the FLMD0 pin processing directly to Vss, and maintain a voltage less than $0.1V_{DD}$ . - Cautions 1. The maximum value of V<sub>IH</sub> of pins P02 to P04 is V<sub>DD</sub>, even in the N-ch open-drain mode. - 2. For P122/EXCLK, the value of V<sub>IH</sub> and V<sub>IL</sub> differs according to the input port mode or external clock mode. Make sure to satisfy the DC characteristics of EXCLK in external clock input mode. # DC Characteristics (4/10) # $(T_{A} = -40 \text{ to } +85^{\circ}\text{C}, \ 1.8 \ \text{V} \leq \text{Vdd} = \text{EVdd} \leq 5.5 \ \text{V}, \ 1.8 \ \text{V} \leq \text{AVref} \leq \text{Vdd}, \ \text{Vss} = \text{EVss} = \text{AVss} = 0 \ \text{V})$ | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |------------------------------------------------|------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------------|------|------|------| | Items Output voltage, high Output voltage, low | V <sub>OH1</sub> | P00 to P06, P10 to P17, P30, P31, P40 to P43, P50 to P55, P70 to P77, | $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V},$ $I_{\text{OH1}} = -3.0 \text{ mA}$ | V <sub>DD</sub> - 0.7 | | | V | | | | P120, P130, P140, P141 | $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ Iон1 = -1.0 mA | V <sub>DD</sub> - 0.5 | | | V | | | V <sub>OH2</sub> | P20 to P27 | $AV_{REF} \leq V_{DD}$ , $I_{OH2} = -0.1 \text{ mA}$ | AV <sub>REF</sub> – 0.5 | | | V | | | V <sub>OL1</sub> | P00 to P02, P05, P06, P10 to P17, P30, P31, P40 to P43, P50 to P55, | $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V},$ $I_{\text{OL1}} = 8.5 \text{ mA}$ | | | 0.7 | V | | | | P70 to P77, P120, P130, P140, P141 | $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V},$<br>$\text{I}_{\text{OL1}} = 1.0 \text{ mA}$ | | | 0.5 | V | | | | | $1.8 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V},$ $I_{\text{OL1}} = 0.5 \text{ mA}$ | | | 0.4 | V | | | | P03, P04 | $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V},$ $I_{\text{OL1}} = 8.5 \text{ mA}$ | | | 0.7 | V | | | | | $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V},$ $I_{\text{OL1}} = 1.5 \text{ mA}$ | | | 0.5 | V | | | | | $1.8 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V},$ $I_{\text{OL1}} = 0.6 \text{ mA}$ | | | 0.4 | V | | | V <sub>OL2</sub> | P20 to P27 | $AV_{REF} \leq V_{DD}$ , $I_{OL2} = 0.4 \text{ mA}$ | | | 0.4 | V | | | Vol3 | P60 to P63 | $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V},$ $\text{IoL1} = 15.0 \text{ mA}$ | | | 2.0 | V | | | | | $4.0~V \leq V_{DD} \leq 5.5~V,$ $I_{OL1} = 5.0~mA$ | | | 0.4 | V | | | | | $2.7~V \leq V_{DD} \leq 5.5~V,$ $I_{OL1} = 3.0~mA$ | | | 0.4 | V | | | | | $1.8~V \leq V_{DD} \leq 5.5~V,$ $I_{OL1} = 2.0~mA$ | | | 0.4 | V | # DC Characteristics (5/10) # $(T_{\text{A}} = -40 \text{ to } +85^{\circ}\text{C}, \ 1.8 \ \text{V} \leq \text{V}_{\text{DD}} = \text{EV}_{\text{DD}} \leq 5.5 \ \text{V}, \ 1.8 \ \text{V} \leq \text{AV}_{\text{REF}} \leq \text{V}_{\text{DD}}, \ \text{Vss} = \text{EV}_{\text{SS}} = \text{AV}_{\text{SS}} = 0 \ \text{V})$ | Items | Symbol | Conditio | ns | | MIN. | TYP. | MAX. | Unit | |--------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------------------------------------|------|------|-------|------| | Input leakage<br>current, high | Ішні | P00 to P06, P10 to P17, P30,<br>P31, P40 to P43, P50 to P55,<br>P60 to P63, P70 to P77, P120,<br>P140, P141, FLMD0, RESET | VI = VDD | | | | 1 | μA | | | ILIH2 | P20 to P27 | $V_{I} = AV_{REF}$ $2.7 V \le AV_{I}$ $V_{I} = AV_{REF}$ $AV_{REF} = V_{I}$ | /REF ≤ VDD | | | 1 | μΑ | | | Інз | P121 to P124 | VI = VDD | In input port | | | 1 | μA | | | | (X1, X2, XT1, XT2) | | In resonator connection | | | 10 μA | | | Input leakage<br>current, low | ILIL1 | P00 to P06, P10 to P17, P30,<br>P31, P40 to P43, P50 to P55,<br>P60 to P63, P70 to P77, P120,<br>P140, P141, FLMD0, RESET | Vı = Vss | | | | -1 | μΑ | | | ILIL2 | P20 to P27 | Vı = Vss,<br>2.7 V ≤ AV | / <sub>REF</sub> ≤ V <sub>DD</sub> | | | -1 | μΑ | | | | | VI = VSS,<br>AVREF = VDD < 2.7 V | | | | | | | | ILIL3 P121 to P124 | P121 to P124 | Vı = Vss | In input port | | | -1 | μА | | | | (X1, X2, XT1, XT2) | | In resonator connection | | | -10 | μА | # DC Characteristics (6/10) # (TA = -40 to +85°C, 1.8 V $\leq$ VDD = EVDD $\leq$ 5.5 V, 1.8 V $\leq$ AVREF $\leq$ VDD, Vss = EVss = AVss = 0 V) | Items | Symbol | Condition | Conditions | | TYP. | MAX. | Unit | |----------------------------------------------------|--------|----------------------------------------------------------------------------------------------|--------------------------------|-----|------|------|------| | On-chip pull-up resistance | Ru | P00 to P06, P10 to P17, P30,<br>P31, P40 to P43, P50 to P55,<br>P70 to P77, P120, P140, P141 | $V_I = V_{SS}$ , in input port | 10 | 20 | 100 | kΩ | | FLMD0 pin<br>external pull-down<br>resistance Note | RFLMD0 | When enabling the self-programm software | ning mode setting with | 100 | | | kΩ | **Note** It is recommended to leave the FLMD0 pin open. If the pin is required to be pulled down externally, set $R_{FLMD0}$ to 100 k $\Omega$ or more. #### DC Characteristics (7/10) #### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{Vdd} = \text{EVdd} \le 5.5 \text{ V}, 1.8 \text{ V} \le \text{AVREF} \le \text{Vdd}, \text{Vss} = \text{EVss} = \text{AVss} = 0 \text{ V})$ | Parameter | Symbol | | ( | Conditions | | MIN. | TYP. | MAX. | Unit | |-----------|-------------------------------------------------------------------------------|-----------|------------------------------------------------|---------------------|-------------------------|------|------|------|------| | Supply | IDD1 Note 1 | Operating | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | | Square wave input | | 7.0 | 12.2 | mA | | current | | mode | V <sub>DD</sub> = 5.0 V | | Resonator connection | | 7.3 | 12.5 | mA | | | | | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | | Square wave input | | 7.0 | 12.2 | mA | | | | | V <sub>DD</sub> = 3.0 V | | Resonator connection | | 7.3 | 12.5 | mA | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Notes 2, 3}},$ | | Square wave input | | 3.8 | 6.2 | mA | | | | | V <sub>DD</sub> = 5.0 V | | Resonator connection | | 3.9 | 6.3 | mA | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Notes 2, 3}},$ | | Square wave input | | 3.8 | 6.2 | mA | | | | | V <sub>DD</sub> = 3.0 V | | Resonator connection | | 3.9 | 6.3 | mA | | | | | $f_{MX} = 5 \text{ MHz}^{Notes 2, 3},$ | Normal current | Square wave input | | 2.1 | 3.0 | mA | | | | | V <sub>DD</sub> = 3.0 V | mode | Resonator connection | | 2.2 | 3.1 | mA | | | | | | Low consumption | Square wave input | | 1.5 | 2.1 | mA | | | | | | current mode Note 4 | Resonator connection | | 1.5 | 2.1 | mA | | | | | $f_{MX} = 5 \text{ MHz}^{Notes 2, 3},$ | Normal current | Square wave input | | 1.4 | 2.1 | mA | | | | | V <sub>DD</sub> = 2.0 V | mode | Resonator connection | | 1.4 | 2.1 | mA | | | | | | Low consumption | Square wave input | | 1.4 | 2.0 | mA | | | | | | current mode Note 4 | Resonator connection | | 1.4 | 2.0 | mA | | | | | fin = 8 MHz Note 5 | | V <sub>DD</sub> = 5.0 V | | 3.1 | 5.0 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | | 3.1 | 5.0 | mA | | | | | fsuв = 32.768 kHz <sup>Note</sup> | 6 , | V <sub>DD</sub> = 5.0 V | | 6.4 | 24.0 | μΑ | | | | | $T_A = -40 \text{ to } +70 ^{\circ}\text{C}$ | ; | V <sub>DD</sub> = 3.0 V | | 6.4 | 24.0 | μΑ | | | | | | | V <sub>DD</sub> = 2.0 V | | 6.3 | 21.0 | μΑ | | | $f_{SUB} = 32.768 \text{ kHz}^{Not}$ $T_{A} = -40 \text{ to } +85 \text{ °C}$ | 96, | V <sub>DD</sub> = 5.0 V | | 6.4 | 31.0 | μΑ | | | | | | ; | V <sub>DD</sub> = 3.0 V | | 6.4 | 31.0 | μΑ | | | | | | | | | V <sub>DD</sub> = 2.0 V | | 6.3 | 28.0 | μΑ | - **Notes 1.** Total current flowing into V<sub>DD</sub>, EV<sub>DD</sub>, and AV<sub>REF</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub> or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVI circuit, I/O port, and on-chip pull-up/pull-down resistors. - 2. When internal high-speed oscillator and subsystem clock are stopped. - **3.** When AMPH (bit 0 of clock operation mode control register (CMC)) = 0 and FSEL (bit 0 of operation speed mode control register (OSMC)) = 0. - 4. When the RMC register is set to 5AH. - **5.** When high-speed system clock and subsystem clock are stopped. When FSEL (bit 0 of operation speed mode control register (OSMC)) = 0 is set. - **6.** When internal high-speed oscillator and high-speed system clock are stopped. When watchdog timer is stopped. - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - fін: Internal high-speed oscillation clock frequency - fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 2. For details on the normal current mode and low consumption current mode according to the regulator output voltage, refer to **CHAPTER 21 REGULATOR**. - 3. Temperature condition of the TYP. value is $T_A = 25^{\circ}C$ #### DC Characteristics (8/10) #### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{Vdd} = \text{EVdd} \le 5.5 \text{ V}, 1.8 \text{ V} \le \text{AVref} \le \text{Vdd}, \text{Vss} = \text{EVss} = \text{AVss} = 0 \text{ V})$ | Parameter | Symbol | | ( | Conditions | | MIN. | TYP. | MAX. | Unit | | |-----------|------------------------|-----------------------------------------------|----------------------------------------------|-------------------------|-------------------------|----------------------|------|------|------|----| | Supply | IDD2 <sup>Note 1</sup> | HALT | f <sub>MX</sub> = 20 MHz <sup>Note 2</sup> , | | Square wave input | | 1.0 | 2.7 | mA | | | current | | mode | V <sub>DD</sub> = 5.0 V | | Resonator connection | | 1.3 | 3.0 | mA | | | | | | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | | Square wave input | | 1.0 | 2.7 | mA | | | | | | V <sub>DD</sub> = 3.0 V | | Resonator connection | | 1.3 | 3.0 | mA | | | | | | fmx = 10 MHz <sup>Notes 2, 3</sup> , | | Square wave input | | 0.52 | 1.4 | mA | | | | | | V <sub>DD</sub> = 5.0 V | | Resonator connection | | 0.62 | 1.5 | mA | | | | | | fmx = 10 MHz <sup>Notes 2, 3</sup> , | | Square wave input | | 0.52 | 1.4 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | | Resonator connection | | 0.62 | 1.5 | mA | | | | $f_{MX} = 5 \text{ MHz}^{\text{Notes 2, 3}},$ | | Square wave input | | 0.36 | 0.75 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | mode | Resonator connection | | 0.41 | 0.8 | mA | | | | | | | Low consumption | Square wave input | | 0.22 | 0.5 | mA | | | | | | | current mode Note 4 | Resonator connection | | 0.27 | 0.55 | mA | | | | | | $f_{MX} = 5 MHz^{Notes 2, 3},$ | Normal current | Square wave input | | 0.22 | 0.5 | mA | | | | | | V <sub>DD</sub> = 2.0 V | mode | Resonator connection | | 0.27 | 0.55 | mA | | | | | | | Low consumption | Square wave input | | 0.22 | 0.5 | mA | | | | fін | | current mode Note 4 | Resonator connection | | 0.27 | 0.55 | mA | | | | | | fін | fih = 8 MHz Note 5 | | V <sub>DD</sub> = 5.0 V | | 0.45 | 1.2 | mA | | | | | | | | V <sub>DD</sub> = 3.0 V | | 0.45 | 1.2 | mA | | - Notes 1. Total current flowing into VDD, EVDD, and AVREF, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The maximum value include the peripheral operation current. However, not including the current flowing into the A/D converter, LVI circuit, I/O port, and on-chip pull-up/pull-down resistors. During HALT instruction execution by flash memory. - 2. When internal high-speed oscillator and subsystem clock are stopped. - 3. When AMPH (bit 0 of clock operation mode control register (CMC)) = 0 and FSEL (bit 0 of operation speed mode control register (OSMC)) = 0. - 4. When the RMC register is set to 5AH. - **5.** When high-speed system clock and subsystem clock are stopped. When FSEL (bit 0 of operation speed mode control register (OSMC)) = 0 is set. - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - fін: Internal high-speed oscillation clock frequency - 2. For details on the normal current mode and low consumption current mode according to the regulator output voltage, refer to CHAPTER 21 REGULATOR. - 3. Temperature condition of the TYP. value is $T_A = 25^{\circ}C$ <R> ### DC Characteristics (9/10) #### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{Vdd} = \text{EVdd} \le 5.5 \text{ V}, 1.8 \text{ V} \le \text{AVref} \le \text{Vdd}, \text{Vss} = \text{EVss} = \text{AVss} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | | MIN. | TYP. | MAX. | Unit | |-----------|------------------------|------|----------------------------------------------|-------------------------|------|------|------|------| | Supply | IDD2 <sup>Note 1</sup> | HALT | fsub = 32.768 kHz <sup>Note 2</sup> , | V <sub>DD</sub> = 5.0 V | | 2.2 | 14.0 | μА | | current | | mode | $T_A = -40 \text{ to } +70 ^{\circ}\text{C}$ | V <sub>DD</sub> = 3.0 V | | 2.2 | 14.0 | μΑ | | | | | | V <sub>DD</sub> = 2.0 V | | 2.1 | 13.8 | μА | | | | | fsub = 32.768 kHz <sup>Note 2</sup> , | V <sub>DD</sub> = 5.0 V | | 2.2 | 21.0 | μА | | | | | $T_A = -40 \text{ to } +85 ^{\circ}\text{C}$ | V <sub>DD</sub> = 3.0 V | | 2.2 | 21.0 | μΑ | | | | | | V <sub>DD</sub> = 2.0 V | | 2.1 | 20.8 | μА | | | | | $T_A = -40 \text{ to } +70 ^{\circ}\text{C}$ | | | 1.1 | 9.0 | μА | | mode | | mode | T <sub>A</sub> = -40 to +85 °C | | | 1.1 | 16.0 | μА | - Notes 1. Total current flowing into VDD, EVDD, and AVREF, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The maximum value include the peripheral operation current. However, not including the current flowing into the A/D converter, LVI circuit, I/O port, and on-chip pull-up/pull-down resistors. During HALT instruction execution by flash memory. - 2. When internal high-speed oscillator and high-speed system clock are stopped. When watchdog timer is stopped. - **3.** Total current flowing into V<sub>DD</sub>, EV<sub>DD</sub>, and AV<sub>REF</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub> or V<sub>SS</sub>. When subsystem clock is stopped. When watchdog timer is stopped. Remarks 1. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) <R> **2.** Temperature condition of the TYP. value is $T_A = 25^{\circ}C$ ### DC Characteristics (10/10) #### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, 1.8 \text{ V} \le \text{AV}_{REF} \le \text{V}_{DD}, \text{Vss} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |----------------------------------|----------------------------|----------------------------------------------------------------------|-------------------------|------|------|------|------| | RTC operating | IRTC Notes 1, 2 | fsuв = 32.768 kHz | V <sub>DD</sub> = 3.0 V | | 0.2 | 1.0 | μА | | current | | | V <sub>DD</sub> = 2.0 V | | 0.2 | 1.0 | | | Watchdog timer operating current | IWDT <sup>Notes 2, 3</sup> | fı∟ = 240 kHz | | | 5 | 10 | μΑ | | A/D converter operating current | IADC Note 4 | During conversion at maximum speed, $ 2.3 \ V \leq AV_{\text{REF}} $ | | | 0.86 | 1.9 | mA | | LVI operating current | ILVI <sup>Note 5</sup> | | | | 9 | 18 | μΑ | - Notes 1. Current flowing only to the real-time counter (excluding the operating current of the XT1 oscillator). The current value of the 78K0R/KE3 is the TYP. value, the sum of the TYP. values of either IDD1 or IDD2, and IRTC, when the real-time counter operates in operation mode or HALT mode. The IDD1 and IDD2 MAX. values also include the real-time counter operating current. - 2. When internal high-speed oscillator and high-speed system clock are stopped. - 3. Current flowing only to the watchdog timer (including the operating current of the 240 kHz internal oscillator). The current value of the 78K0R/KE3 is the sum of IDD1, I DD2 or I DD3 and IWDT when fclk = fsub/2 or when the watchdog timer operates in STOP mode. - **4.** Current flowing only to the A/D converter (AV<sub>REF</sub> pin). The current value of the 78K0R/KE3 is the sum of I<sub>DD1</sub> or I<sub>DD2</sub> and I<sub>ADC</sub> when the A/D converter operates in an operation mode or the HALT mode. - **5.** Current flowing only to the LVI circuit. The current value of the 78K0R/KE3 is the sum of IDD1, IDD2 or IDD3 and ILVI when the LVI circuit operates in the Operating, HALT or STOP mode. - Remarks 1. fil: Internal low-speed oscillation clock frequency fsub: Subsystem clock frequency (XT1 clock oscillation frequency) fclk: CPU/peripheral hardware clock frequency **2.** Temperature condition of the TYP. value is $T_A = 25^{\circ}C$ <R> #### **AC Characteristics** # (1) Basic operation (1/6) (Ta = -40 to +85°C, 1.8 V $\leq$ Vdd = EVdd $\leq$ 5.5 V, 1.8 V $\leq$ AVREF $\leq$ Vdd, Vss = EVss = AVss = 0 V) | Parameter | Symbol | | Conditions | | MIN. | TYP. | MAX. | Unit | |-------------------------------------------------------------|-----------------|------------------------------------|---------------------|--------------------------------|-------------|------|------|------| | Instruction cycle | Tcy | Main system clock | Normal | $2.7~V \leq V_{DD} \leq 5.5~V$ | 0.05 | | 8 | μS | | (minimum instruction | | (fmain) operation | current mode | $1.8~V \leq V_{DD} < 2.7~V$ | 0.2 | | 8 | μS | | execution time) | | | Low consump | tion current mode | 0.2 | | 8 | μS | | | | Subsystem clock (fsu | в) operation | | 57.2 | 61 | 62.5 | μS | | | | In the self programming mode | Normal current mode | $2.7~V \leq V_{DD} \leq 5.5~V$ | 0.05 | | 0.5 | μS | | External main system | fex | $2.7~V \leq V_{DD} \leq 5.5~V$ | Normal currer | nt mode | 2.0 | | 20.0 | MHz | | clock frequency | | | Low consump | tion current mode | 2.0 | | 5.0 | MHz | | | | $1.8~V \leq V_{DD} < 2.7~V$ | | | 2.0 | | 5.0 | MHz | | External main system | texh, texl | $2.7~V \leq V_{DD} \leq 5.5~V$ | Normal currer | nt mode | 24 | | | ns | | clock input high-level | | | Low consump | tion current mode | 96 | | | ns | | width, low-level width | | $1.8~V \leq V_{DD} < 2.7~V$ | | | 96 | | | ns | | TI00 to TI06 input<br>high-level width, low-<br>level width | tтін,<br>tтіL | | | | 1/fмск + 10 | | | ns | | TO00 to TO06 output | fто | $2.7~V \leq V_{DD} \leq 5.5~V$ | | | | | 10 | MHz | | frequency | | $1.8~V \leq V_{DD} < 2.7~V$ | | | | | 5 | MHz | | PCLBUZ0, PCLBUZ1 | <b>f</b> PCL | $2.7~V \leq V_{DD} \leq 5.5~V$ | | | | | 10 | MHz | | output frequency | | $1.8~V \leq V_{\text{DD}} < 2.7~V$ | | | | | 5 | MHz | | Interrupt input high-<br>level width, low-level<br>width | tinth,<br>tintl | | | | 1 | | | μs | | Key interrupt input low-level width | tkr | | | | 250 | | | ns | | RESET low-level width | trsL | | | | 10 | | | μs | Remarks 1. fmck: Timer array unit operation clock frequency (Operation clock to be set by the CKS0n bit of the TMR0n register. n: Channel number (n = 0 to 6)) **2.** For details on the normal current mode and low consumption current mode according to the regulator output voltage, refer to **CHAPTER 21 REGULATOR**. # (1) Basic operation (2/6) Minimum instruction execution time during main system clock operation (FSEL = 0, RMC = 00H) Remark FSEL: Bit 0 of the operation speed mode control register (OSMC) RMC: Regulator mode control register #### (1) Basic operation (3/6) Minimum instruction execution time during main system clock operation (FSEL = 1, RMC = 00H) Remark FSEL: Bit 0 of the operation speed mode control register (OSMC) RMC: Regulator mode control register # (1) Basic operation (4/6) Minimum instruction execution time during main system clock operation (FSEL = 0, RMC = 5AH) Remarks 1. FSEL: Bit 0 of the operation speed mode control register (OSMC) RMC: Regulator mode control register 2. The entire voltage range is 5 MHz (MAX.) when RMC is set to 5AH. # (1) Basic operation (5/6) # Minimum instruction execution time during self programming mode (RMC = 00H) ### Remarks 1. RMC: Regulator mode control register 2. The self programming function cannot be used when RMC is set to 5AH or the CPU operates with the subsystem clock. # (1) Basic operation (6/6) # **AC Timing Test Points** # **External Main System Clock Timing** # **TI Timing** # **Interrupt Request Input Timing** # **Key Interrupt Input Timing** # **RESET** Input Timing #### (2) Serial interface: Serial array unit (1/18) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ #### (a) During communication at same potential (UART mode) (dedicated baud rate generator output) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------|--------|----------------------------|------|------|--------|------| | Transfer rate | | | | | fмск/6 | bps | | | | fclk = 20 MHz, fmck = fclk | | | 3.3 | Mbps | #### **UART** mode connection diagram (during communication at same potential) #### **UART** mode bit width (during communication at same potential) (reference) Caution When using UART1, select the normal input buffer for RxD1 and the normal output mode for TxD1 by using the PIM0 and POM0 registers. **Remarks 1.** q: UART number (q = 0, 1, 3) 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of the SMRmn register. m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3)) (2) Serial interface: Serial array unit (2/18) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ #### <R> (b) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------|------------------|---------------------------------------------------|--------------|------|------|------| | SCKp cycle time | tkcy1 | $4.0~V \leq V_{DD} \leq 5.5~V$ | 200 Note 1 | | | ns | | | | 2.7 V ≤ V <sub>DD</sub> < 4.0 V | 300 Note 1 | | | ns | | | | $1.8 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$ | 600 Note 1 | | | ns | | SCKp high-/low-level width | tкн1, | $4.0~V \leq V_{DD} \leq 5.5~V$ | tkcy1/2 - 20 | | | ns | | | t <sub>KL1</sub> | 2.7 V ≤ V <sub>DD</sub> < 4.0 V | tkcy1/2 - 35 | | | ns | | | | $1.8 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$ | tkcy1/2 - 80 | | | ns | | SIp setup time (to SCKp↑) Note 1 | tsıkı | $4.0~V \leq V_{DD} \leq 5.5~V$ | 70 | | | ns | | | | 2.7 V ≤ V <sub>DD</sub> < 4.0 V | 100 | | | ns | | | | $1.8 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$ | 190 | | | ns | | SIp hold time (from SCKp↑) Note 2 | tksi1 | | 30 | | | ns | | Delay time from SCKp↓ to SOp output Note 3 | tkso1 | C = 30 pF <sup>Note 4</sup> | | | 40 | ns | Notes 1. The value must also be 4/fclk or more. - 2. When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1. The SIp setup time becomes "to $\overline{\text{SCKp}}\downarrow$ " when DAP0n = 0 and CKP0n = 1, or DAP0n = 1 and CKP0n = 0. - 3. When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1. The SIp hold time becomes "from $\overline{\text{SCKp}}\downarrow$ " when DAP0n = 0 and CKP0n = 1, or DAP0n = 1 and CKP0n = 0. - **4.** When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1. The delay time to SOp output becomes "from $\overline{SCKp}$ " when DAP0n = 0 and CKP0n = 1, or DAP0n = 1 and CKP0n = 0. - 5. C is the load capacitance of the SCKp and SOp output lines. Caution When using CSI10, select the normal input buffer for SI10 and the normal output mode for SO10 and SCK10 by using the PIM0 and POM0 registers. **Remark** p: CSI number (p = 00, 10), n: Channel number (n = 0, 2) (2) Serial interface: Serial array unit (3/18) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ ### <R> (c) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) | Parameter | Symbol | Cor | nditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------------------------|---------------|---------------------------------------------------|-------------------------------------------------------------|-------------|------|--------------|------| | SCKp cycle time | tkcy2 | $4.0~V \leq V_{DD} \leq 5.5~V$ | | 6/fмск | | | ns | | | | 2.7 V ≤ V <sub>DD</sub> < 4.0 | 0 V 16 MHz < fmck | 8/fмск | | | ns | | | | | fмcк ≤ 16 MHz | 6/ƒмск | | | ns | | | | 1.8 V ≤ V <sub>DD</sub> < 2.7 | 1.8 V ≤ V <sub>DD</sub> < 2.7 V 16 MHz < f <sub>MCK</sub> 8 | | | | ns | | | | | fмcк ≤ 16 MHz | 6/fмск | | | ns | | SCKp high-/low-level width | tкн2,<br>tкL2 | | | fксу2/2 | | | ns | | SIp setup time<br>(to SCKp↑) <sup>Note 1</sup> | tsık2 | | | 80 | | | ns | | SIp hold time<br>(from SCKp <sup>↑</sup> ) <sup>Note 2</sup> | tksi2 | | | 1/fмск + 50 | | | ns | | Delay time from SCKp↓ to | <b>t</b> KSO2 | C = 30 pF <sup>Note 4</sup> | $4.0 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | | | 2/fмск + 45 | ns | | SOp output <sup>Note 3</sup> | | | 2.7 V ≤ V <sub>DD</sub> < 4.0 V | | | 2/fмск + 57 | ns | | | | $1.8 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$ | | | | 2/fмск + 125 | ns | - Notes 1. When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1. The SIp setup time becomes "to $\overline{SCKp}\uparrow$ " when DAP0n = 0 and CKP0n = 1, or DAP0n = 1 and CKP0n = 0. - 2. When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1. The SIp setup time becomes "from $\overline{SCKp}\downarrow$ " when DAP0n = 0 and CKP0n = 1, or DAP0n = 1 and CKP0n = 0. - 3. When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1. The delay time to SOp output becomes "from $\overline{SCKp}\downarrow$ " when DAP0n = 0 and CKP0n = 1, or DAP0n = 1 and CKP0n = 0. - 4. C is the load capacitance of the SOp output line. Caution When using CSI10, select the normal input buffer for SI10 and SCK10 and the normal output mode for SO10 by using the PIM0 and POM0 registers. **Remarks 1.** p: CSI number (p = 00, 10) 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKS0n bit of the SMR0n register. n: Channel number (n = 0, 2)) # (2) Serial interface: Serial array unit (4/18) CSI mode connection diagram (during communication at same potential) CSI mode serial transfer timing (during communication at same potential) (When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1.) CSI mode serial transfer timing (during communication at same potential) (When DAP0n = 0 and CKP0n = 1, or DAP0n = 1 and CKP0n = 0.) **Remarks 1.** p: CSI number (p = 00, 10) 2. n: Channel number (n = 0, 2) # (2) Serial interface: Serial array unit (5/18) <R> (Ta = -40 to +85°C, 1.8 V $\leq$ VDD = EVDD $\leq$ 5.5 V, Vss = EVss = AVss = 0 V) (d) During communication at same potential (simplified I<sup>2</sup>C mode) | Parameter | Symbol | Conditions | MIN. | MAX. | Unit | |-------------------------------|---------|----------------------------------------------------------------------------------------------------------|--------------|----------|------| | SCL10 clock frequency | fscL | $2.7~V \leq V_{DD} \leq 5.5~V,$ $C_b = 100~pF,~R_b = 3~k\Omega$ | | 400 Note | kHz | | | | $1.8 \text{ V} \leq \text{V}_{DD} < 2.7 \text{ V}$ $C_b = 100 \text{ pF}, R_b = 5 \text{ k}\Omega$ | | 300 Note | kHz | | Hold time when SCL10 = "L" | tLOW | $2.7~V \leq V_{DD} \leq 5.5~V,$ $C_b = 100~pF,~R_b = 3~k\Omega$ | 995 | | ns | | | | | 1500 | | ns | | Hold time when SCL10 = "H" | tнıgн | $2.7~V \leq V_{DD} \leq 5.5~V,$ $C_b = 100~pF,~R_b = 3~k\Omega$ | 995 | | ns | | | | $1.8~V \leq V_{DD} < 2.7~V$ $C_b = 100~pF,~R_b = 5~k\Omega$ | 1500 | | ns | | Data setup time (reception) | tsu:dat | $2.7~V \leq V_{DD} \leq 5.5~V,$ $C_b = 100~pF,~R_b = 3~k\Omega$ | 1/fмск + 120 | | ns | | | | 1.8 V $\leq$ V <sub>DD</sub> $<$ 2.7 V C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 kΩ | 1/fмск + 230 | | ns | | Data hold time (transmission) | thd:dat | $2.7~V \leq V_{DD} \leq 5.5~V,$ $C_b = 100~pF,~R_b = 3~k\Omega$ | 0 | 160 | ns | | | | $\begin{array}{c} 1.8 \; V \leq V_{DD} < 2.7 \; V \\ C_b = 100 \; pF, \; R_b = 5 \; k\Omega \end{array}$ | 0 | 210 | ns | <R> Note The value must also be fmck/4 or less. (Remarks are given on the next page.) # (2) Serial interface: Serial array unit (6/18) ### Simplified I<sup>2</sup>C mode mode connection diagram (during communication at same potential) # Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential) Caution Select the normal input buffer and the N-ch open drain output (VDD tolerance) mode for SDA10 and the normal output mode for SCL10 by using the PIM0 and POM0 registers. - **Remarks 1.** $R_b[\Omega]$ :Communication line (SDA10) pull-up resistance, $C_b[F]$ : Communication line (SCL10, SDA10) load capacitance - 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKS02 bit of the SMR02 register.) (2) Serial interface: Serial array unit (7/18) $$(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$$ (e) During Communication at different potential (2.5 V, 3 V) (UART mode) (dedicated baud rate generator output) (1/2) | Parameter | Symbol | | Conditions | | | TYP. | MAX. | Unit | |---------------|--------|-----------|---------------------------------------------|----------------------------|--|------|--------|------| | Transfer rate | | reception | $4.0~V \leq V_{DD} \leq 5.5~V,$ | | | | fмск/6 | bps | | | | | $2.7~V \leq V_b \leq 4.0~V$ | fclk = 20 MHz, fmck = fclk | | | 3.3 | Mbps | | | | | $2.7 \text{ V} \le V_{DD} < 4.0 \text{ V},$ | | | | fмск/6 | bps | | | | | $2.3~V \leq V_b \leq 2.7~V$ | fclk = 20 MHz, fmck = fclk | | | 3.3 | Mbps | Caution Select the TTL input buffer for RxD1 and the N-ch open drain output (Vpb tolerance) mode for TxD1 by using the PIM0 and POM0 registers. Remarks 1. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKS0n bit of the SMR0n register. n: Channel number (n = 2, 3)) 2. V<sub>IH</sub> and V<sub>IL</sub> below are observation points for the AC characteristics of the serial array unit when communicating at different potentials in UART mode. $$\begin{split} 4.0 \ V &\leq V_{\text{DD}} \leq 5.5 \ \text{V}, \ 2.7 \ \text{V} \leq V_{\text{b}} \leq 4.0 \ \text{V}; \ \text{V}_{\text{IH}} = 2.2 \ \text{V}, \ \text{V}_{\text{IL}} = 0.8 \ \text{V} \\ 2.7 \ V &\leq V_{\text{DD}} \leq 4.0 \ \text{V}, \ 2.3 \ \text{V} \leq V_{\text{b}} \leq 2.7 \ \text{V}; \ \text{V}_{\text{IH}} = 2.0 \ \text{V}, \ \text{V}_{\text{IL}} = 0.5 \ \text{V} \end{split}$$ 3. UART0 and UART3 cannot communicate at different potential. Use UART1 for communication at different potential. (2) Serial interface: Serial array unit (8/18) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ #### (e) Communication at different potential (2.5 V, 3 V) (UART mode) (dedicated baud rate generator output) (2/2) | Parameter | Symbol | | Condit | MIN. | TYP. | MAX. | Unit | | |---------------|--------|--------------|-----------------------------------------------------------|-----------------------------------------------------------------------|------|------|------------|------| | Transfer rate | | transmission | $4.0~V \leq V_{DD} \leq 5.5~V,$ | | | | Note 1 | | | | | | $2.7~V \leq V_b \leq 4.0~V$ | fclk = 16.8 MHz, fmck = fclk, | | | 2.8 Note 2 | Mbps | | | | | | $C_b = 50 \text{ pF}, R_b = 1.4 \text{ k}\Omega, V_b = 2.7 \text{ V}$ | | | | | | | | | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0 \text{ V},$ | | | | Note 3 | | | | | | $2.3~V \leq V_b \leq 2.7~V$ | fclk = 19.2 MHz, fmck = fclk, | | | 1.2 Note 4 | Mbps | | | | | | $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega, V_b = 2.3 \text{ V}$ | | | | | **Notes 1.** The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when $4.0~V \le V_{DD} = EV_{DD} \le 5.5~V$ and $2.7~V \le V_{D} \le 4.0~V$ $$\label{eq:maximum transfer rate} \begin{aligned} & \frac{1}{\{-C_b \times R_b \times \text{ln } (1-\frac{2.2}{V_b})\} \times 3} \end{aligned} \text{[bps]}$$ $$\text{Baud rate error (theoretical value)} = \frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln{(1 - \frac{2.2}{V_b})}\}}{\frac{1}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - 2. This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer. - 3. The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 2.7 V $\leq$ V<sub>DD</sub> = EV<sub>DD</sub> < 4.0 V and 2.3 V $\leq$ V<sub>b</sub> $\leq$ 2.7 V $$\label{eq:maximum transfer rate} \begin{aligned} & \frac{1}{\{-C_b \times R_b \times ln\ (1-\frac{2.0}{V_b})\} \times 3} \end{aligned} \text{ [bps]}$$ $$\text{Baud rate error (theoretical value)} = \frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \text{ln } (1 - \frac{2.0}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - **4.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer. Caution Select the TTL input buffer for RxD1 and the N-ch open drain output (VDD tolerance) mode for TxD1 by using the PIM0 and POM0 registers. (Remark are given on the next page.) #### (2) Serial interface: Serial array unit (9/18) - **Remarks 1.** $R_b[\Omega]$ :Communication line (TxD1) pull-up resistance, $C_b[F]$ : Communication line (TxD1) load capacitance, $V_b[V]$ : Communication line voltage - 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKS0n bit of the SMR0n register. n: Channel number (n = 2, 3)) - **3.** V<sub>IH</sub> and V<sub>IL</sub> below are observation points for the AC characteristics of the serial array unit when communicating at different potentials in UART mode. $$\begin{split} 4.0 \ V &\leq V_{\text{DD}} \leq 5.5 \ \text{V}, \ 2.7 \ \text{V} \leq V_{\text{b}} \leq 4.0 \ \text{V}; \ \text{V}_{\text{IH}} = 2.2 \ \text{V}, \ \text{V}_{\text{IL}} = 0.8 \ \text{V} \\ 2.7 \ V &\leq V_{\text{DD}} \leq 4.0 \ \text{V}, \ 2.3 \ \text{V} \leq V_{\text{b}} \leq 2.7 \ \text{V}; \ \text{V}_{\text{IH}} = 2.0 \ \text{V}, \ \text{V}_{\text{IL}} = 0.5 \ \text{V} \end{split}$$ **4.** UART0 and UART3 cannot communicate at different potential. Use UART1 for communication at different potential. # (2) Serial interface: Serial array unit (10/18) #### **UART** mode connection diagram (during communication at different potential) #### **UART** mode bit width (during communication at different potential) (reference) Caution Select the TTL input buffer for RxD1 and the N-ch open drain output (VDD tolerance) mode for TxD1 by using the PIM0 and POM0 registers. - **Remarks 1.** $R_b[\Omega]$ : Communication line (TxD1) pull-up resistance, $V_b[V]$ : Communication line voltage - 2. UART0 and UART3 cannot communicate at different potential. Use UART1 for communication at different potential. (2) Serial interface: Serial array unit (11/18) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ # <R> (f) During Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10... internal clock output) (1/2) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------|------------------|-----------------------------------------------------------------------------------------------------|--------------|------|------|------| | SCK10 cycle time | tkcy1 | $4.0 \ V \leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V,$ | 400 Note 1 | | | ns | | | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | $2.7 \ V \leq V_{DD} \leq 4.0 \ V, \ 2.3 \ V \leq V_b < 2.7 \ V,$ | 800 Note 1 | | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | SCK10 high-level width | t <sub>KH1</sub> | $4.0~V \leq V_{DD} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0~V,$ | tkcy1/2 - 75 | | | ns | | | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | $2.7 \ V \leq V_{\text{DD}} \leq 4.0 \ V, \ 2.3 \ V \leq V_{\text{b}} < 2.7 \ V,$ | tkcy1/2 - | | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | 170 | | | | | SCK10 low-level width | t <sub>KL1</sub> | $4.0~V \leq V_{\text{DD}} \leq 5.5~V,~2.7~V \leq V_{\text{b}} \leq 4.0~V,$ | tkcy1/2 - 20 | | | ns | | | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | $\label{eq:2.7} \boxed{ 2.7 \ V \leq V_{DD} \leq 4.0 \ V, \ 2.3 \ V \leq V_b < 2.7 \ V, }$ | tkcy1/2 - 35 | | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | SI10 setup time | tsıkı | $4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \ 2.7 \ V \leq V_{\text{b}} \leq 4.0 \ V,$ | 150 | | | ns | | (to SCK10↑) Note 2 | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | $2.7 \ V \le V_{DD} \le 4.0 \ V, \ 2.3 \ V \le V_b < 2.7 \ V,$ | 275 | | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | SI10 hold time | tksi1 | $\label{eq:vbd} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \ 2.7 \ V \leq V_{\text{b}} \leq 4.0 \ V,$ | 30 | | | ns | | (from SCK10↑) Note 2 | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | $2.7 \ V \le V_{DD} \le 4.0 \ V, \ 2.3 \ V \le V_b < 2.7 \ V,$ | 30 | | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | Delay time from SCK10↓ to | tkso1 | $\label{eq:vdd} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \ 2.7 \ V \leq V_{\text{b}} \leq 4.0 \ V,$ | | | 120 | ns | | SO10 output Note 2 | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | $\label{eq:2.7} 2.7~V \leq V_{\text{DD}} \leq 4.0~V,~2.3~V \leq V_{\text{b}} < 2.7~V,$ | | | 215 | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | Notes 1. The value must also be 4/fclk or more. **2.** When DAP02 = 0 and CKP02 = 0, or DAP02 = 1 and CKP02 = 1. Caution Select the TTL input buffer for SI10 and the N-ch open drain output (VDD tolerance) mode for SO10 and SCK10 by using the PIM0 and POM0 registers. Remarks 1. $R_b[\Omega]$ : Communication line ( $\overline{SCK10}$ , SO10) pull-up resistance, $C_b[F]$ : Communication line ( $\overline{SCK10}$ , SO10) load capacitance, $V_b[V]$ : Communication line voltage 2. V<sub>IH</sub> and V<sub>IL</sub> below are observation points for the AC characteristics of the serial array unit when communicating at different potentials in CSI mode. $$\begin{split} 4.0 \ V &\leq V_{\text{DD}} \leq 5.5 \ \text{V}, \ 2.7 \ \text{V} \leq V_{\text{b}} \leq 4.0 \ \text{V}; \ \text{V}_{\text{IH}} = 2.2 \ \text{V}, \ \text{V}_{\text{IL}} = 0.8 \ \text{V} \\ 2.7 \ V &\leq V_{\text{DD}} \leq 4.0 \ \text{V}, \ 2.3 \ \text{V} \leq V_{\text{b}} \leq 2.7 \ \text{V}; \ \text{V}_{\text{IH}} = 2.0 \ \text{V}, \ \text{V}_{\text{IL}} = 0.5 \ \text{V} \end{split}$$ 3. CSI00 cannot communicate at different potential. Use CSI10 for communication at different potential. (2) Serial interface: Serial array unit (12/18) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le \text{V}_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ <R> | (f) | During Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10 in | ıternal | |-----|--------------------------------------------------------------------------------------------|---------| | | clock output) (2/2) | | | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------|--------|-------------------------------------------------------------------------|------|------|------|------| | SI10 setup time | tsıĸı | $4.0~V \leq V_{DD} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0~V,$ | 70 | | | ns | | (to SCK10↓) Note | | $C_b = 30$ pF, $R_b = 1.4$ k $\Omega$ | | | | | | | | $2.7~V \leq V_{DD} \leq 4.0~V,~2.3~V \leq V_b < 2.7~V,$ | 100 | | | ns | | | | $C_b = 30$ pF, $R_b = 2.7$ k $\Omega$ | | | | | | SI10 hold time tksi1 | tksi1 | $4.0 \ V \leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V,$ | 30 | | | ns | | (from SCK10↓) Note | | $C_b = 30$ pF, $R_b = 1.4$ k $\Omega$ | | | | | | | | $2.7~V \leq V_{DD} \leq 4.0~V,~2.3~V \leq V_b < 2.7~V,$ | 30 | | | ns | | | | $C_b = 30$ pF, $R_b = 2.7$ k $\Omega$ | | | | | | Delay time from SCK10↑ to | tkso1 | $4.0~V \leq V_{DD} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0~V,$ | | | 40 | ns | | SO10 output Note | | $C_b = 30$ pF, $R_b = 1.4$ k $\Omega$ | | | | | | | | $2.7~V \leq V_{\text{DD}} \leq 4.0~V,~2.3~V \leq V_{\text{b}} < 2.7~V,$ | | | 40 | ns | | | | $C_b = 30 \text{ pF, } R_b = 2.7 \text{ k}\Omega$ | | | | | Note When DAP02 = 0 and CKP02 = 1, or DAP02 = 1 and CKP02 = 0. #### CSI mode connection diagram (during communication at different potential) Caution Select the TTL input buffer for SI10 and the N-ch open drain output (VDD tolerance) mode for SO10 and SCK10 by using the PIM0 and POM0 registers. **Remarks 1.** $R_b[\Omega]$ :Communication line ( $\overline{SCK10}$ , SO10) pull-up resistance, Cb[F]: Communication line (SCK10, SO10) load capacitance, Vb[V]: Communication line voltage 2. VIH and VIL below are observation points for the AC characteristics of the serial array unit when communicating at different potentials in CSI mode. $$\begin{split} 4.0 \ V &\leq V_{\text{DD}} \leq 5.5 \ V, \, 2.7 \ V \leq V_{\text{b}} \leq 4.0 \ V; \, V_{\text{IH}} = 2.2 \ V, \, V_{\text{IL}} = 0.8 \ V \\ 2.7 \ V &\leq V_{\text{DD}} \leq 4.0 \ V, \, 2.3 \ V \leq V_{\text{b}} \leq 2.7 \ V; \, V_{\text{IH}} = 2.0 \ V, \, V_{\text{IL}} = 0.5 \ V \end{split}$$ 3. CSI00 cannot communicate at different potential. Use CSI10 for communication at different potential. #### (2) Serial interface: Serial array unit (13/18) # CSI mode serial transfer timing (during communication at different potential) (When DAP02 = 0 and CKP02 = 0, or DAP02 = 1 and CKP02 = 1.) # CSI mode serial transfer timing (during communication at different potential) (When DAP02 = 0 and CKP02 = 1, or DAP02 = 1 and CKP02 = 0.) Caution Select the TTL input buffer for SI10 and the N-ch open drain output (VDD tolerance) mode for SO10 and SCK10 by using the PIM0 and POM0 registers. Remark CSI00 cannot communicate at different potential. Use CSI10 for communication at different potential. (2) Serial interface: Serial array unit (14/18) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le \text{V}_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ <R> # (g) During communication at different potential (2.5 V, 3 V) (CSI mode) (slave mode, SCK10... external clock input) | Parameter | Symbol | ( | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------------------------------|--------------------------|------------------------------------------------------------------|-----------------------------|--------------|------|-----------------|------| | SCK10 cycle time | tkcy2 | $4.0~V \leq V_{DD} \leq 5.5~V,$ | 13.6 MHz < fмск | 10/fмск | | | ns | | | | $2.7~V \leq V_b \leq 4.0~V$ | 6.8 MHz < fмcк ≤ 13.6 MHz | 8/fмск | | | ns | | | | | fмск ≤ 6.8 MHz | 6/ƒмск | | | ns | | | | $2.7 \text{ V} \le V_{DD} < 4.0 \text{ V},$ | 18.5 MHz < fмск | 16/fмск | | | ns | | | | $2.3~V \leq V_b \leq 2.7~V$ | 14.8 MHz < fмcк ≤ 18.5 MHz | 14/fмск | | | ns | | | | | 11.1 MHz < fмcк ≤ 14.8 MHz | 12/fмск | | | ns | | | | | 7.4 MHz < fмcк ≤ 11.1 MHz | 10/fмск | | | ns | | | 3.7 MHz < fмcк ≤ 7.4 MHz | 8/ƒмск | | | ns | | | | | | f | fмск ≤ 3.7 MHz | 6/ƒмск | | | ns | | SCK10 high-/low-level | <b>t</b> кн2, | $4.0~V \leq V_{DD} \leq 5.5~V,$ | $2.7~V \leq V_b \leq 4.0~V$ | fксү2/2 – 20 | | | ns | | width | t <sub>KL2</sub> | $2.7 \text{ V} \le V_{DD} < 4.0 \text{ V},$ | $2.3~V \leq V_b \leq 2.7~V$ | fксү2/2 – 35 | | | ns | | SI10 setup time (to SCK10↑) <sup>Note 1</sup> | tsık2 | | | 90 | | | ns | | SI10 hold time<br>(from SCK10↑) <sup>Note 2</sup> | tksi2 | | | 1/fмск + 50 | | | ns | | l — | | $4.0 \ V \leq V_{DD} \leq 5.5 \ V,$ $C_b = 30 \ pF, \ R_b = 1.4$ | • | | | 2/fмск +<br>120 | ns | | output <sup>Note 3</sup> | | $2.7 \ V \leq V_{DD} < 4.0 \ V,$ $C_b = 30 \ pF, \ R_b = 2.7$ | · | | | 2/fмск +<br>230 | ns | - Notes 1. When DAP02 = 0 and CKP02 = 0, or DAP02 = 1 and CKP02 = 1. The SI10 setup time becomes "to $\overline{SCK10}$ " when DAP02 = 0 and CKP02 = 1, or DAP02 = 1 and CKP02 = 0. - 2. When DAP02 = 0 and CKP02 = 0, or DAP02 = 1 and CKP02 = 1. The SI10 hold time becomes "from $\overline{\text{SCK10}}\downarrow$ " when DAP02 = 0 and CKP02 = 1, or DAP02 = 1 and CKP02 = 0. - 3. When DAP02 = 0 and CKP02 = 0, or DAP02 = 1 and CKP02 = 1. The delay time to SO10 output becomes "from $\overline{SCK10}$ " when DAP02 = 0 and CKP02 = 1, or DAP02 = 1 and CKP02 = 0. #### CSI mode connection diagram (during communication at different potential) (Caution and Remark are given on the next page.) (2) Serial interface: Serial array unit (15/18) Caution Select the TTL input buffer for SI10 and SCK10 and the N-ch open drain output (VDD tolerance) mode for SO10 by using the PIM0 and POM0 registers. - **Remarks 1.** R<sub>b</sub>[ $\Omega$ ]:Communication line (SO10) pull-up resistance, C<sub>b</sub>[F]: Communication line (SO10) load capacitance, V<sub>b</sub>[V]: Communication line voltage - 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKS02 bit of the SMR02 register.) - **3.** V<sub>IH</sub> and V<sub>IL</sub> below are observation points for the AC characteristics of the serial array unit when communicating at different potentials in CSI mode. ``` \begin{split} 4.0 \ V &\leq V_{\text{DD}} \leq 5.5 \ \text{V}, \ 2.7 \ \text{V} \leq V_{\text{b}} \leq 4.0 \ \text{V}; \ \text{V}_{\text{IH}} = 2.2 \ \text{V}, \ \text{V}_{\text{IL}} = 0.8 \ \text{V} \\ 2.7 \ V &\leq V_{\text{DD}} \leq 4.0 \ \text{V}, \ 2.3 \ \text{V} \leq V_{\text{b}} \leq 2.7 \ \text{V}; \ \text{V}_{\text{IH}} = 2.0 \ \text{V}, \ \text{V}_{\text{IL}} = 0.5 \ \text{V} \end{split} ``` 4. CSI00 cannot communicate at different potential. Use CSI10 for communication at different potential. # (2) Serial interface: Serial array unit (16/18) # CSI mode serial transfer timing (during communication at different potential) (When DAP02 = 0 and CKP02 = 0, or DAP02 = 1 and CKP02 = 1.) # CSI mode serial transfer timing (during communication at different potential) (When DAP02 = 0 and CKP02 = 1, or DAP02 = 1 and CKP02 = 0.) Caution Select the TTL input buffer for SI10 and SCK10 and the N-ch open drain output (VDD tolerance) mode for SO10 by using the PIM0 and POM0 registers. Remark CSI00 cannot communicate at different potential. Use CSI10 for communication at different potential. (2) Serial interface: Serial array unit (17/18) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le \text{V}_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ #### (h) During Communication at different potential (2.5 V, 3 V) (simplified I<sup>2</sup>C mode) | Parameter | Symbol | Conditions | MIN. | MAX. | Unit | |-------------------------------|---------|------------------------------------------------------------|------------|----------|------| | SCL10 clock frequency | fscL | $4.0~V \leq V_{DD} \leq 5.5~V,$ | | 400 Note | kHz | | | | $2.7 \text{ V} \le V_b \le 4.0 \text{ V},$ | | | | | | | $C_b = 100 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | $2.7~V \leq V_{DD} \leq 4.0~V,$ | | 400 Note | kHz | | | | $2.3 \text{ V} \le V_b \le 2.7 \text{ V},$ | | | | | | | $C_b = 100 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | Hold time when SCL10 = "L" | tLow | $4.0~V \leq V_{\text{DD}} \leq 5.5~V,$ | 1065 | | ns | | | | $2.7 \text{ V} \le V_b \le 4.0 \text{ V},$ | | | | | | | $C_b = 100 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | $2.7~V \leq V_{DD} \leq 4.0~V,$ | 1065 | | ns | | | | $2.3~V \le V_b \le 2.7~V$ , | | | | | | | $C_b = 100 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | Hold time when SCL10 = "H" | tніgн | $4.0~V \leq V_{DD} \leq 5.5~V,$ | 445 | | ns | | | | $2.7 \ V \le V_b \le 4.0 \ V,$ | | | | | | | $C_b = 100 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | $2.7 \text{ V} \le V_{DD} \le 4.0 \text{ V},$ | 445 | | ns | | | | $2.3 \text{ V} \le V_b \le 2.7 \text{ V},$ | | | | | | | $C_b = 100 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | Data setup time (reception) | tsu:dat | $4.0 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V},$ | 1/fмск+190 | | ns | | | | $2.7 \text{ V} \le V_b \le 4.0 \text{ V},$ | | | | | | | $C_b = 100 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | $2.7 \text{ V} \le \text{V}_{DD} \le 4.0 \text{ V},$ | 1/fмск+190 | | ns | | | | $2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V},$ | | | | | | | $C_b = 100 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | Data hold time (transmission) | thd:dat | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ | 0 | 160 | ns | | , , , , , | | $2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V},$ | | | | | | | $C_b = 100 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | $2.7 \text{ V} \le \text{V}_{DD} \le 4.0 \text{ V},$ | 0 | 160 | ns | | | | $2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$ | | | | | | | $C_b = 100 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | <R> Note The value must also be fmck/4 or less. Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance) mode for SDA10 and the N-ch open drain output (VDD tolerance) mode for SCL10 by using the PIM0 and POM0 registers. - Remarks 1. R<sub>b</sub>[Ω]:Communication line (SDA10, SCL10) pull-up resistance, C<sub>b</sub>[F]: Communication line (SDA10, SCL10) load capacitance, V<sub>b</sub>[V]: Communication line voltage - 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKS02 bit of the SMR02 register.) - 3. V<sub>IH</sub> and V<sub>IL</sub> below are observation points for the AC characteristics of the serial array unit when communicating at different potentials in simplified I<sup>2</sup>C mode mode. $$4.0 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \, 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}; \, \text{V}_{\text{IH}} = 2.2 \text{ V}, \, \text{V}_{\text{IL}} = 0.8 \text{ V} \\ 2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 4.0 \text{ V}, \, 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}; \, \text{V}_{\text{IH}} = 2.0 \text{ V}, \, \text{V}_{\text{IL}} = 0.5 \text{ V} \\ \end{aligned}$$ <R> # (2) Serial interface: Serial array unit (18/18) #### Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential) #### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential) Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance) mode for SDA10 and the N-ch open drain output (VDD tolerance) mode for SCL10 by using the PIM0 and POM0 registers. Remark R<sub>b</sub>[Ω]:Communication line (SDA10, SCL10) pull-up resistance, V<sub>b</sub>[V]: Communication line voltage #### (3) Serial interface: IIC0 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ #### (a) IIC0 | Parameter | Symbol | Conditions | Standar | d Mode | Fast | Mode | Unit | |-------------------------------------------------|---------|---------------------------|---------|-------------|------|-------------|------| | | | | MIN. | MAX. | MIN. | MAX. | | | SCL0 clock frequency | fscL | 6.7 MHz ≤ fclk | 0 | 100 | 0 | 400 | kHz | | | | 4.0 MHz ≤ fclk < 6.7 MHz | 0 | 100 | 0 | 340 | kHz | | | | 3.2 MHz ≤ fclk < 4.0 MHz | 0 | 100 | 1 | _ | kHz | | | | 2.0 MHz ≤ fclk < 3.2 MHz | 0 | 85 | - | _ | kHz | | Setup time of restart condition Note 1 | tsu:sta | | 4.7 | | 0.6 | | μS | | Hold time | thd:STA | | 4.0 | | 0.6 | | μS | | Hold time when SCL0 = "L" | tLOW | | 4.7 | | 1.3 | | μS | | Hold time when SCL0 = "H" | tніgн | | 4.0 | | 0.6 | | μS | | Data setup time (reception) | tsu:dat | | 250 | | 100 | | ns | | Data hold time (transmission) <sup>Note 2</sup> | thd:dat | CL00 = 1 and CL01 = 1 | 0 | 3.45 Note 3 | 0 | 0.9 Note 4 | μS | | | | | | 5.50 Note 5 | | 1.5 Note 6 | μS | | | | CL00 = 0 and CL01 = 0, or | 0 | 3.45 | 0 | 0.9 Note 7 | μS | | | | CL00 = 1 and CL01 = 0 | | | | 0.95 Note 8 | μS | | | | CL00 = 0 and CL01 = 1 | 0 | 3.45 | 0 | 0.9 | μS | | Setup time of stop condition | tsu:sto | | 4.0 | | 0.6 | | μS | | Bus-free time | tBUF | | 4.7 | | 1.3 | | μS | Notes 1. The first clock pulse is generated after this period when the start/restart condition is detected. - 2. The maximum value (MAX.) of thicdat is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing. - **3.** When 3.2 MHz $\leq$ fclk $\leq$ 4.19 MHz. - **4.** When 6.7 MHz $\leq$ fclk $\leq$ 8.38 MHz. - 5. When 2.0 MHz $\leq$ fclk < 3.2 MHz. At this time, use the SCL0 clock within 85 kHz. - **6.** When 4.0 MHz $\leq$ fclk < 6.7 MHz. At this time, use the SCL0 clock within 340 kHz. - 7. When 8.0 MHz $\leq$ fclk $\leq$ 16.76 MHz. - 8. When 7.6 MHz $\leq$ fclk < 8.0 MHz. Remark CL00, CL01, DFC0: Bits 0, 1, and 2 of the IIC clock select register 0 (IICCL0) #### IIC0 serial transfer timing # (4) Serial interface: On-chip debug (UART) (Ta = -40 to +85°C, 1.8 V $\leq$ VDD = EVDD $\leq$ 5.5 V, Vss = EVss = AVss = 0 V) # (a) On-chip debug (UART) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------|--------|---------------------------------------------------|------|--------|------|------| | Transfer rate | | fcLK/2 <sup>12</sup> | | fclk/6 | bps | | | | | Flash memory programming mode | | | 2.66 | Mbps | | TOOL1 output frequency | fTOOL1 | $2.7~V \leq V_{DD} \leq 5.5~V$ | | | 10 | MHz | | | | $1.8 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$ | | | 2.5 | MHz | # A/D Converter Characteristics (1/2) $(T_{\text{A}} = -40 \text{ to } +85^{\circ}\text{C}, \ 2.3 \ \text{V} \leq \text{V}_{\text{DD}} = \text{EV}_{\text{DD}} \leq 5.5 \ \text{V}, \ 2.3 \ \text{V} \leq \text{AV}_{\text{REF}} \leq \text{V}_{\text{DD}}, \ \text{Vss} = \text{EV}_{\text{SS}} = \text{AV}_{\text{SS}} = 0 \ \text{V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------|--------|----------------------------------------------------------------|-----------------------------------------------------------|------|-------|------| | Resolution | Res | | | | 10 | bit | | Overall error <sup>Notes 1, 2</sup> | AINL | $4.0~V \leq AV_{REF} \leq 5.5~V$ | | | ±0.4 | %FSR | | | | 2.7 V ≤ AVREF < 4.0 V | | | ±0.5 | %FSR | | | | $2.3 \text{ V} \le \text{AV}_{\text{REF}} < 2.7 \text{ V}$ | | | ±0.7 | %FSR | | Conversion time | tconv | $4.0~V \leq AV_{REF} \leq 5.5~V$ | 6.1 | | 66.6 | μS | | | | $2.7 \text{ V} \leq \text{AV}_{\text{REF}} < 4.0 \text{ V}$ | 12.2 | | 66.6 | μS | | | | $2.3~V \leq AV_{REF} < 2.7~V$ | 27 | | 66.6 | μS | | Zero-scale error <sup>Notes 1, 2</sup> | EZS | $4.0~V \leq AV_{REF} \leq 5.5~V$ | | | ±0.4 | %FSR | | | | $2.7 \text{ V} \leq \text{AV}_{\text{REF}} < 4.0 \text{ V}$ | | | ±0.5 | %FSR | | | | $2.3~V \leq AV_{REF} < 2.7~V$ | | | ±0.5 | %FSR | | Full-scale error <sup>Notes 1, 2</sup> | EFS | $4.0~V \leq AV_{REF} \leq 5.5~V$ | | | ±0.4 | %FSR | | | | $2.7 \text{ V} \leq \text{AV}_{\text{REF}} < 4.0 \text{ V}$ | | | ±0.5 | %FSR | | | | $2.3~V \leq AV_{REF} < 2.7~V$ | | | ±0.5 | %FSR | | Integral linearity error <sup>Note 1</sup> | ILE | $4.0 \text{ V} \leq \text{AV}_{\text{REF}} \leq 5.5 \text{ V}$ | | | ±2.5 | LSB | | | | $2.7 \text{ V} \leq \text{AV}_{\text{REF}} < 4.0 \text{ V}$ | | | ±3.5 | LSB | | | | $2.3~V \leq AV_{REF} < 2.7~V$ | | | ±3.5 | LSB | | Differential linearity error Note 1 | DLE | $4.0 \text{ V} \leq \text{AV}_{\text{REF}} \leq 5.5 \text{ V}$ | | | ±1.5 | LSB | | | | 2.7 V ≤ AV <sub>REF</sub> < 4.0 V | | | ±1.5 | LSB | | | | 2.3 V ≤ AVREF < 2.7 V | 12.2 66.6 27 66.6 ±0.4 ±0.5 ±0.5 ±0.5 ±0.5 ±0.5 ±0.5 ±1.5 | LSB | | | | Analog input voltage | Vain | $2.3~V \leq AV_{REF} \leq 5.5~V$ | AVss | | AVREF | V | **Notes 1.** Excludes quantization error ( $\pm 1/2$ LSB). 2. This value is indicated as a ratio (%FSR) to the full-scale value. #### **Temperature Senso** # (Ta = -40 to +85°C, 2.7 V $\leq$ Vdd = EVdd $\leq$ 5.5 V, 2.7 V $\leq$ AVREF $\leq$ Vdd, Vss = EVss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------|-------------------|------------------------|------|------|------|-------| | Augmentation factor per 10°C | TC | | 1 | 3.5 | 15 | /10°C | | Temperature sensor detection | KTV-40 | T <sub>A</sub> = -40°C | 30 | 80 | 130 | _ | | value | KTV <sub>25</sub> | T <sub>A</sub> = +25°C | 65 | 101 | 140 | - | | | KTV <sub>85</sub> | T <sub>A</sub> = +85°C | 100 | 122 | 150 | 1 | #### **Remark** The temperature sensor detection value is obtained by using the following expression. POC Circuit Characteristics (T<sub>A</sub> = -40 to +85°C, Vss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------------------|-------------------|-----------------------------------------------------------------------------|------|------|------|------| | Detection voltage | V <sub>POC0</sub> | | 1.5 | 1.59 | 1.68 | V | | Power supply voltage rise inclination | tртн | Change inclination of VDD: $0 \text{ V} \rightarrow \text{V}_{\text{POCO}}$ | 0.5 | | | V/ms | | Minimum pulse width | tpw | When the voltage drops | 200 | | | μS | | Detection delay time | | | | | 200 | μS | #### **POC Circuit Timing** #### Supply Voltage Rise Time ( $T_A = -40 \text{ to } +85^{\circ}\text{C}$ , $V_{SS} = 0 \text{ V}$ ) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------|------|------|------|------| | Maximum time to rise to 1.8 V (V <sub>DD</sub> (MIN.)) Note (V <sub>DD</sub> : 0 V $\rightarrow$ 1.8 V) | tpup1 | LVI default start function stopped is set (LVIOFF (Option Byte) = 1), when RESET input is not used | | | 3.6 | ms | | Maximum time to rise to 1.8 V (V <sub>DD</sub> (MIN.)) Note (releasing $\overline{\text{RESET}}$ input $\rightarrow$ V <sub>DD</sub> : 1.8 V) | tpup2 | LVI default start function stopped is set (LVIOFF (Option Byte) = 1), when RESET input is used | | | 1.88 | ms | **Note** Make sure to raise the power supply in a shorter time than this. #### **Supply Voltage Rise Time Timing** • When RESET pin input is not used When RESET pin input is used (when external reset is released by the RESET pin, after POC has been released) LVI Circuit Characteristics (TA = -40 to +85°C, VPOC $\leq$ VDD = EVDD $\leq$ 5.5 V, Vss = EVss =0 V) | Parameter | | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------|-------------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------|------|------|------|------| | Detection | Supply voltage level | VLVIO | | 4.12 | 4.22 | 4.32 | V | | voltage | | <b>V</b> LVI1 | | 3.97 | 4.07 | 4.17 | V | | | | V <sub>LVI2</sub> | | 3.82 | 3.92 | 4.02 | V | | | | <b>V</b> LVI3 | | 3.66 | 3.76 | 3.86 | V | | | | V <sub>LVI4</sub> | | 3.51 | 3.61 | 3.71 | V | | | | V <sub>LVI5</sub> | | 3.35 | 3.45 | 3.55 | V | | | | V <sub>LVI6</sub> | | 3.20 | 3.30 | 3.40 | V | | | | V <sub>LVI7</sub> | | 3.05 | 3.15 | 3.25 | V | | | | V <sub>LVI8</sub> | | 2.89 | 2.99 | 3.09 | V | | | | V <sub>LVI9</sub> | | 2.74 | 2.84 | 2.94 | V | | | | V <sub>LVI10</sub> | | 2.58 | 2.68 | 2.78 | V | | | | V <sub>LVI11</sub> | | 2.43 | 2.53 | 2.63 | V | | | | V <sub>LVI12</sub> | | 2.28 | 2.38 | 2.48 | V | | | | V <sub>LVI13</sub> | | 2.12 | 2.22 | 2.32 | V | | | | V <sub>LVI14</sub> | | 1.97 | 2.07 | 2.17 | V | | | | V <sub>LVI15</sub> | | 1.81 | 1.91 | 2.01 | V | | | External input pin Note 1 | VEXLVI | $\text{EXLVI} < \text{V}_{\text{DD}}, \ 1.8 \ \text{V} \leq \text{V}_{\text{DD}} \leq 5.5 \ \text{V}$ | 1.11 | 1.21 | 1.31 | V | | | Power supply voltage on power application | VPUPLVI | When LVI default start function enabled is set | 1.87 | 2.07 | 2.27 | V | | Minimum pulse width | | tLW | | 200 | | | μs | | | Detection delay time | | | | | 200 | μs | | Operation st | abilization wait time <sup>Note 2</sup> | tlwait | | | | 10 | μs | # Notes 1. The EXLVI/P120/INTP0 pin is used. 2. Time required from setting bit 7 (LVION) of the low-voltage detection register (LVIM) to 1 to operation stabilization **Remark** $V_{LVI(n-1)} > V_{LVIn}$ : n = 1 to 15 #### **LVI Circuit Timing** # Data Memory STOP Mode Low Supply Voltage Data Retention Characteristics (T<sub>A</sub> = -40 to +85°C) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------|-------------------|------------|---------------------|------|------|------| | Data retention supply voltage | V <sub>DDDR</sub> | | 1.5 <sup>Note</sup> | | 5.5 | ٧ | **Note** The value depends on the POC detection voltage. When the voltage drops, the data is retained until a POC reset is effected, but data is not retained when a POC reset is effected. # **Flash Memory Programming Characteristics** (Ta = -40 to +85°C, 2.7 V $\leq$ VDD = EVDD $\leq$ 5.5 V, Vss = EVss = 0 V) | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |--------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------|-------------------------|--------|------|------|-------| | V <sub>DD</sub> supply current | IDD | TYP. = 10 MHz, MAX. = 20 MHz | | | 4.5 | 15 | mA | | CPU/peripheral hardware clock frequency | fclk | | | 2 | | 20 | MHz | | Number of rewrites (number of deletes per block) | CWRT | Used for updating programs When using flash memory programmer and NEC Electronics self programming library | | 100 | | | Times | | | | Used for updating data When using NEC Electronics EEPROM emulation library (usable ROM size: 6 KB of 3 consecutive blocks) | Retained<br>for 5 years | 10,000 | | | Times | **Remark** When updating data multiple times, use the flash memory as one for updating data. # **CHAPTER 29 PACKAGE DRAWINGS** # 64-PIN PLASTIC LQFP (12x12) © NEC Electronics Corporation 2005 # 64-PIN PLASTIC LQFP(FINE PITCH)(10x10) # 64-PIN PLASTIC TQFP (FINE PITCH) (7x7) © NEC Electronics Corporation 2005 # 64-PIN PLASTIC FBGA (5x5) | | (UNIT:mm) | |------|--------------| | ITEM | DIMENSIONS | | D | 5.00±0.10 | | E | 5.00±0.10 | | W | 0.20 | | Α | 0.90±0.10 | | A1 | 0.21±0.05 | | A2 | 0.69 | | е | 0.50 | | b | 0.32±0.05 | | х | 0.05 | | у | 0.08 | | у1 | 0.20 | | ZD | 0.75 | | ZE | 0.75 | | | P64F1-50-AN1 | © NEC Electronics Corporation 2006 # <R> 64-PIN PLASTIC FBGA (6x6) | | (UNIT:mm) | |------|-----------------| | ITEM | DIMENSIONS | | D | 6.00±0.10 | | Е | 6.00±0.10 | | W | 0.20 | | Α | 1.41±0.10 | | A1 | 0.30±0.05 | | A2 | 1.11 | | е | 0.65 | | b | $0.40 \pm 0.05$ | | х | 0.08 | | У | 0.10 | | y1 | 0.20 | | ZD | 0.725 | | ZE | 0.725 | | | P64F1-65-BA4 | © NEC Electronics Corporation 2008 #### **CHAPTER 30 RECOMMENDED SOLDERING CONDITIONS** These products should be soldered and mounted under the following recommended conditions. For soldering methods and conditions other than those recommended below, contact an NEC Electronics sales representative. For technical information, see the following website. Semiconductor Device Mount Manual (http://www.necel.com/pkg/en/mount/index.html) Caution For soldering methods and conditions other than those recommended below, contact an NEC Electronics sales representative. Table 30-1. Surface Mounting Type Soldering Conditions (1/2) #### • 64-pin plastic LQFP (12 × 12) μPD78F1142GK-GAJ-AX, μPD78F1142AGK-GAJ-AX, μPD78F1142AGK(A)-GAJ-AX, μPD78F1143GK-GAJ-AX, μPD78F1143AGK-GAJ-AX, μPD78F1143AGK-GAJ-AX, μPD78F1144AGK-GAJ-AX, μPD78F1144AGK-GAJ-AX, μPD78F1145GK-GAJ-AX, μPD78F1145AGK-GAJ-AX, μPD78F1145AGK-GAJ-AX, μPD78F1146AGK-GAJ-AX, μΡD78F1146AGK-GAJ-AX, μΡD78F1 | Soldering Method | Soldering Conditions | Recommended<br>Condition Symbol | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------| | Infrared reflow | Package peak temperature: 260°C, Time: 60 seconds max. (at 220°C or higher), Count: 3 times or less, Exposure limit: 7 days <sup>Note</sup> (after that, prebake at 125°C for 10 to 72 hours) | IR60-107-3 | | Wave soldering | Solder bath temperature: 260°C max., Time: 10 seconds max., Count: Once, Preheating temperature: 120°C max. (package surface temperature), Exposure limit: 7 days <sup>Note</sup> (after that, prebake at 125°C for 10 to 72 hours) | WS60-107-1 | | Partial heating | Pin temperature: 350°C max., Time: 3 seconds max. (per pin row) | _ | Note After opening the dry pack, store it at 25°C or less and 65% RH or less for the allowable storage period. Caution Do not use different soldering methods together (except for partial heating). #### Table 30-1. Surface Mounting Type Soldering Conditions (2/2) #### • 64-pin plastic LQFP (Finepich) (10 × 10) μPD78F1142GB-GAH-AX, μPD78F1142AGB-GAH-AX, μPD78F1142AGB(A)-GAH-AX, μPD78F1143GB-GAH-AX, μPD78F1143AGB-GAH-AX, μPD78F1143AGB-GAH-AX, μPD78F1144AGB-GAH-AX, μPD78F1144AGB-GAH-AX, μPD78F1144AGB-GAH-AX, μPD78F1145AGB-GAH-AX, μPD78F1145AGB-GAH-AX, μPD78F1146AGB-GAH-AX, μPD78F1146AGB-GAH-AX #### • 64-pin plastic TQFP (Finepich) (7 × 7) μPD78F1142AGA-HAB-AX, μPD78F1143AGA-HAB-AX, μPD78F1144AGA-HAB-AX, μPD78F1145AGA-HAB-AX, μPD78F1146AGA-HAB-AX, #### • 64-pin plastic FBGA(5 × 5) μPD78F1142AF1-AN1-A, μPD78F1143AF1-AN1-A, μPD78F1144AF1-AN1-A, μPD78F1145AF1-AN1-A, μPD78F1146AF1-AN1-A, # <R> • 64-pin plastic FBGA(6 × 6) μPD78F1142AF1-BA4-A, μPD78F1143AF1-BA4-A, μPD78F1144AF1-BA4-A, μPD78F1145AF1-BA4-A, μPD78F1146AF1-BA4-A | Soldering Method | Soldering Conditions | Recommended<br>Condition Symbol | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------| | Infrared reflow | Package peak temperature: 260°C, Time: 60 seconds max. (at 220°C or higher), Count: 3 times or less, Exposure limit: 7 days <sup>Note</sup> (after that, prebake at 125°C for 10 to 72 hours) | IR60-107-3 | | Partial heating | Pin temperature: 350°C max., Time: 3 seconds max. (per pin row) | - | Note After opening the dry pack, store it at 25°C or less and 65% RH or less for the allowable storage period. Caution Do not use different soldering methods together (except for partial heating). #### APPENDIX A DEVELOPMENT TOOLS The following development tools are available for the development of systems that employ the 78K0R/KE3. Figure A-1 shows the development tool configuration. # • Support for PC98-NX series Unless otherwise specified, products supported by IBM PC/AT<sup>™</sup> compatibles are compatible with PC98-NX series computers. When using PC98-NX series computers, refer to the explanation for IBM PC/AT compatibles. # Windows<sup>™</sup> Unless otherwise specified, "Windows" means the following OSs. - Windows 98 - Windows NT<sup>™</sup> - Windows 2000 - Windows XP Figure A-1. Development Tool Configuration (1/2) # (1) When using the in-circuit emulator QB-78K0RKX3 **Notes 1.** Download the device file for 78K0R/KE3 (DF781188) from the download site for development tools (http://www.necel.com/micro/ods/eng/index.html). - **2.** The project manager PM+ is included in the assembler package. The PM+ is only used for Windows. - 3. In-circuit emulator QB-78K0RKX3 is supplied with integrated debugger ID78K0R-QB, on-chip debug emulator with programming function QB-MINI2, power supply unit, and USB interface cable. Any other products are sold separately. Figure A-1. Development Tool Configuration (2/2) (2) When using the on-chip debug emulator with programming function QB-MINI2 **Notes 1.** Download the device file for 78K0R/KE3 (DF781188) and the integrated debugger (ID78K0R-QB) from the download site for development tools (http://www.necel.com/micro/ods/eng/index.html). - 2. The project manager PM+ is included in the assembler package. The PM+ is only used for Windows. - 3. On-chip debug emulator QB-MINI2 is supplied with USB interface cable, connection cables (10-pin cable and 16-pin cable), and 78K0-OCD board. Any other products are sold separately. In addition, download the software for operating the QB-MINI2 from the download site for MINICUBE2 (http://www.necel.com/micro/en/development/asia/minicube2/minicube2.html). # A.1 Software Package | SP78K0R | Development tools (software) common to the 78K0R microcontrollers are combined in | |-------------------------------|-----------------------------------------------------------------------------------| | 78K0R Series software package | this package. | | | Part number: µS××××SP78K0R | **Remark** ×××× in the part number differs depending on the host machine and OS used. | xxxx | Host Machine | OS | Supply Medium | |------|-----------------------|----------------------------|---------------| | AB17 | PC-9800 series, | Windows (Japanese version) | CD-ROM | | BB17 | IBM PC/AT compatibles | Windows (English version) | | # A.2 Language Processing Software | This assembler converts programs written in mnemonics into object codes executable with a microcontroller. This assembler is also provided with functions capable of automatically creating symbol tables and branch instruction optimization. This assembler should be used in combination with a device file (DF781188). <pre> </pre> <pre> <pre> <pre> <pre> <pre> <pre> </pre> <pre> </pre> <pre> <pr< th=""></pr<></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre></pre> | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Part number: µS××××RA78K0R | | This compiler converts programs written in C language into object codes executable with a microcontroller. This compiler should be used in combination with an assembler package and device file (both sold separately). <pre> <pre> <pre> </pre> C78K0R in PC environment&gt; This C compiler package is a DOS-based application. It can also be used in Windows, however, by using the Project Manager (included in assembler package) on Windows.</pre></pre> | | Part number: µS××××CC78K0R | | This file contains information peculiar to the device. This device file should be used in combination with a tool (RA78K0R, CC78K0R, SM+ for 78K0R, and ID78K0R-QB) (all sold separately). The corresponding OS and host machine differ depending on the tool to be used. Part number: µS××××DF781188 | | | Note The DF781188 can be used in common with the RA78K0R, CC78K0R, SM+ for 78K0R, and ID78K0R-QB. Download the DF781188 from the download site for development tools (http://www.necel.com/micro/ods/eng/index.html). **Remark** ×××× in the part number differs depending on the host machine and OS used. $\mu \text{S} \times \times \times \text{RA78K0R} \\ \mu \text{S} \times \times \times \times \text{CC78K0R}$ | ×××× | Host Machine | OS | Supply Medium | |------|-----------------------|----------------------------|---------------| | AB17 | PC-9800 series, | Windows (Japanese version) | CD-ROM | | BB17 | IBM PC/AT compatibles | Windows (English version) | | $\mu$ S $\times \times \times \times$ DF781188 | _ | ×××× | Host Machine | OS | Supply Medium | |---|------|-----------------------|----------------------------|-----------------| | | AB13 | PC-9800 series, | Windows (Japanese version) | 3.5-inch 2HD FD | | | BB13 | IBM PC/AT compatibles | Windows (English version) | | #### A.3 Control Software | PM+ | This is control software designed to enable efficient user program development in the | |-----------------|---------------------------------------------------------------------------------------------| | Project manager | Windows environment. All operations used in development of a user program, such as | | | starting the editor, building, and starting the debugger, can be performed from the project | | | manager. | | | <caution></caution> | | | The project manager is included in the assembler package (RA78K0R). | | | It can only be used in Windows. | # A.4 Flash Memory Programming Tools # A.4.1 When using flash memory programmer FG-FP5, FL-PR5, FG-FP4, and FL-PR4 | PG-FP5, FL-PR5, PG-FP4, FL- PR4 Flash memory programmer | Flash memory programmer dedicated to microcontrollers with on-chip flash memory. | |---------------------------------------------------------|----------------------------------------------------------------------------------| | FA-78F1146GK-GAJ-RX (RoHS supported), | Flash memory programming adapter used connected to the flash memory | | FA-78F1146GB-GAH-RX (RoHS supported), | programmer for use. | | FA-78F1146GA-HAB-RX (RoHS supported), | FA-78F1146GK-GAJ-RX: 64-pin plastic LQFP (GK-GAJ type) | | FA-78F1146F1-AN1-RX (RoHS supported), | • FA-78F1146GB-GAH-RX: 64-pin plastic LQFP (GB-GAH type) | | FA-78F1146F1-BA4-RX (RoHS supported) | • FA-78F1146GA-HAB-RX: 64-pin plastic TQFP (GA-HAB type) | | ` ' ' ' | • FA-78F1146F1-AN1-RX: 64-pin plastic FBGA (F1-AN1 type) | | Flash memory programming adapter | • FA-78F1146F1-BA4-RX: 64-pin plastic FBGA (F1-BA4 type) | Remark The FL-PR4, FL-PR5, FA-78F1146GK-GAJ-RX, FA-78F1146GB-GAH-RX, FA-78F1146GA-HAB-RX, FA-78F1146F1-AN1-RX, and FA-78F1146F1-BA4-RX are a product of Naito Densei Machida Mfg. Co., Ltd. #### A.4.2 When using on-chip debug emulator with programming function QB-MINI2 | QB-MINI2 | This is a flash memory programmer dedicated to microcontrollers with on-chip flash | | |-----------------------------|---------------------------------------------------------------------------------------|--| | On-chip debug emulator with | memory. It is available also as on-chip debug emulator which serves to debug hardware | | | programming function | and software when developing application systems using the 78K0R. | | | | The QB-MINI2 is supplied with a USB interface cable and connection cables (10-pin | | | | cable and 16-pin cable), and the 78K0-OCD board. To use 78K0R/KE3, use USB | | | | interface cable and 16-pin connection cable. | | **Remark** Download the software for operating the QB-MINI2 from the download site for MINICUBE2 (http://www.necel.com/micro/en/development/asia/minicube2/minicube2.html). # A.5 Debugging Tools (Hardware) # A.5.1 When using in-circuit emulator QB-78K0RKX3 | QB-78K0KX3<br>In-circuit emulator | This in-circuit emulator serves to debug hardware and software when developing application systems using the 78K0R/Kx3. It supports to the integrated debugger (ID78K0R-QB). This emulator should be used in combination with a power supply unit and emulation probe, and the USB is used to connect this emulator to the host machine. | |---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | QB-144-CA-01<br>Check pin adapter | This check pin adapter is used in waveform monitoring using the oscilloscope, etc. | | QB-144-EP-02S<br>Emulation probe | This emulation probe is flexible type and used to connect the in-circuit emulator and target system. | | QB-64GK-EA-06T,<br>QB-64GB-EA-08T,<br>QB-64GA-EA-02T,<br>QB-64F1-EA-01T<br>Exchange adapter | This exchange adapter is used to perform pin conversion from the in-circuit emulator to target connector. QB-64GK-EA-06T: 64-pin plastic LQFP (GK-GAJ type) QB-64GB-EA-08T: 64-pin plastic LQFP (GB-GAH type) QB-64GA-EA-02T: 64-pin plastic TQFP (GA-HAB type) QB-64F1-EA-01T: 64-pin plastic FBGA (F1-AN1 type) | | QB-64GK-YS-01T,<br>QB-64GB-YS-01T,<br>QB-64GA-YS-01T<br>Space adapter Note | This space adapter is used to adjust the height between the target system and in-circuit emulator. • QB-64GK-YS-01T: 64-pin plastic LQFP (GK-GAJ type) • QB-64GB-YS-01T: 64-pin plastic LQFP (GB-GAH type) • QB-64GA-YS-01T: 64-pin plastic TQFP (GA-HAB type) | | QB-64GK-YQ-01T,<br>QB-64GB-YQ-01T,<br>QB-64GA-YQ-01T<br>YQ connector Note | This YQ connector is used to connect the target connector and exchange adapter. • QB-64GK-YQ-01T: 64-pin plastic LQFP (GK-GAJ type) • QB-64GB-YQ-01T: 64-pin plastic LQFP (GB-GAH type) • QB-64GA-YQ-01T: 64-pin plastic TQFP (GA-HAB type) | | QB-64GK-HQ-01T,<br>QB-64GB-HQ-01T,<br>QB-64GA-HQ-01T<br>Mount adapter Note | This mount adapter is used to mount the target device with socket. • QB-64GK-HQ-01T: 64-pin plastic LQFP (GK-GAJ type) • QB-64GB-HQ-01T: 64-pin plastic LQFP (GB-GAH type) • QB-64GA-HQ-01T: 64-pin plastic TQFP (GA-GAB type) | | QB-64GK-NQ-01T,<br>QB-64GB-NQ-01T,<br>QB-64GA-NQ-01T,<br>QB-64FC-NQ-01T<br>Target connector | This target connector is used to mount on the target system. • QB-64GK-NQ-01T: 64-pin plastic LQFP (GK-GAJ type) • QB-64GB-NQ-01T: 64-pin plastic LQFP (GB-GAH type) • QB-64GA-NQ-01T: 64-pin plastic TQFP (GA-HAB type) • QB-64FC-NQ-01T: 64-pin plastic FBGA (F1-AN1 type) | **Note** These adapter are not necessary in 64-pin plastic FBGA (F1-AN1 type). - Remarks 1. The QB-78K0RKX3 is supplied with a power supply unit and USB interface cable. As control software, integrated debugger ID78K0R-QB and on-chip debug emulator with programming function QB-MINI2 are supplied. - 2. The packed contents differ depending on the part number, as follows. | Packed Contents | In-Circuit Emulator | Emulation Probe | Exchange Adapter | YQ Connector | Target Connector | |----------------------------------|---------------------|-----------------|------------------|----------------|------------------| | Part Number | | | | | | | QB-78K0RKX3-ZZZ QB-78K0RKX3 None | | | | | | | QB-78K0RKX3-T64GK | | QB-144-EP-02S | QB-64GK-EA-06T | QB-64GK-YQ-01T | QB-64GK-NQ-01T | | QB-78K0RKX3-T64GB | | | QB-64GB-EA-08T | QB-64GB-YQ-01T | QB-64GB-NQ-01T | | QB-78K0RKX3-T64GA | | | QB-64GA-EA-02T | QB-64GA-YQ-01T | QB-64GA-NQ-01T | | QB-78K0RKX3-T64F1 | | | QB-64F1-EA-01T | None | QB-64FC-NQ-01T | # A.5.2 When using on-chip debug emulator with programming function QB-MINI2 | QB-MINI2<br>On-chip debug emulator with | This on-chip debug emulator serves to debug hardware and software when developing application systems using the 78K0R microcontrollers. It is available also as flash | |-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | programming function | memory programmer dedicated to microcontrollers with on-chip flash memory. The QB-MINI2 is supplied with a USB interface cable and connection cables (10-pin cable and 16-pin cable), and the 78K0-OCD board. To use 78K0R/KE3, use USB interface cable and 16-pin connection cable. | **Remark** Download the software for operating the QB-MINI2 from the download site for MINICUBE2 (http://www.necel.com/micro/en/development/asia/minicube2/minicube2.html). # A.6 Debugging Tools (Software) | SM+ for 78K0R<br>System simulator | SM+ for 78K0R is Windows-based software. It is used to perform debugging at the C source level or assembler level while simulating the operation of the target system on a host machine. Use of SM+ for 78K0R allows the execution of application logical testing and performance testing on an independent basis from hardware development, thereby providing higher development efficiency and software quality. SM+ for 78K0R should be used in combination with the device file (DF781188). Part number: \$\mu S \times \ | |-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ID78K0R-QB<br>Integrated debugger | This debugger supports the in-circuit emulators for the 78K0R microcontrollers. The ID78K0R-QB is Windows-based software. It has improved C-compatible debugging functions and can display the results of tracing with the source program using an integrating window function that associates the source program, disassemble display, and memory display with the trace result. It should be used in combination with the device file. Part number: $\mu S \times \times \times ID78K0R-QB$ | $\textbf{Remark} \quad \times \times \times \times \text{ in the part number differs depending on the host machine and OS used.}$ $\mu \text{S} \times \times \times \text{SM781000} \\ \mu \text{S} \times \times \times \times \text{ID78K0R-QB}$ | ×××× | Host Machine | os | Supply Medium | |------|-----------------------|----------------------------|---------------| | AB17 | PC-9800 series, | Windows (Japanese version) | CD-ROM | | BB17 | IBM PC/AT compatibles | Windows (English version) | | # APPENDIX B LIST OF CAUTIONS This appendix lists the cautions described in this document. "Classification (hard/soft)" in the table is as follows. Hard: Cautions for microcontroller internal/external hardware Soft: Cautions for software such as register settings or programs (1/33) | | , | | | | (1/3 | | |-----------|----------------|------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---| | Chapter | Classification | Function | Details of<br>Function | Cautions | Pag | е | | Chapter 1 | Hard | Outline | | | pp.21,<br>22 | | | Cha | | | EVDD, VDD | Make EV <sub>DD</sub> the same potential as V <sub>DD</sub> . | pp.21,<br>22 | | | | | | REGC | Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). | pp.21,<br>22 | | | | | | P20/ANI0 to<br>P27/ANI7 | P20/ANI0 to P27/ANI7 are set as analog inputs in the order of P27/ANI7,, P20/ANI0 by the A/D port configuration register (ADPC). When using P20/ANI0 to P27/ANI7 as analog inputs, start designing from P27/ANI7 (see 10.3 (6) A/D port configuration register (ADPC) for details). | 22 | | | Chapter 2 | Soft | Pin<br>functions | P02/SO10/TxD1,<br>P04/SCK10/<br>SCL10 | To use P02/SO10/TxD1 and P04/SCK10/SCL10 as general-purpose ports, set serial communication operation setting register 02 (SCR02) to the default status (0087H). In addition, clear port output mode register 0 (POM0) to 00H. | 1 | | | | | | P10/SCK00,<br>P12/SO00/TxD0 | To use P10/SCK00 and P12/SO00/TxD0 as general-purpose ports, set serial communication operation setting register 00 (SCR00) to the default status (0087H). | p.35 | | | | | חמום | RTCCL, RTCDIV | Do not enable outputting RTCCL and RTCDIV at the same time. | p.35 | | | | rd | | ANI0/P20 to | ANI0/P20 to ANI7/P27 are set in the digital input (general-purpose port) mode after | · | | | | Hard | | ANI7/P27 | release of reset. | [ | | | | | | P40/TOOL0 REGC | The function of the P40/TOOL0 pin varies as described in (a) to (c) below. In the case of (b) or (c), make the specified connection. (a) In normal operation mode and when on-chip debugging is disabled (OCDENSET = 0) by an option byte (000C3H) => Use this pin as a port pin (P40). (b) In normal operation mode and when on-chip debugging is enabled (OCDENSET = 1) by an option byte (000C3H) => Connect this pin to EVDD via an external resistor, and always input a high level to the pin before reset release. (c) When on-chip debug function is used, or in write mode of flash memory programmer => Use this pin as TOOL0. Directly connect this pin to the on-chip debug emulator or a flash memory programmer, or pull it up by connecting it to EVDD via an external resistor. Keep the wiring length as short as possible for the broken-line part in the above | | | | က | )ŧ | Memory | PMC: Processor | figure. Set PMC only once during the initial settings prior to operating the DMA controller. | p.56 | | | Chapter 3 | ιň | space | mode control | Rewriting PMC other than during the initial settings is prohibited. | 7.00 | | | Ch | | | register | After setting PMC, wait for at least one instruction and access the mirror area. | p.56 | | | | | | | When the $\mu$ PD78F1142 or 78F1142A is used, be sure to set bit 0 (MAA) of this register to 0. | p.56 | | (2/33) | _ | | 1 | | | 33) | | | |-----------|----------------|-----------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|---|--| | Chapter | Classification | Function | Details of<br>Function | Cautions | | е | | | Chapter 3 | Soft | Memory | Internal data | It is prohibited to use the general-purpose register (FFEE0H to FFEFFH) space for | p.56 | | | | Jap | | space | memory space | fetching instructions or as a stack area. | - 50 | _ | | | Ö | | | | While using the self-programming function, the area of FFE20H to FFEFFH cannot | p.56 | | | | | | | | be used as a stack memory. Furthermore, the areas of FCF00H to FD6FFH cannot | | | | | | | | SFR: Special | be used with the µPD78F1146 and 78F1146A. | pp.57, | _ | | | | | | function register | Do not access addresses to which SFRs are not assigned. | 1 - | | | | | | | area | | 68 | | | | | | | 2nd SFR: | Do not access addresses to which extended SFR is not assigned. | pp.57, | | | | | | | Extended | Do not access addresses to which extended of 11 is not assigned. | 74 | _ | | | | | | special function | | , - | | | | | | | register | | | | | | | | Processor | SP: Stack | Since reset signal generation makes the SP contents undefined, be sure to initialize | p.64 | | | | | | registers | pointer | the SP before using the stack. | ľ | | | | | | | | The values of the stack pointer must be set to even numbers. If odd numbers are | p.64 | | | | | | | | specified, the least significant bit is automatically cleared to 0. | | | | | | | | | It is prohibited to use the general-purpose register (FFEE0H to FFEFFH) space as a | p.64 | | | | | | | | stack area. | | | | | | | | | While using the self-programming function, the area of FFE20H to FFEFFH cannot | p.64 | | | | | | | | be used as a stack memory. Furthermore, the areas of FCF00H to FD6FFH cannot | | | | | | | | | be used with the μPD78F1146 and 78F1146A. | | | | | | | | General-purpose | It is prohibited to use the general-purpose register (FFEE0H to FFEFFH) space for | p.65 | | | | L. | | | registers | fetching instructions or as a stack area. | | | | | Chapter 4 | Soft | Port | P01/TO00, | To use P01/T000, P05/TI05/T005, or P06/TI06/T006 as a general-purpose port, set | 1 | | | | lapt | | | functions | P05/T105/TO05, | bits 0, 5, and 6 (TO00, TO05, TO06) of timer output register 0 (TO0) and bits 0, 5, and | | | | င် | | | P06/TI06/TO06 | 6 (TOE00, TOE05,TOE06) of timer output enable register 0 (TOE0) to "0", which is | | | | | | | | D00/CO10/TvD1 | the same as their default status setting. | n 06 | _ | | | | | | P02/SO10/TxD1,<br>P03/SI10/RxD1/ | To use P02/SO10/TxD1, P03/SI10/RxD1/SDA10, or P04/SCK10/SCL10 as a general-purpose port, note the serial array unit 0 setting. For details, refer to the | p.96 | | | | | | | SDA10, | following tables. | | | | | | | | P04/SCK10/ | • Table 11-7 Relationship Between Register Settings and Pins (Channel 2 of Unit 0: | | | | | | | | SCL10 | CSI10, UART1 Transmission, IIC10) | | | | | | | | 002.0 | • Table 11-8 Relationship Between Register Settings and Pins (Channel 3 of Unit 0: | | | | | | | | | UART1 Reception) | | | | | | | | P10/SCK00/, | To use P10/SCK00, P11/SI00/RxD0, P12/SO00/TxD0, P13/TxD3, or P14/RxD3 as a | p.101 | | | | | | | P11/SI00/RxD0, | general-purpose port, note the serial array unit setting. For details, refer to the | ľ | | | | | | | P12/SO00/TxD0 | following tables. | | | | | | | | P13/TxD3, | • Table 11-5 Relationship Between Register Settings and Pins (Channel 0 of Unit 0: | | | | | | | | P14/RxD3 | CSI00, UART0 Transmission) | | | | | | | | | • Table 11-6 Relationship Between Register Settings and Pins (Channel 1 of Unit 0:, | | | | | | | | | UART0 Reception) | | | | | | | | | • Table 11-9 Relationship Between Register Settings and Pins (Channel 2 of Unit 1: | | | | | | | | | UART3 Transmission) | | | | | | | | | • Table 11-10 Relationship Between Register Settings and Pins (Channel 3 of Unit 1: | | | | | | 1 | | | UART3 Reception) | | | | (3/33) | _ | | | | | (3/3 | <i>აა)</i> | | | |-----------|----------------|-------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--| | Chapter | Classification | Function | Details of<br>Function | Cautions | Pag | е | | | | Chapter 4 | Soft | Port<br>functions | P16/TI01/TO01/<br>INTP,<br>P17/TI02/TO02 | To use P16/TI01/TO01/INTP5 or P17/TI02/TO02 as a general-purpose port, set bits 1 and 2 (TO01, TO02) of timer output register 0 (TO0) and bits 1 and 2 (TOE01, TOE02) of timer output enable register 0 (TOE0) to "0", which is the same as their default status setting. | | | | | | | | | P15/RTCDIV/<br>RTCCL | To use P15/RTCDIV/RTCCL as a general-purpose port, set bit 4 (RCLOE0) of real-time counter control register 0 (RTCC0) and bit 6 (RCLOE2) of real-time counter control register 2 (RTCC2) to "0", which is the same as their default status settings. | - | | | | | | Hard | | Port 2 | See 2.2.12 AVREF for the voltage to be applied to the AVREF pin when using port 2 as a digital I/O. | p.107 | | | | | | Soft | | P31/TI03/TO03/<br>INTP4 | To use P31/Tl03/T003/INTP4 as a general-purpose port, set bit 3 (TO03) of timer output register 0 (TO0) and bit 3 (TOE03) of timer output enable register 0 (TOE0) to "0", which is the same as their default status setting. | | | | | | | | | P30/RTC1HZ/<br>INTP3 | To use P30/RTC1HZ/INTP3 as a general-purpose port, set bit 5 (RCLOE1) of real-time counter control register 0 (RTCC0) to "0", which is the same as its default status setting. | | | | | | | | | P40/TOOL0,<br>P41/TOOL1 | When a tool is connected, the P40 pin cannot be used as a port pin. When the on-chip debug function is used, P41 pin can be used as follows by the mode setting on the debugger. 1-line mode: can be used as a port (P41). 2-line mode: used as a TOOL1 pin and cannot be used as a port (P41). | p.110 | | | | | | | | P42/TI04/TO04 | To use P42/Tl04/TO04 as a general-purpose port, set bit 4(TO04) of timer output register 0 (TO0) and bit 4(TOE04) of timer output enable register 0 (TOE0) to "0", which is the same as their default status setting. | p.110 | | | | | | | | | | P60/SCL0,<br>P61/SDA0 | When using P60/SCL0 or P61/SDA0 as a general-purpose port, stop the operation of serial interface IIC0. | p.117 | | | | | | | | P121 to P124 | The function setting on P121 to P124 is available only once after the reset release. The port once set for connection to an oscillator cannot be used as an input port unless the reset is performed. | - | | | | | | P140/PCLBUZ0/<br>INTP6,<br>P141/PCLBUZ1/<br>INTP7 | To use P140/PCLBUZ0/INTP6 or P141/PCLBUZ1/INTP7 as a general-purpose port, set bit 7 of clock output select registers 0 and 1 (CKS0, CKS1) to "0", which is the same as their default status settings. | p.124 | | | | | | | | PM0 to PM7,<br>PM12 to PM14:<br>Port mode<br>registers | Be sure to set bit 7 of PM0, bits 2 to 7 of PM3, bits 4 to 7 of PM4, bits 6 and 7 of PM5, bits 4 to 7 of PM6, bits 1 to 7 of PM12, and bits 2 to 7 of PM14 to "1". | p.127 | | | | | | | | ADPC: A/D port configuration | Set the channel used for A/D conversion to the input mode by using port mode registers 2 (PM2). | • | | | | | | | | register | Do not set the pin set by ADPC as digital I/O by analog input channel specification register (ADS). | • | | | | | | | | | When using all ANI0/P20 to ANI7/P27 pins as digital I/O (D), the setting can be done by ADPC4 to ADPC0 = either 01000 or 10000. | p.132 | | | | | | | | | P20/ANI0 to P27/ANI7 are set as analog inputs in the order of P27/ANI7,, P20/ANI0 by the A/D port configuration register (ADPC). When using P20/ANI0 to P27/ANI7 as analog inputs, start designing from P27/ANI7. | | | | | (4/33) | | | | | | (4/ | /33) | |-----------|----------------|--------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------| | Chapter | Classification | Function | Details of<br>Function | Cautions | Pag | e | | Chapter 4 | Soft | Port<br>functions | 1-bit manipulation instruction for port register n (Pn) | When a 1-bit manipulation instruction is executed on a port that provides both input and output functions, the output latch value of an input port that is not subject to manipulation may be written in addition to the targeted bit. Therefore, it is recommended to rewrite the output latch when switching a port from input mode to output mode. | | | | Chapter 5 | Soft | Clock<br>generator | CMC: Clock operation mode | CMC can be written only once after reset release, by an 8-bit memory manipulation instruction. | | | | S. | | | control register | After reset release, set CMC before X1 or XT1 oscillation is started as set by the clock operation status control register (CSC). | | | | | | | | Be sure to set AMPH to 1 if the X1 clock oscillation frequency exceeds 10 MHz. | p.143 | | | | | | | It is recommended to set the default value (00H) to CMC after reset release, even when the register is used at the default value, in order to prevent malfunctioning during a program loop. | p.143 | | | | | | CSC: Clock operation status | After reset release, set the clock operation mode control register (CMC) before starting X1 oscillation as set by MSTOP or XT1 oscillation as set by XTSTOP. | | | | | | | control register | To start X1 oscillation as set by MSTOP, check the oscillation stabilization time of the X1 clock by using the oscillation stabilization time counter status register (OSTC). | | | | | | | | Do not stop the clock selected for the CPU/peripheral hardware clock (fcLk) with the CSC register. | | | | | | | | The setting of the flags of the register to stop clock oscillation (invalidate the external clock input) and the condition before clock oscillation is to be stopped are as follows. (See Table 5-2.) | p.145 | | | | | | OSTC:<br>Oscillation | After the above time has elapsed, the bits are set to 1 in order from MOST8 and remain 1. | p.146 | | | | | | stabilization time<br>counter status<br>register | The oscillation stabilization time counter counts up to the oscillation stabilization time set by OSTS. In the following cases, set the oscillation stabilization time of OSTS to the value greater than or equal to the count value which is to be checked by the OSTC register. If the X1 clock starts oscillation while the internal high-speed oscillation clock or subsystem clock is being used as the CPU clock. If the STOP mode is entered and then released while the internal high-speed oscillation clock is being used as the CPU clock with the X1 clock oscillating. (Note, therefore, that only the status up to the oscillation stabilization time set by OSTS is set to OSTC after the STOP mode is released.) | | | | | Hard | | | The X1 clock oscillation stabilization wait time does not include the time until clock oscillation starts ("a" below). | p.146 | | | | Soft | | OSTS:<br>Oscillation | To set the STOP mode when the X1 clock is used as the CPU clock, set the OSTS register before executing the STOP instruction. | | | | | | | stabilization time | Setting the oscillation stabilization time to 20 $\mu$ s or less is prohibited. | p.148 | | | | | | select register | To change the setting of the OSTS register, be sure to confirm that the counting operation of the OSTC register has been completed. | | | | | | | | Do not change the value of the OSTS register during the X1 clock oscillation stabilization time. | p.148 | | (5/33) | | | | | | (5/ | /33) | |-----------|----------------|-----------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------|------| | | on | Function | Details of | Cautions | Pag | е | | oter | cati | | Function | | | | | Chapter | Classification | | | | | | | Γ | Cla | | | | | | | 5 | Ħ | Clock | OSTS: | The oscillation stabilization time counter counts up to the oscillation stabilization time | n 148 | | | Chapter 5 | Soft | generator | Oscillation | set by OSTS. | p. 140 | | | hap | | gonorator | stabilization time | In the following cases, set the oscillation stabilization time of OSTS to the value | | | | 0 | | | select register | greater than or equal to the count value which is to be checked by the OSTC register. | | | | | | | oo.oot .og.oto. | • If the X1 clock starts oscillation while the internal high-speed oscillation clock or | | | | | | | | subsystem clock is being used as the CPU clock. | | | | | | | | • If the STOP mode is entered and then released while the internal high-speed | | | | | | | | oscillation clock is being used as the CPU clock with the X1 clock oscillating. | | | | | | | | (Note, therefore, that only the status up to the oscillation stabilization time set by | | | | | | | | OSTS is set to OSTC after the STOP mode is released.) | | | | | rd | | | The X1 clock oscillation stabilization wait time does not include the time until clock | p.148 | | | | Hard | | | oscillation starts ("a" below). | | | | | Soft | | CKC: System | Be sure to set bit 3 to 1. | p.150 | | | | S | | clock control | The clock set by CSS, MCM0, and MDIV2 to MDIV0 is supplied to the CPU and | p.150 | | | | | | register | peripheral hardware. If the CPU clock is changed, therefore, the clock supplied to | | | | | | | | peripheral hardware (except the real-time counter, clock output/buzzer output, and | | | | | | | | watchdog timer) is also changed at the same time. Consequently, stop each | | | | | | | | peripheral function when changing the CPU/peripheral operating hardware clock. | | | | | Hard | | | If the peripheral hardware clock is used as the subsystem clock, the operations of the | p.150 | | | | Ĭ | | | A/D converter and IIC0 are not guaranteed. For the operating characteristics of the | | | | | | | | peripheral hardware, refer to the chapters describing the various peripheral hardware | | | | | | | | as well as CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD | | | | | | | | PRODUCTS) and CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE | | | | | | | | PRODUCTS). | | | | | Soft | | | Be sure to clear bits 1 and 6 of PER0 register to 0. | pp.151 | , □ | | | | | enable registers | | 152 | | | | | | 0 | 0000 | - 450 | _ | | | | | OSMC: | OSMC can be written only once after reset release, by an 8-bit memory manipulation | p.153 | | | | | | Operation speed mode control | instruction. | n 150 | _ | | | | | register | Write "1" to FSEL before the following two operations. • Changing the clock prior to dividing fc∟k to a clock other than fiн. | p.153 | | | | | | register | Operating the DMA controller. | | | | | | | | The CPU waits when "1" is written to the FSEL flag. | p.153 | | | | | | | Interrupt requests issued during a wait will be suspended. | p. 133 | | | | | | | The wait time is 16.6 $\mu$ s to 18.5 $\mu$ s when fclk = fin, and 33.3 $\mu$ s to 36.9 $\mu$ s when fclk = | | | | | | | | fi⊩/2. However, counting the oscillation stabilization time of fx can continue even | | | | | | | | while the CPU is waiting. | | | | | | | | To increase fclk to 10 MHz or higher, set FSEL to "1", then change fclk after two or | p.153 | | | | | | | more clocks have elapsed. | | | | | | | | Flash memory can be used at a frequency of 10 MHz or lower if FSEL is 1. | p.153 | | | | | | HIOTRM: | The frequency will vary if the temperature and V <sub>DD</sub> pin voltage change after accuracy | | | | | | | Internal high- | adjustment. | | | | | | | speed oscillator | Moreover, if the HIOTRM register is set to any value other than the initial value (10H), | | | | | | | trimming register | the oscillation accuracy of the internal high-speed oscillation clock may exceed 8 | | | | | | | | MHz $\pm$ 5%, depending on the subsequent temperature and VDD voltage change, or | | | | | | | | HIOTRM register setting. When the temperature and VDD voltage change, accuracy | | | | | | | | adjustment must be executed regularly or before the frequency accuracy is required. | | | (6/33) | | | | · · · · · · · · · · · · · · · · · · · | | | | | |-----------|----------------|------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---|--| | Chapter | Classification | Function | Details of<br>Function | Cautions | Pag | Ð | | | Chapter 5 | Soft | Clock<br>generator | HIOTRM:<br>Internal-high-<br>speed oscillator<br>trimming register | The internal high-speed oscillation frequency becomes faster/slower by increasing/decreasing the HIOTRM value to a value larger/smaller than a certain value. A reversal, such as the frequency becoming slower/faster by increasing/decreasing the HIOTRM value does not occur. | p.155 | | | | | Hard | X1/XT1<br>oscillator | _ | When using the X1 oscillator and XT1 oscillator, wire as follows in the area enclosed by the broken lines in the Figures 5-10 and 5-11 to avoid an adverse effect from wiring capacitance. • Keep the wiring length as short as possible. • Do not cross the wiring with the other signal lines. Do not route the wiring near a signal line through which a high fluctuating current flows. • Always make the ground point of the oscillator capacitor the same potential as Vss. Do not ground the capacitor to a ground pattern through which a high current flows. • Do not fetch signals from the oscillator. Note that the XT1 oscillator is designed as a low-amplitude circuit for reducing power consumption. When X2 and XT1 are wired in parallel, the crosstalk noise of X2 may increase with | | | | | | • | Clock<br>generator<br>operation<br>when<br>power<br>supply | When LVI default start function stopped is set (option byte: LVIOFF = 1) | XT1, resulting in malfunctioning. If the voltage rises with a slope of less than 0.5 V/ms (MIN.) from power application until the voltage reaches 1.8 V, input a low level to the RESET pin from power application until the voltage reaches 1.8 V, or set the LVI default start function stopped by using the option byte (LVIOFF = 0) (see Figure 5-14). By doing so, the CPU operates with the same timing as <2> and thereafter in Figure 5-13 after reset release by the RESET pin. | p.162 | | | | | | voltage is<br>turned on | ., | It is not necessary to wait for the oscillation stabilization time when an external clock input from the EXCLK pin is used. | p.162 | | | | | | turned on | When LVI<br>default start<br>function enabled<br>is set (option | A voltage oscillation stabilization time is required after the supply voltage reaches 1.59 V (TYP.). If the supply voltage rises from 1.59 V (TYP.) to 2.07 V (TYP.) within the power supply oscillation stabilization time, the power supply oscillation stabilization time is automatically generated before reset processing. | p.163 | | | | | | | byte: LVIOFF = 0) | It is not necessary to wait for the oscillation stabilization time when an external clock input from the EXCLK pin is used. | p.163 | | | | | Soft | | X2/EXCLK/P122 | The X1/P121 and X2/EXCLK/P122 pins are in the input port mode after a reset release. | | | | | | | system<br>clock | X1 clock | The CMC register can be written only once after reset release, by an 8-bit memory manipulation instruction. Therefore, it is necessary to also set the value of the OSCSELS bit at the same time. For OSCSELS bit, see 5.6.3 Example of controlling subsystem clock. | | | | | | | | | Set the X1 clock after the supply voltage has reached the operable voltage of the clock to be used (see CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS) and CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS)). | p.164 | | | | | | | External main system clock | The CMC register can be written only once after reset release, by an 8-bit memory manipulation instruction. Therefore, it is necessary to also set the value of the OSCSELS bits at the same time. For OSCSELS bits, see 5.6.3 Example of controlling subsystem clock. | p.165 | | | (7/33) | | | | | | (7/3 | )J) | |-----------|----------------|-------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------|------------|------| | J. | Classification | Function | Details of | Cautions | Pag | е | | Chapter | fica | | Function | | | | | Che | assi | | | | | | | | ဝၱ | | | | | | | r 5 | Soft | Controlling | External main | Set the external main system clock after the supply voltage has reached the operable | p.165 | | | Chapter 5 | (C) | high-speed | system clock | voltage of the clock to be used (see CHAPTER 27 ELECTRICAL SPECIFICATIONS | | | | Ç | | system | | (STANDARD PRODUCTS) and CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) | | | | | | clock | | GRADE PRODUCTS)). | | | | | | | High-speed | Be sure to clear bits 1 and 6 of PER0 register to 0. | p.166 | | | | | | system clock | Be sure to confirm that MCS = 0 or CLS = 1 when setting MSTOP to 1. In addition, | p.167 | | | | | | | stop peripheral hardware that is operating on the high-speed system clock. | | | | | | Controlling | Internal high- | If switching the CPU/peripheral hardware clock from the high-speed system clock to | p.168 | | | | | internal | speed oscillation | the internal high-speed oscillation clock after restarting the internal high-speed | | | | | | high-speed | clock | oscillation clock, do so after 10 $\mu$ s or more have elapsed. | | | | | | oscillation | | If the switching is made immediately after the internal high-speed oscillation clock is | | | | | | clock | | restarted, the accuracy of the internal high-speed oscillation cannot be guaranteed | | | | | | | | for 10 μs. | | | | | | | | Be sure to confirm that MCS = 1 or CLS = 1 when setting HIOSTOP to 1. In addition, | p.169 | | | | | | | stop peripheral hardware that is operating on the internal high-speed oscillation | | | | | ļ | | | clock. | | | | | | Subsystem | | The XT1/P123 and XT2/P124 pins are in the input port mode after a reset release. | p.169 | | | | | clock | XT2/P124 | | | | | | Hard | control | Subsystem clock | When the subsystem clock is used as the CPU clock, the subsystem clock is also | pp.169 | 9, □ | | | I | | | supplied to the peripheral hardware (except the real-time counter, clock | 170 | | | | | | | output/buzzer output, and watchdog timer). At this time, the operations of the A/D | | | | | | | | converter and IIC0 are not guaranteed. For the operating characteristics of the | | | | | | | | peripheral hardware, refer to the chapters describing the various peripheral hardware | | | | | | | | as well as CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD | | | | | | | | PRODUCTS) and CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE | | | | - | + | | | PRODUCTS). | | | | | Soft | | | The CMC register can be written only once after reset release, by an 8-bit memory | p.169 | | | | | | | manipulation instruction. | | | | | | | | Therefore, it is necessary to also set the value of the EXCLK and OSCSEL bits at the | | | | | | | | same time. For EXCLK and OSCSEL bits, see 5.6.1 (1) Example of setting | | | | | | | | procedure when oscillating the X1 clock or 5.6.1 (2) Example of setting procedure | | | | | | | | when using the external main system clock. Be sure to confirm that CLS = 0 when setting XTSTOP to 1. In addition, stop the | n 170 | | | | | | | peripheral hardware if it is operating on the subsystem clock. | p.170 | ш | | | | | | The subsystem clock oscillation cannot be stopped using the STOP instruction. | p.170 | | | | ŀ | CPU clock | _ | Set the clock after the supply voltage has reached the operable voltage of the clock | | | | | | status | _ | to be set (see CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD | | . — | | | | transition | | PRODUCTS) and CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE | ' ' +, ' ' | J | | | | a an ionion | | PRODUCTS). | | | | 9 | ¥ | Timer | TCR0n: | The count value is not captured to TDR0n even when TCR0n is read. | p.185 | | | oter | Soft | array unit | Timer/counter | The second for the companies to 12.10.1 or on miles 10.1011 to 1000. | | | | Chapter 6 | | | register 0n | | | | | O | | | TDR0n: Timer | TDR0n does not perform a capture operation even if a capture trigger is input, when | p.187 | | | | | | data register 0n | it is set to the compare function. | , | | | | | | PER0: | When setting the timer array unit, be sure to set TAU0EN = 1 first. If TAU0EN = 0, | p.189 | | | | | | Peripheral | writing to a control register of the timer array unit is ignored, and all read values are | | J | | | | | enable register 0 | default values (except for timer input select register 0 (TIS0), input switch control | | | | | | | | register (ISC), noise filter enable register 1 (NFEN1), port mode registers 0, 1, 3, 4 | | | | | | | | (PM0, PM1, PM3, PM4), and port registers 0, 1, 3, 4 (P0, P1, P3, P4)). | | | | | | | | Be sure to clear bit 1, 6 of the PER0 register to 0. | p.189 | | | | l | | | | L | _= | (8/33) | | | | , | | (8/3 | Ο, | |-----------|----------------|------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----| | Chapter | Classification | Function | Details of<br>Function | Cautions | Page | Э | | Chapter 6 | Soft | Timer array unit | TPS0: Timer clock select register 0 | Be sure to clear bits 15 to 8 to "0". | p.190 | | | | | | TMR0n: Timer<br>mode register 0n | Be sure to clear bits 14, 13, 5, and 4 to "0". | p.191 | | | | | | TS0: Timer | Be sure to clear bits 15 to 8 to "0". | p.196 | | | | | | channel start | In the first cycle operation of count clock after writing TS0n, an error at a maximum of | | | | | | | register 0 | one clock is generated since count start delays until count clock has been generated. | | , — | | | | | | When the information on count start timing is necessary, an interrupt can be | | | | | | | | generated at count start by setting MD0n0 = 1. | | | | | | | | An input signal sampling error is generated since operation starts upon start trigger | pp.199, | , 🗆 | | | | | | detection (The error is one count clock when TI0k is used). | 200 | | | | | | TT0: Timer | Be sure to clear bits 15 to 8 to "0". | p.201 | | | | | | channel stop<br>register 0 | | | | | | | | TIS0: Timer | Since the 78K0R/KE3 does not have the timer input pin on channel 7, normally the | p.201 | | | | | | Input Select | timer input on channel 7 cannot be used. When the LIN-bus communication function | | | | | | | Register 0 | is used, select the input signal of the RxD3 pin by setting ISC1 (bit 1 of the input | | | | | | | | switch control register (ISC)) to 1 and setting TIS07 to 0. | | | | | | | TOE0: Timer | Be sure to clear bits 15 to 7 to "0". | p.202 | | | | | | output enable | | | | | | | | register 0 | | | | | | | | TO0: Timer | Be sure to clear bits 15 to 7 to "0". | p.203 | | | | | | output register 0 | | | | | | | | TOL0: Timer output level | Be sure to clear bits 15 to 7 to "0". | p.204 | | | | | | register 0 | | | | | | | | TOM0: Timer | Be sure to clear bits 15 to 7 to "0". | p.205 | | | | | | output mode | | | | | | | | register 0 | | | | | | | | · | Be sure to clear bits 7 to 2 to "0". | p.206 | | | | | | control register | | | | | | | | NFFN1:Noise | Be sure to clear bits 7 to "0". | p.207 | | | | | | Filter Enable | | | | | | | | Register 1 | (4) Changing values set in resistant TOO TOES TOLS and TOMS to it. | n 010 | _ | | | | | Channel output | (1) Changing values set in registers TO0, TOE0, TOL0, and TOM0 during timer | p.210 | | | | | | (TO0n pin) | operation Since the times operations (operations of TCROs and TDROs) are independent of the | | | | | | | operation | Since the timer operations (operations of TCR0n and TDR0n) are independent of the TO0n output circuit and changing the values set in TO0, TOE0, TOL0, and TOM0 | | | | | | | | does not affect the timer operation, the values can be changed during timer | | | | | | | | operation. To output an expected waveform from the TO0n pin by timer operation, | | | | | | | | however, set TO0, TOE0, TOL0, and TOM0 to the values stated in the register | | | | | | | | setting example of each operation. | | | | | | | | When the values set in TOE0, TOL0, and TOM0 (except for TO0) are changed close to the timer interrupt(INTTM0n), the waveform output to the TO0n pin may be different depending on whether the values are changed immediately before or | | | | | | | | immediately after the timer interrupt (INTTM0n) signal generation timing. | | | (9/33) | | | | 1 | | (3/ | 33) | |-----------|----------------|--------------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------| | Chapter | Classification | Function | Details of<br>Function | Cautions | Pag | e | | Chapter 6 | Soft | Timer<br>array unit | Channel output<br>(TO0n pin)<br>operation | <ul> <li>(2) Default level of TO0n pin and output level after timer operation start The following figure shows the TO0n pin output level transition when writing has been done in the state of TOE0n = 0 before port output is enabled and TOE0n = 1 is set after changing the default level.</li> <li>(a) When operation starts with TOM0n = 0 setting (toggle output) The setting of TOL0n is invalid when TOM0n = 0. When the timer operation starts after setting the default level, the toggle signal is generated and the output level of TO0n pin is reversed.</li> <li>(b) When operation starts with TOM0n = 1 setting (combination operation mode (PWM output))</li> <li>When TOM0n = 1, the active level is determined by TOL0n setting.</li> </ul> | pp.211<br>212 | , 🗆 | | | | | | <ul> <li>(3) Operation of TO0n pin in combination operation mode (TOM0n = 1)</li> <li>(a) When TOL0n setting has been changed during timer operation When the TOL0n setting has been changed during timer operation, the setting becomes valid at the generation timing of TO0n change condition. Rewriting TOL0n does not change the output level of TO0n. The following figure shows the operation when the value of TOL0n has been changed during timer operation (TOM0n = 1).</li> <li>(b) Set/reset timing To realize 0%/100% output at PWM output, the TO0n pin/TO0n set timing at master channel timer interrupt (INTTM0n) generation is delayed by 1 count clock by the slave channel.</li> <li>If the set condition and reset condition are generated at the same time, a higher priority is given to the latter.</li> <li>Figure 6-29 shows the set/reset operating statuses where the master/slave channels are set as follows.</li> </ul> | pp.212<br>213 | , <b></b> | | | | | Collective<br>manipulation of<br>TO0n bits | When TOE0n = 1, even if the output by timer interrupt of each timer (INTTM0n) contends with writing to TO0n, output is normally done to TO0n pin. | p.215 | | | | | Operation of timer array unit as | Input pulse interval measurement | The Tl0k pin input is sampled using the operating clock selected with the CKS0n bit of the TMR0n register, so an error equal to the number of operating clocks occurs. | p.232 | | | | | independent<br>channel | Input signal<br>high-/low-level<br>width<br>measurement | The Tl0k pin input is sampled using the operating clock selected with the CKS0n bit of the TMR0n register, so an error equal to the number of operating clocks occurs. | p.236 | | | | | Operation<br>of plural<br>channels of<br>timer array<br>unit | PWM function | To rewrite both TDR0n of the master channel and TDR0m of the slave channel, a write access is necessary two times. The timing at which the values of TDR0n and TDR0m are loaded to TCR0n and TRC0m is upon occurrence of INTTM0n of the master channel. Thus, when rewriting is performed split before and after occurrence of INTTM0n of the master channel, the TO0m pin cannot output the expected waveform. To rewrite both TDR0n of the master and TDR0m of the slave, therefore, be sure to rewrite both the registers immediately after INTTM0n is generated from the master channel. | p.240 | | | | | | One-shot pulse output function | The timing of loading of TDR0n of the master channel is different from that of TDR0m of the slave channel. If TDR0n and TDR0m are rewritten during operation, therefore, an illegal waveform is output. Rewrite the TDR0n after INTTM0n is generated and the TDR0m after INTTM0m is generated. | p.247 | | (10/33) | | | | | | (10 | /33) | | |-----------|----------------|--------------------------------------------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--| | Chapter | Classification | Function | Details of<br>Function | Cautions | Pag | e | | | Chapter 6 | 3oft | Operation<br>of plural<br>channels<br>of timer<br>array unit | Multiple PWM output function | To rewrite both TDR0n of the master channel and TDR0p of the slave channel 1, write access is necessary at least twice. Since the values of TDR0n and TDR0p are loaded to TCR0n and TCR0p after INTTM0n is generated from the master channel, if rewriting is performed separately before and after generation of INTTM0n from the master channel, the TO0p pin cannot output the expected waveform. To rewrite both TDR0n of the master and TDR0p of the slave, be sure to rewrite both the registers immediately after INTTM0n is generated from the master channel (This applies also to TDR0q of the slave channel 2) . | p.254 | | | | Chapter 7 | Soft | Real-time<br>counter | PER0: Peripheral enable register 0 | When using the real-time counter, first set RTCEN to 1, while oscillation of the subsystem clock (fsub) is stable. If RTCEN = 0, writing to a control register of the real-time counter is ignored, and, even if the register is read, only the default value is read. | p.264 | | | | | | | | Be sure to clear bit 1, 6 of the PER0 register to 0. | p.264 | | | | | | | RTCC0: Real-<br>time counter<br>control register 0 | If RCLOE0 and RCLOE1 are changed when RTCE = 1, glitches may occur in the 32.768 kHz and 1 Hz output signals. | p.265 | | | | | | | RTCC1: Real-<br>time counter<br>control register 1 | The RIFG and WAFG flags may be cleared when the RTCC1 register is written by using a 1-bit manipulation instruction. Use, therefore, an 8-bit manipulation instruction in order to write to the RTCC1 register. To prevent the RIFG and WAFG flags from being cleared during writing, disable writing by setting "1" to the corresponding bit. When the value may be rewritten because the RIFG and WAFG flags are not being used, the RTCC1 register may be written by using a 1-bit manipulation instruction. | p.267 | | | | | | | RTCC2: Real-<br>time counter | Change ICT2, ICT1, and ICT0 when RINTE = 0. | p.268 | | | | | | | | control register 2 | When the output from RTCDIV pin is stopped, the output continues after a maximum of two clocks of fxT and enters the low level. While 512 Hz is output, and when the output is stopped immediately after entering the high level, a pulse of at least one clock width of fxT may be generated. | p.268 | | | | | | | After the real-time counter starts operating, the output width of the RTCDIV pin may be shorter than as set during the first interval period. | p.268 | | | | | | | RSUBC: Sub-<br>count register | When a correction is made by using the SUBCUD register, the value may become 8000H or more. | p.269 | | | | | | | | This register is also cleared by reset effected by writing the second count register. | p.269 | | | | | | | | The value read from this register is not guaranteed if it is read during operation, because a value that is changing is read. | p.269 | | | | | | | HOUR: Hour | Bit 5 (HOUR20) of HOUR indicates AM(0)/PM(1) if AMPM = 0 (if the 12-hour system | p.270 | | | | | | | count register | is selected). | | | | | | | | WEEK: Week count register | The value corresponding to the month count register or the day count register is not stored in the week count register automatically. After reset release, set the week count register as follow. | p.273 | | | | | | | ALARMWM:<br>Alarm minute<br>register | Set a decimal value of 00 to 59 to this register in BCD code. If a value outside the range is set, the alarm is not detected. | p.276 | | | | | | | ALARMWH:<br>Alarm hour | value outside the range is set, the alarm is not detected. | p.276 | | | | | | | register | Bit 5 (WH20) of ALARMWH indicates AM(0)/PM(1) if AMPM = 0 (if the 12-hour system is selected). | p.276 | | | | | | | Reading/writing real-time counter | Complete the series of operations of setting RWAIT to 1 to clearing RWAIT to 0 within 1 second. | pp.280<br>281 | , <b></b> | | (11/33) | | | | | | (11/ | /33) | |-----------|----------------|----------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------| | Chapter | Classification | Function | Details of<br>Function | Cautions | Pag | je | | Chapter 7 | Sc | Real-time<br>counter | 1, 512 Hz and<br>32.768, 16.384<br>kHz outputs of<br>real-time counter | First set RTCEN to 1, while oscillation of the subsystem clock (fsub) is stable. | p.283 | | | sr 8 | Soft | Watchdog | WDTE: | If a value other than "ACH" is written to WDTE, an internal reset signal is generated. | p.291 | | | Chapter 8 | 0) | timer | Watchdog timer enable register | If a 1-bit memory manipulation instruction is executed for WDTE, an internal reset signal is generated. | p.291 | | | | | | | The value read from WDTE is 9AH/1AH (this differs from the written value (ACH)). | p.291 | | | | | | Controlling operation | When data is written to WDTE for the first time after reset release, the watchdog timer is cleared in any timing regardless of the window open time, as long as the register is written before the overflow time, and the watchdog timer starts counting again. | p.292 | | | | | | | If the watchdog timer is cleared by writing "ACH" to WDTE, the actual overflow time may be different from the overflow time set by the option byte by up to $2/f_L$ seconds. | p.292 | | | | | | | The watchdog timer can be cleared immediately before the count value overflows. | p.292 | | | | | | | The operation of the watchdog timer in the HALT and STOP modes differs as follows depending on the set value of bit 0 (WDSTBYON) of the option byte (000C0H). (See the table on page 293.) If WDSTBYON = 0, the watchdog timer resumes counting after the HALT or STOP | p.293 | | | | | | | mode is released. At this time, the counter is cleared to 0 and counting starts. When operating with the X1 oscillation clock after releasing the STOP mode, the CPU starts | | | | | | | | operating after the oscillation stabilization time has elapsed. Therefore, if the period between the STOP mode release and the watchdog timer overflow is short, an overflow occurs during the oscillation stabilization time, causing a reset. | | | | | | | | Consequently, set the overflow time in consideration of the oscillation stabilization time when operating with the X1 oscillation clock and when the watchdog timer is to be cleared after the STOP mode release by an interval interrupt. | | | | | | | | The watchdog timer continues its operation during self-programming of the flash memory and EEPROM emulation. During processing, the interrupt acknowledge time is delayed. Set the overflow time and window size taking this delay into consideration. | p.293 | | | | | | Sotting overflow | The watchdog timer continues its operation during self-programming of the flash | n 202 | | | | | | Setting overflow time Setting window open period | memory and EEPROM emulation. During processing, the interrupt acknowledge time is delayed. Set the overflow time and window size taking this delay into consideration. | ľ | | | | | | | When data is written to WDTE for the first time after reset release, the watchdog timer is cleared in any timing regardless of the window open time, as long as the register is written before the overflow time, and the watchdog timer starts counting again. | p.294 | | | | | | | The watchdog timer continues its operation during self-programming of the flash memory and EEPROM emulation. During processing, the interrupt acknowledge time is delayed. Set the overflow time and window size taking this delay into consideration. | p.294 | | | | | | | When bit 0 (WDSTBYON) of the option byte (000C0H) = 0, the window open period is 100% regardless of the values of WINDOW1 and WINDOW0. | p.294 | | | | | | | Do not set the window open period to 25% if the watchdog timer corresponds to either of the conditions below. • When used at a supply voltage (VDD) below 2.7 V. • When stopping all main system clocks (internal high-speed oscillation clock, X1 | p.294 | | | | | | | clock, and external main system clock) by use of the STOP mode or software. • Low-power consumption mode | | | (12/33) | | | 7 | | | (12/33 | | |------------|----------------|------------|------------------------------|---------------------------------------------------------------------------------------------|--------|----| | ЭE | Classification | Function | Details of<br>Function | Cautions | Pag | je | | Chapter | ifica | | Function | | | | | Š | ass | | | | | | | | Ö | | | | | | | 8 | Soft | Watchdog | Setting interval | When operating with the X1 oscillation clock after releasing the STOP mode, the CPU | p.295 | | | Chapter 8 | S | timer | interrupt | starts operating after the oscillation stabilization time has elapsed. | | | | Sha | | | | Therefore, if the period between the STOP mode release and the watchdog timer | | | | • | | | | overflow is short, an overflow occurs during the oscillation stabilization time, causing a | | | | | | | | reset. | | | | | | | | Consequently, set the overflow time in consideration of the oscillation stabilization | | | | | | | | time when operating with the X1 oscillation clock and when the watchdog timer is to | | | | | | | | be cleared after the STOP mode release by an interval interrupt. | | | | r 9 | Soft | Clock | CKS0, CKS1: | Change the output clock after disabling clock output (PCLOEn = 0). | p.298 | | | pte | S | output/ | Clock output | If the selected clock (fmain or fsub) stops during clock output (PCLOEn = 1), the output | p.298 | | | Chapter 9 | | buzzer | select registers | becomes undefined. | | | | _ | | output | 0, 1 | | | | | | | controller | | | | | | 10 | Soft | A/D | PER0: | When setting the A/D converter, be sure to set ADCEN to 1 first. If ADCEN = 0, | p.303 | | | ter | S | converter | Peripheral | writing to a control register of the A/D converter is ignored, and, even if the register is | | | | Chapter 10 | | | enable register 0 | read, only the default value is read (except for port mode registers 2 (PM2)). | | | | ਹ | | | | Be sure to clear bits 1, 6 of the PER0 register to 0. | p.303 | | | | | | ADM: A/D | A/D conversion must be stopped before rewriting bits FR0 to FR2, LV1, and LV0 to | p.304 | | | | | | converter mode | values other than the identical data. | - | | | | | | register | | | | | | | | A/D conversion | Set the conversion times with the following conditions. | p.305 | | | | | | time selection | Conventional-specification products (μPD78F114x) | - | | | | | | (2.7 V ≤ AV <sub>REF</sub> ≤ | • 4.0 V ≤ AVREF ≤ 5.5 V: fad = 0.6 to 3.6 MHz | | | | | | | 5.5 V) | • 2.7 V ≤ AV <sub>REF</sub> < 4.0 V: f <sub>AD</sub> = 0.6 to 1.8 MHz | | | | | | | | Functionally expanded products (µPD78F114xA) | | | | | | | | • 4.0 V ≤ AV <sub>REF</sub> ≤ 5.5 V: f <sub>AD</sub> = 0.33 to 3.6 MHz | | | | | | | | • 2.7 V $\leq$ AV <sub>REF</sub> $<$ 4.0 V: fad = 0.33 to 1.8 MHz | | | | | | | A/D conversion | Set the conversion times with the following conditions. | p.306 | | | | | | time selection | • 4.0 V ≤ AV <sub>REF</sub> ≤ 5.5 V: f <sub>AD</sub> = 0.6 to 3.6 MHz | | | | | | | (2.3 $V \le AV_{REF} \le$ | • 2.7 V ≤ AV <sub>REF</sub> < 4.0 V: f <sub>AD</sub> = 0.6 to 1.8 MHz | | | | | | | 5.5 V) | • 2.3 V ≤ AV <sub>REF</sub> < 2.7 V: f <sub>AD</sub> = 0.6 to 1.44 MHz | | | | | | | | When rewriting FR2 to FR0, LV1, and LV0 to other than the same data, stop A/D | p.306 | | | | | | | conversion once (ADCS = 0) beforehand. | | | | | | | | Change LV1 and LV0 from the default value, when 2.3 V ≤ AVREF < 2.7 V. | p.306 | | | | | | | The above conversion time does not include clock frequency errors. Select | p.306 | | | | | | | conversion time, taking clock frequency errors into consideration. | ľ | | | | | | ADCR: 10-bit | When writing to the A/D converter mode register (ADM), analog input channel | p.308 | | | | | | A/D conversion | specification register (ADS), and A/D port configuration register (ADPC), the contents | · | | | | | | result register | of ADCR may become undefined. Read the conversion result following conversion | | | | | | | _ | completion before writing to ADM, ADS, and ADPC. Using timing other than the | | | | | | | | above may cause an incorrect conversion result to be read. | | | | | | | ADCRH: 8-bit | When writing to the A/D converter mode register (ADM), analog input channel | p.309 | | | | | | A/D conversion | specification register (ADS), and A/D port configuration register (ADPC), the contents | | _ | | | | | result register | of ADCRH may become undefined. Read the conversion result following conversion | | | | | | | | completion before writing to ADM, ADS, and ADPC. Using timing other than the | | | | | | | | above may cause an incorrect conversion result to be read. | | | | | | | | | | | (13/33) | | | • | | | (13, | /33) | |------------|----------------|-----------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------| | Chapter | Classification | Function | Details of<br>Function | Cautions | Pag | je | | 10 | Soft | A/D | ADS: Analog | Be sure to clear bits 3 to 6 to "0". | p.310 | | | Chapter 10 | S | converter | input channel specification | Set a channel to be used for A/D conversion in the input mode by using port mode registers 2 (PM2). | p.310 | | | O | | | register | Do not set the pin that is set by ADPC as digital I/O by ADS. | p.310 | | | | | | ADPC: A/D port | Set a channel to be used for A/D conversion in the input mode by using port mode | p.311 | | | | | | configuration | registers 2 (PM2). | | | | | | | register | Do not set the pin that is set by ADPC as digital I/O by ADS. | p.311 | | | | | | | When using all ANI0/P20 to ANI7/P27 pins as digital I/O (D), the setting can be done | p.311 | | | | | | | by ADPC4 to ADPC0 = either 01000 or 10000. | | | | | | | | P20/ANI0 to P27/ANI7 are set as analog inputs in the order of P27/ANI7,, P20/ANI0 by the A/D port configuration register (ADPC). When using P20/ANI0 to P27/ANI7 as analog inputs, start designing from P27/ANI7. | p.311 | | | | | | PM2: Port mode | If a pin is set as an analog input port, not the pin level but "0" is always read. | p.312 | | | | | | registers 2 | | | | | | | | Basic operations of A/D converter | Make sure the period of <2> to <6> is 1 $\mu$ s or more. | p.313 | | | | | | A/D conversion | Make sure the period of <2> to <6> is 1 $\mu$ s or more. | p.317 | | | | | | operation | <2> may be done between <3> and <5>. | p.317 | | | | | | | The period from <7> to <10> differs from the conversion time set using bits 5 to 1 (FR2 to FR0, LV1, LV0) of ADM. The period from <9> to <10> is the conversion time set using FR2 to FR0, LV1, and LV0. | p.317 | | | | | | Temperature | The temperature sensor cannot be used when low current consumption mode is set | p.318 | | | | | | sensor function | (RMC = 5AH) or when the internal high-speed oscillator has been stopped | | | | | | | | (HIOSTOP = 1 (bit 0 of CSC register)). The temperature sensor can operate as long | | | | | | | | as the internal high-speed oscillator operates (HIOSTOP = 0), even if it is not | | | | | | | | selected as the CPU/peripheral hardware clock source. | | | | | | | Registers used | Setting of the A/D port configuration register (ADPC), port mode register 2 (PM2) and | p.319 | | | | | | by temperature | port register 2 (P2) is not required when using the temperature sensor. There is no | | | | | | | sensors | problem if the pin function is set as digital I/O. | | | | | | | | Set the conversion times so as to satisfy the following condition. fab = 0.6 to 1.8 MHz | | | | | | | | When rewriting FR2 to FR0, LV1, and LV0 to other than the same data, stop A/D | p.319 | | | | | | | conversion (ADCS = 0) beforehand. | n 010 | _ | | | | | | The above conversion time does not include clock frequency errors. Select conversion time, taking clock frequency errors into consideration. | p.319 | Ц | | | | | | When using a temperature sensor, use the result of the second or later A/D | n 320 | _ | | | | | | conversion for temperature sensor 0 (ANIO side), and the result of the third or later | p.320 | ш | | | | | | A/D conversion for temperature sensor 1 (ANI1 side). | | | | | | | | Be sure to clear bits 4 to 6 to "0". | p.320 | | | | | | Procedure for | Make sure the period of <2> to <5> is 1 $\mu$ s or more. If ADCS is set to 1 within 1 $\mu$ s, | p.324 | | | | | | using | the result of the third and later conversion becomes valid on the sensor 0 side. | | | | | | | temperature | <2> can be done between <3> and <4>. | p.324 | | | | | | sensors | The period from <7> to <10> differs from the conversion time set using bits 5 to 1 | p.324 | | | | | | | (FR2 to FR0, LV1, LV0) of ADM. The period from <9> to <10> is the conversion time | ] | | | | | | | set using FR2 to FR0, LV1, and LV0. | | | | | | | | Do not change the AVREF voltage during <4> to <13>. Although the temperature | p.324 | | | | | | | sensor detection value does not depend on the AVREF voltage and thus there is no | | | | | | | | problem even if the AV <sub>REF</sub> voltage varies at every temperature measurement, it must be stable during a measurement cycle (from <4> to <13>). | | | (14/33) | | | | | | (14/ | 33) | |------------|----------------|------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------| | Chapter | Classification | Function | Details of<br>Function | Cautions | Pag | e | | | Cla | | | | | | | Chapter 10 | Soft | A/D<br>converter | Procedure for Using Temperature Sensors. | Use the result of the second or later A/D conversion for temperature sensor 0 (ANI0 side), and the result of the third or later A/D conversion for temperature sensor 1 (ANI1 side). | p. 325 | | | | | | Operating | Shift to STOP mode after clearing the A/D converter (by clearing bit 7 (ADCS) of the | n 328 | | | | | | current in STOP mode | A/D converter mode register (ADM) to 0). The operating current can be reduced by clearing bit 0 (ADCE) of the A/D converter mode register (ADM) to 0 at the same time. To restart from the standby status, clear bit 0 (ADIF) of interrupt request flag register 1L (IF1L) to 0 and start operation. | | | | | | | Reducing | Be sure that the voltage to be applied to AVREF normally satisfies the conditions | p.328 | | | | | | current when | stated in Table 10-1. | | | | | | | A/D converter is | If bit 7 (ADCS) and bit 0 (ADCE) of the A/D converter mode register (ADM) are set to | | | | | | | stopped | 0, the current will not be increased by the A/D converter even if a voltage is applied | | | | | | | | to AV <sub>REF</sub> , while the A/D converter is stopped. If a current flows from the power supply | | | | | | | | that supplies a voltage to AVREF to an external circuit of the microcontroller as shown | | | | | | | | in Figure 10-25, AVREF = 0 V = AVss can be achieved and the external current can be | | | | | ъ | | Input range of | reduced by satisfying the following conditions (see the main text). Observe the rated range of the ANI0 to ANI7 input voltage. If a voltage of AVREF or | n 320 | $\exists$ | | | Hard | | ANIO to ANI7 | higher and AVss or lower (even in the range of absolute maximum ratings) is input to | p.523 | | | | | | 711410 10 711417 | an analog input channel, the converted value of that channel becomes undefined. In | | | | | | | | addition, the converted values of the other channels may also be affected. | | | | | Soft | | Conflicting | Conflict between A/D conversion result register (ADCR, ADCRH) write and ADCR or | p.329 | | | | Š | | operations | ADCRH read by instruction upon the end of conversion | | | | | | | | ADCR or ADCRH read has priority. After the read operation, the new conversion | | | | | | | | result is written to ADCR or ADCRH. | | | | | | | | Conflict between ADCR or ADCRH write and A/D converter mode register (ADM) | p.329 | | | | | | | write, analog input channel specification register (ADS), or A/D port configuration | | | | | | | | register (ADPC) write upon the end of conversion | | | | | | | | ADM, ADS, or ADPC write has priority. ADCR or ADCRH write is not performed, nor | | | | | _ | | | is the conversion end interrupt signal (INTAD) generated. | | | | | Hard | | Noise | To maintain the 10-bit resolution, attention must be paid to noise input to the AVREF | p.329 | | | | _ | | countermeasures | pin and pins ANI0 to ANI7. <1> Connect a capacitor with a low equivalent resistance and a good frequency | | | | | | | | response to the power supply. | | | | | | | | <2> The higher the output impedance of the analog input source, the greater the | | | | | | | | influence. To reduce the noise, connecting external C as shown in Figure 10-26 | | | | | | | | is recommended. | | | | | | | | <3> Do not switch these pins with other pins during conversion. | | | | | | | | <4> The accuracy is improved if the HALT mode is set immediately after the start of | | | | | | | | conversion. | | | | | Soft | | ANI0/P20 to | The analog input pins (ANI0 to ANI7) are also used as input port pins (P20 to P27). | p.330 | | | | נט | | ANI7/P27 | When A/D conversion is performed with any of ANI0 to ANI7 selected, do not access | | | | | | | | P20 to P27 while conversion is in progress; otherwise the conversion resolution may | | | | | | | | be degraded. It is recommended to select pins used as P20 to P27 starting with the | | | | | Ļ | | | ANIO/P20 that is the furthest from AV <sub>REF</sub> | | | | | Hard | | | If a digital pulse is applied to the pins adjacent to the pins currently used for A/D | p.330 | | | | 1 | | | conversion, the expected value of the A/D conversion may not be obtained due to | | | | | | | | coupling noise. Therefore, do not apply a pulse to the pins adjacent to the pin | | | | | | | | undergoing A/D conversion. | | | (15/33) | _ | | | | | (15, | /33) | |------------|----------------|---------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------| | | on | Function | Details of | Cautions | Pag | je | | oter | cati | | Function | | | | | Chapter | ssifi | | | | | | | 0 | Classification | | | | | | | 0 | | A/D | Innut impedance | This A/D convertes about a compline conscitor for compline during compline time | n 000 | _ | | Chapter 10 | Hard | converter | Input impedance of ANI0 to ANI7 | This A/D converter charges a sampling capacitor for sampling during sampling time. | p.330 | | | apte | _ | converter | | Therefore, only a leakage current flows when sampling is not in progress, and a | | | | Š | | | pins | current that charges the capacitor flows during sampling. Consequently, the input impedance fluctuates depending on whether sampling is in progress, and on the | | | | | | | | other states. | | | | | | | | To make sure that sampling is effective, however, it is recommended to keep the | | | | | | | | output impedance of the analog input source to within 10 k $\Omega$ , and to connect a | | | | | | | | capacitor of about 100 pF to the ANI0 to ANI7 pins (see Figure 10-26). | | | | | | | AVREF pin input | A series resistor string of several tens of $k\Omega$ is connected between the AVREF and | n 330 | $\overline{}$ | | | | | impedance | AVss pins. | p.000 | | | | | | | Therefore, if the output impedance of the reference voltage source is high, this will | | | | | | | | result in a series connection to the series resistor string between the AVREF and AVss | | | | | | | | pins, resulting in a large reference voltage error. | | | | | Soft | | Interrupt request | The interrupt request flag (ADIF) is not cleared even if the analog input channel | p.331 | | | | Š | | flag (ADIF) | specification register (ADS) is changed. | ľ | | | | | | | Therefore, if an analog input pin is changed during A/D conversion, the A/D | | | | | | | | conversion result and ADIF for the pre-change analog input may be set just before | | | | | | | | the ADS rewrite. Caution is therefore required since, at this time, when ADIF is read | | | | | | | | immediately after the ADS rewrite, ADIF is set despite the fact A/D conversion for the | | | | | | | | post-change analog input has not ended. | | | | | | | | When A/D conversion is stopped and then resumed, clear ADIF before the A/D | | | | | | | | conversion operation is resumed. | | | | | | | Conversion | The first A/D conversion value immediately after A/D conversion starts may not fall | p.331 | | | | | | results just after | within the rating range if the ADCS bit is set to 1 within 1 $\mu$ s after the ADCE bit was | | | | | | | A/D conversion | set to 1. Take measures such as polling the A/D conversion end interrupt request | | | | | | | start | (INTAD) and removing the first conversion result. | | | | | | | A/D conversion | When a write operation is performed to the A/D converter mode register (ADM), | p.331 | | | | | | result register | analog input channel specification register (ADS), and A/D port configuration register | | | | | | | (ADCRH) road | (ADPC), the contents of ADCR and ADCRH may become undefined. Read the | | | | | | | ADCRH) read operation | conversion result following conversion completion before writing to ADM, ADS, and ADPC. Using a timing other than the above may cause an incorrect conversion | | | | | | | operation | result to be read. | | | | | | | Starting the A/D | Start the A/D converter after the AV <sub>REF</sub> voltage stabilize. | p.332 | | | | | | converter | Start the 70B converter after the 70hage stabilize. | p.002 | | | Ξ | ¥ | Configuration | SDRmn: Lower | Be sure to clear bit 8 to "0". | p.340 | | | Chapter 11 | Soft | of serial | 8 bits of the | | p | | | Japi | | array unit | serial data | | | | | Ö | | · | register mn | | | | | | | Registers | PER0: | When setting serial array unit m, be sure to set SAUmEN to 1 first. If SAUmEN = 0, | p.342 | | | | | controlling | Peripheral | writing to a control register of serial array unit m is ignored, and, even if the register is | | | | | | serial array | enable register 0 | read, only the default value is read (except for input switch control register (ISC), | | | | | | unit | | noise filter enable register (NFEN0), port input mode register (PIM0), port output | | | | | | | | mode register (POM0), port mode registers (PM0, PM1), and port registers (P0, P1)). | | | | | | | | After setting the PER0 register to 1, be sure to set the SPSm register after 4 or more | p.342 | | | | | | | clocks have elapsed. | | | | | | | | Be sure to clear bits 1 and 6 of PER0 register to 0. | p.342 | | | | | | SPSm: Serial | Be sure to clear bits 15 to 8 to "0". | p.343 | | | | | | clock select | After setting the PER0 register to 1, be sure to set the SPSm register after 4 or more | p.343 | | | | | | register m | clocks have elapsed. | | | (16/33) | | _ | | | | | /33) | |------------|----------------|------------------------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------|---------|-------------| | Chapter | Classification | Function | Details of<br>Function | Cautions | Pag | е | | | | | | | | | | Chapter 11 | Soft | Registers<br>controlling<br>serial array | SMRmn: Serial<br>mode register<br>mn | Be sure to clear bits 13 to 9, 7, 4, and 3 to "0". Be sure to set bit 5 to "1". | p.344 | | | Š | | unit | SCRmn: Serial | Be sure to clear bits 3, 6, and 11 to "0". Be sure to set bit 2 to "1". | pp.346 | | | | | unit | communication | | 347, 34 | | | | | | operation setting | | 347, 35 | Ю | | | | | register mn | | | | | | | | SDRmn: Higher | Be sure to clear bit 8 to "0". | p.349 | | | | | | 7 bits of the | Setting SDRmn[15:9] = (0000000B, 0000001B) is prohibited when UART is used. | p.349 | | | | | | serial data | Setting SDR02[15:9] = 0000000B is prohibited when simplified I <sup>2</sup> C is used. Set | _ | | | | | | register mn | SDR02[15:9] to 0000001B or greater. | ľ | | | | | | | Do not write eight bits to the lower eight bits if operation is stopped (SEmn = 0). (If | p.349 | | | | | | | these bits are written to, the higher seven bits are cleared to 0). | | | | | | | SIRmn: Serial<br>flag clear trigger<br>register mn | Be sure to clear bits 15 to 3 to "0". | p.352 | | | | | | SSm: Serial | Be sure to clear bits 15 to 4 of SS0, and bits 15 to 4, 1 and 0 of SS1 to "0". | p.354 | | | | | | channel start | , , , , , , , , , , , , , , , , , , , , | | | | | | | register m | | | | | | | | STm: Serial | Be sure to clear bits 15 to 4 of ST0, and bits 15 to 4, 1 and 0 of ST1 to "0". | p.355 | | | | | | channel stop | , | ľ | _ | | | | | register m | | | | | | | | SOEm: Serial | Be sure to clear bits 15 to 3 and 1 of SOE0, and bits 15 to 3, 1 and 0 of SOE1 to "0". | p.356 | | | | | | output enable | | ľ | | | | | | register m | | | | | | | | SOm: Serial | Be sure to set bits 11, 9, 3 and 1 of SO0, and bits 11 to 8, 3, 1 and 0 of SO1 to "1". | p.357 | | | | | | output register m | And be sure to clear bits 15 to 12, and 7 to 4 of SOm to "0". | | | | | | | SOLm: Serial output level | Be sure to clear bits 15 to 3 and 1 of SOL0, and bits 15 to 3, 1 and 0 of SOL1 to "0". | p.358 | | | | | | register m | | | | | | | | • | Be sure to clear bits 7 to 2 to "0". | p.359 | | | | | | control register | De sum de clear hite 7. F. O. and d. t. "O" | - 000 | _ | | | | | NFEN0: Noise filter enable register 0 | Be sure to clear bits 7, 5, 3, and 1 to "0". | p.360 | | | | | Operation | Stopping the | If SAUmEN = 0, writing to a control register of serial array unit m is ignored, and, | p.363 | | | | | stop mode | operation by | even if the register is read, only the default value is read (except for input switch | | _ | | | | • | units | control register (ISC), noise filter enable register (NFEN0), port input mode register | | | | | | | | (PIM0), port output mode register (POM0), port mode registers (PM0, PM1), and port | | | | | | | | registers (P0, P1)). | | | | | | | | Be sure to clear bits 1 and 6 of PER0 register to 0. | p.363 | | | | | 3-wire serial | Master | After setting the PER0 register to 1, be sure to set the SPS0 register after 4 or more | i e | , $\square$ | | | | I/O (CSI00, | transmission | clocks have elapsed. | 373, 37 | <b>'</b> 5 | | | | CSI10,) | Master transmission | The MD0n0 bit can be rewritten even during operation. | p.374 | | | | | communicatio | | However, rewrite it before transfer of the last bit is started, so that it will be rewritten | l' | - | | | | n | transmission mode) | before the transfer end interrupt of the last transmit data. | | | | | | | Master reception | After setting the PER0 register to 1, be sure to set the SPS0 register after 4 or more | pp.378 | , 🔲 | | | | | | clocks have elapsed. | 381, 38 | 33 | (17/33) | | | | - | | (17/ | 33) | |------------|----------------|------------|--------------------|----------------------------------------------------------------------------------------------|---------|-----| | | on | Function | Details of | Cautions | Page | Э | | oter | cati | | Function | | | | | Chapter | sifi | | | | | | | O | Classification | | | | | | | _ | | | Master | TI MD0 013 1 39 13 | 200 | _ | | Chapter 11 | Soft | 3-wire | Reception | The MD0n0 bit can be rewritten even during operation. | p.382 | | | ıpte | | serial I/O | (in Continuous | However, rewrite it before receive of the last bit is started, so that it has been | | | | Sha | | (CSI00, | Reception | rewritten before the transfer end interrupt of the last receive data. | | | | | | CSI10,) | Mode) | | | | | | | communic | Master | After setting the PER0 register to 1, be sure to set the SPS0 register after 4 or more | pp.386, | | | | | ation | transmission/ | clocks have elapsed. | 389, 39 | 1 | | | | | reception | | | | | | | | Master | The MD0n0 bit can be rewritten even during operation. | p.390 | | | | | | transmission/ | However, rewrite it before transfer of the last bit is started, so that it has been | | | | | | | reception (in | rewritten before the transfer end interrupt of the last transmit data. | | | | | | | continuous | | | | | | | | transmission/ | | | | | | | | reception mode) | | | | | | | | Slave | After setting the PER0 register to 1, be sure to set the SPS0 register after 4 or more | pp.394, | | | | | | transmission | clocks have elapsed. | 398, 40 | 0 | | | | | Slave transmission | The MD0n0 bit can be rewritten even during operation. However, rewrite it before | p.399 | | | | | | (in continuous | transfer of the last bit is started. | | | | | | | transmission mode) | | | | | | | | Slave reception | After setting the PER0 register to 1, be sure to set the SPS0 register after 4 or more | pp.403, | | | | | | | clocks have elapsed. | 406 | | | | | | Slave | Be sure to set transmit data to the SIOp register before the clock from the master is | pp.408, | | | | | | transmission/ | started. | 409, 41 | 1, | | | | | reception | | 413, 41 | 5 | | | | | | After setting the PER0 register to 1, be sure to set the SPS0 register after 4 or more | pp.409, | | | | | | | clocks have elapsed. | 413, 41 | 5 | | | | | Slave | The MD0n0 bit can be rewritten even during operation. | p.414 | | | | | | transmission/ | However, rewrite it before transfer of the last bit is started, so that it will be rewritten | | | | | | | reception (in | before the transfer end interrupt of the last transmit data. | | | | | | | continuous | | | | | | | | transmission/ | | | | | | | | reception mode) | | | | | | | UART | - | When using serial array units 0 and 1 as UARTs, the channels of both the | p.419 | | | | | (UART0, | | transmitting side (even-number channel) and the receiving side (odd-number | | | | | | UART1, | | channel) can be used only as UARTs. | | | | | | UART3) | UART | After setting the PER0 register to 1, be sure to set the SPSm register after 4 or more | pp.423, | | | | | communic | transmission | clocks have elapsed. | 427, 42 | 9 | | | | ation | UART | The MDmn0 bit can be rewritten even during operation. | p.428 | | | | | | transmission (in | However, rewrite it before transfer of the last bit is started, so that it has been | | | | | | | continuous | rewritten before the transfer end interrupt of the last transmit data. | | | | | | | transmission | | | | | | | | mode) | | | | | | | | UART reception | For the UART reception, be sure to set SMRmr of channel r that is to be paired with | pp.431, | | | | | | | channel n. | 432 | | | | | | | After setting the PER0 register to 1, be sure to set the SPSm register after 4 or more | pp.433, | | | | | | | clocks have elapsed. | 436 | | | | | | Calculating baud | Setting SDRmn [15:9] = (0000000B, 0000001B) is prohibited. | p.445 | | | | | | rate | | | | (18/33) | | | | n Dataile of Couriers | (18 | | | | |------------|----------------|------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--| | Chapter | Classification | Function | Details of<br>Function | Cautions | Pag | e | | | 11 | Soft | Simplified | Address field | After setting the PER0 register to 1, be sure to set the SPS0 register after 4 or more | p.453 | | | | pter | U) | I <sup>2</sup> C (IIC10, | transmission | clocks have elapsed. | | | | | Chapter 11 | | IIC20)<br>communi-<br>cation | Data reception | ACK is not output when the last data is received (NACK). Communication is then completed by setting "1" to the ST02 bit to stop operation and generating a stop condition. | p.462 | | | | | | | Calculating transfer rate | Setting SDR02[15:9] = 0000000B is prohibited. Setting SDR02[15:9] = 0000001B or more. | p.464 | | | | 12 | Soft | Serial | IIC0: IIC shift | Do not write data to IIC0 during data transfer. | p.476 | | | | Chapter 12 | S | interface<br>IIC0 | register 0 | Write or read IIC0 only during the wait period. Accessing IIC0 in a communication state other than during the wait period is prohibited. When the device serves as the master, however, IIC0 can be written only once after the communication trigger bit (STT0) is set to 1. | | | | | | | | | PER0:<br>Peripheral<br>enable register 0 | When setting serial interface IIC0, be sure to set IIC0EN to 1 first. If IIC0EN = 0, writing to a control register of serial interface IIC0 is ignored, and, even if the register is read, only the default value is read (except for port mode register 6 (PM6) and port register 6 (P6)). | p.479 | | | | | | | Be sure to clear bits 1 and 6 of PER0 register to 0. | p.479 | | | | | | | IICC0: IIC<br>control register 0 | The start condition is detected immediately after $l^2C$ is enabled to operate (IICE0 = 1) while the SCL0 line is at high level and the SDA0 line is at low level. Immediately after enabling $l^2C$ to operate (IICE0 = 1), set LREL0 (1) by using a 1-bit memory manipulation instruction. | | | | | | | | IICF0: IIC flag | When bit 3 (TRC0) of IIC status register 0 (IICS0) is set to 1, WREL0 is set to 1 during the ninth clock and wait is canceled, after which TRC0 is cleared and the SDA0 line is set to high impedance. | p.483 | | | | | | | IICF0: IIC flag | Write to STCEN only when the operation is stopped (IICE0 = 0). | p.487 | | | | | | | IICF0: IIC<br>register 0 | register 0 | As the bus release status (IICBSY = 0) is recognized regardless of the actual bus status when STCEN = 1, when generating the first start condition (STT0 = 1), it is necessary to verify that no third party communications are in progress in order to prevent such communications from being destroyed. | p.487 | | | | | | | Write to IICRSV only when the operation is stopped (IICE0 = 0). | p.487 | | | | | | | IICX0: IIC<br>function | Determine the transfer clock frequency of I <sup>2</sup> C by using CLX0, SMC0, CL01, and CL00 before enabling the operation (by setting bit 7 (IICE0) of IIC control register 0 | p.489 | | | | | | | expansion register 0 | (IICC0) to 1). To change the transfer clock frequency, clear IICE0 once to 0. | | | | | | | | Setting transfer clock | Determine the transfer clock frequency of I <sup>2</sup> C by using CLX0, SMC0, CL01, and CL00 before enabling the operation (by setting bit 7 (IICE0) of IIC control register 0 (IICC0) to 1). To change the transfer clock frequency, clear IICE0 once to 0. | p.495 | | | | | | | When STCEN = 0 | Ilmmediately after I <sup>2</sup> C operation is enabled (IICE0 = 1), the bus communication status (IICBSY (bit 6 of IICF0) =1) is recognized regardless of the actual bus status. When changing from a mode in which no stop condition has been detected to a master device communication mode, first generate a stop condition to release the bus, then perform master device communication. When using multiple masters, it is not possible to perform master device communication when the bus has not been released (when a stop condition has not been detected). Use the following sequence for generating a stop condition. Use the following sequence for generating a stop condition. <1> Set IIC clock select register 0 (IICCL0). <2> Set bit 7 (IICE0) of IIC control register 0 (IICC0) to 1. | | | | (19/33) | _ | | | 1 | | (19 | /33) | |------------|----------------|------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------| | <u></u> | Classification | Function | Details of | Cautions | Pag | je | | Chapter | ficat | | Function | | | | | Che | assi | | | | | | | | Ö | | | | | | | 12 | Soft | Serial | When STCEN = | Immediately after I <sup>2</sup> C operation is enabled (IICE0 = 1), the bus released status | p.509 | | | Chapter 12 | S | interface | 1 | (IICBSY = 0) is recognized regardless of the actual bus status. To generate the first | | | | hap | | IIC0 | | start condition (STT0 (bit 1 of IIC control register 0 (IICC0)) = 1), it is necessary to | | | | Ö | | | | confirm that the bus has been released, so as to not disturb other communications. | | | | | | | If other I <sup>2</sup> C | IIf I2C operation is enabled and the device participates in communication already in | p.509 | | | | | | communications | progress when the SDA0 pin is low and the SCL0 pin is high, the macro of I2C | | | | | | | are already in | recognizes that the SDA0 pin has gone low (detects a start condition). If the value on | | | | | | | progress | the bus at this time can be recognized as an extension code, $\overline{\text{ACK}}$ is returned, but | | | | | | | | this interferes with other I2C communications. To avoid this, start I2C in the following | | | | | | | | sequence.<1> Clear bit 4 (SPIE0) of IICC0 to 0 to disable generation of an | | | | | | | | interrupt request signal (INTIIC0) when the stop condition is detected. | | | | | | | | <2> Set bit 7 (IICE0) of IICC0 to 1 to enable the operation of I <sup>2</sup> C. | | | | | | | | <3> Wait for detection of the start condition. | | | | | | | | <4> Set bit 6 (LREL0) of IICC0 to 1 before ACK is returned (4 to 80 clocks after | | | | | | | | setting IICE0 to 1), to forcibly disable detection. | | | | | | | Setting transfer | Determine the transfer clock frequency by using SMC0, CL01, CL00 (bits 3, 1, and 0 | p.509 | | | | | | clock frequency | of IICL0), and CLX0 (bit 0 of IICX0) before enabling the operation (IICE0 = 1). To | | | | | | | | change the transfer clock frequency, clear IICE0 to 0 once. | | | | | | | STT0, SPT0: | Setting STT0 and SPT0 (bits 1 and 0 of IICC0) again after they are set and before | p.509 | | | | | | Bits 1, 0 of IIC | they are cleared to 0 is prohibited. | | | | | | | control register 0 | | | | | | | | (IICC0) | | | | | | | | Reserving | When transmission is reserved, set SPIE0 (bit 4 of IICL0) to 1 so that an interrupt | p.509 | | | | | | transmission | request is generated when the stop condition is detected. Transfer is started when | | | | | | | | communication data is written to IIC0 after the interrupt request is generated. Unless | | | | | | | | the interrupt is generated when the stop condition is detected, the device stops in the | | | | | | | | wait state because the interrupt request is not generated when communication is | | | | | | | | started. However, it is not necessary to set SPIE0 to 1 when MSTS0 (bit 7 of IICS0) is detected by software. | | | | 4 | ff | DMA | DBCn: DMA | Be sure to clear bits 15 to 10 to "0". | n EEO | | | apter 14 | Soft | controller | byte count | | p.552 | | | apte | | Controller | register n | If the general-purpose register is specified or the internal RAM space is exceeded as | p.552 | | | S | | | register ii | a result of continuous transfer, the general-purpose register or SFR space are written<br>or read, resulting in loss of data in these spaces. Be sure to set the number of times | | | | | | | | of transfer that is within the internal RAM space. | | | | | | | DRCn: DMA | The DSTn flag is automatically cleared to 0 when a DMA transfer is completed. | p.556 | | | | | | operation control | Writing the DENn flag is enabled only when DSTn = 0. When a DMA transfer is | p.000 | _ | | | | | register n | terminated without waiting for generation of the interrupt (INTDMAn) of DMAn, | | | | | | | regional in | therefore, set DSTn to 0 and then DENn to 0 (for details, refer to 14.5.5 Forcible | | | | | | | | termination by software). | | | | | | | Holding DMA | When DMA transfer is held pending while using both DMA channels, be sure to hold | p.570 | | | | | | transfer pending | the DMA transfer pending for both channels (by setting DWAIT0 and DWAIT1 to 1). | p.070 | | | | | | by DWAITn | If the DMA transfer of one channel is executed while that of the other channel is held | | | | | | | | pending, DMA transfer might not be held pending for the latter channel. | | | | | | | Forced | In example 3, the system is not required to wait two clock cycles after DWAITn is set | p.572 | П | | | | | Termination of | to 1. In addition, the system does not have to wait two clock cycles after clearing | 7.0,2 | | | | | | DMA Transfer | DSTn to 0, because more than two clock cycles elapse from when DSTn is cleared to | | | | | | | | 0 to when DENn is cleared to 0. | | | | | | | l | 1 | 1 | | (20/33) | _ | | | 1 | <del>-</del> | (20 | /33) | |------------|----------------|------------|-------------------|------------------------------------------------------------------------------------------|-------|------| | _ | Classification | Function | Details of | Cautions | Pag | ge | | apte | fica | | Function | | | | | Chapter | assi | | | | | | | | Ö | | | | | | | 4 | Hard | DMA | Priority | During DMA transfer, a request from the other DMA channel is held pending even if | p.573 | | | Chapter 14 | На | controller | | generated. The pending DMA transfer is started after the ongoing DMA transfer is | | | | Jap | | | | completed. If two DMA requests are generated at the same time, however, DMA | | | | ਠੋ | | | | channel 0 takes priority over DMA channel 1. | | | | | | | | If a DMA request and an interrupt request are generated at the same time, the DMA | | | | | | | | transfer takes precedence, and then interrupt servicing is executed. | | | | | | | Response time | The response time of DMA transfer is as follows. (See Table 14-2.) | p.574 | | | | Ħ | | Operation in | The DMA controller operates as follows in the standby mode. (See Table 14-3.) | p.574 | | | | Soft | | standby mode | The Divin controller operates as follows in the standay mode. (See Table 14-3.) | p.574 | ш | | | | | DMA pending | Even if a DMA request is generated, DMA transfer is held pending immediately after | n 575 | | | | | | instruction | the following instructions. | p.575 | ш | | | | | Instruction | CALL !addr16 | | | | | | | | • CALL \$!addr20 | | | | | | | | • CALL !!addr20 | | | | | | | | • CALL rp | | | | | | | | • CALLT [addr5] | | | | | | | | • BRK | | | | | | | | • Bit manipulation instructions for registers IF0L, IF0H, IF1L, IF1H, IF2L, IF2H, | | | | | | | | MKOL, MKOH, MK1L, MK1H, MK2L, MK2H, PROOL, PROOH, PRO1L, PRO1H, | | | | | | | | PR02L, PR02H, PR10L, PR10H, PR11L, PR11H, PR12L, PR12H | | | | | | | Operation if | The address indicated by DRA0n is incremented during DMA transfer. If the address | n 575 | | | | | | address in | is incremented to an address in the general-purpose register area or exceeds the | p.070 | _ | | | | | general-purpose | area of the internal RAM, the following operation is performed. | | | | | | | register area or | In mode of transfer from SFR to RAM | | | | | | | other than those | The data of that address is lost. | | | | | | | of internal RAM | In mode of transfer from RAM to SFR | | | | | | | area is specified | Undefined data is transferred to SFR. | | | | | | | area ie epeemea | In either case, malfunctioning may occur or damage may be done to the system. | | | | | | | | Therefore, make sure that the address is within the internal RAM area other than the | | | | | | | | general-purpose register area. | | | | 2 | Jt | Interrupt | IF0L, IF0H, IF1L, | Be sure to clear bits 4 to 6 of IF1H and bits 1 to 7 of IF2H to 0. | p.584 | | | je. | Š | functions | IF1H, IF2L, IF2H: | When operating a timer, serial interface, or A/D converter after standby release, | | | | Chapter | | | Interrupt request | operate it once after clearing the interrupt request flag. An interrupt request flag may | | | | ਠੋ | | | flag registers | be set by noise. | | | | | | | | When manipulating a flag of the interrupt request flag register, use a 1-bit memory | p.584 | | | | | | | manipulation instruction (CLR1). When describing in C language, use a bit | - | _ | | | | | | manipulation instruction such as "IFOL.0 = 0;" or "_asm("clr1 IFOL, 0");" because the | | | | | | | | compiled assembler must be a 1-bit memory manipulation instruction (CLR1). | | | | | | | | If a program is described in C language using an 8-bit memory manipulation | | | | | | | | instruction such as "IFOL &= 0xfe;" and compiled, it becomes the assembler of three | | | | | | | | instructions. | | | | | | | | mov a, IFOL | | | | | | | | and a, #0FEH | | | | | | | | mov IF0L, a | | | | | | | | In this case, even if the request flag of another bit of the same interrupt request flag | | | | | | | | register (IF0L) is set to 1 at the timing between "mov a, IF0L" and "mov IF0L, a", the | | | | | | | | flag is cleared to 0 at "mov IF0L, a". Therefore, care must be exercised when using | | | | | | | | an 8-bit memory manipulation instruction in C language. | | | | | | | | <u> </u> | | | (21/33) | | | | | | (21 | /33) | |------------|----------------|------------------------------|--------------------|--------------------------------------------------------------------------------------------|-------|----------| | | on | Function | Details of | Cautions | Pag | је | | Chapter | cati | | Function | | | | | hap | sifi | | | | | | | 0 | Classification | | | | | | | 10 | | | MICOL MICOLI | D | | | | 1.15 | Sof | Interrupt | MK0L, MK0H, | Be sure to set bits 4 to 6 of MK1H and bits 1 to 7 of MK2H to 1. | p.585 | | | pte | | functions | MK1L, MK1H, | | | | | Chapter 15 | | | MK2L, MK2H: | | | | | | | | Interrupt mask | | | | | | | | flag registers | | | | | | | | PR00L, PR00H, | Be sure to set bits 4 to 6 of PR01H and PR11H to 1. | p.587 | | | | | | PR01L, PR01H, | Be sure to set bits 1 to 7 of PR02H and PR12H to 1. | | | | | | | PR02L, PR02H, | | | | | | | | PR10L, PR10H, | | | | | | | | PR11L, PR11H, | | | | | | | | PR12L, PR12H: | | | | | | | | Priority | | | | | | | | specification flag | | | | | | | | registers | | | | | | | | EGP0, EGP1: | Select the port mode by clearing EGPn and EGNn to 0 because an edge may be | p.589 | | | | | | External | detected when the external interrupt function is switched to the port function. | | | | | | | interrupt rising | | | | | | | | edge enable | | | | | | | | registers, EGN0, | | | | | | | | EGN1: External | | | | | | | | interrupt falling | | | | | | | | edge enable | | | | | | | | registers | | | | | | | | Software | Do not use the RETI instruction for restoring from the software interrupt. | p.593 | | | | | | interrupt request | , i | ľ | | | | | | acknowledgment | | | | | | | | BRK instruction | The BRK instruction is not one of the above-listed interrupt request hold instructions. | p.597 | | | | | | | However, the software interrupt activated by executing the BRK instruction causes | ' | | | | | | | the IE flag to be cleared. Therefore, even if a maskable interrupt request is | | | | | | | | generated during execution of the BRK instruction, the interrupt request is not | | | | | | | | acknowledged. | | | | 91 | oft | Key<br>interrupt<br>function | KRM: Key return | If any of the KRM0 to KRM7 bits used is set to 1, set bits 0 to 7 (PU70 to PU77) of | p.599 | | | je. | Š | interrupt | mode register | the corresponding pull-up resistor register 7 (PU7) to 1. | ľ | | | lapi | | function | | An interrupt will be generated if the target bit of the KRM register is set while a low | p.599 | | | ਠੋ | | | | level is being input to the key interrupt input pin. To ignore this interrupt, set the KRM | p | _ | | | | | | register after disabling interrupt servicing by using the interrupt mask flag. Afterward, | | | | | | | | clear the interrupt request flag and enable interrupt servicing after waiting for the key | | | | | | | | interrupt input low-level width (250 ns or more). | | | | | | | | The bits not used in the key interrupt mode can be used as normal ports. | p.599 | | | 7 | ft | Standby | _ | The STOP mode can be used only when the CPU is operating on the main system | p.600 | | | Chapter 17 | Soft | function | _ | clock. The STOP mode cannot be set while the CPU operates with the subsystem | μ.σσσ | <b>□</b> | | apte | | TUTIONOTI | | clock. The STOP mode cannot be set while the CPU is operating on either the main | | | | Š | | | | system clock or the subsystem clock. | | | | | | | | | n 600 | | | | | | | When shifting to the STOP mode, be sure to stop the peripheral hardware operation | p.600 | ᅵ | | | | | | operating with main system clock before executing STOP instruction. | | | (22/33) | _ | | | 1 | | (22 | /33) | |------------|----------------|---------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------| | Chapter | Classification | Function | Details of<br>Function | Cautions | Pag | je | | Chapter 17 | Soft | Standby<br>function | _ | The following sequence is recommended for operating current reduction of the A/D converter when the standby function is used: First clear bit 7 (ADCS) and bit 0 (ADCE) of the A/D converter mode register (ADM) to 0 to stop the A/D conversion operation, and then execute the STOP instruction. | p.600 | | | | | | | It can be selected by the option byte whether the internal low-speed oscillator continues oscillating or stops in the HALT or STOP mode. For details, see CHAPTER 22 OPTION BYTE. | p.600 | | | | | | OSTC:<br>Oscillation | After the above time has elapsed, the bits are set to 1 in order from MOST8 and remain 1. | p.601 | | | | | | stabilization time<br>counter status<br>register | The oscillation stabilization time counter counts up to the oscillation stabilization time set by OSTS. If the STOP mode is entered and then released while the internal high-speed oscillation clock is being used as the CPU clock, set the oscillation stabilization time as follows. • Desired OSTC oscillation stabilization time ≤ Oscillation stabilization time set by OSTS Note, therefore, that only the status up to the oscillation stabilization time set by | p.601 | | | | Hard | | | OSTS is set to OSTC after STOP mode is released. The X1 clock oscillation stabilization wait time does not include the time until clock | p.601 | | | | | | | oscillation starts ("a" below). | | | | | Soft | | OSTS:<br>Oscillation | To set the STOP mode when the X1 clock is used as the CPU clock, set OSTS before executing the STOP instruction. | p.602 | | | | | | stabilization time | Setting the oscillation stabilization time to 20 $\mu$ s or less is prohibited. | p.602 | | | | | | select register | Before changing the setting of the OSTS register, confirm that the count operation of the OSTC register is completed. | · | | | | | | | Do not change the value of the OSTS register during the X1 clock oscillation stabilization time. | p.602 | | | | | | | The oscillation stabilization time counter counts up to the oscillation stabilization time set by OSTS. If the STOP mode is entered and then released while the internal high-speed oscillation clock is being used as the CPU clock, set the oscillation stabilization time as follows. • Desired OSTC oscillation stabilization time ≤ Oscillation stabilization time set by OSTS Note, therefore, that only the status up to the oscillation stabilization time set by OSTS is set to OSTC after STOP mode is released. | | | | | Hard | | | The X1 clock oscillation stabilization wait time does not include the time until clock oscillation starts ("a" below). | p.602 | | | | Soft | | STOP mode | Because the interrupt request signal is used to clear the standby mode, if there is an interrupt source with the interrupt request flag set and the interrupt mask flag reset, the standby mode is immediately cleared if set. Thus, the STOP mode is reset to the HALT mode immediately after execution of the STOP instruction and the system returns to the operating mode as soon as the wait time set using the oscillation stabilization time select register (OSTS) has elapsed. | | | | | | | | To use the peripheral hardware that stops operation in the STOP mode, and the peripheral hardware for which the clock that stops oscillating in the STOP mode after the STOP mode is released, restart the peripheral hardware. | p.610 | | | | | | | To stop the internal low-speed oscillation clock in the STOP mode, use an option byte to stop the watchdog timer operation in the HALT/STOP mode (bit 0 (WDSTBYON) of $000C0H = 0$ ), and then execute the STOP instruction. | p.610 | | (23/33) | | | | | | (23 | /33) | |------------|----------------|-----------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------| | | on | Function | Details of | Cautions | Pag | е | | Chapter | cati | | Function | | | | | hap | ssifi | | | | | | | 0 | Classification | | | | | | | 7 | | Standby | STOP mode | To shorten oscillation stabilization time after the STOP mode is released when the | n 610 | | | Chapter 17 | Soft | function | OTOT Mode | CPU operates with the high-speed system clock (X1 oscillation), temporarily switch | p.010 | | | apte | | Turiotion | | the CPU clock to the internal high-speed oscillation clock before the execution of the | | | | S | | | | STOP instruction. Before changing the CPU clock from the internal high-speed | | | | | | | | oscillation clock to the high-speed system clock (X1 oscillation) after the STOP mode | | | | | | | | is released, check the oscillation stabilization time with the oscillation stabilization | | | | | | | | time counter status register (OSTC). | | | | 8 | ъ | Reset | | For an external reset, input a low level for 10 $\mu$ s or more to the RESET pin. | p.615 | | | Chapter 18 | Hard | function | _ | (If an external reset is effected upon power application, the period during which the | p.015 | | | apte | | TUTICUOTI | | supply voltage is outside the operating range ( $V_{DD}$ < 1.8 V) is not counted in the 10 | | | | Ch | | | | $\mu$ s. However, the low-level input may be continued before POC is released.) | | | | | | | | During reset input, the X1 clock, XT1 clock, internal high-speed oscillation clock, and | n 615 | | | | | | | | p.615 | | | | | | | internal low-speed oscillation clock stop oscillating. External main system clock input becomes invalid. | | | | | | | | | n C1E | | | | | | | When the STOP mode is released by a reset, the RAM contents in the STOP mode | p.615 | | | | | | | are held during reset input. However, because SFR and 2nd SFR are initialized, the | | | | | ب. | | Disabilitation of | port pins become high-impedance, except for P130, which is set to low-level output. | - 010 | | | | Soft | | reset function | An LVI circuit internal reset does not reset the LVI circuit. | p.616 | | | | | | | A watchdag timer internal react reacts the watchdag timer | n 617 | | | | | | Watchdog timer overflow | A watchdog timer internal reset resets the watchdog timer. | p.617 | | | | | | RESF: Reset | Do not road data by a 1 bit manager manipulation instruction | n 600 | | | | | | control flag | Do not read data by a 1-bit memory manipulation instruction. When the LVI default start function (bit 0 (LVIOFF) of 000C1H = 0) is used, LVIRF | p.623<br>p.623 | | | | | | register | flag may become 1 from the beginning depending on the power-on waveform. | p.623 | | | 6 | Ħ | Power-on- | register | If the low-voltage detector (LVI) is set to ON by an option byte by default, the reset | pp.624 | | | er 1 | Soft | clear | _ | signal is not released until the supply voltage (VDD) exceeds 2.07 V ±0.2 V. | 625 | , ⊔ | | Chapter 19 | | circuit | | If an internal reset signal is generated in the POC circuit, the reset control flag | p.624 | | | S | | Circuit | | register (RESF) is cleared to 00H. | p.024 | | | | | | Timing of | Set the low-voltage detector by software after the reset status is released (see | n 626 | | | | | | generation of | CHAPTER 20 LOW-VOLTAGE DETECTOR). | p.020 | | | | | | internal reset | on the relation volume better only. | | | | | | | signal (LVIOFF = | | | | | | | | 1) | | | | | | | | Timing of | Set the low-voltage detector by software after the reset status is released (see | p.627 | | | | | | generation of | CHAPTER 20 LOW-VOLTAGE DETECTOR). | | _ | | | | | internal reset | , | | | | | | | signal (LVIOFF = | | | | | | | | 0) | | | | | | | | Cautions for | In a system where the supply voltage (VDD) fluctuates for a certain period in the | p.628 | | | | | | power-on-clear | vicinity of the POC detection voltage (VPoc), the system may be repeatedly reset and | | _ | | | | | circuit | released from the reset status. In this case, the time from release of reset to the | | | | | | | | start of the operation of the microcontroller can be arbitrarily set by taking the | | | | | | | | following action. | | | | 20 | Soft | Low- | LVIM: Low- | To stop LVI, follow either of the procedures below. | p.633 | | | Chapter 20 | Š | voltage | voltage | When using 8-bit memory manipulation instruction: Write 00H to LVIM. | | _ | | hapi | | detector | detection | When using 1-bit memory manipulation instruction: Clear LVION to 0. | | | | Ö | Hard | | register | Input voltage from external input pin (EXLVI) must be EXLVI < VDD. | p.633 | | | | H | | | | | | | | | | | | | | (24/33) | | | | | | (24/33) | | |------------|----------------|----------|---------------------------------|------------------------------------------------------------------------------------------------------------------|---------|----| | | uc | Function | Details of | Cautions | Pag | je | | Chapter | Classification | | Function | | | | | hap | sific | | | | | | | Ö | las | | | | | | | | | | | | | | | Chapter 20 | Soft | Low- | LVIM:Low- | When LVI is used in interrupt mode (LVIMD = 0) and LVISEL is set to 0, an interrupt | p.633 | | | oter | 0, | voltage | Voltage | request signal (INTLVI) that disables LVI operation (clears LVION) when the supply | | | | hai | | detector | detection | voltage ( $V_{DD}$ ) is less than or equal to the detection voltage ( $V_{LVI}$ ) (if LVISEL = 1, input | | | | 0 | | | register | voltage of external input pin (EXLVI) is less than or equal to the detection voltage | | | | | | | | (Vexevi)) is generated and LVIIF may be set to 1. | | | | | | | LVIS: Low- | Be sure to clear bits 4 to 7 to "0". | p.634 | | | | | | voltage detection | Change the LVIS value with either of the following methods. | p.635 | | | | | | level select | When changing the value after stopping LVI | | | | | | | register | <1> Stop LVI (LVION = 0). | | | | | | | | <2> Change the LVIS register. | | | | | | | | <3> Set to the mode used as an interrupt (LVIMD = 0). | | | | | | | | <4> Mask LVI interrupts (LVIMK = 1). | | | | | | | | <5> Enable LVI operation (LVION = 1). | | | | | | | | <6> Before cancelling the LVI interrupt mask (LVIMK = 0), clear it with software | | | | | | | | because an LVIIF flag may be set when LVI operation is enabled. | | | | | | | | • When changing the value after setting to the mode used as an interrupt (LVIMD = | | | | | | | | 0) | | | | | | | | <1> Mask LVI interrupts (LVIMK = 1). | | | | | | | | <2> Set to the mode used as an interrupt (LVIMD = 0). | | | | | | | | <3> Change the LVIS register. | | | | | | | | <4> Before cancelling the LVI interrupt mask (LVIMK = 0), clear it with software | | | | | | | | because an LVIIF flag may be set when the LVIS register is changed. | | | | | | | | When an input voltage from the external input pin (EXLVI) is detected, the detection | p.635 | | | | | | | voltage (Vexevi) is fixed. Therefore, setting of LVIS is not necessary. | ' | | | | | | Used as reset | <1> must always be executed. When LVIMK = 0, an interrupt may occur | p.637 | П | | | | | (when detecting | immediately after the processing in <4>. | | _ | | | | | level of supply | If supply voltage (V <sub>DD</sub> ) ≥ detection voltage (V <sub>LVI</sub> ) when LVIMD is set to 1, an internal | p.637 | П | | | | | voltage (VDD)) | reset signal is not generated. | | _ | | | | | (LVIOFF = 1) | | | | | | | | Used as reset | Even when the LVI default start function is used, if it is set to LVI operation | p.639 | | | | | | (when detecting | prohibition by the software, it operates as follows: | | _ | | | | | level of supply | Does not perform low-voltage detection during LVION = 0. | | | | | | | voltage (VDD)) | • If a reset is generated while LVION = 0, LVION will be re-set to 1 when the CPU | | | | | | | (LVIOFF = 0) | starts after reset release. There is a period when low-voltage detection cannot be | | | | | | | (271011 - 0) | performed normally, however, when a reset occurs due to WDT and illegal | | | | | | | | instruction execution. | | | | | | | | This is due to the fact that while the pulse width detected by LVI must be 200 $\mu$ s | | | | | | | | max., LVION = 1 is set upon reset occurrence, and the CPU starts operating | | | | | | | | without waiting for the LVI stabilization time. | | | | | | | Used as reset | <1> must always be executed. When LVIMK = 0, an interrupt may occur | n 6/11 | | | | | | (when detecting | immediately after the processing in <3>. | p.041 | _ | | | | | , | , , | n 641 | | | | | | level of input | If input voltage from external input pin (EXLVI) ≥ detection voltage (VEXLVI = 1.21 V | p.041 | ᅵ | | | О | | voltage from external input pin | (TYP.)) when LVIMD is set to 1, an internal reset signal is not generated. | n 641 | | | | Hard | | (EXLVI)) | Input voltage from external input pin (EXLVI) must be EXLVI < VDD. | p.641 | ш | | | _ | | (LVLVI)) | | | | (25/33) | _ | _ | | | | (25/ | <del>55)</del> | |------------|----------------|-----------------------------|----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------| | Chapter | Classification | Function | Details of<br>Function | Cautions | Page | Э | | Chapter 20 | Soft | Low-<br>voltage<br>detector | Used as interrupt<br>(when detecting<br>level of supply<br>voltage (VDD))<br>(LVIOFF = 0) | <ul> <li>prohibition by the software, it operates as follows:</li> <li>Does not perform low-voltage detection during LVION = 0.</li> <li>If a reset is generated while LVION = 0, LVION will be re-set to 1 when the CPU starts after reset release. There is a period when low-voltage detection cannot be performed normally, however, when a reset occurs due to WDT and illegal instruction execution.</li> <li>This is due to the fact that while the pulse width detected by LVI must be 200 μs max., LVION = 1 is set upon reset occurrence, and the CPU starts operating without waiting for the LVI stabilization time.</li> </ul> | | | | | | | | When the LVI default start function (bit 0 (LVIOFF) of 000C1H = 0) is used, the LVIRF flag may become 1 from the beginning due to the power-on waveform. For details of RESF, see CHAPTER 18 RESET FUNCTION. | p.645 | | | | Hard | | Used as interrupt<br>(when detecting<br>level of input<br>voltage from<br>external input pin<br>(EXLVI)) | The input voltage from the external input pin (EXLVI) must be EXLVI < VDD. | p.647 | | | | Soft | | Cautions for low-voltage detector | In a system where the supply voltage ( $V_{DD}$ ) fluctuates for a certain period in the vicinity of the LVI detection voltage ( $V_{LVI}$ ), the operation is as follows depending on how the low-voltage detector is used. Operation example 1: When used as reset The system may be repeatedly reset and released from the reset status. The time from reset release through microcontroller operation start can be set arbitrarily by the following action. <action> After releasing the reset signal, wait for the supply voltage fluctuation period of each system by means of a software counter that uses a timer, and then initialize the ports (see Figure 20-11). Operation example 2: When used as interrupt Interrupt requests may be generated frequently. Take the following action. <action> Confirm that "supply voltage (<math>V_{DD}</math>) <math>\geq</math> detection voltage (<math>V_{LVI}</math>)" when detecting the falling edge of <math>V_{DD}</math>, or "supply voltage (<math>V_{DD}</math>) <math>&lt;</math> detection voltage (<math>V_{LVI}</math>)" when detecting the rising edge of <math>V_{DD}</math>, in the servicing routine of the LVI interrupt by using bit 0 (LVIF) of the low-voltage detection register (LVIM). Clear bit 1 (LVIIF) of interrupt request flag register 0L (IF0L) to 0. For a system with a long supply voltage fluctuation period near the LVI detection voltage, take the above action after waiting for the supply voltage fluctuation time.</action></action> | 652 | , 🗆 | | | Hard | | | There is some delay from the time supply voltage (V <sub>DD</sub> ) < LVI detection voltage (V <sub>LVI</sub> ) until the time LVI reset has been generated. In the same way, there is also some delay from the time LVI detection voltage (V <sub>LVI</sub> ) ≤ supply voltage (V <sub>DD</sub> ) until the time LVI reset has been released (see Figure 20-12). See the timing in Figure 20-2 (2) When LVI is ON upon power application (option byte: LVIOFF = 0) for the reset processing time until the normal operation is entered after the LVI reset is released. | | | (26/33) | | | | | | (20 | (33) | |------------|----------------|-----------|-----------------------------|----------------------------------------------------------------------------------------|-------|-------------------| | | on | Function | Details of | Cautions | Pag | је | | Chapter | Classification | | Function | | | | | Shap | ssifi | | | | | | | | Cla | | | | | | | _ | | Dogulator | PMC: Poquiotor | The RMC register can be rewritten only in the low consumption current mode (refer | n 652 | _ | | Chapter 21 | Soft | Regulator | RMC: Regulator mode control | to Table 21-1). In other words, rewrite this register during CPU operation with the | p.000 | ш | | apte | | | register | subsystem clock (fxt) while the high-speed system clock (fmx) and internal high-speed | | | | ပ် | | | register | oscillation clock (fill) are both stopped. | | | | | | | | When using the setting fixed to the low consumption current mode, the RMC register | n 653 | _ | | | | | | can be used in the following cases. | p.000 | | | | | | | When X1 clock is selected as the CPU clock> | | | | | | | | fx ≤ 5 MHz and fclk ≤ 5 MHz | | | | | | | | When the internal high-speed oscillation clock, external input clock, or subsystem | | | | | | | | clock are selected for the CPU clock> | | | | | | | | fcik ≤ 5 MHz | | | | | | | | | p.653 | | | Ŋ | Ħ | Option | _ | Be sure to set FFH to 000C2H (000C2H/010C2H when the boot swap operation is | | | | er 2 | Soft | byte | | used). | p.000 | _ | | Chapter 22 | | , | 000C0H/010C0H | Set the same value as 000C0H to 010C0H when the boot swap operation is used | p.655 | П | | ਠੋ | | | | because 000C0H is replaced by 010C0H. | | _ | | | | | 000C1H/010C1H | Set the same value as 000C1H to 010C1H when the boot swap operation is used | p.655 | $\overline{\Box}$ | | | | | | because 000C1H is replaced by 010C1H. | • | | | | | | 000C2H/010C2H | Set FFH to 010C2H when the boot swap operation is used because 000C2H is | p.655 | | | | | | | replaced by 010C2H. | • | | | | | | 000C3H/010C3H | Set the same value as 000C3H to 010C3H when the boot swap operation is used | p.656 | | | | | | | because 000C3H is replaced by 010C3H. | | | | | | | 000C0H/010C0H | The watchdog timer continues its operation during self-programming of the flash | p.657 | | | | | | | memory and EEPROM emulation. During processing, the interrupt acknowledge | | | | | | | | time is delayed. Set the overflow time and window size taking this delay into | | | | | | | | consideration. | | | | | | | 000C1H/010C1H | Be sure to set bits 7 to 1 to "1". | p.657 | | | | | | | Even when the LVI default start function is used, if it is set to LVI operation | p.657 | | | | | | | prohibition by the software, it operates as follows: | | | | | | | | <ul> <li>Does not perform low-voltage detection during LVION = 0.</li> </ul> | | | | | | | | • If a reset is generated while LVION = 0, LVION will be re-set to 1 when the CPU | | | | | | | | starts after reset release. There is a period when low-voltage detection cannot be | | | | | | | | performed normally, however, when a reset occurs due to WDT and illegal | | | | | | | | instruction execution. | | | | | | | | This is due to the fact that while the pulse width detected by LVI must be 200 $\mu$ s | | | | | | | | max., LVION = 1 is set upon reset occurrence, and the CPU starts operating | | | | | | | 0000011/0400011 | without waiting for the LVI stabilization time. | 050 | | | | | | 000C3H/010C3H | , , , | p.658 | | | | | | <b>.</b> | Be sure to set 000010B to bits 6 to 1. | | | | | | | Setting of option | To specify the option byte by using assembly language, use OPT_BYTE as the | p.659 | | | | | | byte | relocation attribute name of the CSEG pseudo instruction. To specify the option byte | | | | | | | | to 010C0H to 010C3H in order to use the boot swap function, use the relocation | | | | | | | | attribute AT to specify an absolute address. | | | (27/33) | _ | | | | | (27) | /33) | |------------|----------------|------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------| | Chapter | Classification | Function | Details of<br>Function | Cautions | Pag | е | | Chapter 23 | Hard | Flash<br>memory | Security settings | After the security setting for the batch erase is set, erasure cannot be performed for the device. In addition, even if a write command is executed, data different from that which has already been written to the flash memory cannot be written, because the erase command is disabled. | | | | | | | Flash memory programming by | The self-programming function cannot be used when the CPU operates with the subsystem clock. | p.673 | | | | Soft | | self-<br>programming | In the self-programming mode, call the self-programming start library (FlashStart). To prohibit an interrupt during self-programming, in the same way as in the normal operation mode, execute the self-programming library in the state where the IE flag is cleared (0) by the DI instruction. | p.673<br>p.673 | | | | | | | To enable an interrupt, clear (0) the interrupt mask flag to accept in the state where the IE flag is set (1) by the EI instruction, and then execute the self-programming library. | | | | | | | | The self-programming function is disabled in the low consumption current mode. For details of the low consumption current mode, see CHAPTER 21 REGULATOR. Disable DMA operation (DENn = 0) during the execution of self programming library | | | | | | | Flash shield | functions. If the rewrite-prohibited area of the boot cluster 0 overlaps with the flash shield | p.677 | | | Chapter 24 | Hard | On-chip<br>debug<br>function | window function Connecting QB- MINI2 to 78K0R/KE3 | window range, prohibition to rewrite the boot cluster 0 takes priority. The 78K0R/KE3 has an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. NEC Electronics is not liable for problems occurring when the on-chip debug function is used. | p.678 | | | | | | | When communicating in 2-line mode, a clock with a frequency of half that of the CPU clock frequency is output from the TOOL1 pin. A resistor or ferrite bead can be used as a countermeasure against fluctuation of the power supply caused by that clock. | p.678 | | | Chapter 25 | Soft | BCD<br>correction<br>circuit | Addition | The value read from the BCDADJ register varies depending on the value of the A register when it is read and those of the CY and AC flags. Therefore, execute the instruction <3> after the instruction <2> instead of executing any other instructions. To perform BCD correction in the interrupt enabled state, saving and restoring the A register is required within the interrupt function. PSW (CY flag and AC flag) is restored by the RETI instruction. | p.682 | | | | | | Subtraction | The value read from the BCDADJ register varies depending on the value of the A register when it is read and those of the CY and AC flags. Therefore, execute the instruction <3> after the instruction <2> instead of executing any other instructions. To perform BCD correction in the interrupt enabled state, saving and restoring the A register is required within the interrupt function. PSW (CY flag and AC flag) is restored by the RETI instruction. | p.683 | | | Chapter 26 | 1JoS | Instruction<br>set | PREFIX instruction | Set the ES register value with MOV ES, A, etc., before executing the PREFIX instruction. | p.687 | | (28/33) | | | | | | (28/ | <i>33)</i> | |------------|----------------|--------------------------------------------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------| | Chapter | Classification | Function | Details of<br>Function | Cautions | Pag | Э | | Chapter 27 | Hard | Electrical<br>specifications<br>(standard<br>products) | | The 78KOR/KE3 has an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. NEC Electronics is not liable for problems occurring when the on-chip debug function is used. | | | | | | | Absolute<br>maximum ratings | Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. | 706 | , □ | | | | | X1 oscillator<br>characteristics | When using the X1 oscillator, wire as follows in the area enclosed by the broken lines in the above figures to avoid an adverse effect from wiring capacitance. • Keep the wiring length as short as possible. • Do not cross the wiring with the other signal lines. • Do not route the wiring near a signal line through which a high fluctuating current flows. • Always make the ground point of the oscillator capacitor the same potential as Vss. • Do not ground the capacitor to a ground pattern through which a high current flows. | | | | | | | | • Do not fetch signals from the oscillator. Since the CPU is started by the internal high-speed oscillation clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used. | | | | | | | XT1 oscillator<br>characteristics | When using the XT1 oscillator, wire as follows in the area enclosed by the broken lines in the above figures to avoid an adverse effect from wiring capacitance. • Keep the wiring length as short as possible. • Do not cross the wiring with the other signal lines. • Do not route the wiring near a signal line through which a high fluctuating current flows. • Always make the ground point of the oscillator capacitor the same potential as Vss. • Do not ground the capacitor to a ground pattern through which a high current flows. • Do not fetch signals from the oscillator. The XT1 oscillator is designed as a low-amplitude circuit for reducing power | p.709 | | | | | | | consumption, and is more prone to malfunction due to noise than the X1 oscillator. Particular care is therefore required with the wiring method when the XT1 clock is used. | | | | | | | Recommended oscillator constants | The oscillator constants shown above are reference values based on evaluation in a specific environment by the resonator manufacturer. If it is necessary to optimize the oscillator characteristics in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. When doing so, check the conditions for using the AMPH bit, RMC register, and whether to enter or exit the STOP mode. The oscillation voltage and oscillation frequency only indicate the oscillator characteristic. Use the 78K0R/KE3 so that the internal operation conditions are within the specifications of the DC and AC characteristics. | to 713 | | (29/33) | | | | | | (29 | /33) | |------------|----------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------| | Chapter | Classification | Function | Details of<br>Function | Cautions | Pag | е | | Chapter 27 | Hard | Electrical<br>specifications<br>(standard<br>products) | Recommended oscillator constants | The oscillator constants shown above are reference values based on evaluation in a specific environment by the resonator manufacturer. If it is necessary to optimize the oscillator characteristics in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. When doing so, check the conditions for using the RMC register, and whether to enter or exit the STOP mode. The oscillation voltage and oscillation frequency only indicate the oscillator characteristic. Use the 78K0R/KE3 so that the internal operation conditions are within the specifications of the DC and AC characteristics. | p.714 | | | | | | DC | P02 to P04 do not output high level in N-ch open-drain mode. | p.715 | | | | | | characteristics | The maximum value of V <sub>IH</sub> of pins P02 to P04 is V <sub>DD</sub> , even in the N-ch open-drain mode. | | | | | | | | For P122/EXCLK, the value of V <sub>IH</sub> and V <sub>IL</sub> differs according to the input port mode or external clock mode. Make sure to satisfy the DC characteristics of EXCLK in external clock input mode. | p.717 | | | | Soft | | During<br>communication<br>at same potential<br>(UART mode)<br>(dedicated baud<br>rate generator<br>output) | When using UART1, select the normal input buffer for RxD1 and the normal output mode for TxD1 by using the PIM0 and POM0 registers. | p.731 | | | | | | During communication at same potential (CSI mode) (master mode, SCKp internal clock output) | When using CSI10, select the normal input buffer for SI10 and the normal output mode for SO10 and SCK10 by using the PIM0 and POM0 registers. | p.732 | | | | | | During communication at same potential (CSI mode) (slave mode, SCKp external clock input) | When using CSI10, select the normal input buffer for SI10 and SCK10 and the normal output mode for SO10 by using the PIM0 and POM0 registers. | p.733 | | | | | | During<br>communication<br>at same potential<br>(simplified I <sup>2</sup> C<br>mode) | Select the normal input buffer and the N-ch open drain output (VDD tolerance) mode for SDA10 and the normal output mode for SCL10 by using the PIM0 and POM0 registers. | p.736 | | | | | | During<br>communication<br>at different<br>potential (2.5 V,<br>3 V) (UART<br>mode)<br>(dedicated baud<br>rate generator<br>output) | Select the TTL input buffer for RxD1 and the N-ch open drain output (VDD tolerance) mode for TxD1 by using the PIM0 and POM0 registers. | pp.737<br>738, 74 | | (30/33) | | | | | | (30/3 | 33) | |------------|----------------|----------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----| | | วท | Function | Details of | Cautions | Page | | | ter | atic | | Function | | | | | Chapter | Classification | | | | | | | Ö | Jas | | | | | | | | | | | | | _ | | Chapter 27 | Soft | Electrical | During | | pp.741, | | | pte | 0, | specifications | communication | mode for SO10 and SCK10 by using the PIM0 and POM0 registers. | 742, 743 | 3 | | Зhа | | (standard | at different | | | | | ľ | | products) | potential (2.5 V, | | | | | | | | 3 V) (CSI mode) | | | | | | | | (master mode, | | | | | | | | SCK10 internal | | | | | | | | clock output) | | | | | | | | During | Select the TTL input buffer for SI10 and SCK10 and the N-ch open-drain output (VDD | pp.745, | | | | | | communication | tolerance) mode for SO10 by using the PIM0 and POM0 registers. | 746 | | | | | | at different | | | | | | | | potential (2.5 V, | | | | | | | | 3 V) (CSI mode) | | | | | | | | (slave mode, | | | | | | | | SCK10 | | | | | | | | external clock | | | | | | | | input) | | | | | | | | During | Select the TTL input buffer and the N-ch open-drain output (VDD tolerance) mode for | | | | | | | communication | SDA10 and the N-ch open-drain output (VDD tolerance) mode for SCL10 by using the | 748 | | | | | | at different | PIM0 and POM0 registers. | | | | | | | potential (2.5 V, | | | | | | | | 3 V) (simplified | | | | | | | | I <sup>2</sup> C mode) | | | | | Chapter 28 | Hard | Electrical | _ | The 78K0R/KE3 has an on-chip debug function, which is provided for development | p.758 | | | pte | | specifications | | and evaluation. Do not use the on-chip debug function in products designated for | | | | Зhа | | ((A) grade | | mass production, because the guaranteed number of rewritable times of the flash | | | | ľ | | products) | | memory may be exceeded when this function is used, and product reliability | | | | | | | | therefore cannot be guaranteed. NEC Electronics is not liable for problems | | | | | | | | occurring when the on-chip debug function is used. | | | | | | | Absolute | Product quality may suffer if the absolute maximum rating is exceeded even | | | | | | | maximum ratings | momentarily for any parameter. That is, the absolute maximum ratings are rated | 759 | | | | | | | values at which the product is on the verge of suffering physical damage, and | | | | | | | | therefore the product must be used under conditions that ensure that the absolute | | | | | | | | maximum ratings are not exceeded. | | _ | | | | | X1 oscillator | When using the X1 oscillator, wire as follows in the area enclosed by the broken | p.760 | | | | | | characteristics | lines in the above figures to avoid an adverse effect from wiring capacitance. | | | | | | | | Keep the wiring length as short as possible. | | | | | | | | Do not cross the wiring with the other signal lines. | | | | | | | | Do not route the wiring near a signal line through which a high fluctuating current | | | | | | | | flows. | | | | | | | | Always make the ground point of the oscillator capacitor the same potential as Vss. Do not record the capacitor to a ground gottom through which a bigh surrout flows. | | | | | | | | Do not ground the capacitor to a ground pattern through which a high current flows. Do not find by single from the capacitors. | | | | | | | | Do not fetch signals from the oscillator. | | | (31/33) | | | | | | (31/ | 33) | |------------|----------------|---------------------------------------------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----| | Chapter | Classification | Function | Details of<br>Function | Cautions | Pag | е | | Chapter 28 | Hard | Electrical<br>specifications<br>((A) grade<br>products) | XT1 oscillator<br>characteristics | Since the CPU is started by the internal high-speed oscillation clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used. | p.760 | | | | | | | When using the XT1 oscillator, wire as follows in the area enclosed by the broken lines in the above figures to avoid an adverse effect from wiring capacitance. • Keep the wiring length as short as possible. • Do not cross the wiring with the other signal lines. • Do not route the wiring near a signal line through which a high fluctuating current flows. • Always make the ground point of the oscillator capacitor the same potential as Vss. • Do not ground the capacitor to a ground pattern through which a high current flows. • Do not fetch signals from the oscillator. | | | | | | | | The XT1 oscillator is designed as a low-amplitude circuit for reducing power consumption, and is more prone to malfunction due to noise than the X1 oscillator. Particular care is therefore required with the wiring method when the XT1 clock is used. | p.762 | | | | | | Recommended oscillator constants | The oscillator constants shown above are reference values based on evaluation in a specific environment by the resonator manufacturer. If it is necessary to optimize the oscillator characteristics in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. When doing so, check the conditions for using the AMPH bit, RMC register, and whether to enter or exit the STOP mode. The oscillation voltage and oscillation frequency only indicate the oscillator characteristic. Use the 78K0R/KE3 so that the internal operation conditions are within the specifications of the DC and AC characteristics. | | | | | | | | The oscillator constants shown above are reference values based on evaluation in a specific environment by the resonator manufacturer. If it is necessary to optimize the oscillator characteristics in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. When doing so, check the conditions for using the RMC register, and whether to enter or exit the STOP mode. The oscillation voltage and oscillation frequency only indicate the oscillator characteristic. Use the 78K0R/KE3 so that the internal operation conditions are within the specifications of the DC and AC characteristics. | p.767 | | | | | | DC | P02 to P04 do not output high level in N-ch open-drain mode. | p.768 | | | | | | characteristics | The maximum value of $V_{\text{IH}}$ of pins P02 to P04 is $V_{\text{DD}}$ , even in the N-ch open-drain mode. | | | | | | | | For P122/EXCLK, the value of V <sub>IH</sub> and V <sub>IL</sub> differs according to the input port mode or external clock mode. Make sure to satisfy the DC characteristics of EXCLK in external clock input mode. | p.770 | | (32/33) | Page Punction Details of Function Page Punction | | | | | | (32 | (33) | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------------|-------------------|-------------------------------------------------------------------------------------|----------|--------------| | Second During During During During Second During CSKP Internal clock input) During Durin | | on | Function | Details of | Cautions | Pag | je | | Second During During During During Second During CSKP Internal clock input) During Durin | oter | cati | | Function | | | | | Second During During During During Second During CSKP Internal clock input) During Durin | Jhaj | ssifi | | | | | | | Specifications Communication at same potential (CSI mode) (idedicated baud rate generator output) During communication at same potential (CSI mode) (master mode, SCKpinternal clock input) During communication at same potential (CSI mode) (slave mode, SCKpexternal clock input) During communication at same potential (CSI mode) (slave mode, SCKpexternal clock input) During communication at same potential (cSC mode) (slave mode, SCKpexternal clock input) During communication at same potential (simplified l'C mode) Sckpexternal clock input) During communication at different potential (2.5 V, 3 V) (UART mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (CSI mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (CSI mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (CSI mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (CSI mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10Internal control mode) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10Internal control mode) CSCK10Internal control mode) CSCK10Internal control mode) CSCK10Internal control mode) CSCK10Internal control mode CSCK10 | Γ | Cla | | | | | | | Specifications Communication at same potential (CSI mode) (idedicated baud rate generator output) During communication at same potential (CSI mode) (master mode, SCKpinternal clock input) During communication at same potential (CSI mode) (slave mode, SCKpexternal clock input) During communication at same potential (CSI mode) (slave mode, SCKpexternal clock input) During communication at same potential (cSC mode) (slave mode, SCKpexternal clock input) During communication at same potential (simplified l'C mode) Sckpexternal clock input) During communication at different potential (2.5 V, 3 V) (UART mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (CSI mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (CSI mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (CSI mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (CSI mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10Internal control mode) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10Internal control mode) CSCK10Internal control mode) CSCK10Internal control mode) CSCK10Internal control mode) CSCK10Internal control mode CSCK10 | 8 | Ħ | Electrical | During | When using LIAPT1, select the normal input buffer for PvD1 and the normal output | n 701 | _ | | Products Octation Continue | er 2 | So | | = | | p.764 | ш | | Products Octation Continue | apte | | - | | Though the Table by using the Table and Tollio registers. | | | | (dedicated baud rate generator output) During communication at same potential (CSI mode) (master mode, SCK70 internal clock input) During communication at same potential (cSI mode) (slave mode, SCK70 external clock input) During communication at same potential (cSI mode) (slave mode, SCK70 external clock input) During communication at same potential (simplified IC mode) (slave mode, SCK70 external clock input) During communication at same potential (simplified IC mode) (slave mode) Select the normal input buffer and the N-ch open-drain output (Voo tolerance) mode for SDA10 and the normal output mode for SCL10 by using the PIM0 and POM0 registers. Select the TTL input buffer for RxD1 and the N-ch open drain output (Voo tolerance) pp.789 mode for TxD1 by using the PIM0 and POM0 registers. Select the TTL input buffer for RxD1 and the N-ch open drain output (Voo tolerance) pp.790. mode for TxD1 by using the PIM0 and POM0 registers. Select the TTL input buffer for SI10 and the N-ch open-drain output (Voo tolerance) pp.791, 793 mode) During communication at different potential (2.5 V, 3 V) (LART mode) (dedicated baud rate generator output) During Select the TTL input buffer for SI10 and the N-ch open-drain output (Voo tolerance) pp.794 to mode for SO10 and SCK10 by using the PIM0 and POM0 registers. | ် | | | | | | | | rate generator output) During communication at same potential (CSI mode) (glave mode, SCKp external clock input) During communication at same potential (CSI mode) (glave mode, SCKp external clock input) During communication at same potential (CSI mode) (glave mode, SCKp external clock input) During communication at same potential (simplified PC mode) During communication at same potential (simplified PC mode) During communication at same potential (simplified PC mode) During communication at different potential (2.5 V, 3 V) (UART mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (CSI mode) (glave ( | | | producto | , | | | | | output) During communication at same potential (CSI mode) (master mode, SCKp internal clock input) During communication at same potential (CSI mode) (slave mode, SCKp external clock input) During communication at same potential (CSI mode) (slave mode, SCKp external clock input) During communication at same potential (simplified f'C mode) During communication at same potential (simplified f'C mode) During communication at different potential (2.5 V, 3 V) (UART mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKT0 internal solution internal solution at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKT0 internal solution | | | | ( | | | | | During communication at same potential (CSI mode) (master mode, SCKp internal clock input) During communication at same potential (CSI mode) (slave mode, SCKp stemal clock input) During communication at same potential (simplified if C mode) During communication at same potential (simplified if C mode) During communication at same potential (simplified if C mode) During communication at same potential (simplified if C mode) During communication at different potential (2.5 V, 3 V) (UART mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10 internal select the TTL input buffer for SI10 and the N-ch open-drain output (Voc tolerance) pp.794 to lead to the potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10 internal select the TTL input buffer for SI10 and the N-ch open-drain output (Voc tolerance) pp.795, 796 | | | | = | | | | | mode for SO10 and SCK10 by using the PIM0 and POM0 registers. Communication at same potential (CSI mode) (master mode, SCKp internal clock input) | | | | | When using CSI10, select the normal input buffer for SI10 and the normal output | p.785 | П | | at same potential (CSI mode) (master mode, SCKp internal clock input) During communication at same potential (CSI mode) (slave mode, SCKp external clock input) During communication at same potential (cSI mode) (slave mode, SCKp external clock input) During communication at same potential (simplified I*C mode) During communication at different potential (2.5 V, 3 V) (UART mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10 internal | | | | · · | | | _ | | (CSI mode) (master mode, SCKp internal clock input) During communication at same potential (CSI mode) (slave mode, SCKp external clock input) During communication at same potential (simplified l°C mode) During communication at different potential (2.5 V, 3 V) (UART mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (CSI mode) (dedicated baud rate generator output) Select the TTL input buffer for SI10 and the N-ch open-drain output (Von tolerance) pp.794 to □ 795, 796 pp.794 to □ 795, 796 Testing and the N-ch open-drain output (Von tolerance) pp.794 to □ 795, 796 Testing and the N-ch open-drain output (Von tolerance) pp.794 to □ 795, 796 Testing and the N-ch open-drain output (Von tolerance) pp.794 to □ 795, 796 Testing and the N-ch open-drain output (Von tolerance) pp.794 to □ 795, 796 Testing and the N-ch open-drain output (Von tolerance) pp.794 to □ 795, 796 Testing and the N-ch open-drain output (Von tolerance) pp.794 to □ 795, 796 | | | | | , | | | | (master mode, SCKp internal clock input) During communication at same potential (CSI mode) (slave mode, SCKp external clock input) During communication at same potential (cSI mode) (slave mode, SCKp external clock input) During communication at same potential (simplified I²C mode) During communication at different potential (2.5 V, 3 V) (UART mode) (dedicated baud rate generator output) During Select the TTL input buffer for RxD1 and the N-ch open-drain output (Voo tolerance) pp.790. □ 791, 793 Select the TTL input buffer for RxD1 and the N-ch open drain output (Voo tolerance) pp.790. □ 791, 793 Select the TTL input buffer for RxD1 and the N-ch open drain output (Voo tolerance) pp.790. □ 791, 793 Select the TTL input buffer for Si10 and the N-ch open-drain output (Voo tolerance) pp.790. □ 791, 793 Select the TTL input buffer for Si10 and the N-ch open-drain output (Voo tolerance) pp.790. □ 791, 793 Select the TTL input buffer for Si10 and the N-ch open-drain output (Voo tolerance) pp.794 to □ 795, 796 mode for SO10 and SCK10 by using the PIM0 and POM0 registers. | | | | • | | | | | During communication at same potential (CSI mode) (slave mode, SCKp external clock input) During communication at same potential (isimplified I°C mode) During communication at different potential (2.5 V, 3 V) (CSI mode) Select the TTL input buffer for SI10 and the N-ch open-drain output (Vo₀ tolerance) pp.790 □ Tolerance potential (isimplified I°C mode) During communication at different potential (2.5 V, 3 V) (CSI mode) Select the TTL input buffer for SI10 and the N-ch open-drain output (Vo₀ tolerance) pp.790, □ Tolerance potential (2.5 V, 3 V) (CSI mode) Select the TTL input buffer for SI10 and the N-ch open drain output (Vo₀ tolerance) pp.790, □ Tolerance potential (2.5 V, 3 V) (CSI mode) (dedicated baud rate generator output) Select the TTL input buffer for SI10 and the N-ch open-drain output (Vo₀ tolerance) pp.794 to □ Tolerance potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10 internal | | | | | | | | | During communication at same potential (CSI mode) (slave mode, SCKp external clock input) During communication at same potential (simplified I°C mode) During communication at different potential (2.5 V, 3 V) (UART mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (CSI mode) ((CSI mode) ((CSI mode) (CSI mode) ((CSI mode) (CSI mode) ((CSI mode) ((CSI mode) (CSI mode) ((CSI | | | | SCKp internal | | | | | communication at same potential (CSI mode) (slave mode, SCKp external clock input) During communication at same potential (simplified I°C mode) During communication at different potential (2.5 V, 3 V) (CSI mode) During communication at different potential (2.5 V, 3 V) (CSI mode) During communication at different potential (2.5 V, 3 V) (CSI mode) Select the TTL input buffer for RxD1 and the N-ch open drain output (Vo∞ tolerance) pp.790, □ 791, 793 Select the TTL input buffer for RxD1 and the N-ch open drain output (Vo∞ tolerance) pp.790, □ 791, 793 Select the TTL input buffer for SI10 and the N-ch open-drain output (Vo∞ tolerance) pp.790, □ 791, 793 Select the TTL input buffer for SI10 and the N-ch open-drain output (Vo∞ tolerance) pp.794 to □ 795, 796 | | | | clock input) | | | | | at same potential (CSI mode) (slave mode, SCKp external clock input) During communication at same potential (simplified PC mode) During communication at different potential (2.5 V, 3 V) (UART mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (CSI mode) (GSI Mode) (Mode) (M | | | | During | When using CSI10, select the normal input buffer for SI10 and SCK10 and the | p.786 | | | (CSI mode) (slave mode, SCKp external clock input) During communication at same potential (simplified l²C mode) During communication at different potential (2.5 V, 3 V) (UART mode) During communication at different potential (2.5 V, 3 V) (USI mode) (master mode, SCK10 internal | | | | communication | normal output mode for SO10 by using the PIM0 and POM0 registers. | | | | (slave mode, SCKp external clock input) During | | | | at same potential | | | | | SCKp external clock input) During communication at same potential (simplified I²C mode) During communication at different potential (2.5 V, 3 V) (UART mode) During communication at different potential (2.5 V, 3 V) (CSI mode) Communication at different potential (2.5 V, 3 V) (CSI mode) Communication at different potential (2.5 V, 3 V) (CSI mode) Communication at different potential (2.5 V, 3 V) (CSI mode) Communication at different potential (2.5 V, 3 V) (CSI mode) CSCK10 internal C | | | | (CSI mode) | | | | | During communication at same potential (simplified I°C mode) During communication at different potential (2.5 V, 3 V) (UART mode) Communication at different potential (2.5 V, 3 V) (CSI mode) Communication at different potential (2.5 V, 3 V) (CSI mode) Communication at different potential (2.5 V, 3 V) (CSI mode) Communication at different potential (2.5 V, 3 V) (CSI mode) Communication at different potential (2.5 V, 3 V) (CSI mode) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10 internal | | | | (slave mode, | | | | | During communication at same potential (simplified I°C mode) During communication at different potential (2.5 V, 3 V) (UART mode) During communication at different potential (2.5 V, 3 V) (CSI mode) (Master mode, SCK10 and the normal output mode for SCL10 by using the PIM0 and POM0 registers. Select the normal input buffer and the N-ch open-drain output (Vob tolerance) pp.789 □ pp.789 □ pp.789 □ pp.789 □ pp.789 □ pp.789 □ select the normal input buffer for RxD1 and the N-ch open drain output (Vob tolerance) pp.790, □ 791, 793 Tolerance pp.789 □ pp.790, □ 791, 793 Tolerance | | | | SCKp external | | | | | communication at same potential (simplified I°C mode) During communication at different potential (2.5 V, 3 V) (UART mode) During communication at different potential (2.5 V, 3 V) (USART mode) During communication at different potential (2.5 V, 3 V) (USART mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (USART mode) (Master (Ma | | | | clock input) | | | | | at same potential (simplified I²C mode) During communication at different potential (2.5 V, 3 V) (UART mode) During communication at different potential (2.5 V, 3 V) (USI mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (ISI mode) (master mode, SCK10 internal | | | | During | Select the normal input buffer and the N-ch open-drain output (VDD tolerance) mode | p.789 | | | Select the TTL input buffer for RxD1 and the N-ch open drain output (Vpb tolerance) pp.790, □ round at different potential (2.5 V, 3 V) (UART mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (UST mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10 internal | | | | communication | for SDA10 and the normal output mode for SCL10 by using the PIM0 and POM0 | | | | During communication at different potential (2.5 V, 3 V) (UART mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (USI mode) (desired baud rate generator output) During communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10 internal | | | | • | registers. | | | | During communication at different potential (2.5 V, 3 V) (UART mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (USB mode) (communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10 internal Select the TTL input buffer for RxD1 and the N-ch open drain output (Vpb tolerance) pp.790, □ 791, 793 791, 793 791, 793 791, 793 | | | | | | | | | communication at different potential (2.5 V, 3 V) (UART mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10 internal mode) (CSI mode) (master mode, SCK10 internal mode for TxD1 by using the PIM0 and POM0 registers. 791, 793 791, 793 791, 793 | | | | mode) | | | | | at different potential (2.5 V, 3 V) (UART mode) (dedicated baud rate generator output) During Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10 internal | | | | · · | | | | | potential (2.5 V, 3 V) (UART mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10 internal | | | | | mode for TxD1 by using the PIM0 and POM0 registers. | 791, 79 | 3 | | 3 V) (UART mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10 internal | | | | | | | | | mode) (dedicated baud rate generator output) During communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10 internal | | | | • | | | | | (dedicated baud rate generator output) During | | | | | | | | | rate generator output) During communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10 internal | | | | , | | | | | output) During communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10 internal | | | | ` | | | | | During communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10 internal | | | | • | | | | | communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10 internal | | | | | Select the TTL input buffer for SI10 and the N-ch open-drain output (Vpp tolerance) | nn 794 i | to $\square$ | | at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10 internal | | | | = | · | | | | potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10 internal | | | | | and to the together. | . 55, 75 | | | 3 V) (CSI mode) (master mode, SCK10 internal | | | | | | | | | (master mode, SCK10 internal | | | | | | | | | | | | | | | | | | clock output) | | | | SCK10 internal | | | | | <u> </u> | L | L | | clock output) | | | | (33/33) | | | | | | (33/3 | (S | |------------|----------------|-------------------------|------------------------|-------------------------------------------------------------------------------------|---------|----| | er | Classification | Function | Details of<br>Function | Cautions | Page | | | Chapter | sific | | r drieden | | | | | O | Clas | | | | | | | 28 | Soft | Electrical | During | Select the TTL input buffer for SI10 and SCK10 and the N-ch open-drain output (VDD | pp.798, | | | ter | (O) | specifications | communication | tolerance) mode for SO10 by using the PIM0 and POM0 registers. | 799 | | | Chapter 28 | | ((A) grade | at different | | | | | O | | products) | potential (2.5 V, | | | | | | | | 3 V) (CSI mode) | | | | | | | | (slave mode, | | | | | | | | SCK10 | | | | | | | | external clock | | | | | | | | input) | | | | | | | | During | Select the TTL input buffer and the N-ch open-drain output (VDD tolerance) mode for | pp.800, | | | | | | communication | SDA10 and the N-ch open-drain output (VDD tolerance) mode for SCL10 by using the | 801 | | | | | | at different | PIM0 and POM0 registers. | | | | | | | potential (2.5 V, | | | | | | | | 3 V) (simplified | | | | | | | | I <sup>2</sup> C mode) | | | | | 30 | | Recommended | - | For soldering methods and conditions other than those recommended below, | p.815 | | | oter | I | Soldering<br>Conditions | | contact an NEC Electronics sales representative. | | | | Chapter | | | | Do not use different soldering methods together (except for partial heating). | pp.815, | | | | | | | | 816 | | ## APPENDIX C REVISION HISTORY ## C.1 Major Revisions in This Edition (1/5) | _ | | (1/3 | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | Page | Description | Classification | | Throughout | | ı | | _ | Change of status of (A) grade products of the expanded-specification products and 64-pin plastic FBGA (6 x 6) package from under development to mass production | (b), (d) | | CHAPTER 1 | OUTLINE | | | p.17 | Change of 1.1 Differences Between Conventional-Specification Products (μPD78F114x) and Expanded-Specification Products (μPD78F114xA) | (c) | | CHAPTER 3 | CPU ARCHITECTURE | | | pp.58 to 62 | Change of Figure 3-7 to Figure 3-11 Correspondence Between Data Memory and Addressing | (c) | | p.64 | Addition of Caution to 3.2.1 (3) Stack pointer (SP) | (c) | | CHAPTER 5 | CLOCK GENERATOR | | | pp.141, 142 | Addition of fmainc to Figure 5-1. Block Diagram of Clock Generator and Remark | (c) | | p.143 | Change of description of AMPH bit in Figure 5-2. Format of Clock Operation Mode Control Register (CMC) | (c) | | p.151 | Change of description of RTCEN bit in Figure 5-7. Format of Peripheral Enable Register (1/2) | (c) | | p.153 | Change of Caution 5 in Figure 5-8. Format of Operation Speed Mode Control Register (OSMC) | (c) | | p.173 | Change of description of AMPH bit in Table 5-4. CPU Clock Transition and SFR Register Setting Examples (1/4) (2) and addition of Remark | (c) | | p.174 | Change of description of AMPH bit in Table 5-4. CPU Clock Transition and SFR Register Setting Examples (2/4) (4) and addition of Remark | (c) | | p.176 | Change of (9) CPU clock changing from subsystem clock (D) to high-speed system clock (C) in Table 5-4. CPU Clock Transition and SFR Register Setting Examples (4/4) | (c) | | p.176 | Change of (11) • STOP mode (H) set while CPU is operating with internal high-speed oscillation clock (B) • STOP mode (I) set while CPU is operating with high-speed system clock (C) in Table 5-4. CPU Clock Transition and SFR Register Setting Examples (4/4) | (c) | | p.179 | Change of Table 5-6. Maximum Time Required for Main System Clock Switchover | (c) | | p.179 | Change of Table 5-8. Maximum Number of Clocks Required in Type 2 | (c) | | p.180 | Change of Table 5-9. Maximum Number of Clocks Required in Type 3 and addition of Remark | (c) | | CHAPTER 6 | TIMER ARRAY UNIT | | | p.191 | Change of CKS0n bit in Figure 6-6. Format of Timer Mode Register 0n (TMR0n) (1/3) | (c) | | p.199 | Change of Figure 6-13. Start Timing (In One-count Mode) | (a) | | p.200 | Change of Figure 6-14. Start Timing (In Capture & One-count Mode) | (a) | | p.206 | Change of description of ISC1 and ISC0 bits in Figure 6-21. Format of Input Switch Control Register (ISC) | (a) | | CHAPTER 7 | REAL-TIME COUNTER | T | | p.261 | Change of Table 7-1. Configuration of Real-Time Counter | (c) | | p.263 | Change of 7.3 Registers Controlling Real-Time Counter | (c) | | p.265 | Change of description of AMPM bit in <b>Figure 7-3. Format of Real-Time Counter Control Register 0 (RTCC0)</b> | (c) | **Remark** "Classification" in the above table classifies revisions as follows. documents <sup>(</sup>a): Error correction, (b): Addition/change of specifications, (c): Addition/change of description or note, (d): Addition/change of package, part number, or management division, (e): Addition/change of related (2/5) | Page | Description | Classification | |------------|--------------------------------------------------------------------------------------------------------------------------|----------------| | CHAPTER 7 | REAL-TIME COUNTER (continuation) | | | p.270 | Change of description of (7) Minute count register (MIN) | (c) | | p.270 | Change of description of (8) Hour count register (HOUR) | (c) | | p.275 | Addition of description of DEV bit to Figure 7-14. Format of Watch Error Correction Register (SUBCUD) | (c) | | p.277 | Addition of 7.3 (17) Port mode register 1, 3 (PM1, PM3) | (c) | | p.278 | Change of Figure 7-19. Procedure for Starting Operation of Real-Time Counter and addition of Note | (c) | | p.283 | Addition of Caution to 7.4.5 1 Hz output of real-time counter | (c) | | p.283 | Change of 7.4.6 32.768 kHz output of real-time counter | (c) | | p.283 | Change of 7.4.7 512 Hz, 16.384 kHz output of real-time counter | (c) | | CHAPTER 9 | CLOCK OUTPUT/BUZZER OUTPUT CONTROLLER | | | p.299 | Change of Remark in 9.4.1 Operation as output pin | (c) | | p.299 | Change of Figure 9-4. Remote Control Output Application Example | (c) | | CHAPTER 10 | A/D CONVERTER | | | p.304 | Change of Table 10-2. Settings of ADCS and ADCE | (c) | | p.304 | Change of Figure 10-5. Timing Chart When A/D voltage Comparator Is Used | (c) | | p.328 | Change of 10.7 Cautions for A/D Converter (1) Operating current in STOP mode | (c) | | p.332 | Addition of 10.7 (13) Starting the A/D converter | (c) | | CHAPTER 11 | SERIAL ARRAY UNIT | | | p.345 | Change of MDmn0 bit in Figure 11-6. Format of Serial Mode Register mn (SMRmn) (2/2) | (c) | | p.347 | Addition of Note to Figure 11-7. Format of Serial Communication Operation Setting Register mn (SCRmn) (2/3) | (c) | | p.349 | Addition of Caution to Figure 11-8. Format of Serial Data Register mn (SDRmn) | (c) | | p.359 | Change of description of Figure 11-17. Format of Input Switch Control Register (ISC) | (a) | | p.376 | Change of interrupt in 11.5.2 Master reception | (c) | | p.377 | Change of Figure 11-32. Example of Contents of Registers for Master Reception of 3-Wire Serial I/O (CSI00, CSI10) | (c) | | p.379 | Change of Figure 11-35. Procedure for Resuming Master Reception | (c) | | p.381 | Change of Figure 11-37. Flowchart of Master Reception (in Single-Reception Mode) | (c) | | p.382 | Addition of Figure 11-38. Timing Chart of Master Reception (in Continuous Reception Mode) (Type 1: DAP0n = 0, CKP0n = 0) | (c) | | p.383 | Addition of Figure 11-39. Flowchart of Master Reception (in Continuous Reception Mode) | (c) | | p.396 | Change of Figure 11-51. Procedure for Resuming Slave Transmission | (b) | | p.398 | Change of Figure 11-53. Flowchart of Slave Transmission (in Single-Transmission Mode) | (c) | | p.400 | Change of Figure 11-55. Flowchart of Slave Transmission (in Continuous Transmission Mode) | (c) | | p.402 | Change of Figure 11-56. Example of Contents of Registers for Slave Reception of 3-Wire Serial I/O (CSI00, CSI10) | (c) | | p.404 | Change of Figure 11-59. Procedure for Resuming Slave Reception | (c) | <sup>(</sup>a): Error correction, (b): Addition/change of specifications, (c): Addition/change of description or note, <sup>(</sup>d): Addition/change of package, part number, or management division, (e): Addition/change of related documents (3/5) | | | (3/5 | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------| | Page | Description | Classification | | CHAPTER 11 | SERIAL ARRAY UNIT (continuation) | | | p.406 | Change of Figure 11-61. Flowchart of Slave Reception (in Single-Reception Mode) | (c) | | p.408 | Addition of Caution to Figure 11-62. Example of Contents of Registers for Slave Transmission/Reception of 3-Wire Serial I/O (CSI00, CSI10) | (c) | | p.409 | Addition of Caution to Figure 11-63. Initial Setting Procedure for Slave Transmission/Reception | (c) | | p.411 | Change of Figure 11-65. Procedure for Resuming Slave Transmission/Reception and addition of caution. | (c) | | p.413 | Change of Figure 11-67. Flowchart of Slave Transmission/Reception (in Single-Transmission/Reception Mode) and addition of caution. | (c) | | p.415 | Change of Figure 11-69. Flowchart of Slave Transmission/Reception (in Continuous Transmission/Reception Mode) and addition of caution. | (c) | | p.431 | Change of Figure 11-79. Example of Contents of Registers for UART Reception of UART (UART0, UART1, UART3) (1/2) | (c) | | p.434 | Change of Figure 11-82. Procedure for Resuming UART Reception | (c) | | p.436 | Change of Figure 11-84. Flowchart of UART Reception | (c) | | p.450 | Change of 11.7 Operation of Simplified I <sup>2</sup> C (IIC10) Communication | (c) | | p.451 | Change of transfer rate in 11.7.1 Address field transmission | (b) | | p.456 | Change of transfer rate in 11.7.2 Data transmission | (b) | | p.459 | Change of error detection flag and transfer rate in 11.7.3 Data reception | (b) | | p.464 | Addition of Caution to 11.7.5 Calculating transfer rate | (c) | | p.464 | Change of Remark in 11.7.5 Calculating transfer rate | (c) | | p.467 | Addition of Figure 11-105. Processing Procedure in Case of Parity Error or Overrun Error | (c) | | CHAPTER 12 | SERIAL INTERFACE IICO | | | p.482 | Change of description of STT0 bit in Figure 12-6. Format of IIC Control Register 0 (IICC0) (3/4) | (c) | | <b>CHAPTER 14</b> | DMA CONTROLLER | | | p.554 | Addition of Note to Figure 14-4. Format of DMA Mode Control Register n (DMCn) (1/2) | (c) | | p.560 | Change of description in 14.5.1 CSI consecutive transmission | (c) | | p.561 | Change of description in Figure 14-7. Setting Example of CSI Consecutive Transmission | (c) | | p.562 | Addition of 14.5.2 CSI master reception | (c) | | p.564 | Addition of 14.5.3 CSI transmission/reception | (c) | | p.570 | Change of description in 14.5.6 Holding DMA transfer pending by DWAITn | (c) | | p.570 | Addition of Caution to Figure 14-12. Example of Setting for Holding DMA Transfer Pending by DWAITn | (c) | | p.571 | Change of 14.5.7 Forced termination by software | (c) | | p.573 | Change of (1) Priority of DMA in 14.6 Cautions on Using DMA Controller | (c) | | p.574 | Change of (2) DMA response time in 14.6 Cautions on Using DMA Controller | (c) | | p.575 | Change of description in (4) DMA pending instruction in 14.6 Cautions on Using DMA Controller | (c) | | CHAPTER 15 | INTERRUPT FUNCTIONS | | | p.579 | Change of (B) External maskable interrupt (INTPn) in Figure 15-1. Basic Configuration of Interrupt Function | (c) | | | | | - (a): Error correction, (b): Addition/change of specifications, (c): Addition/change of description or note, - (d): Addition/change of package, part number, or management division, (e): Addition/change of related documents (4/5) | | | (4/5 | |-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | Page | Description | Classification | | CHAPTER 15 | INTERRUPT FUNCTIONS (continuation) | | | p.580 | Addition of (C) External maskable interrupt (INTKR) to Figure 15-1. Basic Configuration of Interrupt Function | (c) | | p.597 | Addition of instruction to 15.4.4 Interrupt request hold | (c) | | CHAPTER 16 | KEY INTERRUPT FUNCTION | | | p.598 | Change of Table 16-2. Configuration of Key Interrupt | (c) | | p.599 | Addition of 16.3 (2) Port mode register 7 (PM7) | (c) | | CHAPTER 25 | BCD CORRECTION CIRCUIT | | | p.682 | Change of 25.3 BCD Correction Circuit Operation | (a) | | CHAPTER 26 | INSTRUCTION SET | | | p.687 | Change of description in 26.1.4 PREFIX instruction | (c) | | p.703 | Change of Clocks of BT Mnemonic in Table 26-5. Operation List (16/17) | (c) | | p.704 | Change of Clocks of BF Mnemonic in Table 26-5. Operation List (17/17) | (c) | | CHAPTER 27 | ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS) | | | p.707 | Deletion of Remark in X1 Oscillator Characteristics | (a) | | p.709 | Deletion of Remark in XT1 Oscillator Characteristics | (a) | | pp.710, 712<br>to 714 | Change of Caution in Recommended Oscillator Constants | (c) | | pp.711, 713 | Addition of KYOCERA KINSEKI Co., Ltd. to Recommended Oscillator Constants | (c) | | pp.721 to<br>724 | Addition of Remark to Supply current in DC Characteristics | (c) | | p.732 | Change of (b) During communication at same potential (CSI mode) (master mode, SCKp internal clock output) in Serial interface: Serial array unit | (b) | | p.733 | Change of (c) During communication at same potential (CSI mode) (slave mode, SCKp external clock input) in Serial interface: Serial array unit | (b) | | p.735 | Addition of Note to (d) During communication at same potential (simplified I <sup>2</sup> C mode) in Serial interface: Serial array unit | (c) | | pp.741, 742 | Change of (f) During communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10 internal clock output) in Serial interface: Serial array unit | (b) | | p.744 | Change of (g) During communication at different potential (2.5 V, 3 V) (CSI mode) (slave mode, SCK10 external clock input) in Serial interface: Serial array unit | (b) | | p.747 | Addition of Note to (h) During communication at different potential (2.5 V, 3 V) (simplified I <sup>2</sup> C mode) in Serial interface: Serial array unit | (b) | | p.757 | Change of Number of rewrites of Expanded-specification products in Flash Memory Programming Characteristics | (c) | | CHAPTER 28 | ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS) | | | | Deletion of (TARGET) | (d) | | p.760 | Deletion of Remark in X1 Oscillator Characteristics | (a) | | p.762 | Deletion of Remark in XT1 Oscillator Characteristics | (a) | | pp.763, 765<br>to 767 | Change of Caution in Recommended Oscillator Constants | (c) | | pp.764, 766 | Addition of KYOCERA KINSEKI Co., Ltd. to Recommended Oscillator Constants | (c) | | | | ` ′ | - (a): Error correction, (b): Addition/change of specifications, (c): Addition/change of description or note, - (d): Addition/change of package, part number, or management division, (e): Addition/change of related documents (5/5) | Page | Description | Classification | | | | | | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--|--|--|--|--| | CHAPTER 28 | CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS) (continuation) | | | | | | | | pp.774 to<br>777 | Addition of Remark to Supply current in DC Characteristics | (c) | | | | | | | p.785 | Change of (b) During communication at same potential (CSI mode) (master mode, SCKp internal clock output) in Serial interface: Serial array unit | (b) | | | | | | | p.786 | Change of (c) During communication at same potential (CSI mode) (slave mode, SCKp external clock input) in Serial interface: Serial array unit | (b) | | | | | | | p.788 | Addition of Note to (d) During communication at same potential (simplified I <sup>2</sup> C mode) in Serial interface: Serial array unit | (c) | | | | | | | pp.794, 795 | Change of (f) During communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK10 internal clock output) in Serial interface: Serial array unit | (b) | | | | | | | p.797 | Change of (g) During communication at different potential (2.5 V, 3 V) (CSI mode) (slave mode, SCK10 external clock input) in Serial interface: Serial array unit | (b) | | | | | | | p.800 | Addition of Note to (h) During communication at different potential (2.5 V, 3 V) (simplified I <sup>2</sup> C mode) in Serial interface: Serial array unit | (b) | | | | | | | CHAPTER 29 | PACKAGE DRAWINGS | | | | | | | | p.814 | Addition of package drawing of 64-PIN PLASTIC FBGA (6x6) | (d) | | | | | | | CHAPTER 30 | RECOMMENDED SOLDERING CONDITIONS | • | | | | | | | p.816 | Addition of Surface Mounting Type Soldering Conditions of 64-pin plastic FBGA(6 × 6) | (d) | | | | | | - (a): Error correction, (b): Addition/change of specifications, (c): Addition/change of description or note, - (d): Addition/change of package, part number, or management division, (e): Addition/change of related documents # **C.2 Revision History of Preceding Editions** Here is the revision history of the preceding editions. Chapter indicates the chapter of each edition. (1/15) | Edition | Description | Chapter | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------| | 4th edition | Change of status indication of $\mu$ PD78F1142 and $\mu$ PD78F1143 to "under development" | Throughout | | | 1.1 Feature | CHAPTER 1 OUTLINE | | | Addition of single-power supply flash memory security function | | | | Addition of flash shield window function to self-programming function | | | | Changes of <b>Figure 3-1 Memory Map (μPD78F1142)</b> through <b>Figure 3-5 Memory Map (μPD78F1146)</b> | CHAPTER 3 CPU<br>ARCHITECTURE | | | Addition of 3.1.1(4) On-chip debug security ID setting area | | | | Addition of Caution to 3.1.3 Internal data memory space | | | | Addition of Caution to 3.2.4 Special function registers (SFRs) | | | | Change of Note 1 in Table 3-5 SFR List | | | | Change of BCD adjust result register in Table 3-5 SFR List | | | | Addition of Caution to 3.2.5 Extended special function registers (2nd SFRs: 2nd Special Function Registers) | | | | Addition of Caution to Figure 5-7 Format of Peripheral Enable Register 0 (PER0) | CHAPTER 5 CLOCK | | | Addition of Note 4 to 5.3 (7) Operation speed mode control register (OSMC) | GENERATOR | | | Change of description of <b>5.3 (8) Internal high-speed oscillator trimming register</b> (HIOTRM) | | | | Addition of time until CPU operation start in Figure 5-13 Clock Generator Operation When Power Supply Voltage Is Turned On (When LVI Default Start Function Stopped Is Set (Option Byte: LVIOFF = 1)) | | | | Change of Figure 5-14 Clock Generator Operation When Power Supply Voltage Is Turned On (When LVI Default Start Function Enabled Is Set (Option Byte: LVIOFF = 0)) | | | | Addition of Caution to 5.6.1 (3) <3> | | | | Addition of Caution 2 to 6.3 (1) Peripheral enable register 0 (PER0) | CHAPTER 6 TIMER | | | Change of Figure 6-6 Format of Timer Mode Register 0n (TMR0n) | ARRAY UNIT | | | Addition of description to 6.3 (4) Timer status register 0n (TSR0n) | | | | Addition of Table 6-3 OVF Bit Operation and Set/Clear Conditions in Each Operation Mode | | | | Addition of <b>Table 6-4 Operations from Count Operation Enabled State to TCR0n Count Start</b> , and (a) through (e) | | | | Addition of description to 6.3 (11) Timer output level register 0 (TOL0) | | | | Change of description of 6.3 (12) Timer output mode register 0 (TOM0) | | | | Change of Figure 6-20 Format of Timer Output Mode Register 0 (TOM0) and Remark | | | | Change of description to Figure 6-21 Format of Input Switch Control Register (ISC) | | | | Addition of 6.4 Channel Output (TO0n pin) Control | | | | Addition of 6.5 Channel Input (TI0n Pin) Control | | (2/15) | Edition | Description | (2/15)<br>Chapter | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | 4th edition | Addition of MD0n0 bit condition to titles in the following figures | CHAPTER 6 TIMER | | | Figure 6-37 Example of Basic Timing of Operation as Interval Timer/Square | ARRAY UNIT | | | Wave Output (MD0n0 = 1) | | | | Figure 6-45 Example of Basic Timing of Operation as Frequency Divider | | | | (MD0n0 = 1) | | | | Figure 6-49 Example of Block Diagram of Operation as Input Pulse Interval | | | | Measurement (MD0n0 = 0) | | | | Change of description of 6.7.3 Operation as frequency divider | | | | Change of description of 6.8.3 Operation as multiple PWM output function | | | | Change of clear conditions of real-time counter | CHAPTER 7 REAL- | | | Change of description and Caution 1 in Figure 7-2 Format of Peripheral Enable Register 0 (PER0) | TIME COUNTER | | | Addition of Caution 2 to Figure 7-2 Format of Peripheral Enable Register 0 (PER0) | | | | Addition of Caution to Figure 7-4 Format of Real-Time Counter Control Register 1 (RTCC1) | | | | Addition of Caution to Figure 7-5 Format of Real-Time Counter Control Register 2 (RTCC2) | | | | Change of Note 2 in 7.3 (5) Sub-count register (RSUBC) | | | | Change of description of 7.3 (8) Hour count register (HOUR) | | | | Change of bit name in Figure 7-17 Format of Alarm Week Register (ALARMWW) | | | | Addition of Caution 2 to 10.3 (1) Peripheral enable register 0 (PER0) | CHAPTER 10 A/D | | | Change of Table 10-2 A/D Conversion Time Selection | CONVERTER | | | Addition of Caution 3 to 11.3 (1) Peripheral enable register 0 (PER0) | CHAPTER 11 SERIAL | | | Change of Figure 11-7 Format of Serial Communication Operation Setting Register mn (SCRmn) | ARRAY UNIT | | | Addition of description to 11.3 (13) Serial output level register m (SOLm) | | | | Changes of bits 1 and 3 in Figure 11-16 Format of Serial Output Level Register m (SOLm) | | | | Changes of setting of (a) Serial output register m (SOm) and Note in Figure 11-66 Example of Contents of Registers for UART Transmission of UART (UART0, UART1, UART2, UART3) | | | | Change of Figure 11-89 Flowchart of Address Field Transmission | | | | Change of Figure 11-92 Flowchart of Data Transmission | | | | Addition of Caution 2 to 12.3 (1) Peripheral enable register 0 (PER0) | CHAPTER 12 SERIAL | | | Change of description of 12.5.4 (2) Selection clock setting method on the slave side | INTERFACE IIC0 | | | Addition of description to <1> and <3> in 14.4.1 Operation procedure | CHAPTER 14 DMA | | | Addition of description to 14.5.5 Forced termination by software | CONTROLLER | | | Additions of description and Note to 14.6 (1) Priority of DMA | | | | Additions of reset processing time and clock supply stop time to the following figures | CHAPTER 17 | | | • Figure 17-4 HALT Mode Release by Reset | STANDBY FUNCTION | | | • Figure 17-6 STOP Mode Release by Interrupt Request Generation | | | | Figure 17-7 STOP Mode Release by Reset | | | | Change of Figure 17-5 Operation Timing When STOP Mode Is Released | | | | (When Unmasked Interrupt Request Is Generated) | | (3/15) | Edition | Description | Chapter | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | 4th edition | Change of Figure 18-2 Timing of Reset by RESET Input | CHAPTER 18 RESET | | | Change of Figure 18-3 Timing of Reset Due to Watchdog Timer Overflow | FUNCTION | | | Change of Figure 18-4 Timing of Reset in STOP Mode by RESET Input | | | | Addition of reset processing time to Figure 19-2 Timing of Generation of Internal Reset Signal by Power-on-Clear Circuit and Low-Voltage Detector | CHAPTER 19 POWER-<br>ON-CLEAR CIRCUIT | | | Addition of 19.4 Caution for Power-on-Clear Circuit | | | | Addition of operation stabilization time | CHAPTER 20 LOW- | | | Change of Caution 2 in Figure 20-3 Format of Low-Voltage Detection Level Select Register (LVIS) | VOLTAGE DETECTOR | | | Addition of 20.5 Caution for Low Voltage Detector | | | | Change of description of 22.1.1 (2) 000C1H/010C1H | CHAPTER 22 OPTION | | | Change of Figure 22-2 Format of User Option Byte(000C1H/010C1H) | BYTE | | | Change of Figure 22-4 Format of On-chip Debug Option Byte(000C3H/010C3H) | | | | Addition of description to 23. 4.1 (3) During writing by self programming | CHAPTER 23 FLASH | | | Addition of description to 23.5 (1) Background event control register (BECTL) | MEMORY | | | Addition of 23.6 Programming Method | | | | Addition of 23.7 Security Settings | | | | Addition of 23.8 Flash Memory Programming by Self-programming | | | | Addition of chapter | CHAPTER 24 ON-CHIP<br>DEBUGGING | | | Deletion of description of BCD correction carry register (BCDCY bit), etc. | CHAPTER 25 BCD<br>CORRECTION CIRCUIT | | | Absolute Maximum Ratings | CHAPTER 27 | | | Addition of regulator voltage (REGC) | ELECTRICAL | | | Change of Input voltage and output voltage | SPECIFICATIONS | | | Addition of MIN. value and MAX. value in XT1 Oscillator Characteristics | (TARGET) | | | DC characteristics | | | | • Change of Note 1 in Output current, high (IoH1) | | | | • Change of Note 2 in Output current, low (loL1) | | | | Addition of Supply current | | | | • Addition of Watchdog Timer operating current (Iwdt) | | | | Addition of A/D Converter operating current (IADC) | | | | Addition of DMA Controller operating current (IDMA) | | | | Addition of LVI operating current (ILVI) | | | | Change of MIN. value of Conversion time (tconv) of A/D Converter Characteristics | | | | Addition of POC Circuit Characteristics | | | | Addition of Supply Voltage Rise Time | | | | Addition of LVI Circuit Characteristics | _ | | | Addition of Data Memory STOP Mode Low Supply Voltage Data Retention Characteristics | | | | Revision of chapter | APPENDIX A DEVELOPMENT TOOLS | (4/15) | Edition | Description | Chapter | |------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------| | 4th edition<br>(Modification<br>Version) | Deletion of description of Temperature Correction function of Internal High-Speed Oscillation Clock and Temperature correction tables H, L from the following chapters. | Throughout | | | CHAPTER 5 CHARCHITECTURE CHARCHITECT | | | | CHAPTER 10 A/D CONVERTER | | | | CHAPTER 10 A/D CONVERTER CHAPTER 12 SERIAL INTERFACE IIC0 | | | | CHAPTER 12 SENIAL INTERFACE IICU CHAPTER 18 RESET FUNCTION | | | | CHAPTER 27 ELECTRICAL SPECIFICATIONS (TARGET) | | | 5th edition | Deletion of target from the capacitance value of the capacitor connected to the REGC pin | Throughout | | | Change of description in 2.2.15 REGC | CHAPTER 2 PIN | | | Modification of P60 to P64 in Table 2-2 Connection of Unused Pins | FUNCTIONS | | | Addition (address change) of the BCDADJ register to <b>Table 3-6 Extended SFR (2nd SFR) List (1/4)</b> | CHAPTER 3 CPU<br>ARCHITECTURE | | | Change of Figure 4-34 Bit Manipulation Instruction (P10) | CHAPTER 4 PORT FUNCTIONS | | | Change of Caution 2 in Figure 5-6 Format of System Clock Control Register (CKC) | CHAPTER 5 CLOCK<br>GENERATOR | | | Change of description in <b>5.3 (8) Internal high-speed oscillator trimming register</b> (HIOTRM) and addition of Caution | | | | Change of Figure 5-9 Format of Internal High-Speed Oscillator Trimming Register (HIOTRM) and addition of Caution | | | | Change of Figure 5-13 Clock Generator Operation When Power Supply Voltage Is Turned On (When LVI Default Start Function Stopped Is Set (Option Byte: LVIOFF = 1)) | | | | Addition of Note to Figure 6-5 Format of Timer Clock Select Register 0 (TPS0) | CHAPTER 6 TIMER | | | Change of Table 6-3 OVF Bit Operation and Set/Clear Conditions in Each Operation Mode and addition of Remark | ARRAY UNIT | | | Addition of Caution 2 to Figure 6-18. Format of Timer Output Register 0 (TO0) | | | | Change of description in 6.3 (14) Noise filter enable register 1 (NFEN1) | | | | Change of 6.5.1 TI0n edge detection circuit | | | | Change of Figure 7-1 Block Diagram of Real-Time Counter | CHAPTER 7 REAL-<br>TIME COUNTER | | | Addition of Caution 3 to Table 8-4 Setting Window Open Period of Watchdog Timer | CHAPTER 8<br>WATCHDOG TIMER | | | Fixing of the SOE01 and SOEm3 bit settings to "0". | CHAPTER 11 SERIAL | | | Fixing of the SO10, SOm1, SOm3, CKO10, CKOm1, CKO12, and CKOm3 bit settings to "1". | ARRAY UNIT | | | Change of "Setting disabled (set to the initial value)" in Remark | | | | Change of Figure 11-1 Block Diagram of Serial Array Unit 0 | | | | Change of Figure 11-2 Block Diagram of Serial Array Unit 1 | | | | Addition of settings and Note to Figure 11-5 Format of Serial Clock Select Register m (SPSm) | | | | Change of Figure 11-11 Format of Serial Channel Enable Status Register m (SEm) | | | | Change of Figure 11-14 Format of Serial Output Enable Register m (SOEm) | | | | Addition of description to 11.3 (12) Serial output register m (SOm) | | (5/15) | Edition | Description | Chapter | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | 5th edition | Change of Figure 11-15 Format of Serial Output Register m (SOm) | CHAPTER 11 SERIAL | | | Addition of <b>Note</b> to transfer rate | ARRAY UNIT | | | Change of transfer rate and Note in 11.4.4 Slave transmission | ] | | | Change of transfer rate in 11.4.5 Slave reception | | | | Change of transfer rate in 11.4.6 Slave transmission/reception | | | | Change of Note in 11.4.7 (2) | | | | Addition of setting and Note to Table 11-2 Operating Clock Selection | | | | Change of transfer rate and addition of <b>Note</b> | | | | Change of Figure 11-66 Example of Contents of Registers for UART Transmission of UART (UART0, UART1, UART3) | | | | Change of Figure 11-74 Example of Contents of Registers for UART Reception of UART (UART0, UART1, UART3) | | | | Change of Figure 11-77 Procedure for Resuming UART Reception | | | | Addition of setting and Note to Table 11-3 Operating Clock Selection | ] | | | Change of Figure 11-92 Flowchart of Data Transmission | ] | | | Addition of setting and Note to Table 11-4 Operating Clock Selection | | | | Change of Figure 14-9 Example of Setting for UART Consecutive Reception + ACK Transmission | CHAPTER 14 DMA<br>CONTROLLER | | | Additions of description to 14.6 (4) DMA pending instruction | | | | Change of Figure 17-4 HALT Mode Release by Reset | CHAPTER 17 | | | Change of Figure 17-7 STOP Mode Release by Reset | STANDBY FUNCTION | | | Change of reset processing in Figure 18-2 Timing of Reset by RESET Input | CHAPTER 18 RESET<br>FUNCTION | | | Change of reset processing in Figure 18-4 Timing of Reset in STOP Mode by RESET Input | | | | Change of Caution 2 in Figure 18-5 Format of Reset Control Flag Register (RESF) | | | | Change of Figure 19-2 Timing of Generation of Internal Reset Signal by Power-<br>on-Clear Circuit and Low-Voltage Detector (1/2) | CHAPTER 19 POWER-<br>ON-CLEAR CIRCUIT | | | Change of Figure 19-2 Timing of Generation of Internal Reset Signal by Power-<br>on-Clear Circuit and Low-Voltage Detector (2/2) and addition of Note | | | | Change of Figure 19-3 Example of Software Processing After Reset Release | | | | Change of Note 4 in Figure 20-2 Format of Low-Voltage Detection Register (LVIM) and addition of Caution 3 | CHAPTER 20 LOW-<br>VOLTAGE DETECTOR | | | Change of Caution 2 in Figure 20-3 Format of Low-Voltage Detection Level Select Register (LVIS) | | | | Change of <5> in <b>20.4.1 (1) (a)</b> | | | | Change of Note 2 in Figure 20-5 Timing of Low-Voltage Detector Internal Reset Signal Generation (Bit: LVISEL = 0, Option Byte: LVIOFF = 1) | | | | Change of description and Caution in 20.4.1 (1) (b) | ] | | | Change of Figure 20-6 Timing of Low-Voltage Detector Internal Reset Signal Generation (Bit: LVISEL = 0, Option Byte: LVIOFF = 0) and Note | | | | Change of <4> in 20.4.1 (2) | ] | | | Change of Figure 20-7 Timing of Low-Voltage Detector Internal Reset Signal Generation (Bit: LVISEL = 1) and Note 2 | | | | Change of <5> in 20.4.2 (1) | | (6/15) | Edition | Description | Chapter | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------| | 5th edition | Additions of Note 3 to Figure 20-8 Timing of Low-Voltage Detector Interrupt Signal Generation (Bit: LVISEL = 0, Option Byte: LVIOFF = 1) | CHAPTER 20 LOW-<br>VOLTAGE DETECTOR | | | Change of description and Caution in 20.4.2 (1) (b) | | | | Change of Figure 20-9 Timing of Low-Voltage Detector Interrupt Signal Generation (Bit: LVISEL = 0, Option Byte: LVIOFF = 0) and addition of Note | | | | Change of <4> in 20.4.2 (2) | | | | Change of Figure 20-10 Timing of Low-Voltage Detector Interrupt Signal Generation (Bit: LVISEL = 1) and addition of Note 3 | | | | Change of Figure 20-11 Example of Software Processing After Reset Release | | | | Change of 21.1 Regulator Overview | CHAPTER 21 | | | Addition of Note 3 to Figure 21-1 Format of Regulator Mode Control Register (RMC) | REGULATOR | | | Change of description in 22.1.1 (2) 000C1H/010C1H | CHAPTER 22 OPTION | | | Change of Figure 22-2 Format of User Option Byte (000C1H/010C1H) and Caution 2 | BYTE | | | Change of description in 23.4.5 REGC pin | CHAPTER 23 FLASH | | | Addition of Caution 4 to 23.8 Flash Memory Programming by Self-Programming | MEMORY | | | Addition of 24.3 Securing of user resources | CHAPTER 24 ON-CHIP<br>DEBUGGING | | | Modification of throughout | CHAPTER 27<br>ELECTRICAL<br>SPECIFICATIONS<br>(TARGET) | | 6th edition | Addition of package and Note to 1.3 Ordering Information | CHAPTER 1 OUTLINE | | | Addition of package and Note to 1.4 Pin Configuration (Top View) | | | | Change of 1.7 Outline of Functions | | | | Change of corresponding pins of EVDD and VDD in <b>Table 2-1. Pin I/O Buffer Power Supplies</b> | CHAPTER 2 PIN<br>FUNCTIONS | | | Change of description in 2.2.15 REGC | | | | Change of description in 2.2.18 FLMD0 | | | | Modification of 37-A to 37-B and 39 to 2-W in <b>Table 2-2. Connection of Unused Pins</b> | | | | Modification of 37-A to 37-B and 39 to 2-W in Figure 2-1. Pin I/O Circuit List | | | | Change of address in Figure 3-16. Configuration of General-Purpose Registers | CHAPTER 3 CPU | | | Addition of register and Note in Table 3-5. SFR List | ARCHITECTURE | | | Addition of PIM register and POM register in block diagram | CHAPTER 4 PORT | | | Change of corresponding pins of EVDD and VDD in <b>Table 4-1. Pin I/O Buffer Power Supplies</b> | FUNCTIONS | | | Change of Cautions 1 and Cautions 2 in 4.2.1 Port 0 | | | | Change of Cautions 1, Cautions 2, and Cautions 3 in 4.2.2 Port 1 | | | | Change of Cautions 1 and addition of Cautions 2 in 4.2.4 Port 3 | | | | Change of Cautions 2 in 4.2.5 Port 4 | - | | | Addition of Caution to 4.2.7 Port 6 | - | | | Addition of Caution to 4.2.11 Port 14 Addition description to (4) Port input mode registers (PIM0) and (5) Port output | | | | mode registers (POM0) in 4.3 Change of Figure 4-32. Format of Port Input Mode Register | | | | Shange of Figure 4 of Format of Fort input mode fregister | l | (7/15) | Edition | Description | Chapter | |-------------|-------------------------------------------------------------------------------------------------------------------|---------------------------------| | 6th edition | Addition of Notes 3 to Figure 5-6 Format of System Clock Control Register (CKC) | CHAPTER 5 CLOCK | | | Addition of Cautions 5 to Figure 5-8. Format of Operation Speed Mode Control Register (OSMC) | GENERATOR | | | Change of Table 6-1. Configuration of Timer Array Unit | CHAPTER 6 TIMER | | | Deletion of bit 7 (TOM07) of TOM0 register | ARRAY UNIT | | | Change of description of MASTER0n bit in <b>Figure 6-6. Format of Timer Mode Register 0n (TMR0n) (1/3)</b> | | | | Change of Figure 6-16. Format of Timer Input Select Register 0 (TIS0) and Caution | | | | Addition of description to 6.3 (10) Timer output register 0 (TO0) | | | | Addition of description to 6.3 (12) Timer output mode register 0 (TOM0) | | | | Change of Remark in Figure 6-20. Format of Timer Output Mode Register 0 (TOM0) | | | | Change of Remark in Figure 6-21. Format of Input Switch Control Register (ISC) | | | | Change of Cautions 1 in Figure 7-2. Format of Peripheral Enable Register 0 (PER0) | CHAPTER 7 REAL-<br>TIME COUNTER | | | Addition of description to 7.3 (15) Alarm hour register (ALARMWH) | | | | Addition of <b>Note</b> to Figure 7-18. Procedure for Starting Operation of Real-Time Counter | | | | Change of Cautions 1 and Cautions 2 in 8.3 (1) Watchdog timer enable register (WDTE) | CHAPTER 8<br>WATCHDOG TIMER | | | Change of SOm register | CHAPTER 11 SERIAL<br>ARRAY UNIT | | | Change of Figure 11-1. Block Diagram of Serial Array Unit 0 | | | | Change of Figure 11-2. Block Diagram of Serial Array Unit 1 | | | | Change of description in 11.3 (12) Serial output register m (SOm) | | | | Addition of 11.4 Operation stop mode | | | | Change of Figure 11-27. Procedure for Resuming Master Transmission | | | | Change of Figure 11-36. Timing Chart of Master Reception (in Single-Reception Mode) | | | | Change of Figure 11-41. Procedure for Resuming Master Transmission/Reception | | | | Change of Figure 11-42. Timing Chart of Master Transmission/Reception (in Single-Transmission/Reception Mode) | | | | Change of Figure 11-44. Timing Chart of Master Transmission/Reception (in Continuous Transmission/Reception Mode) | | | | Change of Figure 11-45. Flowchart of Master Transmission/Reception (in Continuous Transmission/Reception Mode) | | | | Change of Figure 11-49. Procedure for Resuming Slave Transmission | | | | Change of Figure 11-50. Timing Chart of Slave Transmission (in Single-Transmission Mode) | | | | Change of Figure 11-57. Procedure for Resuming Slave Reception | | | | Change of Figure 11-58. Timing Chart of Slave Reception (in Single-Reception Mode) | | | | Change of Figure 11-63. Procedure for Resuming Slave Transmission/Reception | | (8/15) | Edition | Description | Chapter | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------| | 6th edition | Change of Figure 11-64. Timing Chart of Slave Transmission/Reception (in Single-Transmission/Reception Mode) | CHAPTER 11 SERIAL<br>ARRAY UNIT | | | Change of Figure 11-66. Timing Chart of Slave Transmission/Reception (in Continuous Transmission/Reception Mode) | | | | Change of Figure 11-67. Flowchart of Slave Transmission/Reception (in Continuous Transmission/Reception Mode) | | | | Change of Transfer data length in 11.6.2 UART reception | | | | Change of Figure 11-80. Timing Chart of UART Reception | | | | Change of Transfer data length in 11.6.3 LIN transmission | | | | Change of Transfer data length in 11.6.4 LIN reception | | | | Change of Figure 11-89. Initial Setting Procedure for Address Field Transmission | | | | Change of Figure 11-90. Timing Chart of Address Field Transmission | | | | Change of Figure 11-91. Flowchart of Address Field Transmission | | | | Change of Figure 11-92. Example of Contents of Registers for Data Transmission of Simplified I <sup>2</sup> C (IIC10) and addition of Note | | | | Change of Figure 11-94. Flowchart of Data Transmission | | | | Change of Figure 11-95. Example of Contents of Registers for Data Reception of Simplified I <sup>2</sup> C (IIC10) and addition of Note | | | | Change of Figure 11-96. Timing Chart of Data Reception | | | | Change of Figure 11-97. Flowchart of Data Reception and addition of Caution | | | | Change of Figure 11-99. Flowchart of Stop Condition Generation | | | | Addition of 11.9 Relationship Between Register Settings and Pins | | | | Change of Table 15-1. Interrupt Source List | CHAPTER 15 | | | | INTERRUPT<br>FUNCTIONS | | | Addition of Note to Figure 17-3. HALT Mode Release by Interrupt Request Generation | CHAPTER 17 STANDBY FUNCTION | | | Addition of Note to Figure 17-5. Operation Timing When STOP Mode Is Released (When Unmasked Interrupt Request Is Generated) | | | | Addition of Note to Figure 17-6. STOP Mode Release by Interrupt Request Generation | | | | Change of description in (4) | CHAPTER 18 RESET | | | Change of Figure 18-2. Timing of Reset by RESET Input | FUNCTION | | | Change of Figure 18-4. Timing of Reset in STOP Mode by RESET Input | | | | Change of Pin No. in Table 23-1. Wiring Between 78K0R/KE3 and Dedicated Flash Memory Programmer and addition of Note | CHAPTER 23 FLASH<br>MEMORY | | | Change of 23.4.1 FLMD0 pin | | | | Change of Remark in 23.8 Flash Memory Programming by Self-Programming | | | | Change of Figure 23-10. Flow of Self Programming (Rewriting Flash Memory), and addition of Remark | | | | Change of 25.3 BCD Correction Circuit Operation | CHAPTER 25 BCD<br>CORRECTION CIRCUI | (9/15) | Edition | Description | Chapter | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------| | 6th edition | Addition of addr5 to Table 26-2. Symbols in "Operation" Column | CHAPTER 26 | | | Change of operation of CALLT in Table 26-5. Operation List (15/17) | INSTRUCTION SET | | | Change of specifications of $\mu$ PD78F1142, 78F1143, 78F1144, 78F1145, and 78F1146 from target specifications to formal specifications | CHAPTER 27<br>ELECTRICAL | | | Absolute Maximum Ratings | SPECIFICATIONS | | | Change of Input voltage | | | | Change of condition of Output voltage | | | | Change of Notes 1 in Internal Oscillator Characteristics | | | | DC Characteristics | | | | • Change of condition of Output current, high (IoH2) | | | | Change of condition of Output current, low (IoL2) | | | | Change of condition of Input voltage, high (V <sub>IH4</sub> ) | | | | Change of condition of Input voltage, low (V <sub>IL4</sub> ) | | | | Change of Cautions 2 | | | | Change of Output voltage, high (VoH2) | | | | Change of Output voltage, low (Vol2) | | | | • Change of condition of Input leakage current, high (ILIH2) | | | | Change of condition of Input leakage current, low (ILIL2) | | | | • Change of Supply current (IDD1) and addition of low consumption current mode, Notes 4, and | | | | Remarks 4. | | | | • Change of Supply current (IDD2) and addition of low consumption current mode, Notes 4, and | | | | Remarks 3. | | | | AC Characteristics | | | | (1) Basic operation | | | | Addition of figures of Minimum instruction execution time during main system clock operation and Minimum instruction execution time during self programming mode in (1) Basic operation | | | | Change of title in AC Timing Test Points | | | | Change of figures and figure title in Supply Voltage Rise Time Timing | | | | Addition of package drawing | CHAPTER 28 PACKAGE DRAWINGS | | | Change of A.4.1 When using flash memory programmer FG-FP4 and FL-PR4 | APPENDIX A | | | Change of A.4.2 When using on-chip debug emulator with programming function QB-MINI2 | DEVELOPMENT TOOLS | | | Change of A.5.1 When using in-circuit emulator QB-78K0RKX3 | | | | Change of A.5.2 When using on-chip debug emulator with programming function QB-MINI2 | | (10/15) | Edition | Description | Chapter | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------| | 8th edition | Addition of expanded-specification products, μPD78F1142A, 78F1143A, 78F1144A, 78F1145A, 78F1146A Addition of (A) grade products of expanded-specification products, μPD78F1142A(A), 78F1143A(A), 78F1144A(A), 78F1145A(A), 78F1146A(A) | Throughout | | | Change of related documents | INTRODUCTION | | | Addition of 1.1 Differences Between Conventional-Specification Products (µPD78F114x) and Expanded-Specification Products (µPD78F114xA) | CHAPTER 1 OUTLINE | | | Addition of Caution 4 to 1.5 Pin Configuration (Top View) | | | | Modification of 1.7 Block Diagram | | | | Change of description in 2.2.12 AVREF | CHAPTER 2 PIN | | | Change of description in 2.2.14 RESET | FUNCTIONS | | | Change of pins in Table 2-3 Connection of Unused Pins | | | | Addition of <b>Note</b> to <b>Figures 3-1</b> to <b>3-5</b> | CHAPTER 3 CPU | | | Change of figure in Remark of 3.1 Memory Space | ARCHITECTURE | | | Change of description in 3.1.1 (1) Vector table area | | | | Change of description in 3.1.2 Mirror area | | | | Change of description and addition and change of <b>Caution</b> in <b>3.1.3 Internal data</b> memory space | | | | Addition of Cautions to 3.2.1 (3) Stack pointer (SP) | | | | Modification of Table 3-5 SFR List | | | | Addition of Caution 4 to Figure 4-33 Format of A/D Port Configuration Register (ADPC) | CHAPTER 4 PORT<br>FUNCTIONS | | | Change of Cautions 3 and 5 in Figure 5-8 Format of Operation Speed Mode Control Register (OSMC) | CHAPTER 5 CLOCK<br>GENERATOR | | | Change of Figure 5-13 Clock Generator Operation When Power Supply Voltage Is Turned On (When LVI Default Start Function Stopped Is Set (Option Byte: LVIOFF = 1)) | | | | Change of Figure 5-14 Clock Generator Operation When Power Supply Voltage Is Turned On (When LVI Default Start Function Enabled Is Set (Option Byte: LVIOFF = 0)) and description of <1> | | | | Change of 5.6.3 (1) <1> Setting P123/XT1 and P124/XT2 pins (CMC register) | | | | Change of and deletion of <b>Note</b> in <b>Figure 5-15 CPU Clock Status Transition Diagram</b> | | | | Change of Table 5-6 Maximum Time Required for Main System Clock Switchover | | | | Change of channel number in 6.1.1 (4) Divider function | CHAPTER 6 TIMER | | | Change of description of CCS0n bit in Figure 6-6 Format of Timer Mode Register 0n (TMR0n) | ARRAY UNIT | | | Change of description in 6.4.3 (1) Changing values set in registers TO0, TOE0, TOL0, and TOM0 during timer operation | | | | Addition of description to 6.7.1 (1) Interval timer | | | | Change of Figure 6-35 Block Diagram of Operation as Interval Timer/Square Wave Output | | | | Addition of (2) When fsue/4 is selected as count clock to Figure 6-37 Example of Set Contents of Registers During Operation as Interval Timer/Square Wave Output | | | | Change of Figure 6-38 Operation Procedure of Interval Timer/Square Wave Output Function | | (11/15) | Edition | Description | (11/15<br>Chapter | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------| | 8th edition | · | | | | Change of description during operation in Figure 6-42 Operation Procedure When External Event Counter Function Is Used | CHAPTER 6 TIMER<br>ARRAY UNIT | | | Change of channel number in 6.7.3 Operation as frequency divider | | | | Change of description during operation in Figure 6-46 Operation Procedure When Frequency Divider Function Is Used | | | | Change of description during operation in Figure 6-50 Operation Procedure When Input Pulse Interval Measurement Function Is Used | | | | Change of description during operation in Figure 6-54 Operation Procedure When Input Signal High-/Low-Level Width Measurement Function Is Used | | | | Change of description during operation in Figure 6-59 Operation Procedure When PWM Function Is Used | | | | Change of description during operation in Figure 6-64 Operation Procedure of One-<br>Shot Pulse Output Function | | | | Change of description during operation in Figure 6-69 Operation Procedure When Multiple PWM Output Function Is Used | | | | Change of Note in Figure 7-2 Format of Peripheral Enable Register 0 (PER0) | CHAPTER 7 REAL- | | | Change of Figure 7-3 Format of Real-Time Counter Control Register 0 (RTCC0) | TIME COUNTER | | | Change of description and Caution in Figure 7-4 Format of Real-Time Counter Control Register 1 (RTCC1) | | | | Addition of Caution 3 to Figure 7-5 Format of Real-Time Counter Control Register 2 (RTCC2) | | | | Change of description in 7.3 (7) Minute count register (MIN), (8) Hour count register (HOUR), (9) Day count register (DAY), (11) Month count register (MONTH), and (12) Year count register (YEAR) | | | | Change of Table 7-2 Displayed Time Digits | | | | Addition of Caution to Figure 7-11 Format of Week Count Register (WEEK) | | | | Change of description in 7.3 (13) Watch error correction register (SUBCUD) | | | | Deletion of Caution in (16) Alarm week register (ALARMWW) | | | | Addition of Notes to Figure 7-18 Procedure for Starting Operation of Real-Time Counter | | | | Addition of 7.4.2 Shifting to STOP mode after starting operation | | | | Addition of <b>7.4.5 1 Hz output of real-time counter</b> | | | | Addition of 7.4.6 32.768 kHz output of real-time counter | | | | Addition of 7.4.7 512 Hz, 16.384 kHz output of real-time counter | | | | Addition of 7.4.8 Example of watch error correction of real-time counter | | | | Change of Cautions 1 and 2 in Figure 8-2 Format of Watchdog Timer Enable Register (WDTE) | CHAPTER 8<br>WATCHDOG TIMER | | | Change of Caution 3 in Table 8-4 Setting Window Open Period of Watchdog Timer | | | | Change of description in 10.2 (9) AVREF pin | CHAPTER 10 A/D | | | Change of Table 10-3 A/D Conversion Time Selection | CONVERTER | | | Addition of Caution 4 to Figure 10-10 Format of A/D Port Configuration Register (ADPC) | | | | Addition of 10.5 Temperature Sensor Function (Expanded-Specification Products ( $\mu$ PD78F114xA) Only) | | | | Addition of 10.7 (2) Reducing current when A/D converter is stopped | | (12/15) | Edition | Description | Chapter | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | 8th edition | Addition of Note to 11.1.3 Simplified I <sup>2</sup> C (IIC10) | CHAPTER 11 SERIAL | | | Change of Note 2 in Figure 11-5 Format of Serial Clock Select Register m (SPSm) | ARRAY UNIT | | | Change of Figure 11-7 Format of Serial Communication Operation Setting Register mn (SCRmn) | | | | Change of Figure 11-26 Procedure for Stopping Master Transmission | | | | Change of Figure 11-28 Timing Chart of Master Transmission (in Single-<br>Transmission Mode) (Type 1: DAP0n = 0, CKP0n = 0) | | | | Change of Figure 11-30 Timing Chart of Master Transmission (in Continuous Transmission Mode) (Type 1: DAP0n = 0, CKP0n = 0) | | | | Change of (b) Serial output enable register 0 (SOE0) in Figure 11-32. Example of Contents of Registers for Master Reception of 3-Wire Serial I/O (CSI00, CSI10) | | | | Modification of Figure 11-36 Timing Chart of Master Reception (in Single-Reception Mode) (Type 1: DAP0n = 0, CKP0n = 0) | | | | Change of Figure 11-40 Procedure for Stopping Master Transmission/Reception | | | | Modification of Figure 11-42 Timing Chart of Master Transmission/Reception (in Single-Transmission/Reception Mode) (Type 1: DAP0n = 0, CKP0n = 0) | | | | Modification of Figure 11-44 Timing Chart of Master Transmission/Reception (in Continuous Transmission/Reception Mode) (Type 1: DAP0n = 0, CKP0n = 0) | | | | Change of transfer rate in 11.5.4 Slave transmission | | | | Change of Figure 11-48 Procedure for Stopping Slave Transmission | | | | Change of Figure 11-50 Timing Chart of Slave Transmission (in Single-Transmission Mode) (Type 1: DAP0n = 0, CKP0n = 0) | | | | Change of Figure 11-52 Timing Chart of Slave Transmission (in Continuous Transmission Mode) (Type 1: DAP0n = 0, CKP0n = 0) | | | | Change of Figure 11-53 Flowchart of Slave Transmission (in Continuous Transmission Mode) | | | | Change of transfer rate in 11.5.5 Slave reception | | | | Change of (b) Serial output enable register 0 (SOE0) in Figure 11-54. Example of Contents of Registers for Slave Reception of 3-Wire Serial I/O (CSI00, CSI10) | | | | Modification of Figure 11-58 Timing Chart of Slave Reception (in Single-Reception Mode) (Type 1: DAP0n = 0, CKP0n = 0) | | | | Change of transfer rate in 11.5.6 Slave transmission/reception | | | | Change of Figure 11-62 Procedure for Stopping Slave Transmission/Reception | | | | Change of Figure 11-63 Procedure for Resuming Slave Transmission/Reception | | | | Modification of Figure 11-64 Timing Chart of Slave Transmission/Reception (in Single-Transmission/Reception Mode) (Type 1: DAP0n = 0, CKP0n = 0) | | | | Modification of Figure 11-66 Timing Chart of Slave Transmission/Reception (in Continuous Transmission/Reception Mode) (Type 1: DAP0n = 0, CKP0n = 0) | | | | Change of Note 2 in Table 11-2 Selection of Operation Clock | | | | Addition of Caution to 11.6 Operation of UART (UART0, UART1, UART3) Communication | | | | Change of Figure 11-70 Procedure for Stopping UART Transmission | | | | Change of Figure 11-72 Timing Chart of UART Transmission (in Single-<br>Transmission Mode) | | | | Change of Figure 11-74 Timing Chart of UART Transmission (in Continuous Transmission Mode) | | | | Change of 11.6.2 UART reception | | (13/15) | Edition | Description | (13/15<br>Chapter | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | | Description Multifaction of Figure 44 22 Timber Short of UADT Page 11 and 12 and 14 a | Chapter | | 8th edition | Modification of Figure 11-80 Timing Chart of UART Reception | CHAPTER 11 SERIAL ARRAY UNIT | | | Modification of transfer data length in 11.6.3 LIN transmission | | | | Change of Note 2 in Figure 11-82 Transmission Operation of LIN | | | | Modification of transfer data length in 11.6.4 LIN reception | | | | Change of Note 2 in Table 11-3 Selection of Operation Clock | | | | Addition of Note to 11.7 Operation of Simplified I <sup>2</sup> C (IIC10) Communication | | | | Addition of Note to 11.7.1 Address field transmission | | | | Change of Figure 11-89 Initial Setting Procedure for Address Field Transmission | | | | Change of Figure 11-90 Timing Chart of Address Field Transmission | | | | Addition of Note to 11.7.2 Data transmission | | | | Change of Figure 11-93 Timing Chart of Data Transmission | | | | Addition of Note to 11.7.3 Data reception | | | | Change of Figure 11-96 Timing Chart of Data Reception | | | | Change of Figure 11-97 Flowchart of Data Reception and change of Caution | | | | Change of Figure 11-98 Timing Chart of Stop Condition Generation | | | | Change of Note 2 in Table 11-4 Selection of Operation Clock | | | | Change of Note in Figure 12-6 Format of IIC Control Register 0 (IICC0) | CHAPTER 12 SERIAL<br>INTERFACE IIC0 | | | Change of Table 12-2 Selection Clock Setting | | | | Change of Table 12-3 Selection Clock Setting | | | | Change of Table 12-5 Extension Code Bit Definitions | | | | Change of Figure 12-24 Master Operation in Single-Master System | | | | Change of Figure 12-25 Master Operation in Multi-Master System | | | | Change of Figure 12-26 Slave Operation Flowchart | | | | Change of Figures 12-28 and 12-29 | | | | Change of Figure 14-5 Format of DMA Operation Control Register n (DRCn) | CHAPTER 14 DMA<br>CONTROLLER | | | Addition of Note to Table 14-2 Response Time of DMA Transfer | | | | Change of description in 15.2 Interrupt Sources and Configuration | CHAPTER 15 | | | Change of Table 15-1 Interrupt Source List | INTERRUPT<br>FUNCTIONS | | | Change of Caution 2 in 16.3 (1) Key return mode register (KRM) | CHAPTER 16 KEY INTERRUPT FUNCTION | | | | | | | Change of Note in Figure 17-3 HALT Mode Release by Interrupt Request Generation | CHAPTER 17<br>STANDBY FUNCTION | | | Change of Figure 17-5 Operation Timing When STOP Mode Is Released (Release by Unmasked Interrupt Request) | | | | Addition of Note to Figure 17-6 STOP Mode Release by Interrupt Request Generation | | | | Deletion of Note in 19.1 Functions of Power-on-Clear Circuit | CHAPTER 19 POWER-<br>ON-CLEAR CIRCUIT | | | Deletion of Note in 19.3 Operation of Power-on-Clear Circuit | | | | Deletion of Note 6 in (1) When LVI is OFF upon power application (option byte: LVIOFF = 1) in Figure 19-2 Timing of Generation of Internal Reset Signal by Power-on-Clear Circuit and Low-Voltage Detector | | | | Deletion of Note 3 in (2) When LVI is ON upon power application (option byte: LVIOFF = 0) in Figure 19-2 Timing of Generation of Internal Reset Signal by Power-on-Clear Circuit and Low-Voltage Detector | | (14/15) | Edition | Description | Chapter | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------| | 8th edition | Deletion of Note in 20.1 Functions of Low-Voltage Detector | CHAPTER 20 LOW- | | | Deletion of Note 2 in Figure 20-3 Format of Low-Voltage Detection Level Select Register (LVIS) | VOLTAGE DETECTOR | | | Deletion of Note in 20.4 Operation of Low-Voltage Detector | | | | Addition of description to 22.4 Setting of Option Byte | CHAPTER 22 OPTION<br>BYTE | | | Addition of PG-FP5, FL-PR5, and QB-MINI2 as dedicated flash memory programmers | CHAPTER 23 FLASH<br>MEMORY | | | Change of Figure 23-6 Format of Background Event Control Register (BECTL) | | | | Change of Table 23-4 Communication Modes | | | | Addition of 23.8 Processing Time of Each Command When Using PG-FP4 or PG-FP5 (Reference Values) | | | | Addition of Caution 5 to 23.9 Flash Memory Programming by Self-Programming | | | | Change of description in 23.9.2 Flash shield window function | | | | Change of Caution in 24.1 Connecting QB-MINI2 to 78K0R/KE3 | CHAPTER 24 ON-CHIF<br>DEBUG FUNCTION | | | Addition of Caution to Figure 24-1 Connection Example of QB-MINI2 and 78K0R/KE3 | | | | Change of Table 24-1 Differences Between 1-Line Mode and 2-Line Mode | | | | Change of <b>Table 26-1 Operand Identifiers and Specification Methods</b> and change of <b>Remark</b> | CHAPTER 26<br>INSTRUCTION SET | | | Change of description in 26.1.4 PREFIX instruction | | | | Change of Remarks 2 in Table 26-5 Operetion List | | | | Change of Table 26-5 Operation List (17/17) | | | | Addition of recommended oscillator constants | CHAPTER 27 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS) | | | Change of "Conditions" column and MAX. values of output current, low (IoL1) in <b>DC</b> Characteristics | | | | Change of "Conditions" column of output voltage, low (VoL1) in DC Characteristics | | | | Change of typical supply current value of all products | | | | Modification of "Conditions" column of instruction cycle and change of external main system clock frequency and external main system clock input high-level width, low-level width in (1) Basic operation in AC Characteristics | | | | Addition of expanded-specification product specifications to (d) During communication at same potential (simplified I <sup>2</sup> C mode) in (3) Serial interface: Serial array unit | | | | Change of overall error and integral linearity error values in A/D Converter Characteristics | | | | Addition of A/D converter characteristics of expanded-specification products | | | | Addition of temperature sensor | | | | Change of V <sub>DD</sub> supply current value and number of rewrites and addition of expanded-specification product characteristics in <b>Flash Memory Programming</b> Characteristics | | | | Addition of chapter | CHAPTER 28 ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS) (TARGET) | # APPENDIX C REVISION HISTORY (15/15) | Edition | Description | Chapter | |-------------|---------------------------------------------------------------------------------------|------------------------------------------------------| | 8th edition | Addition of chapter | CHAPTER 30<br>RECOMMENDED<br>SOLDERING<br>CONDITIONS | | | Change of A.4.1 When using flash memory programmers PG-FP5, FL-PR5, PG-FP4 and FL-PR4 | APPENDIX A DEVELOPMENT TOOLS | | | Addition of chapter | APPENDIX B LIST OF CAUTIONS | # For further information, please contact: #### **NEC Electronics Corporation** 1753, Shimonumabe, Nakahara-ku, Kawasaki, Kanagawa 211-8668, Japan Tel: 044-435-5111 http://www.necel.com/ #### [America] #### **NEC Electronics America, Inc.** 2880 Scott Blvd. Santa Clara, CA 95050-2554, U.S.A. Tel: 408-588-6000 800-366-9782 http://www.am.necel.com/ # [Europe] #### **NEC Electronics (Europe) GmbH** Arcadiastrasse 10 40472 Düsseldorf, Germany Tel: 0211-65030 http://www.eu.necel.com/ #### **Hanover Office** Podbielskistrasse 166 B 30177 Hannover Tel: 0 511 33 40 2-0 #### **Munich Office** Werner-Eckert-Strasse 9 81829 München Tel: 0 89 92 10 03-0 # **Stuttgart Office** Industriestrasse 3 70565 Stuttgart Tel: 0 711 99 01 0-0 # **United Kingdom Branch** Cygnus House, Sunrise Parkway Linford Wood, Milton Keynes MK14 6NP, U.K. Tel: 01908-691-133 # Succursale Française 9, rue Paul Dautier, B.P. 52 78142 Velizy-Villacoublay Cédex France #### Tel: 01-3067-5800 Sucursal en España Juan Esplandiu, 15 28007 Madrid, Spain Tel: 091-504-2787 #### Tyskland Filial Täby Centrum Entrance S (7th floor) 18322 Täby, Sweden Tel: 08 638 72 00 # Filiale Italiana Via Fabio Filzi, 25/A 20124 Milano, Italy Tel: 02-667541 ### **Branch The Netherlands** Steijgerweg 6 5616 HS Eindhoven The Netherlands Tel: 040 265 40 10 #### [Asia & Oceania] #### NEC Electronics (China) Co., Ltd 7th Floor, Quantum Plaza, No. 27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: 010-8235-1155 http://www.cn.necel.com/ #### Shanghai Branch Room 2509-2510, Bank of China Tower, 200 Yincheng Road Central, Pudong New Area, Shanghai, P.R.China P.C:200120 Tel:021-5888-5400 http://www.cn.necel.com/ #### Shenzhen Branch Unit 01, 39/F, Excellence Times Square Building, No. 4068 Yi Tian Road, Futian District, Shenzhen, P.R.China P.C:518048 Tel:0755-8282-9800 http://www.cn.necel.com/ # **NEC Electronics Hong Kong Ltd.** Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: 2886-9318 http://www.hk.necel.com/ # **NEC Electronics Taiwan Ltd.** 7F, No. 363 Fu Shing North Road Taipei, Taiwan, R. O. C. Tel: 02-8175-9600 http://www.tw.necel.com/ #### **NEC Electronics Singapore Pte. Ltd.** 238A Thomson Road, #12-08 Novena Square, Singapore 307684 Tel: 6253-8311 http://www.sg.necel.com/ # **NEC Electronics Korea Ltd.** 11F., Samik Lavied'or Bldg., 720-2, Yeoksam-Dong, Kangnam-Ku, Seoul, 135-080, Korea Tel: 02-558-3737 http://www.kr.necel.com/