# Cool-Power® ZVS Switching Regulators PI33xx-x1 # 8V to 36V<sub>IN</sub>, 15A Cool-Power ZVS Buck Regulator ### **Product Description** The PI33xx-x1 is a family of high efficiency, wide input range DC-DC ZVS-Buck regulators integrating controller, power switches, and support components all within a high density System-in-Package (SiP). The integration of a high performance Zero-Voltage Switching (ZVS) topology, within the PI33xx-x1 series increases point of load performance providing best in class power efficiency. The PI33xx-x1 requires only an external inductor and minimal capacitors to form a complete DC-DC switching mode Buck Regulator. | Device | Ou | I Max | | |-----------------------|------|-------------|----------------------| | Device | Set | Range | I <sub>OUT</sub> Max | | <u>PI3311-x1-LGIZ</u> | 1.0V | 1.0 to 1.4V | 15A | | <u>PI3318-x1-LGIZ</u> | 1.8V | 1.4 to 2.0V | 15A | | PI3312-x1-LGIZ | 2.5V | 2.0 to 3.1V | 15A | | PI3301-x1-LGIZ | 3.3V | 2.3 to 4.1V | 15A | **Table 1 –** PI33xx-x1 portfolio The ZVS architecture also enables high frequency operation while minimizing switching losses and maximizing efficiency. The high switching frequency operation reduces the size of the external filtering components, improves power density, and enables very fast dynamic response to line and load transients. The PI33xx-x1 series sustains high switching frequency all the way up to the rated input voltage without sacrificing efficiency and, with its 20ns minimum on-time, supports large step down conversions up to $36V_{\text{IN}}$ . #### **Features & Benefits** - High Efficiency ZVS-Buck Topology - · Wide input voltage range of 8V to 36V - Very-Fast transient response - High accuracy pre-trimmed output voltage - User adjustable soft-start & tracking - Power-up into pre-biased load (select versions) - Parallel capable with single wire current sharing - Input Over / Undervoltage Lockout (OVLO/UVLO) - Output Overvoltage Protection (OVP) - Overtemperature Protection (OTP) - · Fast and slow current limits - -40°C to 125°C operating range (T<sub>J</sub>) - Optional I<sup>2</sup>C\* functionality & programmability: - V<sub>OUT</sub> margining - Fault reporting - Enable and SYNCI pin polarity - Phase delay (interleaving multiple regulators) #### **Applications** - · High efficiency systems - Computing, Communications, Industrial, Automotive Equipment - High voltage battery operation #### **Package Information** • 10mm x 14mm x 2.6mm LGA SiP <sup>\*</sup> I<sup>2</sup>C is a trademark of NXP Semiconductors ## **Contents** | Order Information | 3 | |------------------------------------------------------------------|----| | Absolute Maximum Ratings | 4 | | Functional Block Diagram | 4 | | Pin Description | 5 | | Package Pin-Out | 5 | | PI3311-x1-LGIZ (1.0V <sub>OUT</sub> ) Electrical Characteristics | 6 | | PI3318-x1-LGIZ (1.8V <sub>OUT</sub> ) Electrical Characteristics | 9 | | PI3312-x1-LGIZ (2.5V <sub>OUT</sub> ) Electrical Characteristics | 12 | | PI3301-x1-LGIZ (3.3V <sub>OUT</sub> ) Electrical Characteristics | 15 | | Functional Description | 18 | | ENABLE (EN) | 18 | | Remote Sensing | 18 | | Switching Frequency Synchronization | 18 | | <u>Soft-Start</u> | 18 | | Output Voltage Trim | 18 | | Output Current Limit Protection | 19 | | Input Undervoltage Lockout | 19 | | Input Overvoltage Lockout | 19 | | Output Overvoltage Protection | 19 | | Overtemperature Protection | 19 | | Pulse Skip Mode (PSM) | 19 | | Variable Frequency Operation | 19 | | Parallel Operation | 20 | | I <sup>2</sup> C Interface Operation | 20 | | Application Description | 21 | |---------------------------------------|----| | Output Voltage Trim | 21 | | Soft-Start Adjust and Tracking | 22 | | Inductor Pairing | 22 | | Layout Guidelines | 23 | | Recommended PCB Footprint and Stencil | 24 | | LGIZ Package Drawing | 25 | | Revision History | 26 | | Product Warranty | 27 | ## **Order Information** | Cool-Power | Output Range | | I <sub>OUT</sub> Max | Package | Transport | | |----------------|--------------|-------------|------------------------|-------------------------|-----------|--| | Cool-Power | Set | Range | I <sub>OUT</sub> IVIAX | гаскаде | Media | | | PI3311-01-LGIZ | 1.0V | 1.0 to 1.4V | 15A | 10mm x 14mm 123-pin LGA | TRAY | | | PI3318-01-LGIZ | 1.8V | 1.4 to 2.0V | 15A | 10mm x 14mm 123-pin LGA | TRAY | | | PI3312-01-LGIZ | 2.5V | 2.0 to 3.1V | 15A | 10mm x 14mm 123-pin LGA | TRAY | | | PI3301-01-LGIZ | 3.3V | 2.3 to 4.1V | 15A | 10mm x 14mm 123-pin LGA | TRAY | | # I<sup>2</sup>C Functionality & Programmability | Cool-Power | Output Range | | I <sub>OUT</sub> Max | Package | Transport | | |----------------|--------------|-------------|----------------------|-------------------------|-----------|--| | Cool-Power | Set | Range | IOUT IVIAX | rackage | Media | | | PI3311-21-LGIZ | 1.0V | 1.0 to 1.4V | 15A | 10mm x 14mm 123-pin LGA | TRAY | | | PI3318-21-LGIZ | 1.8V | 1.4 to 2.0V | 15A | 10mm x 14mm 123-pin LGA | TRAY | | | PI3312-21-LGIZ | 2.5V | 2.0 to 3.1V | 15A | 10mm x 14mm 123-pin LGA | TRAY | | | PI3301-21-LGIZ | 3.3V | 2.3 to 4.1V | 15A | 10mm x 14mm 123-pin LGA | TRAY | | ## **Absolute Maximum Ratings** | Name | | Rating | | | | |----------------------------------|-----------------------------|----------------------------|--|--|--| | V <sub>IN</sub> | | -0.7V to 36V | | | | | VS1 | | -0.7V to 36V <sub>DC</sub> | | | | | SGND | | 100mA | | | | | PGD, SYNCO, SYNCI, EN, EAO, ADJ | , TRK, ADR1, ADR2, SCL, SDA | -0.3V to 5.5V / 5mA | | | | | | PI3311-x1-LGIZ | -0.3V to 5.5V | | | | | \/ DEM | PI3318-x1-LGIZ | -0.5V to 9V | | | | | V <sub>OUT</sub> , REM | PI3312-x1-LGIZ | -0.8V to 13V | | | | | | PI3301-x1-LGIZ | -1.0V to 18V | | | | | Storage Temperature | | -65°C to 150°C | | | | | Operating Junction Temperature | | -40°C to 125°C | | | | | Soldering Temperature for 20 sec | onds | 245°C | | | | | ESD Rating | | 2kV HBM | | | | **Notes:** At 25°C ambient temperature. Stresses beyond these limits may cause permanent damage to the device. Operation at these conditions or conditions beyond those listed in the Electrical Specifications table is not guaranteed. All voltage nodes are referenced to PGND unless otherwise noted. Test conditions are per the specifications within the individual product electrical characteristics. ## **Functional Block Diagram** Simplified Block Diagram (I<sup>2</sup>C pins SCL, SDA, ADR0, and ADR1 only active for Pl33xx-21 device versions) ## **Pin Description** | Pin Name | Number | Description | |----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SGND | Block 1 | <b>Signal Ground:</b> Internal logic ground for EA, TRK, SYNCI, SYNCO, ADJ and I <sup>2</sup> C (options) communication returns. SGND and PGND are star connected within the regulator package. | | PGND | Block 2 | Power Ground: VIN and VOUT power returns. | | VIN | Block 3 | Input Voltage: and sense for UVLO, OVLO and feed forward ramp. | | VOUT | Block 5 | Output Voltage: and sense for power switches and feed-forward ramp. | | VS1 | Block 4 | Switching Node: and ZVS sense for power switches. | | PGD | A1 | Parallel Good: Used for parallel timing management intended for lead regulator. | | EAO | A2 | Error Amp Output: External connection for additional compensation and current sharing. | | EN | А3 | <b>Enable Input:</b> Regulator enable control. Asserted high or left floating – regulator enabled; Asserted low, regulator output disabled. Polarity is programmable via I <sup>2</sup> C interface. | | REM | A5 | Remote Sense: High side connection. Connect to output regulation point. | | ADJ | B1 | <b>Adjust Input:</b> An external resistor may be connected between ADJ pin and SGND or VOUT to trim the output voltage up or down. | | TRK | C1 | <b>Soft-start and Track Input:</b> An external capacitor may be connected between TRK pin and SGND to decrease the rate of rise during soft-start. | | NC | A4 | No Connect: Leave pins floating. | | VDR | K3 | VDR can only be used for ADR0 and ADR1 pull up reference voltage.<br>No other external loading is permitted. | | SYNCO | K4 | <b>Synchronization Output:</b> Outputs a low signal for ½ of the minimum period for synchronization of other converters. | | SYNCI | K5 | <b>Synchronization Input:</b> Synchronize to the falling edge of external clock frequency. SYNCI is a high impedance digital input node and should always be connected to SGND when not in use. | | SDA | D1 | Data Line: Connect to SGND for Pl33xx-01 and Pl33xx-11. For use with Pl33xx-21 only. | | SCL | E1 | Clock Line: Connect to SGND for PI33xx-01. For use with PI33xx-21 only. | | ADR1 | H1 | Tri-state Address: No connect for Pl33xx-01. For use with Pl33xx-21 only. | | ADR0 | G1 | Tri-state Address: No connect for PI33xx-01. For use with PI33xx-21 only. | ## **Package Pin-Out** ## PI3311-x1-LGIZ (1.0V<sub>OUT</sub>) Electrical Characteristics Unless otherwise specified: -40°C < T $_{J}$ < 125°C, $V_{IN}$ = 24V, L1 = 85nH [1] | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |------------------------------------------------------------|-----------------------------------|----------------------------------------------------------------|-------|------|-------|--------| | | | | | | | | | | ı | Input Specifications | | I | | | | Input Voltage | V <sub>IN_DC</sub> | Minimum 1mA load required | 8 | 24 | 36 | V | | Input Current | I <sub>IN_DC</sub> | $V_{IN} = 24V$ , $T_C = 25$ °C, $I_{OUT} = 15A$ | | 740 | | mA | | Input Current At Output Short (fault condition duty cycle) | I <sub>IN_Short</sub> | [2] | | | 25 | mA | | Input Quiescent Current | la veu | Disabled | | 2.0 | | mA | | input Quiescent Current | I <sub>Q_VIN</sub> | Enabled (no load) | | 2.5 | | mA | | Input Voltage Slew Rate | V <sub>IN_SR</sub> | | | | 1 | V/µs | | | | | | | | | | | | Output Specifications | | | | | | Output Voltage Total Regulation | V <sub>OUT_DC</sub> | [2] | 0.987 | 1.0 | 1.013 | V | | Output Voltage Trim Range | V <sub>OUT_DC</sub> | [3] | 1.0 | | 1.4 | V | | Line Regulation | $\Delta V_{OUT} (\Delta V_{IN})$ | @25°C, 8V < V <sub>IN</sub> < 36V | | 0.10 | | % | | Load Regulation | $\Delta V_{OUT} (\Delta I_{OUT})$ | @25°C, 0.5A < I <sub>OUT</sub> < 15A | | 0.10 | | % | | Output Voltage Ripple | V <sub>OUT_AC</sub> | $I_{OUT} = 5A$ , $C_{OUT} = 8 \times 100 \mu F$ , 20MHz BW [4] | | 45 | | mVp-p | | Continuous Output<br>Current Range | I <sub>OUT_DC</sub> | [5] | 0.001 | | 15 | А | | Current Limit | I <sub>OUT_CL</sub> | | | 18.0 | | А | | | | | | | | | | | ı | Protection | | ı | _ | | | V <sub>IN</sub> UVLO Start Threshold | V <sub>UVLO_START</sub> | | 7.10 | 7.60 | 8.00 | V | | V <sub>IN</sub> UVLO Stop Threshold | V <sub>UVLO_STOP</sub> | | 6.80 | 7.25 | 7.60 | V | | V <sub>IN</sub> UVLO Hysteresis | V <sub>UVLO_HYS</sub> | | | 0.35 | | V | | V <sub>IN</sub> OVLO Start Threshold | V <sub>OVLO_START</sub> | | 36.1 | 37.6 | | V | | V <sub>IN</sub> OVLO Stop Threshold | V <sub>OVLO_STOP</sub> | | 37.0 | 38.4 | | V | | V <sub>IN</sub> OVLO Hysteresis | V <sub>OVLO_HYS</sub> | | | 0.8 | | V | | V <sub>IN</sub> UVLO/OVLO Fault Delay Time | t <sub>f_DLY</sub> | Number of the switching frequency cycles | | | 128 | Cycles | | V <sub>IN</sub> UVLO/OVLO Response Time | t <sub>f</sub> | | | 500 | | ns | | Output Overvoltage Protection | V <sub>OVP</sub> | Above V <sub>OUT</sub> | | 20 | | % | | Overtemperature<br>Fault Threshold | T <sub>OTP</sub> | [2] | 130 | 135 | 140 | °C | | Overtemperature<br>Restart Hysteresis | T <sub>OTP_HYS</sub> | | | 30 | | °C | <sup>[1]</sup> All parameters reflect regulator and inductor system performance. Measurements were made using a standard Pl33xx evaluation board with 3x4" dimensions and 4 layer, 2oz copper. Refer to inductor pairing table within Application Description section for specific inductor manufacturer and value. <sup>[2]</sup> Regulator is assured to meet performance specifications by design, test correlation, characterization, and/or statistical process control. <sup>[3]</sup> Output current capability may be limited and other performance may vary from electrical characteristics when switching frequency or V<sub>OUT</sub> is modified. <sup>[4]</sup> Refer to Output Ripple plots. <sup>[5]</sup> Refer to Load Current vs. Ambient Temperature curves. <sup>[6]</sup> Refer to Switching Frequency vs. Load current curves. ## PI3311-x1-LGIZ (1.0V<sub>OUT</sub>) Electrical Characteristics (Cont.) Unless otherwise specified: -40°C < T $_{\rm J}$ < 125°C, V $_{\rm IN}$ = 24V, L1 = 85nH $^{[1]}$ | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |----------------------------------------------|-----------------------|-----------------------------------------|-----|-----|------|------| | | | | | | | | | | | Timing | | | | | | Switching Frequency | f <sub>S</sub> | [6] | | 500 | | kHz | | Fault Restart Delay | t <sub>FR_DLY</sub> | | | 30 | | ms | | | | | | | | | | | | Sync In (SYNCI) | | | | ı | | Synchronization Frequency<br>Range | $\Delta f_{SYNCI}$ | Relative to set switching frequency [3] | 50 | | 110 | % | | SYNCI Threshold | V <sub>SYNCI</sub> | | | 2.5 | | V | | | | | | | | | | | | Sync Out (SYNCO) | | | | | | SYNCO High | V <sub>SYNCO_HI</sub> | Source 1mA | 4.5 | | | V | | SYNCO Low | V <sub>SYNCO_LO</sub> | Sink 1mA | | | 0.5 | V | | SYNCO Rise Time | t <sub>SYNCO_RT</sub> | 20pF load | | 10 | | ns | | SYNCO Fall Time | t <sub>SYNCO_FT</sub> | 20pF load | | 10 | | ns | | | | | | | | | | | | Soft-Start And Tracking | | | | | | TRK Active Input Range | $V_{TRK}$ | Internal reference tracking range | 0 | | 1.04 | V | | TRK Max Output Voltage | V <sub>TRK_MAX</sub> | | | 1.2 | | V | | TRK Disable Threshold | V <sub>TRK_OV</sub> | | 20 | 40 | 60 | mV | | Charge Current (Soft-Start) | I <sub>TRK</sub> | | -70 | -50 | -30 | μΑ | | Discharge Current (Fault) | I <sub>TRK_DIS</sub> | | | 6.8 | | mA | | Soft-Start Time | t <sub>SS</sub> | $C_{TRK} = 0\mu F$ | | 2.2 | | ms | | | | | | | | | | | | Enable | | | | | | High Threshold | V <sub>EN_HI</sub> | | 0.9 | 1 | 1.1 | V | | Low Threshold | V <sub>EN_LO</sub> | | 0.7 | 0.8 | 0.9 | V | | Threshold Hysteresis | V <sub>EN_HYS</sub> | | 100 | 200 | 300 | mV | | Enable Pull-Up Voltage (floating, unfaulted) | V <sub>EN_PU</sub> | With positive logic EN polarity | | 2 | | V | | Enable Pull-Down Voltage (floating, faulted) | V <sub>EN_PD</sub> | With negative logic EN polarity | | 0 | | V | | Source Current | I <sub>EN_SO</sub> | With positive logic EN polarity | | -50 | | μΑ | | Sink Current | I <sub>EN_SK</sub> | With negative logic EN polarity | | 50 | | μΑ | <sup>[1]</sup> All parameters reflect regulator and inductor system performance. Measurements were made using a standard PI33xx evaluation board with 3x4" dimensions and 4 layer, 2oz copper. Refer to inductor pairing table within Application Description section for specific inductor manufacturer and value. <sup>[2]</sup> Regulator is assured to meet performance specifications by design, test correlation, characterization, and/or statistical process control. <sup>[3]</sup> Output current capability may be limited and other performance may vary from electrical characteristics when switching frequency or V<sub>OUT</sub> is modified. <sup>[4]</sup> Refer to Output Ripple plots. <sup>&</sup>lt;sup>[5]</sup> Refer to Load Current vs. Ambient Temperature curves. <sup>[6]</sup> Refer to Switching Frequency vs. Load current curves. ## PI3311-x1-LGIZ (1.0V<sub>OUT</sub>) Electrical Characteristics (Cont.) **Figure 1** — Efficiency at 25°C Figure 2 — Short Circuit Test Figure 3 — Switching Frequency vs. Load Current Figure 4 — Transient Response 7.5A to 15A, at $5A/\mu s$ ; $24V_{IN}$ to $1.0V_{OUT}$ , $C_{OUT} = 8 \times 100 \mu F$ Ceramic **Figure 5** — Output Ripple 24 $V_{IN}$ , 1.0 $V_{OUT}$ at 15A; $C_{OUT} = 8 \times 100 \mu F$ Ceramic **Figure 6** — Output Ripple 24V<sub>IN</sub>, 1.0V<sub>OUT</sub> at 7A; $C_{OUT} = 8 \times 100 \mu F$ Ceramic ## PI3318-x1-LGIZ (1.8V<sub>OUT</sub>) Electrical Characteristics Unless otherwise specified: -40°C $< T_J < 125$ °C, $V_{IN} = 24$ V, L1 = 125nH <sup>[1]</sup> | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |------------------------------------------------------------|-----------------------------------|---------------------------------------------------------------------------|-------|------|-------|--------| | | | | | | | | | | | Input Specifications | | | | | | Input Voltage | V <sub>IN_DC</sub> | | 8 | 24 | 36 | V | | Input Current | I <sub>IN_DC</sub> | $V_{IN} = 24V$ , $T_C = 25^{\circ}C$ , $I_{OUT} = 10A$ | | 835 | | А | | Input Current At Output Short (fault condition duty cycle) | I <sub>IN_Short</sub> | [2] | | | 20 | mA | | Input Quiescent Current | la veu | Disabled | | 2.0 | | mA | | input Quiescent Current | I <sub>Q_VIN</sub> | Enabled (no load) | | 2.5 | | IIIA | | Input Voltage Slew Rate | V <sub>IN_SR</sub> | [2] | | | 1 | V / µs | | | | | | | | | | | | Output Specifications | | | | | | Output Voltage Total Regulation | V <sub>OUT_DC</sub> | [2] | 1.773 | 1.8 | 1.827 | V | | Output Voltage Trim Range | V <sub>OUT_DC</sub> | [3] | 1.4 | | 2.0 | V | | Line Regulation | $\Delta V_{OUT} (\Delta V_{IN})$ | @25°C, 8V < V <sub>IN</sub> < 36V | | 0.10 | | % | | Load Regulation | $\Delta V_{OUT} (\Delta I_{OUT})$ | @25°C, 0.5A < I <sub>OUT</sub> < 15A | | 0.10 | | % | | Output Voltage Ripple | V <sub>OUT_AC</sub> | $I_{OUT} = 5A$ , $C_{OUT} = 6 \times 100 \mu F$ , 20MHz BW <sup>[4]</sup> | | 30 | | mVp-p | | Continuous Output<br>Current Range | I <sub>OUT_DC</sub> | [5] | 0 | | 15 | А | | Current Limit | I <sub>OUT_CL</sub> | | | 18.0 | | А | | | | | | | | | | | | Protection | | | | | | V <sub>IN</sub> UVLO Start Threshold | V <sub>UVLO_START</sub> | | 7.10 | 7.60 | 8.00 | V | | V <sub>IN</sub> UVLO Stop Threshold | V <sub>UVLO_STOP</sub> | | 6.80 | 7.25 | 7.60 | V | | V <sub>IN</sub> UVLO Hysteresis | V <sub>UVLO_HYS</sub> | | | 0.35 | | V | | V <sub>IN</sub> OVLO Start Threshold | V <sub>OVLO_START</sub> | | 36.1 | 37.6 | | V | | V <sub>IN</sub> OVLO Stop Threshold | V <sub>OVLO_STOP</sub> | | 37.0 | 38.4 | | V | | V <sub>IN</sub> OVLO Hysteresis | V <sub>OVLO_HYS</sub> | | | 0.8 | | V | | V <sub>IN</sub> UVLO/OVLO Fault Delay Time | t <sub>f_DLY</sub> | Number of the switching frequency cycles | | | 128 | Cycles | | V <sub>IN</sub> UVLO/OVLO Response Time | t <sub>f</sub> | | | 500 | | ns | | Output Overvoltage Protection | V <sub>OVP</sub> | Above V <sub>OUT</sub> | | 20 | | % | | Overtemperature<br>Fault Threshold | T <sub>OTP</sub> | [2] | 130 | 135 | 140 | °C | | Overtemperature<br>Restart Hysteresis | T <sub>OTP_HYS</sub> | | | 30 | | °C | <sup>[1]</sup> All parameters reflect regulator and inductor system performance. Measurements were made using a standard PI33xx evaluation board with 3x4" dimensions and 4 layer, 2oz copper. Refer to inductor pairing table within Application Description section for specific inductor manufacturer and value. <sup>[2]</sup> Regulator is assured to meet performance specifications by design, test correlation, characterization, and/or statistical process control. <sup>[3]</sup> Output current capability may be limited and other performance may vary from electrical characteristics when switching frequency or V<sub>OUT</sub> is modified. <sup>[4]</sup> Refer to Output Ripple plots. <sup>&</sup>lt;sup>[5]</sup> Refer to Load Current vs. Ambient Temperature curves. <sup>&</sup>lt;sup>[6]</sup> Refer to Switching Frequency vs. Load current curves. ## PI3318-x1-LGIZ (1.8V<sub>OUT</sub>) Electrical Characteristics (Cont.) Unless otherwise specified: $-40^{\circ}\text{C} < T_J < 125^{\circ}\text{C}$ , $V_{IN} = 24\text{V}$ , L1 = 125nH [1] | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |----------------------------------------------|-----------------------|-----------------------------------------|-----|-----|------|------| | | | | | | | | | | | Timing | | | | | | Switching Frequency | f <sub>S</sub> | [6] | | 550 | | kHz | | Fault Restart Delay | t <sub>FR_DLY</sub> | | | 30 | | ms | | | | | | | | | | | | Sync In (SYNCI) | | | | | | Synchronization Frequency<br>Range | $\Delta f_{SYNCI}$ | Relative to set switching frequency [3] | 50 | | 110 | % | | SYNCI Threshold | V <sub>SYNCI</sub> | | | 2.5 | | V | | | | | | | | | | | | Sync Out (SYNCO) | | | | | | SYNCO High | V <sub>SYNCO_HI</sub> | Source 1mA | 4.5 | | | V | | SYNCO Low | V <sub>SYNCO_LO</sub> | Sink 1mA | | | 0.5 | V | | SYNCO Rise Time | t <sub>SYNCO_RT</sub> | 20pF load | | 10 | | ns | | SYNCO Fall Time | t <sub>SYNCO_FT</sub> | 20pF load | | 10 | | ns | | | | | | | | | | | | Soft-Start And Tracking | | | | | | TRK Active Input Range | $V_{TRK}$ | Internal reference tracking range | 0 | | 1.04 | V | | TRK Max Output Voltage | $V_{TRK\_MAX}$ | | | 1.2 | | V | | TRK Disable Threshold | V <sub>TRK_OV</sub> | | 20 | 40 | 60 | mV | | Charge Current (Soft-Start) | I <sub>TRK</sub> | | -70 | -50 | -30 | μΑ | | Discharge Current (Fault) | I <sub>TRK_DIS</sub> | | | 6.8 | | mA | | Soft-Start Time | t <sub>SS</sub> | $C_{TRK} = 0\mu F$ | | 2.2 | | ms | | | | | | | | | | | | Enable | | | | | | High Threshold | V <sub>EN_HI</sub> | | 0.9 | 1 | 1.1 | V | | Low Threshold | V <sub>EN_LO</sub> | | 0.7 | 0.8 | 0.9 | V | | Threshold Hysteresis | V <sub>EN_HYS</sub> | | 100 | 200 | 300 | mV | | Enable Pull-Up Voltage (floating, unfaulted) | V <sub>EN_PU</sub> | | | 2 | | V | | Enable Pull-Down Voltage (floating, faulted) | V <sub>EN_PD</sub> | | | 0 | | V | | Source Current | I <sub>EN_SO</sub> | | | -50 | | μΑ | | Sink Current | I <sub>EN_SK</sub> | | | 50 | | μΑ | <sup>[1]</sup> All parameters reflect regulator and inductor system performance. Measurements were made using a standard PI33xx evaluation board with 3x4" dimensions and 4 layer, 2oz copper. Refer to inductor pairing table within Application Description section for specific inductor manufacturer and value. <sup>[2]</sup> Regulator is assured to meet performance specifications by design, test correlation, characterization, and/or statistical process control. <sup>[3]</sup> Output current capability may be limited and other performance may vary from electrical characteristics when switching frequency or VouT is modified. <sup>[4]</sup> Refer to Output Ripple plots. <sup>[5]</sup> Refer to Load Current vs. Ambient Temperature curves. <sup>&</sup>lt;sup>[6]</sup> Refer to Switching Frequency vs. Load current curves. ## PI3318-x1-LGIZ (1.8V<sub>OUT</sub>) Electrical Characteristics (Cont.) Figure 7 — Efficiency at 25°C Figure 8 — Short Circuit Test Figure 9 — Switching Frequency vs. Load Current **Figure 10** — Transient Response 7A to 15A, at $5A/\mu s$ ; $24V_{IN}$ to $1.8V_{OUT}$ , $C_{OUT} = 8 \times 100 \mu F$ Ceramic **Figure 11** — Output Ripple 24 $V_{IN}$ , 1.8 $V_{OUT}$ at 15A; $C_{OUT} = 8 \times 100 \mu F$ Ceramic **Figure 12** — Output Ripple $24V_{IN}$ , $1.8V_{OUT}$ at 7.5A; $C_{OUT} = 8 \times 100 \mu F$ Ceramic ## PI3312-x1-LGIZ (2.5V<sub>OUT</sub>) Electrical Characteristics Unless otherwise specified: -40°C < T $_{\rm J}$ < 125°C, V $_{\rm IN}$ = 24V, L1 = 125nH $^{[1]}$ | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |------------------------------------------------------------|---------------------------------------|----------------------------------------------------------------|-------|-------|-------|--------| | | | | | | | | | | | Input Specifications | | | ı | | | Input Voltage | V <sub>IN_DC</sub> | [7] | 8 | 24 | 36 | V | | Input Current | I <sub>IN_DC</sub> | $V_{IN} = 24V, T_C = 25^{\circ}C, I_{OUT} = 15A$ | | 1.7 | | А | | Input Current At Output Short (fault condition duty cycle) | I <sub>IN_Short</sub> | [2] | | | 60 | mA | | Input Quiescent Current | la viiv | Disabled | | 2.0 | | mA | | input Quiescent Current | I <sub>Q_VIN</sub> | Enabled (no load) | | 2.5 | | IIIA | | Input Voltage Slew Rate | V <sub>IN_SR</sub> | | | | 1 | V / µs | | | | | | | | | | | | Output Specifications | | | | | | Output Voltage Total Regulation | V <sub>OUT_DC</sub> | [2] | 2.465 | 2.500 | 2.535 | V | | Output Voltage Trim Range | V <sub>OUT_DC</sub> | [3] [7] | 2.0 | 2.5 | 3.1 | V | | Line Regulation | $\Delta V_{OUT} (\Delta V_{IN})$ | @25°C, 8V < V <sub>IN</sub> < 36V | | 0.10 | | % | | Load Regulation | $\Delta V_{OUT} (\Delta I_{OUT})$ | @25°C, 0.5A < I <sub>OUT</sub> < 15A | | 0.10 | | % | | Output Voltage Ripple | V <sub>OUT_AC</sub> | $I_{OUT} = 5A$ , $C_{OUT} = 4 \times 100 \mu F$ , 20MHz BW [4] | | 28 | | mVp-p | | Continuous Output<br>Current Range | l <sub>out_dc</sub> | [5] [7] | 0 | | 15 | А | | Current Limit | I <sub>OUT_CL</sub> | | | 18.0 | | А | | | | Protection | | | | | | \( \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Protection | 7.40 | 7.60 | 0.00 | | | V <sub>IN</sub> UVLO Start Threshold | V <sub>UVLO_START</sub> | | 7.10 | 7.60 | 8.00 | V | | V <sub>IN</sub> UVLO Stop Threshold | V <sub>UVLO_STOP</sub> | | 6.80 | 7.25 | 7.60 | V | | V <sub>IN</sub> UVLO Hysteresis | V <sub>UVLO_HYS</sub> | | | 0.35 | | V | | V <sub>IN</sub> OVLO Start Threshold | V <sub>OVLO_START</sub> | | 36.1 | 37.6 | | V | | V <sub>IN</sub> OVLO Stop Threshold | V <sub>OVLO_STOP</sub> | | 37.0 | 38.4 | | V | | V <sub>IN</sub> OVLO Hysteresis | V <sub>OVLO_HYS</sub> | | | 0.8 | | V | | V <sub>IN</sub> UVLO/OVLO Fault Delay Time | t <sub>f_DLY</sub> | Number of the switching frequency cycles | | | 128 | Cycles | | V <sub>IN</sub> UVLO/OVLO Response Time | t <sub>f</sub> | | | 500 | | ns | | Output Overvoltage Protection | V <sub>OVP</sub> | Above V <sub>OUT</sub> | | 20 | | % | | Overtemperature<br>Fault Threshold | T <sub>OTP</sub> | [2] | 130 | 135 | 140 | °C | | Overtemperature<br>Restart Hysteresis | T <sub>OTP_HYS</sub> | | | 30 | | °C | <sup>[1]</sup> All parameters reflect regulator and inductor system performance. Measurements were made using a standard PI33xx evaluation board with 3x4" dimensions and 4 layer, 2oz copper. Refer to inductor pairing table within Application Description section for specific inductor manufacturer and value. <sup>[2]</sup> Regulator is assured to meet performance specifications by design, test correlation, characterization, and/or statistical process control. <sup>[3]</sup> Output current capability may be limited and other performance may vary from electrical characteristics when switching frequency or Vout is modified. <sup>[4]</sup> Refer to Output Ripple plots. <sup>&</sup>lt;sup>[5]</sup> Refer to Load Current vs. Ambient Temperature curves. <sup>[6]</sup> Refer to Switching Frequency vs. Load current curves. $<sup>^{[7]}</sup>$ Minimum 5V between $V_{IN}$ – $V_{OUT}$ must be maintained or a minimum load of 1mA required. ## PI3312-x1-LGIZ (2.5V<sub>OUT</sub>) Electrical Characteristics (Cont.) Unless otherwise specified: -40°C < $T_{J}$ < 125°C, $V_{IN}$ = 24V, L1 = 125nH $^{[1]}$ | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |----------------------------------------------|-----------------------|-----------------------------------------|-----|-----|------|------| | | | | | | | | | | | Timing | | | | | | Switching Frequency | f <sub>S</sub> | [6] | | 650 | | kHz | | Fault Restart Delay | t <sub>FR_DLY</sub> | | | 30 | | ms | | | | | | | | | | | | Sync In (SYNCI) | | | | | | Synchronization Frequency<br>Range | $\Delta f_{SYNCI}$ | Relative to set switching frequency [3] | 50 | | 110 | % | | SYNCI Threshold | V <sub>SYNCI</sub> | | | 2.5 | | V | | | | | | | | | | | | Sync Out (SYNCO) | | | | | | SYNCO High | V <sub>SYNCO_HI</sub> | Source 1mA | 4.5 | | | V | | SYNCO Low | V <sub>SYNCO_LO</sub> | Sink 1mA | | | 0.5 | V | | SYNCO Rise Time | t <sub>SYNCO_RT</sub> | 20pF load | | 10 | | ns | | SYNCO Fall Time | t <sub>SYNCO_FT</sub> | 20pF load | | 10 | | ns | | | | | | | | | | | | Soft-Start And Tracking | | | | | | TRK Active Input Range | $V_{TRK}$ | Internal reference tracking range | 0 | | 1.04 | V | | TRK Max Output Voltage | $V_{TRK\_MAX}$ | | | 1.2 | | V | | TRK Disable Threshold | V <sub>TRK_OV</sub> | | 20 | 40 | 60 | mV | | Charge Current (Soft-Start) | I <sub>TRK</sub> | | -70 | -50 | -30 | μΑ | | Discharge Current (Fault) | I <sub>TRK_DIS</sub> | | | 6.8 | | mA | | Soft-Start Time | t <sub>SS</sub> | $C_{TRK} = 0\mu F$ | | 2.2 | | ms | | | | | | | | | | | | Enable | | | | | | High Threshold | V <sub>EN_HI</sub> | | 0.9 | 1 | 1.1 | V | | Low Threshold | V <sub>EN_LO</sub> | | 0.7 | 0.8 | 0.9 | V | | Threshold Hysteresis | V <sub>EN_HYS</sub> | | 100 | 200 | 300 | mV | | Enable Pull-Up Voltage (floating, unfaulted) | V <sub>EN_PU</sub> | | | 2 | | V | | Enable Pull-Down Voltage (floating, faulted) | V <sub>EN_PD</sub> | | | 0 | | V | | Source Current | I <sub>EN_SO</sub> | | | -50 | | μΑ | | Sink Current | I <sub>EN_SK</sub> | | | 50 | | μΑ | <sup>[1]</sup> All parameters reflect regulator and inductor system performance. Measurements were made using a standard PI33xx evaluation board with 3x4" dimensions and 4 layer, 2oz copper. Refer to inductor pairing table within Application Description section for specific inductor manufacturer and value. <sup>[2]</sup> Regulator is assured to meet performance specifications by design, test correlation, characterization, and/or statistical process control. <sup>[3]</sup> Output current capability may be limited and other performance may vary from electrical characteristics when switching frequency or VouT is modified. <sup>[4]</sup> Refer to Output Ripple plots. <sup>[5]</sup> Refer to Load Current vs. Ambient Temperature curves. <sup>[6]</sup> Refer to Switching Frequency vs. Load current curves. $<sup>^{[7]}</sup>$ Minimum 5V between $V_{IN}$ – $V_{OUT}$ must be maintained or a minimum load of 1mA required. ## PI3312-x1-LGIZ (2.5V<sub>OUT</sub>) Electrical Characteristics (Cont.) Figure 13 — Efficiency at 25°C Figure 14 — Short Circuit Test Figure 15 — Switching Frequency vs. Load Current **Figure 16** — Transient Response 7.5A to 15A, at 5A/ $\mu$ s; 24V<sub>IN</sub> to 2.5V<sub>OUT</sub>, C<sub>OUT</sub> = 8 x 100 $\mu$ F Ceramic **Figure 17** — Output Ripple 24V<sub>IN</sub>, 2.5V<sub>OUT</sub> at 15A $C_{OUT} = 8 \times 100 \mu F$ Ceramic **Figure 18** — Output Ripple 24 $V_{IN}$ , 2.5 $V_{OUT}$ at 7.5A $C_{OUT}$ = 8 x 100 $\mu$ F Ceramic ## PI3301-x1-LGIZ (3.3V<sub>OUT</sub>) Electrical Characteristics Unless otherwise specified: -40°C < $T_{J}$ < 125°C, $V_{IN}$ = 24V, L1 = 155nH $^{[1]}$ | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |------------------------------------------------------------|-----------------------------------|---------------------------------------------------------------------------|------|------|------|--------| | | | | | | | | | | | Input Specifications | | I | I | | | Input Voltage | V <sub>IN_DC</sub> | [7] | 8 | 24 | 36 | V | | Input Current | I <sub>IN_DC</sub> | $V_{IN} = 24V, T_C = 25^{\circ}C, I_{OUT} = 15A$ | | 2.25 | | А | | Input Current At Output Short (fault condition duty cycle) | I <sub>IN_Short</sub> | [2] | | | 75 | mA | | Input Quiescent Current | 1 | Disabled | | 2.0 | | mA | | input Quiescent Current | I <sub>Q_VIN</sub> | Enabled (no load) | | 2.5 | | | | Input Voltage Slew Rate | V <sub>IN_SR</sub> | | | | 1 | V / µs | | | | | | | | | | | | Output Specifications | | I | | 1 | | Output Voltage Total Regulation | V <sub>OUT_DC</sub> | [2] | 3.25 | 3.30 | 3.36 | V | | Output Voltage Trim Range | V <sub>OUT_DC</sub> | [3] [7] | 2.3 | 3.3 | 4.1 | V | | Line Regulation | $\Delta V_{OUT} (\Delta V_{IN})$ | @25°C, 8V < V <sub>IN</sub> < 36V | | 0.10 | | % | | Load Regulation | $\Delta V_{OUT} (\Delta I_{OUT})$ | @25°C, 0.5A < I <sub>OUT</sub> < 15A | | 0.10 | | % | | Output Voltage Ripple | V <sub>OUT_AC</sub> | $I_{OUT} = 5A$ , $C_{OUT} = 4 \times 100 \mu F$ , 20MHz BW <sup>[4]</sup> | | 37.5 | | mVp-p | | Continuous Output<br>Current Range | I <sub>OUT_DC</sub> | [5] [7] | 0 | | 15 | А | | Current Limit | I <sub>OUT_CL</sub> | | | 18.0 | | А | | | | Protection | | | | | | \/ II\/I O Ctout Thursele ald | \/ | Frotection | 7.10 | 7.60 | 8.00 | V | | V <sub>IN</sub> UVLO Start Threshold | V <sub>UVLO_START</sub> | | | | | - | | V <sub>IN</sub> UVLO Stop Threshold | V <sub>UVLO_STOP</sub> | | 6.80 | 7.25 | 7.60 | V | | V <sub>IN</sub> UVLO Hysteresis | V <sub>UVLO_HYS</sub> | | 26.4 | 0.35 | | V | | V <sub>IN</sub> OVLO Start Threshold | V <sub>OVLO_START</sub> | | 36.1 | 37.6 | | V | | V <sub>IN</sub> OVLO Stop Threshold | V <sub>OVLO_STOP</sub> | | 37.0 | 38.4 | | V | | V <sub>IN</sub> OVLO Hysteresis | V <sub>OVLO_HYS</sub> | | | 0.8 | | V | | V <sub>IN</sub> UVLO/OVLO Fault Delay Time | t <sub>f_DLY</sub> | Number of the switching frequency cycles | | | 128 | Cycles | | V <sub>IN</sub> UVLO/OVLO Response Time | t <sub>f</sub> | | | 500 | | ns | | Output Overvoltage Protection | V <sub>OVP</sub> | Above V <sub>OUT</sub> | | 20 | | % | | Overtemperature<br>Fault Threshold | T <sub>OTP</sub> | [2] | 130 | 135 | 140 | °C | | Overtemperature<br>Restart Hysteresis | T <sub>OTP_HYS</sub> | | | 30 | | °C | <sup>[1]</sup> All parameters reflect regulator and inductor system performance. Measurements were made using a standard PI33xx evaluation board with 3x4" dimensions and 4 layer, 2oz copper. Refer to inductor pairing table within Application Description section for specific inductor manufacturer and value. <sup>[2]</sup> Regulator is assured to meet performance specifications by design, test correlation, characterization, and/or statistical process control. <sup>[3]</sup> Output current capability may be limited and other performance may vary from electrical characteristics when switching frequency or V<sub>OUT</sub> is modified. <sup>[4]</sup> Refer to Output Ripple plots. <sup>[5]</sup> Refer to Load Current vs. Ambient Temperature curves. <sup>[6]</sup> Refer to Switching Frequency vs. Load current curves. $<sup>^{[7]}</sup>$ Minimum 5V between $V_{IN}$ – $V_{OUT}$ must be maintained or a minimum load of 1mA required. ## PI3301-x1-LGIZ (3.3V<sub>OUT</sub>) Electrical Characteristics (Cont.) Unless otherwise specified: -40°C < $T_{J}$ < 125°C, $V_{IN}$ = 24V, L1 = 155nH $^{[1]}$ | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |----------------------------------------------|-----------------------|-----------------------------------------|-----|-----|------|------| | | | | | | | | | | | Timing | | | | | | Switching Frequency | fs | [6] | | 650 | | kHz | | Fault Restart Delay | t <sub>FR_DLY</sub> | | | 30 | | ms | | | | | | | | | | | | Sync In (SYNCI) | | _ | | | | Synchronization Frequency<br>Range | $\Delta f_{SYNC}$ I | Relative to set switching frequency [3] | 50 | | 110 | % | | SYNCI Threshold | $V_{SYNCI}$ | | | 2.5 | | V | | | | | | | | | | | | Sync Out (SYNCO) | | _ | | | | SYNCO High | V <sub>SYNCO_HI</sub> | Source 1mA | 4.5 | | | V | | SYNCO Low | V <sub>SYNCO_LO</sub> | Sink 1mA | | | 0.5 | V | | SYNCO Rise Time | t <sub>SYNCO_RT</sub> | 20pF load | | 10 | | ns | | SYNCO Fall Time | t <sub>SYNCO_FT</sub> | 20pF load | | 10 | | ns | | | | | | | | | | | | Soft-Start And Tracking | | | | | | TRK Active Input Range | $V_{TRK}$ | Internal reference tracking range | 0 | | 1.04 | V | | TRK Max Output Voltage | $V_{TRK\_MAX}$ | | | 1.2 | | V | | TRK Disable Threshold | $V_{TRK\_OV}$ | | 20 | 40 | 60 | mV | | Charge Current (Soft-Start) | I <sub>TRK</sub> | | -70 | -50 | -30 | μΑ | | Discharge Current (Fault) | I <sub>TRK_DIS</sub> | | | 6.8 | | mA | | Soft-Start Time | t <sub>ss</sub> | $C_{TRK} = 0\mu F$ | | 2.2 | | ms | | | | | | | | | | | | Enable | | | | | | High Threshold | V <sub>EN_HI</sub> | | 0.9 | 1 | 1.1 | V | | Low Threshold | V <sub>EN_LO</sub> | | 0.7 | 0.8 | 0.9 | V | | Threshold Hysteresis | V <sub>EN_HYS</sub> | | 100 | 200 | 300 | mV | | Enable Pull-Up Voltage (floating, unfaulted) | V <sub>EN_PU</sub> | | | 2 | | V | | Enable Pull-Down Voltage (floating, faulted) | V <sub>EN_PD</sub> | | | 0 | | V | | Source Current | I <sub>EN_SO</sub> | | | -50 | | μΑ | | Sink Current | I <sub>EN_SK</sub> | | | 50 | | μΑ | <sup>[1]</sup> All parameters reflect regulator and inductor system performance. Measurements were made using a standard PI33xx evaluation board with 3x4" dimensions and 4 layer, 2oz copper. Refer to inductor pairing table within Application Description section for specific inductor manufacturer and value. <sup>[2]</sup> Regulator is assured to meet performance specifications by design, test correlation, characterization, and/or statistical process control. <sup>[3]</sup> Output current capability may be limited and other performance may vary from electrical characteristics when switching frequency or VouT is modified. <sup>[4]</sup> Refer to Output Ripple plots. <sup>[5]</sup> Refer to Load Current vs. Ambient Temperature curves. <sup>[6]</sup> Refer to Switching Frequency vs. Load current curves. $<sup>^{[7]}</sup>$ Minimum 5V between $V_{\text{IN}}\!\!-\!V_{\text{OUT}}$ must be maintained or a minimum load of 1mA required. ## PI3301-x0-LGIZ (3.3V<sub>OUT</sub>) Electrical Characteristics (Cont.) Figure 19 — Efficiency at 25°C Figure 20 — Short Circuit Test Figure 21 — Switching Frequency vs. Load Current Figure 22 — Transient Response 7.5A to 15A, at $5A/\mu s$ $24V_{IN}$ to $3.3V_{OUT}$ , $C_{OUT} = 8 \times 100 \mu F$ Ceramic **Figure 23** — Output Ripple 24V<sub>IN</sub>, 3.3V<sub>OUT</sub> at 15A $C_{OUT} = 8 \times 100 \mu F Ceramic$ **Figure 24** — Output Ripple $24V_{IN}$ , $3.3V_{OUT}$ at 7.5A $C_{OUT} = 8 \times 100 \mu F$ Ceramic ## **Functional Description** The PI33xx-x1 is a family of highly integrated ZVS-Buck regulators. The PI33xx-x1 has a set output voltage that is trimmable within a prescribed range shown in Table 2. Performance and maximum output current are characterized with a specific external power inductor (see Table 5). Figure 25 — ZVS-Buck with required components For basic operation, Figure 25 shows the connections and components required. No additional design or settings are required. #### **ENABLE (EN)** EN is the enable pin of the converter. The EN Pin is referenced to SGND and permits the user to turn the regulator on or off. The EN default polarity is a positive logic assertion. If the EN pin is left floating or asserted high, the converter output is enabled. Pulling EN pin below $0.8V_{\text{DC}}$ with respect to SGND will disable the regulator output. The EN input polarity can be programmed (PI33xx-21 device versions only) via the $I^2C$ data bus. When the EN pin polarity is programmed for negative logic assertion; and if the EN pin is left floating, the regulator output is enabled. Pulling the EN pin above $1.0V_{DC}$ with respect to SGND will disable the regulator output. #### **Remote Sensing** An internal $100\Omega$ resistor is connected between REM pin and VOUT pin to provide regulation when the REM connection is broken. Referring to Figure 25, it is important to note that L1 and $C_{OUT}$ are the output filter and the local sense point for the power supply output. As such, the REM pin should be connected at $C_{OUT}$ as the default local sense connection unless remote sensing to compensate additional distribution losses in the system. The REM pin should not be left floating. #### **Switching Frequency Synchronization** The SYNCI input allows the user to synchronize the controller switching frequency by an external clock referenced to SGND. The external clock can synchronize the unit between 50% and 110% of the preset switching frequency (f<sub>S</sub>). For PI33xx-21 device versions only, the phase delay can be programmed via I<sup>2</sup>C bus with respect to the clock applied at SYNCI pin. Phase delay allows PI33xx-21 regulators to be paralleled and operate in an interleaving mode. The PI33xx-x1 default for SYNCI is to sync with respect to the falling edge of the applied clock providing 180° phase shift from SYNCO. This allows for the paralleling of two PI33xx-x1 devices without the need for further user programming or external sync clock circuitry. The user can change the SYNCI polarity to sync with the external clock rising edge via the I<sup>2</sup>C data bus (PI33xx-21 device versions only). When using the internal oscillator, the SYNCO pin provides a 5V clock that can be used to sync other regulators. Therefore, one PI33xx-x1 can act as the lead regulator and have additional PI33xx-x1s running in parallel and interleaved. #### **Soft-Start** The PI33xx-x1 includes an internal soft-start capacitor to ramp the output voltage in 2ms from 0V to full output voltage. Connecting an external capacitor from the TRK pin to SGND will increase the start-up ramp period. See "Soft Start Adjustment and Track," in the Applications Description section for more details. #### **Output Voltage Trim** The PI33xx-x1 output voltage can be trimmed up from the preset output by connecting a resistor from ADJ pin to SGND and can be trimmed down by connecting a resistor from ADJ pin to $V_{OUT}$ . Table 2 defines the voltage ranges for the PI33xx-x1 family. | | Output Voltage | | | | |----------------|----------------|-------------|--|--| | Device | Set | Range | | | | PI3311-x1-LGIZ | 1.0V | 1.0 to 1.4V | | | | PI3318-x1-LGIZ | 1.8V | 1.4 to 2.0V | | | | PI3312-x1-LGIZ | 2.5V | 2.0 to 3.1V | | | | PI3301-x1-LGIZ | 3.3V | 2.3 to 4.1V | | | **Table 2** — PI33xx-x1 family output voltage range #### **Output Current Limit Protection** PI33xx-x1 has two methods implemented to protect from output short or over current condition. **Slow Current Limit protection:** prevents the output load from sourcing current higher than the regulator's maximum rated current. If the output current exceeds the Current Limit ( $I_{OUT\_CL}$ ) for 1024µs, a slow current limit fault is initiated and the regulator is shut down which eliminates output current flow. After Fault Restart Delay ( $I_{FR\_DLY}$ ), a soft-start cycle is initiated. This restart cycle will be repeated indefinitely until the excessive load is removed. Fast Current Limit protection: PI33xx-x1 monitors the regulator inductor current pulse-by-pulse to prevent the output from supplying very high current due to sudden low impedance short. If the regulator senses a high inductor current pulse, it will initiate a fault and stop switching until Fault Restart Delay ends and then initiate a soft-start cycle. Both the Fast and Slow current limit faults are stored in a Fault Register and can be read and cleared (PI33xx-21 device versions only) via $I^2C$ data bus. #### Input Undervoltage Lockout If $V_{\rm IN}$ falls below the input Undervoltage Lockout (UVLO) threshold, the regulator will enter a low power state and initiate a fault. The system will restart once the input voltage is reestablished and after the Fault Restart Delay. A UVLO fault is stored in a Fault Register and can be read and cleared (PI33xx-21 device versions only) via $I^2C$ data bus. #### **Input Overvoltage Lockout** If $V_{\text{IN}}$ exceeds the input Overvoltage Lockout (OVLO) threshold ( $V_{\text{OVLO}}$ ), while the regulator is running, the PI33xx-x1 will complete the current cycle and stop switching. The system will resume operation after the Fault Restart Delay. The OVLO fault is stored in a Fault Register and can be read and cleared (PI33xx-21 device versions only) via $I^2C$ data bus. #### **Output Overvoltage Protection** The PI33xx-x1 family is equipped with output Overvoltage Protection (OVP) to prevent damage to input voltage sensitive devices. If the output voltage exceeds 20% of its set regulated value, the regulator will complete the current cycle, stop switching and issue an OVP fault. The system will resume operation once the output voltage falls below the OVP threshold and after Fault Restart Delay. The OVP fault is stored in a Fault Register and can be read and cleared (PI33xx-21 device versions only) via I<sup>2</sup>C data bus. #### **Overtemperature Protection** The internal package temperature is monitored to prevent internal components from reaching their thermal maximum. If the Over Temperature Protection Threshold (OTP) is exceeded ( $T_{OTP}$ ), the regulator will complete the current switching cycle, enter a low power mode, set a fault flag, and will soft-start when the internal temperature falls below Overtemperature Restart Hysteresis ( $T_{OTP\_HYS}$ ). The OTP fault is stored in a Fault Register and can be read and cleared (PI33xx-21 device versions only) via $I^2C$ data bus. ### Pulse Skip Mode (PSM) PI33xx-x1 features a PSM to achieve high efficiency at light loads. The regulators are setup to skip pulses if EAO falls below a PSM threshold. Depending on conditions and component values, this may result in single pulses or several consecutive pulses followed by skipped pulses. Skipping cycles significantly reduces gate drive power and improves light load efficiency. The regulator will leave PSM once the EAO rises above the Skip Mode threshold. #### **Variable Frequency Operation** Each PI33xx-x1 is preprogrammed to a base operating frequency, with respect to the power stage inductor (see Table 5), to operate at peak efficiency across line and load variations. At low line and high load applications, the base frequency will decrease to accommodate these extreme operating ranges. By stretching the frequency, the ZVS operation is preserved throughout the total input line voltage range therefore maintaining optimum efficiency. #### **Parallel Operation** Paralleling modules can be used to increase the output current capability of a single power rail and reduce output voltage ripple. Figure 26 — PI33xx-x1 parallel operation By connecting the EAO pins and SGND pins of each module together the units will share the current equally. When the TRK pins of each unit are connected together, the units will track each other during soft-start and all unit EN pins have to be released to allow the units to start (See Figure 26). Also, any fault event in any regulator will disable the other regulators. The two regulators will be out of phase with each other reducing output ripple (refer to Switching Frequency Synchronization). To provide synchronization between regulators over the entire operational frequency range, the Parallel Good (PGD) pin must be connected to the lead regulator's (#1) SYNCI pin and a $2.5 k\Omega$ Resistor, R1, must be placed between SYNCO (#2) return and the lead regulator's SYNCI (#1) pin, as shown in Figure 26. In this configuration, at system soft-start, the PGD pin pulls SYNCI low forcing the lead regulator to initialize the open-loop startup synchronization. Once the regulators reach regulation, SYNCI is released and the system is now synchronized in a closed-loop configuration which allows the system to adjust, on the fly, when any of the individual regulators begin to enter variable frequency mode in the loop. Multi-phasing three regulators is possible (PI33xx-21 only) with no change to the basic single-phase design. For more information about how to program phase delays within the regulator, please refer to Picor application note PI33xx-2x Multi-Phase Design Guide. #### I<sup>2</sup>C Interface Operation PI33xx-21 devices provide an I<sup>2</sup>C digital interface that enables the user to program the EN pin polarity (from high to low assertion) and switching frequency synchronization phase/delay. These are one time programmable options to the device. Also, the PI33xx-21 devices allow for dynamic $V_{OUT}$ margining via I<sup>2</sup>C that is useful during development (settings stored in volatile memory only and not retained by the device). The PI33xx-21 also have the option for fault telemetry including: - Overtemperature protection - Fast / Slow current limit - Output voltage high - Input overvoltage - Input undervoltage For more information about how to utilize the I<sup>2</sup>C interface please refer to Picor application note PI33xx-2x I<sup>2</sup>C Digital Interface Guide. #### **Application Description** #### **Output Voltage Trim** The PI33xx-x1 family of Buck Regulators provides seven common output voltages: 1.0V, 1.8V, 2.5V, and 3.3V. A post-package trim step is implemented to offset any resistor divider network errors ensuring maximum output accuracy. With a single resistor connected from the ADJ pin to SGND or REM, each device's output can be varied above or below the nominal set voltage (with the exception of the PI3311-X1 which can only be above the set voltage of 1V). | Device | Output Voltage | | | |----------------|----------------|-------------|--| | Device | Set | Range | | | PI3311-x1-LGIZ | 1.0V | 1.0 to 1.4V | | | PI3318-x1-LGIZ | 1.8V | 1.4 to 2.0V | | | PI3312-x1-LGIZ | 2.5V | 2.0 to 3.1V | | | PI3301-x1-LGIZ | 3.3V | 2.3 to 4.1V | | **Table 3** — PI33xx-x1 family output voltage range The remote pin (REM) should always be connected to the VOUT pin, if not used, to prevent an output voltage offset. Figure 27 shows the internal feedback voltage divider network. Figure 27 — Internal resistor divider network R1, R2, and R4 are all internal 1.0% resistors and $R_{low}$ and $R_{high}$ are external resistors for which the designer can add to modify $V_{OUT}$ to a desired output. The internal resistor value for each regulator is listed below in Table 4. | Device | R1 | R2 | R4 | |----------------|--------|-------|-----| | PI3311-x1-LGIZ | 1k | Open | 100 | | PI3318-x1-LGIZ | 0.806k | 1.0k | 100 | | PI3312-x1-LGIZ | 1.5k | 1.0k | 100 | | PI3301-x1-LGIZ | 2.61k | 1.13k | 100 | **Table 4** — PI33xx-x1 Internal divider values By choosing an output voltage value within the ranges stated in Table 3, $V_{OUT}$ can simply be adjusted up or down by selecting the proper $R_{high}$ or $R_{low}$ value, respectively. The following equations can be used to calculate $R_{high}$ and $R_{low}$ values: $$R_{high} = \frac{1}{\left(\frac{V_{OUT} - 1}{RI}\right) - \left(\frac{1}{R2}\right)} \tag{1}$$ $$R_{low} = \frac{1}{RI(V_{OUT} - I)} - \left(\frac{1}{RI}\right) \tag{2}$$ If, for example, a 4.0V output is needed, the user should choose the regulator with a trim range covering 4.0V from Table 3. For this example, the PI3301 is selected (3.3V set voltage). First step would be to use Equation (1) to calculate $R_{high}$ since the required output voltage is higher than the regulator set voltage. The resistor-divider network values for the PI3301 are can be found in Table 4 and are R1 = 2.61k $\Omega$ and R2 = 1.13k $\Omega$ . Inserting these values in to Equation (1), $R_{high}$ is calculated as follows: $$3.78k = \frac{1}{\frac{(4.0-1)}{2.61k} - \left(\frac{1}{1.13k}\right)} \tag{3}$$ Resistor $R_{high}$ should be connected as shown in Figure 27 to achieve the desired 4.0V regulator output. No external $R_{low}$ resistor is need in this design example since the trim is above the regulator set voltage. The PI3311-x1 output voltage can only be trimmed higher than the factory 1V setting. The following Equation (4) can be used calculate $R_{high}$ values for the PI3311-x1 regulators. $$R_{high (IV)} = \frac{1}{\underbrace{(V_{OUT} - 1)}_{RI}}$$ $$(4)$$ #### **Soft-Start Adjust and Tracking** The TRK pin offers a means to increase the regulator's soft-start time or to track with additional regulators. The soft-start slope is controlled by an internal capacitor and a fixed charge current to provide a Soft-Start Time t<sub>SS</sub> for all PI33xx-x1 regulators. By adding an additional external capacitor to the TRK pin, the soft-start time can be increased further. The following equation can be used to calculate the proper capacitor for a desired soft-start times: $$C_{TRK} = (t_{TRK} \cdot I_{TRK}) - 100 \cdot 10^{-9}$$ (5) Where, $t_{TRK}$ is the soft-start time and $l_{TRK}$ is a 50 $\mu$ A internal charge current (see Electrical Characteristics for limits). There is typically either proportional or direct tracking implemented within a design. For proportional tracking between several regulators at startup, simply connect all devices' TRK pins together. This type of tracking will force all connected regulators to startup and reach regulation at the same time (see Figure 28(a)). Figure 28 — PI33xx-x1 tracking methods For Direct Tracking, choose the regulator with the highest output voltage as the master and connect the master to the TRK pin of the other regulators through a divider (Figure 29) with the same ratio as the slave's feedback divider (see Table 4 for values). Figure 29 — Voltage divider connections for direct tracking All connected regulators' soft-start slopes will track with this method. Direct tracking timing is demonstrated in Figure 28(b). All tracking regulators should have their Enable (EN) pins connected together to work properly. #### **Inductor Pairing** The PI33xx-x1 utilizes an external inductor. This inductor has been optimized for maximum efficiency performance. Table 5 details the specific inductor value and part number utilized for each PI33xx-x1 device which are manufactured by Eaton. Data sheets are available at: #### http://www.cooperindustries.com | Device | Inductor<br>[nH] | Inductor<br>Part Number | Manufacturer | |-----------|------------------|-------------------------|--------------| | PI3311-x1 | 85 | FPV1006-85-R | Eaton | | PI3318-x1 | 125 | FPV1006-125-R | Eaton | | PI3312-x1 | 125 | FPV1006-125-R | Eaton | | PI3301-x1 | 150 | FPV1006-150-R | Eaton | **Table 5** — PI33xx-x1 Inductor pairing #### **Layout Guidelines** To optimize maximum efficiency and low noise performance from a PI33xx-x1 design, layout considerations are necessary. Reducing trace resistance and minimizing high current loop returns along with proper component placement will contribute to optimized performance. A typical buck converter circuit is shown in Figure 30. The potential areas of high parasitic inductance and resistance are the circuit return paths, shown as LR below. Figure 30 — Typical Buck Converter The path between the $C_{OUT}$ and $C_{IN}$ capacitors is of particular importance since the AC currents are flowing through both of them when Q1 is turned on. Figure 31, schematically, shows the reduced trace length between input and output capacitors. The shorter path lessens the effects that copper trace parasitics can have on the PI33xx-x1 performance. Figure 31 — Current flow: Q1 closed When Q1 is on and Q2 is off, the majority of $C_{IN}$ 's current is used to satisfy the output load and to recharge the $C_{OUT}$ capacitors. When Q1 is off and Q2 is on, the load current is supplied by the inductor and the $C_{OUT}$ capacitor as shown in Figure 32. During this period $C_{IN}$ is also being recharged by the $V_{IN}$ . Minimizing $C_{IN}$ loop inductance is important to reduce peak voltage excursions when Q1 turns off. Also, the difference in area between the $C_{IN}$ loop and $C_{OUT}$ loop is vital to minimize switching and GND noise. Figure 32 — Current flow: Q2 closed The recommended component placement, shown in Figure 33, illustrates the tight path between $C_{\text{IN}}$ and $C_{\text{OUT}}$ (and $V_{\text{IN}}$ and $V_{\text{OUT}}$ ) for the high AC return current. This optimized layout is used on the PI33xx-x1 evaluation board. Figure 33 — Recommended component placement and metal routing ## **Recommended PCB Footprint and Stencil** **Figure 34** — Recommended Receiving PCB footprint Figure 34 details the recommended receiving footprint for PI33xx-x1 10mm x 14mm package. All pads should have a final copper size of 0.55mm x 0.55mm, whether they are solder-mask defined or copper defined, on a 1mm x 1mm grid. All stencil openings are 0.45mm when using a 6mil stencil. ## **LGIZ Package Drawing** # **Revision History** | Revision | Date | Description | Page Number(s) | |----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | 1.3 | 09/15/16 | Last release in old format | n/a | | 1.4 | 11/21/16 | Reformatted in new template Clarified VS1 rating in Absolute Maximum Ratings Table Updated pin description table and package pin-out labels to show VDR capability | all<br>4<br>5 | # Vicor's comprehensive line of power solutions includes high density AC-DC and DC-DC modules and accessory components, fully configurable AC-DC and DC-DC power supplies, and complete custom power systems. Information furnished by Vicor is believed to be accurate and reliable. However, no responsibility is assumed by Vicor for its use. Vicor makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication. Vicor reserves the right to make changes to any products, specifications, and product descriptions at any time without notice. Information published by Vicor has been checked and is believed to be accurate at the time it was printed; however, Vicor assumes no responsibility for inaccuracies. Testing and other quality controls are used to the extent Vicor deems necessary to support Vicor's product warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. Specifications are subject to change without notice. Visit <a href="http://www.vicorpower.com/dc-dc-converters-board-mount/cool-power-pi33xx-and-pi34xx">http://www.vicorpower.com/dc-dc-converters-board-mount/cool-power-pi33xx-and-pi34xx</a> for the latest product information. #### **Vicor's Standard Terms and Conditions and Product Warranty** All sales are subject to Vicor's Standard Terms and Conditions of Sale, and Product Warranty which are available on Vicor's webpage (<a href="http://www.vicorpower.com/termsconditionswarranty">http://www.vicorpower.com/termsconditionswarranty</a>) or upon request. ## **Life Support Policy** VICOR'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF VICOR CORPORATION. As used herein, life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness. Per Vicor Terms and Conditions of Sale, the user of Vicor products and components in life support applications assumes all risks of such use and indemnifies Vicor against all liability and damages. #### **Intellectual Property Notice** Vicor and its subsidiaries own Intellectual Property (including issued U.S. and Foreign Patents and pending patent applications) relating to the products described in this data sheet. No license, whether express, implied, or arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Interested parties should contact Vicor's Intellectual Property Department. The products described on this data sheet are protected by U.S. Patents. Please see <a href="www.vicorpower.com/patents">www.vicorpower.com/patents</a> for the latest patent information. Contact Us: http://www.vicorpower.com/contact-us #### **Vicor Corporation** 25 Frontage Road Andover, MA, USA 01810 Tel: 800-735-6200 Fax: 978-475-6715 www.vicorpower.com email Customer Service: <u>custserv@vicorpower.com</u> Technical Support: <u>apps@vicorpower.com</u> ©2018 Vicor Corporation. All rights reserved. The Vicor name is a registered trademark of Vicor Corporation. All other trademarks, product names, logos and brands are property of their respective owners.