Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # life.augmented # STM32F383xx # ARM Cortex-M4 32b MCU+FPU, up to 256KB Flash+32KB SRAM, timers, 4 ADCs (12/16-bit), 3 DACs, 2 comp., 1.8 V operation Datasheet - production data #### **Features** - Core: ARM<sup>®</sup> 32-bit Cortex<sup>™</sup>-M4 CPU (72 MHz max), single-cycle multiplication and HW division, DSP instruction with FPU (floating-point unit) and MPU (memory protection unit) - 1.25 DMIPS/MHz (Dhrystone 2.1) - Memories - 64 to 256 Kbytes of Flash memory - 32 Kbytes of SRAM with HW parity check - · CRC calculation unit - · Reset and power management - Supply: $V_{DD}$ = 1.8 V ± 8%, $V_{DDA}$ = 1.65 - 3.6 V - External POR pin - Low power modes: Sleep and Stop - Clock management - 4 to 32 MHz crystal oscillator - 32 kHz oscillator for RTC with calibration - Internal 8 MHz RC with x16 PLL option - Internal 40 kHz oscillator - Up to 84 fast I/Os - All mappable on external interrupt vectors - Up to 45 I/Os with 5 V tolerant capability - 12-channel DMA controller - One 12-bit, 1.0 µs ADC (up to 16 channels) - Conversion range: 0 to 3.6 V - Separate analog supply from 2.4 up to 3.6 - Up to three 16-bit Sigma Delta ADC - Separate analog supply from 2.2 to 3.6 V, up to 21 single/ 11 diff channels - Up to three 12-bit DAC channels - Two fast rail-to-rail analog comparators with programmable input and output with analog supply from 1.65 to 3.6 V - Up to 24 capacitive sensing channels #### 17 timers - Two 32-bit timers and three 16-bit timers with up to 4 IC/OC/PWM or pulse counters - Two 16-bit timers with up to 2 IC/OC/PWM or pulse counters - Four 16-bit timers with up to 1 IC/OC/PWM or pulse counter - Independent and system watchdog timers - SysTick timer: 24-bit downcounter - Three 16-bit basic timers to drive the DAC] - Calendar RTC with Alarm and periodic wakeup from Stop - Communication interfaces - CAN interface (2.0B Active) - Two I<sup>2</sup>Cs supporting Fast Mode Plus (1 Mbit/s) with 20 mA current sink, SMBus/PMBus, wakeup from STOP - Three USARTs supporting synchronous mode, modem control, ISO/IEC 7816, LIN, IrDA, auto baud rate, wakeup feature - Three SPIs (18 Mbit/s) with 4 to 16 programmable bit frames, muxed I2S - HDMI-CEC bus interface - Serial wire devices, JTAG, Cortex-M4 ETM - 96-bit unique ID Table 1. Device summary | Reference | Part numbers | |-------------|------------------------------------------| | STM32F383xx | STM32F383CC, STM32F383RC,<br>STM32F383VC | Contents STM32F383xx # **Contents** | 1 | Intro | uction | . 8 | |---|-------|---------------------------------------------------------------------|------| | 2 | Desc | iption | . 9 | | 3 | Func | ional overview | . 12 | | | 3.1 | ARM® Cortex™-M4 core with embedded Flash and SRAM | . 12 | | | 3.2 | Memory protection unit | . 12 | | | 3.3 | Embedded Flash memory | . 13 | | | 3.4 | Cyclic redundancy check (CRC) calculation unit | . 13 | | | 3.5 | Embedded SRAM | . 13 | | | 3.6 | Boot modes | . 13 | | | 3.7 | Power management | . 13 | | | | 3.7.1 Power supply schemes | . 13 | | | | 3.7.2 Power supply supervisor | . 14 | | | | 3.7.3 Low-power modes | . 14 | | | 3.8 | Clocks and startup | . 14 | | | 3.9 | General-purpose input/outputs (GPIOs) | . 14 | | | 3.10 | Direct memory access (DMA) | . 15 | | | 3.11 | Interrupts and events | . 15 | | | | 3.11.1 Nested vectored interrupt controller (NVIC) | . 15 | | | | 3.11.2 Extended interrupt/event controller (EXTI) | . 15 | | | 3.12 | 12-bit analog-to-digital converter (ADC) | . 16 | | | | 3.12.1 Temperature sensor | . 16 | | | | 3.12.2 Internal voltage reference (V <sub>REFINT</sub> ) | | | | | 3.12.3 V <sub>BAT</sub> battery voltage monitoring | . 16 | | | 3.13 | 16-bit sigma delta analog-to-digital converters (SDADC) | . 17 | | | 3.14 | Digital-to-analog converter (DAC) | . 17 | | | 3.15 | Fast comparators (COMP) | . 18 | | | 3.16 | Touch sensing controller (TSC) | . 18 | | | 3.17 | Timers and watchdogs | . 20 | | | | 3.17.1 General-purpose timers (TIM2 to TIM5, TIM12 to TIM17, TIM19) | . 21 | | | | 3.17.2 Basic timers (TIM6, TIM7, TIM18) | . 21 | | | | 3.17.3 | Independent watchdog (IWDG) | . 22 | |---|--------|----------------|----------------------------------------------------------------------------------|------| | | | 3.17.4 | System window watchdog (WWDG) | . 22 | | | | 3.17.5 | SysTick timer | . 22 | | | 3.18 | Real-tim | ne clock (RTC) and backup registers | 22 | | | 3.19 | Inter-int | egrated circuit interface (I <sup>2</sup> C) | 23 | | | 3.20 | Univers | al synchronous/asynchronous receiver transmitter (USART) | 24 | | | 3.21 | Serial p | eripheral interface (SPI)/Inter-integrated sound interfaces (I <sup>2</sup> S) . | 24 | | | 3.22 | | finition multimedia interface (HDMI) - consumer nics control (CEC) | 25 | | | 3.23 | Controll | er area network (CAN) | 25 | | | 3.24 | Serial w | rire JTAG debug port (SWJ-DP) | 25 | | | 3.25 | Embedo | ded trace macrocell™ | 26 | | 4 | Pinou | ıts and | pin description | 27 | | | | | | | | 5 | Memo | ory map | ping | 48 | | 6 | Electi | rical cha | aracteristics | 52 | | | 6.1 | Parame | ter conditions | 52 | | | | 6.1.1 | Minimum and maximum values | . 52 | | | | 6.1.2 | Typical values | . 52 | | | | 6.1.3 | Typical curves | . 52 | | | | 6.1.4 | Loading capacitor | . 52 | | | | 6.1.5 | Pin input voltage | . 52 | | | | 6.1.6 | Power supply scheme | . 53 | | | | 6.1.7 | Current consumption measurement | . 54 | | | 6.2 | Absolute | e maximum ratings | 55 | | | 6.3 | Operation | ng conditions | 57 | | | | 6.3.1 | General operating conditions | . 57 | | | | 6.3.2 | Operating conditions at power-up / power-down | . 58 | | | | 6.3.3 | Embedded reference voltage | . 59 | | | | 6.3.4 | Supply current characteristics | . 60 | | | | 6.3.5 | Wakeup time from low-power mode | . 69 | | | | | Estamal de de como elementariation | 70 | | | | 6.3.6 | External clock source characteristics | | | | | 6.3.6<br>6.3.7 | Internal clock source characteristics | | | | | | | . 75 | | | | 6.3.9 | Memory characteristics | 77 | |---|------|----------|---------------------------------------------|----| | | | 6.3.10 | EMC characteristics | 78 | | | | 6.3.11 | Electrical sensitivity characteristics | 79 | | | | 6.3.12 | I/O current injection characteristics | 80 | | | | 6.3.13 | I/O port characteristics | 82 | | | | 6.3.14 | NRST and NPOR pins characteristics | 86 | | | | 6.3.15 | Communications interfaces | 88 | | | | 6.3.16 | 12-bit ADC characteristics | 95 | | | | 6.3.17 | DAC electrical specifications | 98 | | | | 6.3.18 | Comparator characteristics | 00 | | | | 6.3.19 | Temperature sensor characteristics | 01 | | | | 6.3.20 | V <sub>BAT</sub> monitoring characteristics | 02 | | | | 6.3.21 | Timer characteristics | 02 | | | | 6.3.22 | CAN (controller area network) interface | 03 | | | | 6.3.23 | SDADC characteristics | 03 | | 7 | Pack | kage cha | aracteristics | 10 | | | 7.1 | Packag | ge mechanical data1 | 10 | | | 7.2 | | al characteristics | | | | | 7.2.1 | Reference document | 19 | | | | 7.2.2 | Selecting the product temperature range | 20 | | 8 | Part | numbei | ring | 22 | | 9 | Revi | sion his | story | 23 | STM32F383xx List of tables # List of tables | <del>-</del> | | _ | |--------------|---------------------------------------------------------------------------------------|-----| | Table 1. | Device summary | | | Table 2. | Device overview | | | Table 3. | Capacitive sensing GPIOs available on STM32F383xx devices | | | Table 4. | No. of capacitive sensing channels available on STM32F383xx devices | | | Table 5. | Timer feature comparison | | | Table 6. | Comparison of I <sup>2</sup> C analog and digital filters | | | Table 7. | STM32F383xx I <sup>2</sup> C implementation | | | Table 8. | STM32F383xx USART implementation | 24 | | Table 9. | STM32F383xx SPI/I2S implementation | 25 | | Table 10. | Legend/abbreviations used in the pinout table | 32 | | Table 11. | STM32F383xx pin definitions | 33 | | Table 12. | Alternate functions for port PA | 41 | | Table 13. | Alternate functions for port PB | | | Table 14. | Alternate functions for port PC | | | Table 15. | Alternate functions for port PD | | | Table 16. | Alternate functions for port PE | | | Table 17. | Alternate functions for port PF | | | Table 18. | STM32F383xx peripheral register boundary addresses | | | Table 19. | Voltage characteristics | | | Table 10. | Current characteristics | | | Table 20. | Thermal characteristics. | | | Table 21. | General operating conditions | | | Table 22. | | | | | Operating conditions at power-up / power-down | | | Table 24. | Embedded internal reference voltage calibration values | | | Table 25. | Embedded internal reference voltage | | | Table 26. | Typical and maximum current consumption from $V_{DD}$ supply at VDD = 1.8 V | | | Table 27. | Typical and maximum current consumption from V <sub>DDA</sub> supply | | | Table 28. | Typical and maximum V <sub>DD</sub> consumption in Stop mode | | | Table 29. | Typical and maximum V <sub>DDA</sub> consumption in Stop mode | | | Table 30. | Typical current consumption in Run mode, code with data processing running from Flash | | | Table 31. | Typical current consumption in Sleep mode, code running from Flash or RAM | | | Table 32. | Switching output I/O current consumption | | | Table 33. | Peripheral current consumption | 68 | | Table 34. | Low-power mode wakeup timings | 70 | | Table 35. | High-speed external user clock characteristics | | | Table 36. | Low-speed external user clock characteristics | 71 | | Table 37. | HSE oscillator characteristics | | | Table 38. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | 74 | | Table 39. | HSI oscillator characteristics | | | Table 40. | LSI oscillator characteristics | 76 | | Table 41. | PLL characteristics | 76 | | Table 42. | Flash memory characteristics | | | Table 43. | Flash memory endurance and data retention | 77 | | Table 44. | EMS characteristics | | | Table 45. | EMI characteristics | | | Table 46. | ESD absolute maximum ratings | | | Table 47. | Electrical sensitivities | | | Table 48. | I/O current injection susceptibility | | | I ADIC TO. | TO Carrott injudicit cacceptionity | J 1 | List of tables STM32F383xx | Table 49. | I/O static characteristics | |-----------|-------------------------------------------------------------------------------| | Table 50. | Output voltage characteristics | | Table 51. | I/O AC characteristics | | Table 52. | NRST pin characteristics | | Table 53. | NPOR pin characteristics | | Table 54. | I2C characteristics | | Table 55. | I <sup>2</sup> C analog filter characteristics | | Table 56. | SPI characteristics | | Table 57. | I <sup>2</sup> S characteristics | | Table 58. | ADC characteristics | | Table 59. | R <sub>SRC</sub> max for f <sub>ADC</sub> = 14 MHz | | Table 60. | ADC accuracy | | Table 61. | DAC characteristics | | Table 62. | Comparator characteristics | | Table 63. | Temperature sensor calibration values101 | | Table 64. | TS characteristics | | Table 65. | V <sub>BAT</sub> monitoring characteristics | | Table 66. | TIMx characteristics | | Table 67. | IWDG min/max timeout period at 40 kHz (LSI)102 | | Table 68. | WWDG min-max timeout value @72 MHz (PCLK)103 | | Table 69. | SDADC characteristics | | Table 70. | VREFSD+ pin characteristics | | Table 71. | UFBGA100 – ultra fine pitch ball grid array, 7 x 7 mm, 0.50 mm pitch, package | | | mechanical data | | Table 72. | WLCSP66 – 0.400 mm pitch wafer level chip size package mechanical data | | Table 73. | LQPF100 – 14 x 14 mm low-profile quad flat package mechanical data | | Table 74. | LQFP64 – 10 x 10 mm low-profile quad flat package mechanical data | | Table 75. | LQFP48 – 7 x 7 mm, low-profile quad flat package mechanical data117 | | Table 76. | Package thermal characteristics119 | | Table 77. | Ordering information scheme | | Table 78. | Document revision history | STM32F383xx List of figures # List of figures | Figure 1. | Block diagram | | |------------|--------------------------------------------------------------------------|-----| | Figure 2. | STM32F383xx LQFP48 pinout | | | Figure 3. | STM32F383xx LQFP64 pinout | | | Figure 4. | STM32F383xx LQFP100 pinout | | | Figure 5. | STM32F383xx BGA100 ballout | | | Figure 6. | STM32F383xx WLCSP66 ballout (bottom view) | 31 | | Figure 7. | STM32F383xx memory map | 48 | | Figure 8. | Pin loading conditions | 52 | | Figure 9. | Pin input voltage | 52 | | Figure 10. | Power supply scheme | | | Figure 11. | Current consumption measurement scheme | 54 | | Figure 12. | High-speed external clock source AC timing diagram | 70 | | Figure 13. | Low-speed external clock source AC timing diagram | 71 | | Figure 14. | Typical application with an 8 MHz crystal | | | Figure 15. | Typical application with a 32.768 kHz crystal | 75 | | Figure 16. | HSI oscillator accuracy characterization results | 76 | | Figure 17. | TC and TTa I/O input characteristics | 83 | | Figure 18. | Five volt tolerant (FT and FTf) I/O input characteristics | 83 | | Figure 19. | I/O AC characteristics definition | | | Figure 20. | Recommended NRST pin protection | 87 | | Figure 21. | I <sup>2</sup> C bus AC waveforms and measurement circuit | | | Figure 22. | SPI timing diagram - slave mode and CPHA = 0 | 91 | | Figure 23. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup> | 91 | | Figure 24. | SPI timing diagram - master mode <sup>(1)</sup> | 92 | | Figure 25. | I <sup>2</sup> S slave timing diagram (Philips protocol) <sup>(1)</sup> | 94 | | Figure 26. | I <sup>2</sup> S master timing diagram (Philips protocol) <sup>(1)</sup> | 94 | | Figure 27. | ADC accuracy characteristics | 97 | | Figure 28. | Typical connection diagram using the ADC | 97 | | Figure 29. | 12-bit buffered /non-buffered DAC | 99 | | Figure 30. | UFBGA100 – ultra fine pitch ball grid array, 7 x 7 mm, 0.50 mm pitch, | | | | package outline | 111 | | Figure 31. | WLCSP66 – 0.400 mm pitch wafer level chip size package outline | 112 | | Figure 32. | LQFP100 –14 x 14 mm 100-pin low-profile quad flat package outline | 113 | | Figure 33. | LQFP100 recommended footprint | 114 | | Figure 34. | LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package outline | 115 | | Figure 35. | LQFP64 recommended footprint | 116 | | Figure 36. | LQFP48 – 7 x 7 mm, 48-pin low-profile quad flat package outline | 117 | | Figure 37. | LQFP48 recommended footprint | | | Figure 38. | LQFP64 P <sub>D</sub> max vs. T <sub>A</sub> | 121 | Introduction STM32F383xx #### 1 Introduction This datasheet provides the ordering information and mechanical device characteristics of the STM32F383xx microcontrollers. This STM32F383xx datasheet should be read in conjunction with the STM32F383xx reference manual. The reference manual is available from the STMicroelectronics website www.st.com. For information on the Cortex™-M4 with FPU core, please refer to: - Cortex<sup>™</sup>-M4 with FPU Technical Reference Manual, available from the www.arm.com website at the following address: http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.subset.cortexm.m4/ index.html - STM32F3xxx and STM32F4xxx Cortex-M4 programming manual (PM0214) available from the www.st.com website at the following address: http://www.st.com/ st-web-ui/static/active/en/resource/technical/document/programming\_manual/ DM00046982.pdf STM32F383xx Description # 2 Description The STM32F383xx family is based on the high-performance ARM® Cortex™-M4 32-bit RISC core operating at a frequency of up to 72 MHz, and embedding a floating point unit (FPU), a memory protection unit (MPU) and an embedded trace macrocell (ETM). The family incorporates high-speed embedded memories (up to 256 Kbyte of Flash memory, up to 32 Kbytes of SRAM), and an extensive range of enhanced I/Os and peripherals connected to two APB buses. The STM32F383xx devices offer one fast 12-bit ADC (1 Msps), up to three 16-bit Sigma delta ADCs, up to two comparators, up to two DACs (DAC1 with 2 channels and DAC2 with 1 channel), a low-power RTC, 9 general-purpose 16-bit timers, two general-purpose 32-bit timers, three basic timers. They also feature standard and advanced communication interfaces: up to two I2Cs, three SPIs, all with muxed I2Ss, three USARTs and CAN. The STM32F383xx family operates in the -40 to +85 $^{\circ}$ C and -40 to +105 $^{\circ}$ C temperature ranges from a 1.8 V $\pm$ 8% power supply. A comprehensive set of power-saving mode allows the design of low-power applications. The STM32F383xx family offers devices in five packages ranging from 48 pins to 100 pins. The set of included peripherals changes with the device chosen. Description STM32F383xx Table 2. Device overview | Peripheral | | STM32F<br>383Cx | | | STM32F<br>383Rx | | | STM32F<br>383Vx | | | |--------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------|-----|-----|------------------|-----|-----|-----------------|-----|-----| | Flash (Kbytes) | Flash (Kbytes) | | 128 | 256 | 64 | 128 | 256 | 64 | 128 | 256 | | SRAM (Kbytes | ) | 16 | 24 | 32 | 16 | 24 | 32 | 16 | 24 | 32 | | General Timers purpose | | 9 (16-bit)<br>2 (32 bit) | | | | | | | | | | | Basic | 3 (16-bit) | | | | | | | | | | | SPI/I2S | | | | | 3 | | | | | | Comm. | I <sup>2</sup> C | | | | | 2 | | | | | | interfaces | USART | | | | | 3 | | | | | | | CAN | 1 | | | | | | | | | | Capacitive sensing channels | | 14 | | | 17 | | 24 | | | | | 12-bit ADCs | | 1 | | | | | | | | | | 16-bit ADCs Si | gma- Delta | 3 | | | | | | | | | | 12-bit DACs ou | itputs | 3 | | | | | | | | | | Analog compar | ator | 2 | | | | | | | | | | Max. CPU freq | uency | 72 MHz | | | | | | | | | | Main operating | voltage | 1.8 V +/- 8% | | | | | | | | | | 16-bit SDADC operating voltage | | 2.2 to 3.6 V | | | | | | | | | | Operating temperature | | Ambient operating temperature: -40 to 85 °C / -40 to 105 °C Junction temperature: -40 to 105 °C / -40 to 125 °C | | | | | | | | | | Packages | | LQFP48 LQFP64, LQFP1 WLCSP66 UFBGA1 | | | LQFP10<br>FBGA10 | | | | | | <sup>1.</sup> UFBGA100 package available on 256-KB versions only. STM32F383xx **Description** Figure 1. Block diagram AF: alternate function on I/O pins. Example given for STM32F383xx device. #### 3 Functional overview #### 3.1 ARM® Cortex™-M4 core with embedded Flash and SRAM The ARM Cortex-M4 processor is the latest generation of ARM processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts. The ARM Cortex-M4 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices. The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution. Its single precision FPU speeds up software development by using metalanguage development tools, while avoiding saturation. With its embedded ARM core, the STM32F383xx family is compatible with all ARM tools and software. Figure 1 shows the general block diagram of the STM32F383xx family. # 3.2 Memory protection unit The memory protection unit (MPU) is used to separate the processing of tasks from the data protection. The MPU can manage up to 8 protection areas that can all be further divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory. The memory protection unit is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed. The MPU is optional and can be bypassed for applications that do not need it. The Cortex-M4 processor is a high performance 32-bit processor designed for the microcontroller market. It offers significant benefits to developers, including: - Outstanding processing performance combined with fast interrupt handling - Enhanced system debug with extensive breakpoint and trace capabilities - Efficient processor core, system and memories - Ultralow power consumption with integrated sleep modes - Platform security robustness with optional integrated memory protection unit (MPU). With its embedded ARM core, the STM32F383xx devices are compatible with all ARM development tools and software. ## 3.3 Embedded Flash memory All STM32F383xx devices feature up to 256 Kbytes of embedded Flash memory available for storing programs and data. The Flash memory access time is adjusted to the CPU clock frequency (0 wait state from 0 to 24 MHz, 1 wait state from 24 to 48 MHz and 2 wait states above). ### 3.4 Cyclic redundancy check (CRC) calculation unit The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator polynomial value and size. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at linktime and stored at a given memory location. #### 3.5 Embedded SRAM All STM32F383xx devices feature up to 32 Kbytes of embedded SRAM with hardware parity check. The memory can be accessed in read/write at CPU clock speed with 0 wait states. #### 3.6 Boot modes At startup, Boot0 pin and Boot1 option bit are used to select one of three boot options: - Boot from user Flash - Boot from system memory - Boot from embedded SRAM The boot loader is located in system memory. It is used to reprogram the Flash memory by using USART1 (PA9/PA10), USART2 (PD5/PD6) or I2C (PB6/PB7). # 3.7 Power management #### 3.7.1 Power supply schemes - $V_{DD}$ : external power supply for I/Os and core. It is provided externally through $V_{DD}$ pins, and can be 1.8 V +/- 8%. - $V_{DDA} = 1.65 \text{ to } 3.6 \text{ V}$ : - external analog power supplies for Reset blocks, RCs and PLL - supply voltage for 12-bit ADC, DACs and comparators (minimum voltage to be applied to V<sub>DDA</sub> is 2.4 V when the 12-bit ADC and DAC are used). - V<sub>DDSD12</sub> and V<sub>DDSD3</sub> = 2.2 to 3.6 V: supply voltages for SDADC1/2 and SDADCD3 sigma delta ADCs. Independent from V<sub>DD</sub>/V<sub>DDA</sub>. - V<sub>BAT</sub>: must be always connected to V<sub>DD</sub> power supply. #### 3.7.2 Power supply supervisor Device power on reset is controlled through the external NPOR pin. The device remains in reset mode when NPOR is held low. NPOR pin has an internal pull-up resistor so the external driver can be open drain type. To guarantee a proper power-on reset, the NPOR pin must be held low until V<sub>DD</sub> is stable. When V<sub>DD</sub> is stable, the reset state can be exited by: - either putting the NPOR pin in high impedance. NPOR pin has an internal pull up. - or forcing the pin to high level by connecting it to V<sub>DDA</sub>. #### 3.7.3 Low-power modes The STM32F383xx supports two low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: #### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. #### Stop mode Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The device can be woken up from Stop mode by any of the EXTI line. The EXTI line source can be one of the 16 external lines, the PVD output, the USARTs, the I2Cs, the CEC and the RTC alarm. ## 3.8 Clocks and startup System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-32 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example with failure of an indirectly used external oscillator). Several prescalers allow to configure the AHB frequency, the high speed APB (APB2) and the low speed APB (APB1) domains. The maximum frequency of the AHB and the high speed APB domains is 72 MHz, while the maximum allowed frequency of the low speed APB domain is 36 MHz. # 3.9 General-purpose input/outputs (GPIOs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high current capable except for analog inputs. The I/Os alternate function configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers. Do not reconfigure GPIO pins which are not present on 48 and 64 pin packages to the analog mode. Additional current consumption in the range of tens of $\mu A$ per pin can be observed if $V_{DDA}$ is higher than $V_{DDIO}$ . # 3.10 Direct memory access (DMA) The flexible 12-channel, general-purpose DMA is able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The DMA controller supports circular buffer management, avoiding the generation of interrupts when the controller reaches the end of the buffer. Each channel is connected to dedicated hardware DMA requests, with software trigger support for each channel. Configuration is done by software and transfer sizes between source and destination are independent. The two DMAs can be used with the main peripherals: SPIs, I2Cs, USARTs, DACs, ADC, SDADCs, general-purpose timers. # 3.11 Interrupts and events #### 3.11.1 Nested vectored interrupt controller (NVIC) The STM32F383xx devices embed a nested vectored interrupt controller (NVIC) able to handle up to 60 maskable interrupt channels and 16 priority levels. The NVIC benefits are the following: - Closely coupled NVIC gives low latency interrupt processing - Interrupt entry vector table address passed directly to the core - Closely coupled NVIC core interface - Allows early processing of interrupts - Processing of late arriving higher priority interrupts - Support for tail chaining - Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead The NVIC hardware block provides flexible interrupt management features with minimal interrupt latency. ### 3.11.2 Extended interrupt/event controller (EXTI) The extended interrupt/event controller consists of 29 edge detector lines used to generate interrupt/event requests and wake-up the system. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the internal clock period. Up to 84 GPIOs can be connected to the 16 external interrupt lines. ### 3.12 12-bit analog-to-digital converter (ADC) The 12-bit analog-to-digital converter is based on a successive approximation register (SAR) architecture. It has up to 16 external channels (AlN15:0) and 3 internal channels (temperature sensor, voltage reference, $V_{BAT}$ voltage measurement) performing conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs. The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds. The events generated by the timers (TIMx) can be internally connected to the ADC start and injection trigger, respectively, to allow the application to synchronize A/D conversion and timers. #### 3.12.1 Temperature sensor The temperature sensor (TS) generates a voltage $V_{\text{SENSE}}$ that varies linearly with temperature. The temperature sensor is internally connected to the ADC\_IN16 input channel which is used to convert the sensor output voltage into a digital value. The sensor provides good linearity but it has to be calibrated to obtain good overall accuracy of the temperature measurement. As the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only. To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by ST in the system memory area, accessible in read-only mode. See *Table 63: Temperature sensor calibration values on page 101.* #### 3.12.2 Internal voltage reference (V<sub>REFINT</sub>) The internal voltage reference ( $V_{REFINT}$ ) provides a stable (bandgap) voltage output for the ADC and Comparators. $V_{REFINT}$ is internally connected to the ADC\_IN17 input channel. The precise voltage of $V_{REFINT}$ is individually measured for each part by ST during production test and stored in the system memory area. It is accessible in read-only mode. #### 3.12.3 V<sub>BAT</sub> battery voltage monitoring This embedded hardware feature allows the application to measure the $V_{BAT}$ battery voltage using the internal ADC channel ADC\_IN18. As the $V_{BAT}$ voltage may be higher than $V_{DDA}$ , and thus outside the ADC input range, the $V_{BAT}$ pin is internally connected to a divider by 2. As a consequence, the converted digital value is half the $V_{BAT}$ voltage. ## 3.13 16-bit sigma delta analog-to-digital converters (SDADC) Up to three 16-bit sigma-delta analog-to-digital converters are embedded in the STM32F383xx. They have up to two separate supply voltages allowing the analog function voltage range to be independent from the STM32F383xx power supply. They share up to 21 input pins which may be configured in any combination of single-ended (up to 21) or differential inputs (up to 11). The conversion speed is up to 16.6 ksps for each SDADC when converting multiple channels and up to 50 ksps per SDADC if single channel conversion is used. There are two conversion modes: single conversion mode or continuous mode, capable of automatically scanning any number of channels. The data can be automatically stored in a system RAM buffer, reducing the software overhead. A timer triggering system can be used in order to control the start of conversion of the three SDADCs and/or the 12-bit fast ADC. This timing control is very flexible, capable of triggering simultaneous conversions or inserting a programmable delay between the ADCs. Up to two external reference pins (VREFSD+, VREFSD-) and an internal 1.2/1.8 V reference can be used in conjunction with a programmable gain (x0.5 to x32) in order to fine-tune the input voltage range of the SDADC. # 3.14 Digital-to-analog converter (DAC) The devices feature up to two 12-bit buffered DACs with three output channels that can be used to convert three digital signals into three analog voltage signal outputs. The internal structure is composed of integrated resistor strings and an amplifier in inverting configuration. This digital Interface supports the following features: - Up to two DAC converters with three output channels: - DAC1 with two output channels - DAC2 with one output channel. - 8-bit or 10-bit monotonic output - · Left or right data alignment in 12-bit mode - Synchronized update capability - Noise-wave generation - triangular-wave generation - Dual DAC channel independent or simultaneous conversions (DAC1 only) - DMA capability for each channel - External triggers for conversion ### 3.15 Fast comparators (COMP) The STM32F383xx embeds up to 2 comparators with rail-to-rail inputs and high-speed output. The reference voltage can be internal or external (delivered by an I/O). The threshold can be one of the following: - DACs channel outputs - External I/O - Internal reference voltage (V<sub>REFINT</sub>) or submultiple (1/4 V<sub>REFINT</sub>, 1/2 V<sub>REFINT</sub> and 3/4 V<sub>REFINT</sub>) The comparators can be combined into a window comparator. Both comparators can wake up the device from Stop mode and generate interrupts and breaks for the timers. ## 3.16 Touch sensing controller (TSC) The devices provide a simple solution for adding capacitive sensing functionality to any application. Capacitive sensing technology is able to detect the presence of a finger near an electrode which is protected from direct touch by a dielectric (glass, plastic, ...). The capacitive variation introduced by the finger (or any conductive object) is measured using a proven implementation based on a surface charge transfer acquisition principle. It consists of charging the electrode capacitance and then transferring a part of the accumulated charges into a sampling capacitor until the voltage across this capacitor has reached a specific threshold. To limit the CPU bandwidth usage this acquisition is directly managed by the hardware touch sensing controller and only requires few external components to operate. The touch sensing controller is fully supported by the STMTouch touch sensing firmware library, which is free to use and allows touch sensing functionality to be implemented reliably in the end application. Up to 24 touch sensing electrodes can be controlled by the TSC. The touch sensing I/Os are organized in 8 acquisition groups, with up to 4 I/Os in each group. | Group | Capacitive sensing signal name | Pin name | |-------|--------------------------------|----------| | | TSC_G1_IO1 | PA0 | | 1 | TSC_G1_IO2 | PA1 | | 1 | TSC_G1_IO3 | PA2 | | | TSC_G1_IO4 | PA3 | | 2 | TSC_G2_IO1 | PA4 | | | TSC_G2_IO2 | PA5 | | 2 | TSC_G2_IO3 | PA6 | | | TSC_G2_IO4 | PA7 | | Group | Capacitive sensing<br>signal name | Pin<br>name | |-------|-----------------------------------|-------------| | | TSC_G5_IO1 | PB3 | | 5 | TSC_G5_IO2 | PB4 | | 3 | TSC_G5_IO3 | PB6 | | | TSC_G5_IO4 | PB7 | | 6 | TSC_G6_IO1 | PB14 | | | TSC_G6_IO2 | PB15 | | | TSC_G6_IO3 | PD8 | | | TSC_G6_IO4 | PD9 | Table 3. Capacitive sensing GPIOs available on STM32F383xx devices (continued) | Group | Capacitive sensing signal name | Pin name | |-------|--------------------------------|----------| | | TSC_G3_IO1 | PC4 | | 3 | TSC_G3_IO2 | PC5 | | 3 | TSC_G3_IO3 | PB0 | | | TSC_G3_IO4 | PB1 | | | TSC_G4_IO1 | PA9 | | 4 | TSC_G4_IO2 | PA10 | | 4 | TSC_G4_IO3 | PA13 | | | TSC_G4_IO4 | PA14 | | Group | Capacitive sensing signal name | Pin<br>name | |-------|--------------------------------|-------------| | 7 | TSC_G7_IO1 | PE2 | | | TSC_G7_IO2 | PE3 | | | TSC_G7_IO3 | PE4 | | | TSC_G7_IO4 | PE5 | | 8 | TSC_G8_IO1 | PD12 | | | TSC_G8_IO2 | PD13 | | | TSC_G8_IO3 | PD14 | | | TSC_G8_IO4 | PD15 | Table 4. No. of capacitive sensing channels available on STM32F383xx devices | Analog I/O group | Number of capacitive sensing channels | | | | |---------------------------------------|---------------------------------------|-------------|-------------|--| | Analog I/O group | STM32F383Cx | STM32F383Rx | STM32F383Vx | | | G1 | 3 | 3 | 3 | | | G2 | 2 | 3 | 3 | | | G3 | 1 | 3 | 3 | | | G4 | 3 | 3 | 3 | | | G5 | 3 | 3 | 3 | | | G6 | 2 | 2 | 3 | | | G7 | 0 | 0 | 3 | | | G8 | 0 | 0 | 3 | | | Number of capacitive sensing channels | 14 | 17 | 24 | | # 3.17 Timers and watchdogs The STM32F383xx includes two 32-bit and nine 16-bit general-purpose timers, three basic timers, two watchdog timers and a SysTick timer. The table below compares the features of the advanced control, general purpose and basic timers. Table 5. Timer feature comparison | Timer type | Timer | Counter resolution | Counter<br>type | Prescaler<br>factor | DMA request generation | Capture/<br>compare<br>channels | Complemen-<br>tary outputs | |---------------------|-------------------------|--------------------|----------------------|---------------------------------------|------------------------|---------------------------------|----------------------------| | General-<br>purpose | TIM2<br>TIM5 | 32-bit | Up, Down,<br>Up/Down | Any integer<br>between 1<br>and 65536 | Yes | 4 | 0 | | General-<br>purpose | TIM3,<br>TIM4,<br>TIM19 | 16-bit | Up, Down,<br>Up/Down | Any integer<br>between 1<br>and 65536 | Yes | 4 | 0 | | General-<br>purpose | TIM12 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | No | 2 | 0 | | General-<br>purpose | TIM15 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 2 | 1 | | General-<br>purpose | TIM13,<br>TIM14 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | No | 1 | 0 | | General-<br>purpose | TIM16,<br>TIM17 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 1 | 1 | | Basic | TIM6,<br>TIM7,<br>TIM18 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 0 | 0 | #### 3.17.1 General-purpose timers (TIM2 to TIM5, TIM12 to TIM17, TIM19) There are eleven synchronizable general-purpose timers embedded in the STM32F383xx (see *Table 5* for differences). Each general-purpose timer can be used to generate PWM outputs, or act as a simple time base. • TIM2, 3, 4, 5 and 19 These five timers are full-featured general-purpose timers: - TIM2 and TIM5 have 32-bit auto-reload up/downcounters and 32-bit prescalers - TIM3, 4, and 19 have 16-bit auto-reload up/downcounters and 16-bit prescalers These timers all feature 4 independent channels for input capture/output compare, PWM or one-pulse mode output. They can work together, or with the other general-purpose timers via the Timer Link feature for synchronization or event chaining. The counters can be frozen in debug mode. All have independent DMA request generation and support quadrature encoders. TIM12, 13, 14, 15, 16, 17 These six timers general-purpose timers with mid-range features: They have 16-bit auto-reload upcounters and 16-bit prescalers. - TIM12 has 2 channels - TIM13 and TIM14 have 1 channel - TIM15 has 2 channels and 1 complementary channel - TIM16 and TIM17 have 1 channel and 1 complementary channel All channels can be used for input capture/output compare, PWM or one-pulse mode output. The timers can work together via the Timer Link feature for synchronization or event chaining. The timers have independent DMA request generation. The counters can be frozen in debug mode. ### 3.17.2 Basic timers (TIM6, TIM7, TIM18) These timers are mainly used for DAC trigger generation. They can also be used as a generic 16-bit time base. #### 3.17.3 Independent watchdog (IWDG) The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stopmode. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode. #### 3.17.4 System window watchdog (WWDG) The system window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the APB1 clock (PCLK1) derived from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode. #### 3.17.5 SysTick timer This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features: - A 24-bit down counter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0 - Programmable clock source # 3.18 Real-time clock (RTC) and backup registers The RTC and the backup registers are supplied through V<sub>DD</sub>supply pin. The backup registers are thirty two 32-bit registers used to store 128 bytes of user application data. They are not reset by a system or power reset. The RTC is an independent BCD timer/counter. Its main features are the following: - Calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format. - Automatic correction for 28th, 29th (leap year), 30th and 31st day of the month. - 2 programmable alarms with wake up from Stop mode capability. - Periodic wakeup unit with programmable resolution and period. - On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock. - Digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy. - 3 anti-tamper detection pins with programmable filter. The MCU can be woken up from Stop mode on tamper event detection. - Timestamp feature which can be used to save the calendar content. This function can triggered by an event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop mode on timestamp event detection. - Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision. DocID023367 Rev 2 The RTC clock sources can be: - A 32.768 kHz external crystal - A resonator or oscillator - The internal low-power RC oscillator (typical frequency of 40 kHz) - The high-speed external clock divided by 32 # 3.19 Inter-integrated circuit interface (I<sup>2</sup>C) Up to two $I^2C$ bus interfaces can operate in multimaster and slave modes. They can support standard (up to 100 kHz), fast (up to 400 kHz) and fast mode + (up to 1 MHz) modes with 20 mA output drive. They support 7-bit and 10-bit addressing modes, multiple 7-bit slave addresses (2 addresses, 1 with configurable mask). They also include programmable analog and digital noise filters. Table 6. Comparison of I<sup>2</sup>C analog and digital filters | | Analog filter | Digital filter | |----------------------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------| | Pulse width of suppressed spikes | ≥ 50 ns | Programmable length from 1 to 15 I <sup>2</sup> C peripheral clocks | | Benefits | Available in Stop mode | Extra filtering capability vs. standard requirements. Stable length | | Drawbacks | Variations depending on temperature, voltage, process | Wakeup from Stop on address<br>match is not available when digital<br>filter is enabled | In addition, they provide hardware support for SMBUS 2.0 and PMBUS 1.1: ARP capability, Host notify protocol, hardware CRC (PEC) generation/verification, timeout verifications and ALERT protocol management. They also have a clock domain independent from the CPU clock, allowing the application to wake up the MCU from Stop mode on address match. The I<sup>2</sup>C interfaces can be served by the DMA controller Refer to Table 7 for the differences between I2C1 and I2C2. Table 7. STM32F383xx I<sup>2</sup>C implementation | I <sup>2</sup> C features <sup>(1)</sup> | I2C1 | I2C2 | |-------------------------------------------------------------|------|------| | 7-bit addressing mode | Х | Х | | 10-bit addressing mode | Х | Х | | Standard mode (up to 100 kbit/s) | Х | Х | | Fast mode (up to 400 kbit/s) | Х | Х | | Fast Mode Plus with 20mA output drive I/Os (up to 1 Mbit/s) | Х | Х | | Independent clock | Х | Х | | SMBus | Х | Х | | Wakeup from STOP | Х | Х | <sup>1.</sup> X = supported. # 3.20 Universal synchronous/asynchronous receiver transmitter (USART) The STM32F383xx embeds three universal synchronous/asynchronous receiver transmitters (USART1, USART2 and USART3). All USARTs interfaces are able to communicate at speeds of up to 9 Mbit/s. They provide hardware management of the CTS and RTS signals, they support IrDA SIR ENDEC, the multiprocessor communication mode, the single-wire half-duplex communication mode, Smartcard mode (ISO/IEC 7816 compliant), autobaudrate feature and have LIN Master/Slave capability. The USART interfaces can be served by the DMA controller. Refer to Table 8 for the features of USART1, USART2 and USART3. | USART modes/features <sup>(1)</sup> | USART1 | USART2 | USART3 | |---------------------------------------------|--------|--------|--------| | Hardware flow control for modem | Х | Х | Х | | Continuous communication using DMA | Х | Х | Х | | Multiprocessor communication | Х | Х | Х | | Synchronous mode | Х | Х | Х | | Smartcard mode | Х | Х | Х | | Single-wire half-duplex communication | Х | Х | Х | | IrDA SIR ENDEC block | Х | Х | Х | | LIN mode | Х | Х | Х | | Dual clock domain and wakeup from Stop mode | Х | Х | Х | | Receiver timeout interrupt | Х | Х | Х | | Modbus communication | Х | Х | Х | | Auto baud rate detection | Х | Х | Х | | Driver Enable | Х | Х | Х | Table 8. STM32F383xx USART implementation # 3.21 Serial peripheral interface (SPI)/Inter-integrated sound interfaces (I<sup>2</sup>S) Up to three SPIs are able to communicate at up to 18 Mbits/s in slave and master modes in full-duplex and half-duplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. The hardware CRC generation/verification supports basic SD Card/MMC modes. The SPIs can be served by the DMA controller. Three standard I<sup>2</sup>S interfaces (multiplexed with SPI1, SPI2 and SPI3) are available, that can be operated in master or slave mode. These interfaces can be configured to operate with 16/32 bit resolution, as input or output channels. Audio sampling frequencies from 8 kHz up to 192 kHz are supported. When either or both of the I<sup>2</sup>S interfaces is/are configured in <sup>1.</sup> X = supported. master mode, the master clock can be output to the external DAC/CODEC at 256 times the sampling frequency. All I2S interfaces can operate in half-duplex mode only. Refer to Table 9 for the features between SPI1, SPI2 and SPI3. Table 9. STM32F383xx SPI/I2S implementation | SPI features <sup>(1)</sup> | SPI1 | SPI2 | SPI3 | |-----------------------------|------|------|------| | Hardware CRC calculation | Х | X | Х | | Rx/Tx FIFO | Х | Х | Х | | NSS pulse mode | Х | Х | Х | | I2S mode | Х | Х | Х | | TI mode | Х | Х | Х | | I2S full-duplex mode | | | | <sup>1.</sup> X = supported. # 3.22 High-definition multimedia interface (HDMI) - consumer electronics control (CEC) The device embeds a HDMI-CEC controller that provides hardware support for the Consumer Electronics Control (CEC) protocol (Supplement 1 to the HDMI standard). This protocol provides high-level control functions between all audiovisual products in an environment. It is specified to operate at low speeds with minimum processing and memory overhead. It has a clock domain independent from the CPU clock, allowing the HDMI\_CEC controller to wakeup the MCU from Stop mode on data reception. # 3.23 Controller area network (CAN) The CAN is compliant with specifications 2.0A and B (active) with a bit rate up to 1 Mbit/s. It can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. It has three transmit mailboxes, two receive FIFOs with 3 stages and 14 scalable filter banks. # 3.24 Serial wire JTAG debug port (SWJ-DP) The ARM SWJ-DP Interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target. The JTAG TMS and TCK pins are shared respectively with SWDIO and SWCLK and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP.