# 2.7V-to-18V, 1.2A, Bipolar Stepper Motor Driver with Integrated MOSFETs

### **DESCRIPTION**

The MP6508 is a bipolar stepper-motor driver with dual, built-in full-bridges consisting of N-channel power MOSFETs.

It operates from a supply voltage ranging from 2.7V to 18V and can deliver motor current up to 1.2A per channel. The Internal safety features include over-current protection(OCP), under-voltage lockout protection(UVLO) and thermal shutdown. A fault output flag is available to indicate OCP and thermal shutdown.

The MP6508 comes in both 16-pin, 5.0mmx6.4mm TSSOP-EP and 4mmx4mm QFN package with an exposed thermal pad on the backside.

### **FEATURES**

- Wide 2.7V to 18V Input Voltage Range
- Two Internal Full Bridge Drivers
- Low On Resistance(HS:250mΩ; LS:250mΩ)
- Internal Charger Pump for the High-Side Driver
- Low Quiescent Current:1.6mA
- Low Sleep Current: 1uA
- Over-Current Protection
- Thermal Shutdown and UVLO Protection
- Fault Indication Output
- Thermally-Enhanced Surface-Mount Package

# **APPLICATIONS**

- POS Printers
- Video Security Camera
- Digital Still Cameras
- Battery Powered Toys

All MPS parts are lead-free, halogen free, and adhere to the RoHS directive. For MPS green status, please visit MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc.

### TYPICAL APPLICATION



**Stepper Motor Application** 



**Dual DC Motor Application** 



# ORDERING INFORMATION

| Part Number |            | Package          | Top Marking |  |  |
|-------------|------------|------------------|-------------|--|--|
|             | MP6508GF*  | TSSOP-16 EP      | See Belows  |  |  |
| Γ           | MP6508GR** | QFN-16 (4mmx4mm) | See Belows  |  |  |

\* For Tape & Reel, add suffix –Z (e.g. MP6508GF–Z); \*\*For Tape & Reel, add suffix –Z (e.g. MP6508GR–Z);

# **TOP MARKING (MP6508GF)**

MPSYYWW MP6508 LLLLLL

MPS: MPS prefix; YY: year code; WW: week code:

MP6508: product code of MP6508GF;

LLLLL: lot number;

# **TOP MARKING (MP6508GR)**

MPSYWW MP6508 LLLLLL

MPS: MPS prefix; Y: year code; WW: week code:

MP6508: product code of MP6508GR;

LLLLL: lot number;



# PACKAGE REFERENCE



# **ABSOLUTE MAXIMUM RATINGS (1)**

| Supply Voltage V <sub>IN</sub>   | 0.3V to 20V                    |
|----------------------------------|--------------------------------|
| AOUTx Voltage V <sub>AOUTx</sub> | 0.3V to V <sub>IN</sub> +1V    |
| BOUTx Voltage V <sub>BOUTx</sub> | 0.3V to V <sub>IN</sub> +1V    |
| BST Voltage V <sub>BST</sub>     | -0.3V to V <sub>IN</sub> +6.5V |
| Sense Voltage V <sub>SENx</sub>  | 0.3V to 0.5V                   |
| All Other Pins                   | 0.3V to 6.5V                   |
| Junction Temperature             | 150°C                          |
| Lead Temperature                 | 260°C                          |
| Continuous Power Dissipation     | $(T_A = +25^{\circ}C)^{(2)}$   |
| QFN-16 (4mm×4mm)                 |                                |
| TSSOP-16 EP                      |                                |
| Operating Temperature            | 40°C to +85°C                  |

# 

Operating Junction Temp. (T<sub>J</sub>). -40°C to +125°C

| Thermal Resistance (4) | $oldsymbol{	heta}_{JA}$ | $oldsymbol{	heta}_{JC}$ |       |
|------------------------|-------------------------|-------------------------|-------|
| QFN-16(4mm×4mm)        | 46                      | 10                      | .°C/W |
| TSSOP-16 EP            | 45                      | 10                      | .°C/W |

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-to-ambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J$  (MAX)- $T_A$ )/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$ =9V,  $T_A$ =25°C, unless otherwise noted.

| Parameter                       | Symbol                      | Condition                                                              | Min | Тур  | Max | Units |
|---------------------------------|-----------------------------|------------------------------------------------------------------------|-----|------|-----|-------|
| Power Supply                    |                             |                                                                        |     |      |     |       |
| Input Supply Voltage            | V <sub>IN</sub>             |                                                                        | 2.7 |      | 18  | V     |
| Vdd Voltage                     | V <sub>dd</sub>             |                                                                        |     | 4.85 |     | V     |
| <u> </u>                        | I <sub>IN</sub>             | nSLEEP=1, I <sub>OUT</sub> =0,<br>Output disable                       |     | 1.6  | 1.8 | mA    |
| Quiescent Current               | I <sub>IN_SLEEP</sub>       | nSLEEP=0, V <sub>IN</sub> =9V                                          |     |      | 1   | μA    |
| Integrated MOSFETs              |                             |                                                                        |     |      |     |       |
|                                 |                             | I <sub>OUT</sub> =500mA, V <sub>IN</sub> =9V<br>T <sub>J</sub> =25°C   |     | 250  | 350 | mΩ    |
|                                 | D                           | I <sub>OUT</sub> =500mA, V <sub>IN</sub> =2.7V<br>T <sub>J</sub> =25°C |     | 310  | 400 | mΩ    |
|                                 | R <sub>HS</sub>             | I <sub>OUT</sub> =500mA, V <sub>IN</sub> =9V<br>T <sub>J</sub> =85°C   |     | 350  |     | mΩ    |
| Output On Resistance            |                             | I <sub>OUT</sub> =500mA, V <sub>IN</sub> =2.7V<br>T <sub>J</sub> =85°C |     | 400  |     | mΩ    |
| Output Off Resistance           | R <sub>LS</sub>             | I <sub>OUT</sub> =500mA, V <sub>IN</sub> =9V<br>T <sub>J</sub> =25°C   |     | 235  | 350 | mΩ    |
|                                 |                             | I <sub>OUT</sub> =500mA, V <sub>IN</sub> =2.7V<br>T <sub>J</sub> =25°C |     | 310  | 400 | mΩ    |
|                                 |                             | I <sub>OUT</sub> =500mA, V <sub>IN</sub> =9V<br>T <sub>J</sub> =85°C   |     | 310  |     | mΩ    |
|                                 |                             | I <sub>OUT</sub> =500mA, V <sub>IN</sub> =2.7V<br>T <sub>J</sub> =85°C |     | 400  |     | mΩ    |
| Body-Diode Forward<br>Voltage   | V <sub>F</sub>              | I <sub>OUT</sub> =500mA                                                |     |      | 1   | V     |
| Control Logic                   |                             |                                                                        |     |      |     |       |
| UVLO Threshold (Rising)         | V <sub>IN RISE</sub>        |                                                                        |     |      | 2.5 | V     |
| UVLO Hysteresis                 | V <sub>HYS</sub>            |                                                                        | 30  | 75   | 120 | mV    |
| Input Logic 'Low' Threshold     | $V_{IL}$                    |                                                                        |     |      | 0.6 | V     |
| Input Logic 'High' Threshold    | $V_{IH}$                    |                                                                        | 2   |      |     | V     |
| nSLEEP Logic, Low               | V <sub>SLEEP_L</sub>        |                                                                        |     |      | 0.4 | V     |
| nSLEEP Logic, High              | V <sub>SLEEP H</sub>        |                                                                        | 2   |      |     | V     |
| Fault Output Logic, Low         | V <sub>FAULT_L</sub>        | Flag triggered by OTP 1mA Current.                                     |     |      | 200 | mV    |
| Fault Output Leakage<br>Current | I <sub>LEAK_FAULT</sub>     | V <sub>FAULT</sub> =5V                                                 |     |      | 1   | μΑ    |
| Constant Off Time               | $T_{OFF}$                   |                                                                        | 21  | 26   | 31  | μs    |
| Propagation Delay Time          | $T_{ON\_DELAY}(HS)$         | _                                                                      | 100 | 200  | 300 | ns    |
| (On)                            | $T_{ON\_DELAY}(LS)$         | 10mA Source Current                                                    | 20  | 55   | 90  | ns    |
| Propagation Delay Time          | T <sub>OFF_DELAY</sub> (HS) | - 10.117 ( 000100 00110111                                             | 135 | 180  | 225 | ns    |
| (Off)                           | $T_{OFF\_DELAY}(LS)$        |                                                                        | 80  | 130  | 180 | ns    |



# **ELECTRICAL CHARACTERISTICS** (continued)

V<sub>IN</sub>=9V, T<sub>A</sub>=25°C, unless otherwise noted.

| Parameter                             | Symbol             | Condition                                                          | Min  | Тур  | Max  | Units |
|---------------------------------------|--------------------|--------------------------------------------------------------------|------|------|------|-------|
| Cross Over Delay                      | т                  | LS off to HS on for one bridge arm                                 | 350  | 450  | 550  | ns    |
| Cross Over Delay                      | T <sub>CROSS</sub> | HS off to LS on for one bridge arm                                 | 275  | 355  | 435  | ns    |
| Sleep Mode Wakeup Time T <sub>v</sub> |                    | Sleep active high to full bridge turn on (V <sub>BST</sub> =100nF) | 0.65 | 0.75 | 0.9  | ms    |
| Protection Circuitry                  |                    |                                                                    | •    | •    | •    |       |
| Current Limit Sense Trip<br>Voltage   | $V_{REF}$          | ATT1=L, ATT2=L                                                     | 175  | 204  | 233  | mV    |
| Blanking Time                         | T <sub>BLANK</sub> |                                                                    | 2    | 2.5  | 3    | μs    |
| Over Current Trip Level               | I <sub>OCP1</sub>  | High Side                                                          | 2.2  | 3.4  | 4.6  | Α     |
| Over-Current Trip Level               | I <sub>OCP2</sub>  | Low Side                                                           | 1.8  | 2.4  | 3    | Α     |
| Over-Current Deglitch Time            | $T_DEG$            |                                                                    | 0.75 | 1.1  | 1.45 | μs    |
| Over-Current Protection Period        | T <sub>OCP</sub>   |                                                                    | 1.3  | 1.8  | 2.3  | ms    |
| Thermal Shutdown                      |                    |                                                                    |      | 165  |      | °C    |
| Thermal Shutdown<br>Hysteresis        |                    |                                                                    |      | 15   |      | °C    |



## TYPICAL CHARACTERISTICS



-20

-50

10 40

TEMPERATURE(°C)

70 100

130

-20

-50

10

40

TEMPERATURE(°C)

70 100

130

-50 -20

10

40

TEMPERATURE(°C)

70 100 130



# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Performance waveforms are tested on the evaluation board of the Design Example section.  $V_{IN}=12V$ ,  $I_{OUT}=1.2A$ ,  $F_{STEP}=200Hz$ , R+L Load: L=2mH, R=3.3 $\Omega$ ,  $T_A=25$ °C, unless otherwise noted.





© 2017 MPS. All Rights Reserved.



# **PIN FUNCTIONS**

| QFN16<br>Pin # | TSSOP16<br>Pin # | Name  | Description                                                                     |  |  |  |
|----------------|------------------|-------|---------------------------------------------------------------------------------|--|--|--|
| 1              | 3                | SENA  | Channel A Sense. Connect to current sensor resistor for channel A.              |  |  |  |
| 2              | 4                | AOUT2 | Connect to motor winding A.                                                     |  |  |  |
| 3              | 5                | BOUT2 | Connect to motor winding B.                                                     |  |  |  |
| 4              | 6                | SENB  | Channel B Sense. Connect to current sensor resistor for channel B.              |  |  |  |
| 5              | 7                | BOUT1 | Connect to motor winding B.                                                     |  |  |  |
| 6              | 8                | FAULT | Logic low when in over-temperature fault condition.                             |  |  |  |
| 7              | 9                | BIN1  | Gate signal input to control BOUT1.                                             |  |  |  |
| 8              | 10               | BIN2  | Gate signal input to control BOUT2.                                             |  |  |  |
| 9              | 11               | BST   | Charge Pump Output. Connect a 10nF-to-100nF ceramic capacitor to VIN            |  |  |  |
| 10             | 12               | VIN   | Power Supply Input. Ranges from 2.7V to 18V.                                    |  |  |  |
| 11             | 13               | GND   | Ground                                                                          |  |  |  |
| 12             | 14               | VDD   | Internal control and logic supply voltage.                                      |  |  |  |
| 13             | 15               | AIN2  | Gate signal input to control AOUT2.                                             |  |  |  |
| 14             | 14 16 AIN1       |       | Gate signal input to control AOUT1.                                             |  |  |  |
| 15             | 15 1 nSLEEP      |       | Sleep Logic Input. Logic low for sleep mode and logic high to enable the device |  |  |  |
| 16             | 2                | AOUT1 | Connect to motor winding A                                                      |  |  |  |



# **BLOCK DIAGRAM**



**Figure 1: Function Block Diagram** 



### **OPERATION**

The MP6508 is a motor driver that integrates 8 N-channel power MOSFETs for dual, internal full-bridges with 1.2A output current capability over an input voltage range of 2.7V to 18V. It can drive a stepper motor, or two DC motors.

The motor output current can be either controlled by an external pulse width modulator (PWM) or internal PWM current controller.

The MP6508 includes the following fault protections: over-current protection(OCP), under-voltage lockout(UVLO) and over-temperature protection(OTP).

It also provides a low-power sleep mode.

#### **External PWM Current Control**

The motor current can be regulated by applying external PWM signals on the input pins AIN1, AIN2, BIN1 and BIN2. For phase A, the AIN1 and AIN2 input pins control the state of the AOUT1 and AOUT2; similarly for phase B, the BIN1 and BIN2 input pins control the state of the BOUT1 and BOUT2.



Figure 2: Full-Bridge Control Circuit

Figure 2 shows the input signal logic and bridge output state.

Table 1: Full-Bridge Gate Logic

| A/BIN1 | A/BIN2 | A/BOUT1           | A/BOUT2           |
|--------|--------|-------------------|-------------------|
| L      | L      | High<br>Impedance | High<br>Impedance |
| L      | Н      | GND               | VIN               |
| Н      | L      | VIN               | GND               |
| Н      | Н      | GND               | GND               |

In external PWM control mode, the winding's inductive current ramps up when the high-side MOSFET is on and freewheels during the high-side MOSFET's off time to cause the recirculation current.

There are two modes for this recirculation current: slow decay and fast decay, both of which are shown in Figure 3 for forward operation and Figure 4 for reverse operation.



**Figure 3: Forward Operation** 



Figure 4: Reverse Operation

For slow decay mode, the current circulates through the two low-side MOSFETs. For fast decay mode, the current flows through the body diodes of the other diagonal two MOSFETS.

To configure the MP6508 for fast decay mode, apply the PWM signal to one input pin and keep



the other input pin low; for slow decay mode, apply the PWM signal to one input pin and keep the other input pin high. See Table 2 for more configuration details and Figure 5 for detailed waveforms.

**Table 2: PWM Control** 

| A/BIN1  | A/BIN2  | Mode       |  |  |
|---------|---------|------------|--|--|
| H (PWM) | L       | Forward    |  |  |
| L (PWM) | L       | Fast Decay |  |  |
| L       | H (PWM) | Reverse    |  |  |
| L       | L (PWM) | Fast Decay |  |  |
| Н       | L (PWM) | Forward    |  |  |
| Н       | H (PWM) | Slow Decay |  |  |
| L (PWM) | Н       | Reverse    |  |  |
| H (PWM) | Н       | Slow Decay |  |  |



Figure 5: External PWM Current Control Waveform Internal PWM Current Control

For this control method, the motor current is regulated by an internal constant off-time PWM current control circuit as the following:

- Initially, a diagonal pair of MOSFETs turns on so current can flow through the motor winding.
- The current increases in the motor winding, which is sensed by an external sense resistor (R<sub>SENSE</sub>). During the initial blanking time T<sub>BLANK</sub> (3us), the high-side MOSFET always turns on in spite of current limit detection.
- When the voltage across  $R_{\text{SENSE}}$  reaches the internal reference voltage threshold  $V_{\text{TRIP}}$  (200mV), the internal current

- comparator shuts off the high-side MOSFET.
- The stepper motor's inductance causes the current to freewheel through the two low-side MOSFETs (slow decay).
- During this freewheeling time, the current decreases until the internal clock reaches its' constant off time (typically 30µs). After that, the high-side MOSFET is enabled to increase the winding current again.
- The cycle then repeats.

Calculate the current limit as:

$$I_{\text{LIMIT}} = \frac{V_{\text{REF}}}{R_{\text{SENSE}}} \tag{1}$$



Figure 6: Internal PWM Current Control Waveform Sleep Mode

The MP6508 provides low-power standby sleep mode.

Connect the nSLEEP pin to logic low to enable a low-power sleep state. In this state, the two full bridges are disabled and the internal circuits such as the gate drive, internal regulator, and



charge pump all shut down. Connect the nSLEEP pin to logic high to wake up the MP6508 from sleep mode, though there is a delay time of ~1ms until the internal circuitry stabilizes.

### **Blanking Time**

There is usually a current spike during the switching transition due to the body diode's reverse-recovery current or the distributed inductance or capacitance. This current spike requires filtering to prevent it from erroneously shutting down the high-side MOSFET. An internal blanking time  $T_{\text{BLANK}}$  blanks the output of the current sense comparator when the outputs are switched, which is also the minimum on time for high-side MOSFET.

#### **Enable**

If all the inputs (AIN1, AIN2, BIN1 and BIN2) are logic low, the MP6508's outputs are disabled while the charger pump and internal regulator remain active.

### **Synchronous Rectifier**

The MP6508 enters a synchronous rectifier (SR) mode during the constant off-time period when the current limit threshold is exceeded, and the load current freewheels in slow decay SR mode. In slow decay mode, the current freewheels through one low-side MOSFET and the body diode of the other low-side MOSFET to short the winding. The SR mode enables both two low-side MOSFETs, which feature a lower voltage drop and lower power dissipation during decay operation.

#### **Over-Current Protection**

The over-current protection circuit limits the current through the FET by disable the gate driver. If the over-current limit threshold is reached and lasts for longer than the over-current deglitch time, all MOSFETs in the H-bridge will be disabled and the nFAULT pin will be driven low. The driver will remain disabled and is reset to enable state after 2ms(typ). Please note that only the H-bridge in which the OCP is detected will be disabled while the other bridge will operate normally.

Over-current conditions on both high and low side devices; i.e., a short to ground, supply, or across the motor winding will all result in an over-current shutdown. Note that over-current protection does not use the current sense circuitry used for PWM current control, and is independent of the sense resistor value or VREF voltage.

#### **Thermal Shutdown**

The junction temperature of the IC is internally monitored. If the junction temperature exceeds the threshold value (typically 165°C), the converter is shut down (the fault pin goes low) and recoveries once the junction temperature drops to about 150°C (15°C hysteresis).

#### **UVLO** protection

The MP6508 has UVLO protection. When the VIN exceeds the UVLO rising threshold, the MP6508 powers up. It shuts off when VIN drops below the UVLO falling threshold.

© 2017 MPS. All Rights Reserved.



# **APPLICATION INFORMATION**

#### **Driver Mode:**

The MP6508 could be configured for both fullstep and half-step modes by sequentially energizing the two windings.

Full-step drive energizes two winding phases at any given time. The stator windings are energized as per the sequence shown in Table 3. There are a total of four steps for one cycle in the sequence  $^{(5)}$ :  $AB \rightarrow \overline{A}B \rightarrow \overline{A}B \rightarrow \overline{A}B$ .

Half-step energizes the stator windings as per the sequence shown in Table 4. There are a total of eight steps for one cycle:  $AB \rightarrow B \rightarrow \overline{A}B \rightarrow \overline{A} \rightarrow \overline{A}$   $\overline{B} \rightarrow \overline{B} \rightarrow A\overline{B} \rightarrow A$ .

Figure 7 shows the operating waveforms for both full and half step drives.



Figure 7 Signal Logic Sequences for Full-Step and Half-Step

Table 3 <sup>(6)</sup>: Full-Step Drive Sequence

| Sequence<br>(Full Step) | 1 | 2 | 3 | 4 |
|-------------------------|---|---|---|---|
| А                       | + |   |   | + |
| В                       | + | + |   |   |
| A                       |   | + | + |   |
| B                       |   |   | + | + |

Table 4 <sup>(6)</sup>: Half-Step Drive Sequence

|                         |   | 0100 21110 000 000 |   |   |   |   |   |   |
|-------------------------|---|--------------------|---|---|---|---|---|---|
| Sequence<br>(Half Step) | 1 | 2                  | 3 | 4 | 5 | 6 | 7 | 8 |
| Α                       | + |                    |   |   |   |   | + | + |
| В                       | + | +                  | + |   |   |   |   |   |
| A                       |   |                    | + | + | + |   |   |   |
| B                       |   |                    |   |   | + | + | + |   |

#### Note:

- 5) A means +VIN between AOUT1 and AOUT2 for winding A, while A means -VIN between AOUT1 and AOUT2. The same applies to winding B.
- 6) "+" item is the selected winding voltage.



# **PACKAGE INFORMATION**

# QFN16 (4mm×4mm)





**BOTTOM VIEW** 







**DETAIL A** 



# NOTE:

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH.
- 3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETER MAX.
- 4) JEDEC REFERENCE IS MO-220, VARIATION VGGC.
- 5) DRAWING IS NOT TO SCALE.

#### **RECOMMENDED LAND PATTERN**



# **PACKAGE INFORMATION**

### **TSSOP-16 EP**



**TOP VIEW** 



**RECOMMENDED LAND PATTERN** 



**FRONT VIEW** 



**SIDE VIEW** 



**BOTTOM VIEW** 



**DETAIL "A"** 

### NOTE:

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD
- FLASH, PROTRUSION OR GATE BURR.
- 3) PACKAGE WITDH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
- 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS MAX.
- 5) DRAWING CONFORMS TO JEDEC MO-153, VARIATION ABT.
- 6) DRAWING IS NOT TO SCALE.

**NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.