## feATURES

- Single Inductor
- Regulated Output with Input Voltages Above, Below or Equal to the Output
- Wide $\mathrm{V}_{\mathrm{IN}}$ Range: 2.4V to 5.5 V
- $V_{\text {OUt }}$ Range: 2.4 V to 5.25 V
- Up to 500 mA Peak Output Current
- Synchronous Rectification: Up to 95\% Efficiency
- Manual or Programmable Automatic Burst Mode ${ }^{\ominus}$ Operation
- Output Disconnect in Shutdown
- Programmable Oscillator: 300 kHz to 2 MHz
- Pin Compatible with LTC3440
- Small Thermally Enhanced 10-Lead (3mm $\times 3 \mathrm{~mm}$ ) DFN and 10-Lead MSOP Packages


## APPLICATIONS

- Miniature Hard Disk Drive Power Supply
- MP3 Players
- Handheld Instruments
- Digital Cameras
- Handheld Terminals


## DESCRIPTIOn

The LTC®3532 is a high efficiency, fixed frequency, buckboost DC/DC converter that operates from input voltages above, below or equal to the output voltage. The topology incorporated in the IC provides a continuous transfer function through all operating modes, making the product ideal for single lithium-ion, multicell alkaline or NiMH applications where the output voltage is within the battery voltage range.
The device includes two $0.36 \Omega$ N-channel MOSFET switches and two $0.42 \Omega$ P-channel switches. Switching frequencies up to 2 MHz are programmed with an external resistor. Quiescent current is only $35 \mu \mathrm{~A}$ in Burst Mode operation, maximizing battery life in portable applications. Automatic Burst Mode operation allows the user to program the load current for Burst Mode operation or to control it manually.
Other features include a $1 \mu$ A shutdown, soft-start control, thermal shutdown, and peak current limit. The LTC3532 is available in a low profile ( 0.75 mm ) 10 -lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) DFN and 10 -lead MSOP packages.

[^0]
## TYPICAL APPLICATION

Miniature Hard Disk Drive Power Supply


$V_{\text {IN }}=3 \mathrm{~V}$
$\mathrm{V}_{\text {OUT }}=3.3 \mathrm{~V}$
$I_{\text {LOAD }}=50 \mathrm{~mA}$ TO 300 mA

## ABSOLUTE MAXIMUUM RATINGS (Note 1)

| BURST, $\mathrm{V}_{\text {IN }}, \mathrm{V}_{0}$ UT, $\mathrm{V}_{\mathrm{C}}, \mathrm{FB}$.. | -0.3 V to 6V | Maximum Junction Temperature (Note 4)........... $125^{\circ} \mathrm{C}$ |
| :---: | :---: | :---: |
|  | OV to 5V | Storage Temperature Range |
| SHDN/SS | -0.3 V to 6V | DD ......................................... $-65^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| SW1, SW2 |  | MSOP ..................................... $65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| DC. | -0.3V to 6V | Lead Temperature (Soldering, 10 sec ) |
| Pulsed < 100ns | -0.3 V to 7 V | MSOP ................................................. $300^{\circ} \mathrm{C}$ |
| Operating Temperature Range (Note 2).... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  |  |

## PIn CONFIGURATION

| TOP VIEW | TOP VIEW |
| :---: | :---: |
|  | RT 1 $¢ 0010 \mathrm{~V}_{\mathrm{C}}$ |
| BURST $\overline{2} \overline{2}$, | SW1 3- $\square^{8} \quad \overline{\text { SHDN/SS }}$ |
|  | SW2 4 $\quad$ ¢ 7 VIN |
| SW2 $\overline{4} \overline{\overline{4}}$ : | GND $5 \square \square 6 \mathrm{~V}_{\text {OUT }}$ |
| GND $\overline{\overline{5}} \mathrm{E}$ | MS PACKAGE <br> 10-LEAD PLASTIC MSOP |
| DD PACKAGE <br> 10-LEAD $(3 \mathrm{~mm} \times 3 \mathrm{~mm})$ PLASTIC DFN $\mathrm{T}_{\mathrm{JMAX}}=125^{\circ} \mathrm{C}, \theta_{\mathrm{JA}}=43^{\circ} \mathrm{C} / \mathrm{W}$ <br> EXPOSED PAD (PIN 11) IS GND, MUST BE CONNECTED TO PCB | $\mathrm{T}_{\text {JMax }}=125^{\circ} \mathrm{C}$ |
|  | $\theta_{J A}=130^{\circ} \mathrm{C} / \mathrm{W} 1$ LAYER BOARD |
|  | $\theta_{J A}=100^{\circ} \mathrm{C} / \mathrm{W} 4$ LAYER BOARD |
|  | $\theta_{\mathrm{JC}}=45^{\circ} \mathrm{C} / \mathrm{W}$ |

## ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL | PART MARKING | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| :--- | :--- | :--- | :--- | :--- |
| LTC3532EDD\#PBF | LTC3532EDD\#TRPBF | LBXR | $10-$ Lead $(3 \mathrm{~mm} \times 3 \mathrm{~mm})$ Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC3532EMS\#PBF | LTC3532EMS\#TRPBF | LTBXS | 10 -Lead Plastic MSOP | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |

Consult LTC Marketing for parts specified with wider operating temperature ranges.
Consult LTC Marketing for information on non-standard lead based finish parts.
For more information on lead free part marking, go to: http://www.linear.com/leadfree/
For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

ELECTRICAL CHARACTERISTICS The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_{A}=25^{\circ} \mathrm{C}$. $\mathrm{V}_{I N}=\mathrm{V}_{0 U T}=3.6 \mathrm{~V}, \mathrm{R}_{\mathrm{T}}=64.9 \mathrm{k}$, unless otherwise specified.

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :--- | :--- | :--- | :--- | :---: | :---: |
| Input Start-Up Voltage |  | $\bullet$ | 2.3 | 2.4 | V |
| Input Operating Range |  | $\bullet$ | 2.4 | 5.5 | V |
| Output Voltage Adjust Range |  | $\bullet$ | 2.4 | 5.25 | V |
| Feedback Voltage |  | $\bullet$ | 1.19 | 1.22 | 1.25 |
| Feedback Input Current | $\mathrm{V}_{\text {FB }}=1.22 \mathrm{~V}$ | V |  |  |  |
| Quiescent Current, Burst Mode Operation | $\mathrm{BURST}=0 \mathrm{~V}$ | 1 | 50 | nA |  |
| Quiescent Current, Shutdown | $\overline{S H D N}=0 \mathrm{~V}$, Not Including Switch Leakage, $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 35 | 60 | $\mu \mathrm{~A}$ |
| Quiescent Current, Active | $\mathrm{V}_{\mathrm{C}}=0 \mathrm{~V}, \mathrm{BURST}=\mathrm{V}_{\text {IN }}($ Note 3) | 0.1 | 1 | $\mu \mathrm{~A}$ |  |
| NMOS Switch Leakage | Switches B and C | 600 | 1000 | $\mu \mathrm{~A}$ |  |
|  |  | 0.1 | 5 | $\mu \mathrm{~A}$ |  |

## ELECTRICAL CHARACTERISTICS The $\bullet$ denotes the specifications which apply vere the tull operating

temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{V}_{I N}=\mathrm{V}_{0 U T}=3.6 \mathrm{~V}, \mathrm{R}_{\mathrm{T}}=64.9 \mathrm{k}$, unless otherwise specified.

| PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PMOS Switch Leakage | Switches A and D |  |  | 0.1 | 10 | $\mu \mathrm{A}$ |
| NMOS Switch On Resistance | Switches B and C |  |  | 0.36 |  | $\Omega$ |
| PMOS Switch On Resistance | Switches A and D |  |  | 0.42 |  | $\Omega$ |
| Input Current Limit |  |  | 0.8 | 1.1 | 1.45 | A |
| Maximum Duty Cycle | Boost (\% Switch C On) Buck (\% Switch A On) | $\bullet$ | $\begin{gathered} 70 \\ 100 \end{gathered}$ | 88 |  | \% |
| Minimum Duty Cycle |  | $\bullet$ |  |  | 0 | \% |
| Frequency Accuracy |  | $\bullet$ | 575 | 740 | 885 | kHz |
| Burst Threshold (Falling) |  |  |  | 0.88 |  | V |
| Burst Threshold (Rising) |  |  |  | 1.12 |  | V |
| Burst Current Ratio | Ratio of $I_{\text {OUT }}$ to $I_{\text {BURST }}$ |  |  | 8000 |  |  |
| Error Amp AVOL |  |  |  | 90 |  | dB |
| Error Amp Source Current | $\mathrm{V}_{\mathrm{C}}=1.4 \mathrm{~V}$ |  |  | 15 |  | $\mu \mathrm{A}$ |
| Error Amp Sink Current | $\mathrm{V}_{\mathrm{C}}=2 \mathrm{~V}$ |  |  | 310 |  | $\mu \mathrm{A}$ |
| $\overline{\text { SHDN/SS Threshold }}$ | When IC is Enabled When EA is at Maximum Boost Duty Cycle | $\bullet$ | 0.4 | $\begin{gathered} 1 \\ 2.2 \end{gathered}$ | 1.5 | V |
| SHDN/SS Input Current | $\mathrm{V}_{\text {SHDN }}=5.5 \mathrm{~V}$ |  |  | 0.01 | 1 | $\mu \mathrm{A}$ |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: The LTC3532E is guaranteed to meet performance specifications from $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. Specifications over the $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ operating temperature range are assured by design, characterization and correlations with statistical process controls.

Note 3: Current measurements are performed when the outputs are not switching.
Note 4: This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed $125^{\circ} \mathrm{C}$ when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may result in device degradation or failure.

## TYPICAL PERFORMAOCE CHARACTERISTICS $T_{A}=25^{\circ}$, unless otherwise specified.



## LTC3532

TYPICAL PERFORMANCG CHARACTERISTICS $\mathrm{T}_{\mathrm{A}}=25^{5}$, unless otherumis speefied.

Efficiency vs Frequency


Frequency vs Temperature


3532 G07
Burst Mode to Fixed Frequency Transition


$$
\begin{aligned}
& C_{\text {OUT }}=22 \mu \mathrm{~F} \\
& V_{\text {IN }}=3.6 \mathrm{~V} \\
& V_{\text {OUT }}=3.3 \mathrm{~V}
\end{aligned}
$$

Peak Current Clamp and Limit vs $V_{\text {IN }}$


Feedback Voltage vs Temperature


3532608

TYPICAL PERFORMA
Switch Pins Before Entering

Buck Mode



VOUT $=3.3 \mathrm{~V}$
$I_{\text {LOAD }}=100 \mathrm{~mA}$

Output Ripple at 100 mA Load


$$
\begin{aligned}
& V_{\text {OUT }}=3.6 \mathrm{~V} \\
& I_{\text {OUT }}=100 \mathrm{~mA} \\
& C_{\text {OUT }}=10 \mu \mathrm{~F}
\end{aligned}
$$

Burst Mode, Boost

$\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$
$\mathrm{V}_{\text {OUT }}=3.3 \mathrm{~V}$
LOAD $=20 \mathrm{~mA}$
$\mathrm{C}_{\text {OUT }}=22 \mu \mathrm{~F}$


$$
\begin{aligned}
& V_{\text {IN }}=3.75 \mathrm{~V} \\
& V_{\text {OIIT }}=3.3 \mathrm{~V}
\end{aligned}
$$

$$
\begin{aligned}
& \mathrm{I}_{\mathrm{LOAD}}=20 \mathrm{~mA} \\
& \mathrm{C}_{\text {OUT }}=22 \mu \mathrm{~F}
\end{aligned}
$$

Burst Mode, Buck


$$
\begin{aligned}
& V_{\text {IN }}=4.2 \mathrm{~V} \\
& V_{\text {OUT }}=3.3 \mathrm{~V} \\
& \mathrm{I}_{\text {LOAD }}=20 \mathrm{~mA}
\end{aligned}
$$

Cout $=22 \mu \mathrm{~F}$

## PIn functions

RT (Pin 1): Timing Resistor to Program the Oscillator Frequency. The programming range is 300 kHz to 2 MHz .

$$
\mathrm{f}(\mathrm{kHz})=\frac{48,000}{\mathrm{R}_{\mathrm{T}}(\mathrm{k} \Omega)}
$$

BURST (Pin 2): Used to Set the Automatic Burst Mode Operation Threshold. Place a resistor and capacitor in parallel from this pin to ground. See the Applications Information section for component value selection. For manual control, ground the pin to force Burst Mode operation, connect to Vout to force fixed frequency mode.

SW1 (Pin 3): Switch Pin Where the Internal Switches A and B are Connected. Connect inductor from SW1 to SW2.

An optional Schottky diode can be connected from SW1 to ground. Minimize trace length to minimize EMI.

SW2 (Pin 4): Switch Pin Where the Internal Switches C and D are Connected. For applications with output voltages over 4.3V, a Schottky diode is required from SW2 to VOUT to ensure SW2 does not exhibit excess voltage.

GND (Pin 5): Signal and Power Ground for the IC.
$V_{\text {OUT }}$ (Pin 6): Output of the Synchronous Rectifier. A filter capacitor is placed from $\mathrm{V}_{\text {OUT }}$ to GND.
$V_{\text {IN }}$ (Pin 7): Input Supply Pin. Supplies current to the inductor through SW1 and supplies internal $V_{\text {CC }}$ for the IC. A ceramic bypass capacitor as close to the $\mathrm{V}_{\text {IN }}$ pin and GND (Pin 5 ) is required.

## LTC3532

## PIn functions

SHDN/SS (Pin 8): Combined Soft-Start and Shutdown. Grounding this pin shuts down the IC. Tie to $>1.5 \mathrm{~V}$ to enable the IC and $>2.4 \mathrm{~V}$ to ensure the error amp is not clamped from soft-start. For Burst Mode operation, this pin must be pulled up to within 0.5 V of $\mathrm{V}_{\text {IN }}$. An RC from the shutdown command signal to this pin will provide a softstart function by limiting the rise time of the $\mathrm{V}_{\mathrm{C}}$ pin.
FB (Pin 9): Feedback Pin. Connect resistor divider tap here. The output voltage can be adjusted from 2.4 V to 5.25 V . The feedback reference is typically 1.22 V . Set $\mathrm{V}_{\text {Out }}$ according to the formula:

$$
V_{\text {OUT }}=\frac{1.22 \mathrm{~V} \cdot(\mathrm{R} 1+\mathrm{R} 2)}{\mathrm{R} 2}
$$

$V_{C}$ (Pin10): Error Amp Output: A frequency compensation network is connected from this pin to the FB pin to compensate the loop. Referto the Applications Information section for component value selection.
Exposed Pad (Pin11): The exposed pad (DFN Package) must be soldered to PCB ground for electrical contact and rated thermal performance.

## BLOCK DIAGRAM



## OPERATION

The LTC3532 provides high efficiency, low noise power for applications such as portable instrumentation, digital cameras, and MP3 players. The LTC proprietary topology allows input voltages above, below or equal to the output voltage by properly phasing the output switches. The error amp output voltage on $\mathrm{V}_{c}$ determines the output duty cycle of the switches. Since $V_{C}$ is a filtered signal, it provides rejection of frequencies well below the switching frequency. The low $R_{D S(O N), ~ l o w ~ g a t e ~ c h a r g e ~ s y n c h r o n o u s ~ s w i t c h e s ~}^{\text {s }}$ provide high frequency pulse width modulation control at high efficiency. Schottky diodes across the synchronous switch D and synchronous switch B are not required, but provide a lower voltage drop during the break-before-make time (typically $15 n s$ ). Schottky diodes will improve peak efficiency by typically $1 \%$ to $2 \%$. High efficiency is achieved at light loads when Burst Mode operation is entered and the IC's quiescent current drops to a low $35 \mu \mathrm{~A}$.

## LOW NOISE FIXED FREQUENCY OPERATION

## Oscillator

The frequency of operation is programmed by an external resistor from $\mathrm{R}_{\top}$ to ground, according to the following equation:

$$
f(k H z)=\frac{48,000}{R_{T}(k \Omega)}
$$

## Error Amp

The error amplifier is a voltage mode amplifier. The Ioop compensation components are configured around the amplifier (from FB to $\mathrm{V}_{\mathrm{C}}$ ) to obtain stability of the converter. For improved bandwidth, an additional RC feedforward network can be placed across the upper feedback divider resistor. The voltage on $\overline{\text { SHDN }} /$ SS clamps the error amp output, $\mathrm{V}_{\mathrm{C}}$, to provide a soft-start function.

## Internal Current Limit

There are two different current limit circuits in the LTC3532. They have internally fixed thresholds which vary inversely with $\mathrm{V}_{\text {IN }}$. The first circuit is a high speed peak current limit comparator that will shut off switch A if the current exceeds 1.1A typical. The delay to output of this amplifier is typi-
cally 50 ns . A second amplifier will begin to source current into the FB pin to drop the output voltage once the peak input current exceeds 1A typical. This method provides a closed loop means of clamping the input current. During conditions where $\mathrm{V}_{\text {OUT }}$ is near ground, such as during a short-circuit or during startup, this threshold is cut in half providing a fold back feature. For this current limit feature to be most effective, the Thevenin resistance from FB to ground should be greater than 100k.

## Reverse Current Limit

During fixed frequency operation, the LTC3532 operates in forced continuous conduction mode. The reverse current limit amplifier monitors the inductor current from the output through switch D. Once the negative inductor current exceeds 340 mA typical, the IC will shut off switch D.

## 4-Switch Control

Figure 1 shows a simplified diagram of how the four internal switches are connected to the inductor, $\mathrm{V}_{\mathrm{IN}}, \mathrm{V}_{\text {OUt }}$ and GND . Figure 2 shows the regions of operation for the LTC3532 as a function of the internal control voltage, $\mathrm{V}_{\mathrm{Cl}}$. Depending on the control voltage, the IC will operate in either buck, buck/boost or boost mode. The $\mathrm{V}_{\mathrm{CI}}$ voltage is a level shifted voltage from the output of the error amp $\left(\mathrm{V}_{\mathrm{C}}\right)$ (see Figure 5). The four power switches are properly phased so the transfer between operating modes is continuous, smooth and transparent to the user. When VIN approaches Vout the buck/boost region is reached where the conduction time of the 4 -switch region is typically 150 ns. Referring to Figures 1 and 2, the various regions of operation will now be described.


Figure 1. Simplified Diagram of Output Switches

## operation



Figure 2. Switch Control vs Internal Control Voltage, $\mathrm{V}_{\mathrm{CI}}$

## Buck Region ( $\mathrm{V}_{\text {IN }}>\mathrm{V}_{\text {OUT }}$ )

Switch $D$ is always on and switch $C$ is always off during this mode. When the internal control voltage, $\mathrm{V}_{\mathrm{CI}}$, is above voltage V1, output A begins to switch. During the off-time of switch A, synchronous switch B turns on for the remainder of the time. Switches $A$ and $B$ will alternate like a typical synchronous buck regulator. As the control voltage increases, the duty cycle of switch A increases until the maximum duty cycle of the converter in buck mode reaches DMAX_BUCK, given by:

$$
\text { Dax_Buck }=100-\text { D4sw \% }
$$

where $\mathrm{D}_{\mathrm{sw}}=$ duty cycle $\%$ of the 4-switch range.

$$
\text { D4SW }=(150 \mathrm{~ns} \bullet f) \bullet 100 \%
$$

where $f=$ operating frequency, Hz .
Beyond this point the " 4 -switch," or buck/boost region is reached.

## Buck/Boost or 4-Switch (VIN ~ $\mathrm{V}_{\text {OUT }}$ )

When the internal control voltage, $\mathrm{V}_{\mathrm{CI}}$, is above voltage V2, switch pair AD remain on for duty cycle DMAX_buck, and the switch pair AC begins to phase in. As switch pair AC phases in, switch pair BD phases out accordingly. When the $\mathrm{V}_{\mathrm{CI}}$ voltage reaches the edge of the buck/boost range, at voltage V 3, the AC switch pair completely phase out the BD pair, and the boost phase begins at duty cycle D4sw. The input voltage, $\mathrm{V}_{\text {IN }}$, where the 4 -switch region begins is given by:

$$
V_{\mathrm{IN}}=\frac{V_{\text {OUT }}}{1-(150 \mathrm{~ns} \bullet f)}
$$

The point at which the 4-switch region ends is given by:

$$
\operatorname{VIN}_{\text {IN }}=\operatorname{VOUT}(1-\mathrm{D})=\operatorname{VOUT}(1-150 \mathrm{~ns} \bullet f) V
$$

## Boost Region (VIN < VOUT)

Switch A is always on and switch B is always off during this mode. When the internal control voltage, $\mathrm{V}_{\mathrm{CI}}$, is above voltage V3, switch pair CD will alternately switch to provide a boosted output voltage. This operation is like a synchronous boost regulator. The maximum duty cycle of the converter is limited to $88 \%$ typical and is reached when $\mathrm{V}_{\mathrm{C}}$ is above V 4 .

## Burst Mode OPERATION

Burst Mode operation occurs when the IC delivers energy to the output until it is regulated and then goes into a sleep mode where the outputs are off and the IC is consuming only $35 \mu \mathrm{~A}$ of quiescent current from $\mathrm{V}_{\text {IN }}$. In this mode the output ripple has a variable frequency component that depends upon load current, and will typically be about 2\% peak-to-peak. Burst Mode operation ripple can be reduced slightly by using more output capacitance ( $47 \mu \mathrm{~F}$ or greater). Another method of reducing Burst Mode operation ripple is to place a small feedforward capacitor across the upper resistor in the Vout feedback divider network (as in Type III compensation). During the period where the device is delivering energy to the output, the peak switch current will be equal to 250 mA typical and the inductor current will terminate at zero current for each cycle. In this mode the typical maximum average output current is given by:

$$
\mathrm{I}_{\text {OUT(MAX)BURST }} \approx \frac{0.2 \cdot \mathrm{~V}_{\text {IN }}}{\mathrm{V}_{\text {OUT }}+\mathrm{V}_{\text {IN }}} \mathrm{A}
$$

## OPGRATION



Figure 3. Inductor Charge Cycle During Burst Mode Operation
Note that the peak efficiency during Burst Mode operation is less than the peak efficiency during fixed frequency because the part enters full-time 4 -switch mode (when servicing the output) with discontinuous inductor current as illustrated in Figures 3 and 4. During Burst Mode operation, the control loop is nonlinear and cannot utilize the control voltage from the error amp to determine the control mode, therefore full-time 4-switch mode is required to maintain the buck/boost function. The efficiency below 1 mA becomes dominated primarily by the quiescent current. The Burst Mode operation efficiency is given by:

$$
\text { EFFICIENCY } \cong \frac{n \bullet l_{\text {LOAD }}}{35 \mu \mathrm{~A}+\mathrm{I}_{\mathrm{LOAD}}}
$$

where n is typically $88 \%$ during Burst Mode operation.

## Automatic Burst Mode Operation Control

Burst Mode operation can be automatic or manually controlled with a single pin. In automatic mode, the IC will enter Burst Mode operation at light load and return to fixed frequency operation at heavier loads. The load current at which the mode transition occurs is programmed using a single external resistor from the BURST pin to ground, according to the following equations:

Enter Burst Mode Operation: $I=\frac{10.5 \mathrm{~V}}{\mathrm{R}_{\text {BURST }}}$
Leave Burst Mode Operation: $I=\frac{7 \mathrm{~V}}{\mathrm{R}_{\mathrm{BURST}}}$


Figure 4. Inductor Disharge Cycle During Burst Mode Operation
where RBURST is in $k \Omega$ and $I_{\text {BURST }}$ is the load transition current in Amps. For automatic operation, a filter capacitor should also be connected from BURST to ground to prevent ripple on BURST from causing the IC to oscillate in and out of Burst Mode operation. The equation for the minimum capacitor value is:

$$
\mathrm{C}_{\text {BURST(MIN) }} \geq \frac{\mathrm{C}_{\text {OUT }} \cdot \mathrm{V}_{\text {OUT }}}{60,000 \mathrm{~V}}
$$

where $\mathrm{C}_{\text {BURST(MIN) }}$ and $\mathrm{C}_{\text {OUt }}$ are in $\mu \mathrm{F}$. In the event that a load transient causes the feedback pin to drop by more than 4\% from the regulation value while in Burst Mode operation, the IC will immediately switch to fixed frequency mode and an internal pull-up will be momentarily applied to BURST, rapidly charging the BURST capacitor. This prevents the IC from immediately reentering Burst Mode operation once the output achieves regulation.

## Manual Burst Mode Operation

For manual control of Burst Mode operation, the RC network connected to BURST can be eliminated. To force fixed frequency mode, BURST should be connected to $V_{\text {OUT }}$. To force Burst Mode operation, BURST should be grounded. When commanding Burst Mode operation manually, the circuit connected to BURST should be able to sink up to 2 mA . For optimum transient response with large dynamic loads, the operating mode should be controlled manually by the host. By commanding fixed frequency operation prior to a sudden increase in load, output voltage droop can

## OPERATION

be minimized. Note that if the load current applied during forced Burst Mode operation (BURST pin is grounded) exceeds the current that can be supplied, the output voltage will start to droop and the IC will automatically come out of Burst Mode operation and enter fixed frequency mode, raising $\mathrm{V}_{\text {OUT }}$. Once regulation is achieved, the IC will then enter Burst Mode operation once again, and the cycle will repeat, resulting in about 4\% output ripple. Note that Burst Mode operation is inhibited during soft-start.

## Burst Mode Operation to Fixed Frequency Transient Response

In Burst Mode operation, the compensation network is not used and $\mathrm{V}_{\mathrm{C}}$ is disconnected from the error amplifier. During long periods of Burst Mode operation, leakage currents in the external components or on the PC board could cause the compensation capacitor to charge (or discharge), which could result in a large output transient when returning to fixed frequency mode of operation, even at the same load current. To prevent this, the LTC3532
incorporates an active clamp circuit that holds the voltage on $\mathrm{V}_{\mathrm{C}}$ at an optimal voltage during Burst Mode operation. This minimizes any output transient when returning to fixed frequency mode operation. For optimum transient response, Type 3 compensation is also recommended to broad band the control loop and roll off past the two pole response of the output LC filter. (See Closing the Feedback Loop.)

## Soft-Start

The soft-start function is combined with shutdown. When the $\overline{\mathrm{SHDN}} / \mathrm{SS}$ pin is brought above 1 V typical, the IC is enabled but the EA duty cycle is clamped from $\mathrm{V}_{\mathrm{C}}$. A detailed diagram of this function is shown in Figure 5. The components $\mathrm{R}_{S S}$ and $\mathrm{C}_{S S}$ provide a slow ramping voltage on $\overline{\text { SHDN}} / \mathrm{SS}$ to provide a soft-start function. To ensure that $V_{C}$ is not being clamped, $\overline{S H D N} / \mathrm{SS}$ must be raised above 2.4V. To enable Burst Mode operation, SHDN/SS must be raised to within 0.5 V of $\mathrm{V}_{\text {IN }}$.


Figure 5. Soft-Start Circuitry

## APPLICATIONS INFORMATION



Figure 6. Recommended Component Placement. Traces Carrying High Current are Direct. Trace area at FB and $V_{c}$ Pins are Kept Low. Lead Length to Battery Should be Kept Short

## Inductor Selection

The high frequency operation of the LTC3532 allows the use of small surface mount inductors. The inductor ripple current is typically set to $20 \%$ to $40 \%$ of the maximum inductor current. For a given ripple the inductance terms are given as follows:

$$
\begin{aligned}
& L_{\text {BOOST }}>\frac{V_{\text {IN(MIN })} \cdot\left(V_{\text {OUT }}-V_{\text {IN(MIN })}\right)}{f \cdot \Delta I_{L} \cdot V_{\text {OUT }}} H \\
& L_{\text {BUCK }}>\frac{V_{\text {OUT }} \cdot\left(V_{\text {IN(MAX })}-V_{\text {OUT }}\right)}{f \cdot \Delta I_{L} \cdot V_{\text {IN(MAX })}} H
\end{aligned}
$$

where $\mathrm{f}=$ Operating frequency, Hz
$\Delta I L=$ Maximum allowable inductor ripple current, A
$\mathrm{V}_{\text {IN }}($ MIN $)=$ Minimum input voltage
$\operatorname{VIN}(\operatorname{MAX})=$ Maximum input voltage
$V_{\text {OUT }}=$ Output voltage
IOUT(MAX) = Maximum output load current
For high efficiency, choose a ferrite inductor with a high frequency core material to reduce core losses. The inductor should have low ESR (equivalent series resistance) to reduce the I2R losses, and must be able to handle the peak inductor current without saturating. Molded chokes or chip inductors usually do not have enough core to support the
peak inductor currents in the 1A to 2A region. To minimize radiated noise, use a shielded inductor. See Table 1 for a suggested list of inductor suppliers.
Table 1. Inductor Vendor Information

| SUPPLIER | WEB SITE |
| :--- | :--- |
| Coilcraft | www.coilcraft.com |
| Murata | www.murata.com |
| Sumida | www.sumida.com |
| TDK | www.component.tdk.com |
| TOKO | www.tokoam.com |

## Output Capacitor Selection

The bulk value of the output filter capacitor is set to reduce the ripple due to charge into the capacitor each cycle. The steady state ripple due to charge is given by:

$$
\begin{aligned}
& \% \text { RIPPLE_BOOST }= \\
& \frac{I_{\text {OUT }(M A X)} \cdot\left(V_{\text {OUT }}-V_{\text {IN(MIN })}\right) \cdot 100}{C_{\text {OUT }} \cdot V_{O U T}{ }^{2} \bullet f} \% \\
& \% \text { RIPPLE_BUCK }= \\
& \frac{1}{8 L C f^{2}} \cdot \frac{\left(V_{\text {IN(MAX })}-V_{\text {OUT }}\right) \cdot 100 \%}{V_{\text {IN(MAX })}}
\end{aligned}
$$

where $\mathrm{C}_{\text {OUt }}=$ output filter capacitor in Farads and $\mathrm{f}=$ switching frequency in Hz .

The output capacitance is usually many times larger than the minimum value in order to handle the transient response requirements of the converter. As a rule of thumb, the ratio of the operating frequency to the unity-gain bandwidth of the converter is the amount the output capacitance will have to increase from the above calculations in order to maintain the desired transient response.
The other component of ripple is due to the ESR (equivalent series resistance) of the output capacitor. Low ESR capacitors should be used to minimize output voltage ripple. For surface mount applications, Taiyo Yuden or TDK ceramic capacitors, AVX TPS series tantalum capacitors or Sanyo POSCAP are recommended. See Table 2 for contact information.

APPLLCATIONS InFORMATION
Table 2. Capacitor Vendor Information

| SUPPLIER | WEB SITE |
| :--- | :--- |
| AVX | www.avxcorp.com |
| Murata | www.murata.com |
| Sanyo | www.sanyovideo.com |
| Taiyo Yuden | www.t-yuden.com |
| TDK | www.component.tdk.com |

## Input Capacitor Selection

Since $V_{\text {IN }}$ is the supply voltage for the IC, as well as the inputto the powerstage of the converter, it is recommended to place at least a $4.7 \mu \mathrm{~F}$, low ESR ceramic bypass capacitor close to the $\mathrm{V}_{\text {IN }}$ and GND pins. It is also important to minimize any stray resistance from the converter to the battery or other power source.

## Optional Schottky Diodes

The Schottky diodes across the synchronous switches $B$ and D are not required ( $\mathrm{V}_{\text {OUT }}<4.3 \mathrm{~V}$ ), but provide a lower drop during the break-before-make time (typically 15 ns ) improving efficiency. Use a surface mount Schottky diode such as an MBRM120T3 or equivalent. Do not use ordinary rectifier diodes, since the slow recovery times will compromise efficiency. For applications with an output voltage above 4.3V, a Schottky diode is required from SW2 to Vout.

## Output Voltage > 4.3V

A Schottky diode from SW2 to VOUT is required for output voltages over 4.3V. The diode must be located as close to the pins as possible in order to reduce the peak voltage on SW2 due to the parasitic lead and trace inductance.

## Input Voltage > 4.5V

For applications with input voltages above 4.5 V which could exhibit an overload or short-circuit condition, a $2 \Omega / 1 \mathrm{nF}$ series snubber is required between SW1 and GND. A Schottky diode from SW1 to VIN should also be added as close to the pins as possible. For the higher input voltages, VIN bypassing becomes more critical; therefore, a ceramic bypass capacitor as close to the $\mathrm{V}_{\text {IN }}$ and SGND pins as possible is also required.

## Operating Frequency Selection

Higher operating frequencies allow the use of a smaller inductor and smaller input and output filter capacitors, thus reducing board area and component height. However, higher operating frequencies also increase the IC's total quiescent current due to the gate charge of the four switches, as given by:
Buck: $I_{Q}=\left(0.125 \cdot V_{I N} \bullet f\right) m A$
Boost: $\mathrm{I}_{\mathrm{Q}}=\left[0.06 \bullet\left(\mathrm{~V}_{\text {IN }}+\mathrm{V}_{\text {OUT }}\right) \bullet f\right] \mathrm{mA}$
Buck/Boost: $I_{Q}=\left[f \cdot\left(0.19 \cdot V_{\text {IN }}+0.06 \cdot V_{\text {OUT }}\right)\right] \mathrm{mA}$
where = switching frequency in MHz. Therefore frequency selection is a compromise between the optimal efficiency and the smallest solution size.

## Closing the Feedback Loop

The LTC3532 incorporates voltage mode PWM control. The control to output gain varies with operation region (buck, boost, buck/boost), but is usually no greater than 15. The output filter exhibits a double pole response, as given by:

$$
\mathrm{f}_{\text {FILTER_POLE }}=\frac{1}{2 \cdot \pi \cdot \sqrt{\text { l•C COUT }}} \mathrm{Hz}
$$

(in buck mode)

$$
\mathrm{f}_{\text {FILTER_POLE }}=\frac{V_{\text {IN }}}{2 \cdot V_{O U T} \cdot \pi \cdot \sqrt{L \cdot C_{O U T}}} \mathrm{~Hz}
$$

(in boost mode)
where $L$ is in henrys and $\mathrm{C}_{0 U T}$ is in farads.
The output filter zero is given by:

$$
\mathrm{f}_{\text {FILTER_ZERO }}=\frac{1}{2 \bullet \pi \cdot \mathrm{R}_{\mathrm{ESR}} \bullet \mathrm{C}_{O U T}} \mathrm{~Hz}
$$

where $R_{E S R}$ is the equivalent series resistance of the output capacitor.
A troublesome feature in boost mode is the right-half plane zero (RHP), given by:

$$
f_{\text {RHPZ }}=\frac{V_{\text {IN }}{ }^{2}}{2 \bullet \pi \bullet I_{O U T} \cdot L \cdot V_{\text {OUT }}} H z
$$

## APPLICATIONS INFORMATION

The Ioop gain is typically rolled off before the RHP zero frequency.
A simple Type I compensation network can be incorporated to stabilize the loop, but at a cost of reduced bandwidth and slower transient response. To ensure proper phase margin using Type I compensation, the loop must be crossed over a decade before the LC double pole. The unity-gain frequency of the error amplifier with the Type I compensation is given by:

$$
f_{U G}=\frac{1}{2 \cdot \pi \cdot R 1 \cdot C_{P 1}} H z
$$

referring to Figure 7.
Mostapplications demand an improved transient response to allow a smaller outputfilter capacitor. To achieve a higher bandwidth, Type III compensation is required, providing two zeros to compensate for the double-pole response of
the output filter. Referring to Figure 8, the location of the poles and zeros are given by:
$\mathrm{f}_{\text {POLE1 }} \cong \frac{1}{2 \cdot \pi \cdot 32 e^{3} \cdot R 1 \cdot \mathrm{CP1}} \mathrm{~Hz}$
(which is extremely close to DC)

$$
\begin{aligned}
& \mathrm{f}_{\mathrm{ZER} 01}=\frac{1}{2 \cdot \pi \cdot \mathrm{R}_{\mathrm{Z}} \cdot \mathrm{C}_{\mathrm{P} 1}} \mathrm{~Hz} \\
& \mathrm{f}_{\mathrm{ZER} 02}=\frac{1}{2 \cdot \pi \cdot \mathrm{R} 1 \cdot \mathrm{C}_{\mathrm{Z} 1}} \mathrm{~Hz} \\
& \mathrm{f}_{\text {POLE2 }}=\frac{1}{2 \cdot \pi \cdot \mathrm{R}_{\mathrm{Z}} \cdot \mathrm{C}_{\mathrm{P} 2}} \mathrm{~Hz}
\end{aligned}
$$

where resistance is in ohms and capacitance is in farads.


Figure 7. Error Amplifier with Type I Compensation


Figure 8. Error Amplifier with Type III Compensation

## LTC3532

## TYPICAL APPLICATIONS

Three Cell to 3.3 V at $\mathbf{3 0 0 \mathrm { mA }}$ Buck-Boost Converter With Automatic Burst Mode Operation and Soft-Start


Li-Ion to 5V Boost Converter with Output Disconnect


PACKAGG DESCRIPTION

## DD Package

10-Lead Plastic DFN ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ )
(Reference LTC DWG \# 05-08-1699)


RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS
NOTE:

1. DRAWING TO BE MADE A JEDEC PACKAGE OUTLINE MO-229 VARIATION OF (WEED-2).

CHECK THE LTC WEBSITE DATA SHEET FOR CURRENT STATUS OF VARIATION ASSIGNMENT
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE

MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15 mm ON ANY SIDE
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE

TOP AND BOTTOM OF PACKAGE

MS Package
10-Lead Plastic MSOP
(Reference LTC DWG \# 05-08-1661 Rev E)

4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.

INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152 mm (.006") PER SIDE
5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102 mm (.004") MAX

## LTC3532

## TYPICAL APPLICATION

Low Profile Li-Ion to 3.3V at 300mA Converter with Automatic Burst Mode Operation


## RELATGD PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LTC3440 | $600 \mathrm{~mA} \mathrm{I}_{\mathrm{OUT}}$, 2MHz, Synchronous BuckBoost DC/DC Converter | $\mathrm{V}_{\text {IN }}: 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(RANGE) }}$ : 2.5 V to $5.5 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=25 \mu \mathrm{~A}, \mathrm{I}_{\text {SD }}=<1 \mu \mathrm{~A}, \mathrm{MS10} / \mathrm{DFN}$ Package |
| LTC3441 | 1.2A Iout, 1MHz, Synchronous BuckBoost DC/DC Converter | $\mathrm{V}_{\text {IN: }}: 2.4 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUt(RANGE) }}: 2.4 \mathrm{~V}$ to $5.25 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=25 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SD}}=<1 \mu \mathrm{~A}, \mathrm{DFN}$ Package |
| LTC3442 | 1.2A Iout, 2MHz, Synchronous BuckBoost DC/DC Converter | $\mathrm{V}_{\text {IN: }}$ : 2.4 V to 5.5 V , $\mathrm{V}_{\text {OUT(RANGE) }}$ : 2.4 V to $5.25 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=35 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SD}}=<1 \mu \mathrm{~A}, \mathrm{DFN}$ Package |
| LTC3443 | 1.2A IOUT, 600 kHz , Synchronous BuckBoost DC/DC Converter | $\mathrm{V}_{\text {IN }}: 2.4 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(RANGE) }}$ : 2.4 V to $5.25 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=28 \mu \mathrm{~A}, \mathrm{I}_{\text {SD }}=<1 \mu \mathrm{~A}, \mathrm{MS10}$ Package |
| LTC3444 | 500 mA I Out, $^{1.5 \mathrm{MHz} \text {, Synchronous }}$ Buck-Boost DC/DC Converter Optimized for WCDMA | $\mathrm{V}_{\text {IN: }}: 2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(RANGE }}$ : 0.5 V to $5.25 \mathrm{~V}, \mathrm{I}_{\text {SD }}=<1 \mu \mathrm{~A}, 3 \times 3$ DFN Package |
| LTC3531/ LTC3531-3.3/ LTC3531-3 | 200 mA I OUT, Synchronous Buck-Boost DC/DC Converters in SOT-23 | $\mathrm{V}_{\text {IN: }}: 1.8 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(RANGE) }}: 2 \mathrm{~V}$ to $5.25 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=16 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SD}}=<1 \mu \mathrm{~A}, \mathrm{SOT}-23$ and $3 \times 3 \mathrm{DFN}$ Packages |


[^0]:    $\boldsymbol{\mathcal { F }}, \mathrm{LT}, \mathrm{LTC}$ and LTM are registered trademarks of Linear Technology Corporation. Burst Mode is a registered trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners.

