

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# 2.5V/3.3/5V 2.5GHz 1:4 PECL/ECL CLOCK DRIVER WITH 2:1 DIFFERENTIAL INPUT MUX

Precision Edge<sup>®</sup> SY89830U

## **FEATURES**

- Guaranteed AC parameters over temp/voltage:
  - > 2.5GHz f<sub>MAX</sub>
  - < 25ps within-device skew</li>
  - < 225ps t<sub>r</sub>/t<sub>f</sub> time
  - < 450ps prop delay</li>
- Low jitter design:
  - < 1ps<sub>RMS</sub> cycle-to-cycle jitter
  - < 15ps<sub>pp</sub> total jitter
- 2:1 Differential MUX input
- Flexible supply voltage: 2.5V/3.3V/5V
- Wide operating temperature range: -40°C to +85°C
- 100K ECL compatible outputs
- Inputs accept PECL/LVPECL/ECL/HSTL logic levels
- Available in a 16-pin TSSOP package



Precision Edge®

#### **DESCRIPTION**

The SY89830U is a high-speed, 2.5GHz differential PECL 1:4 fanout buffer optimized for ultra-low skew applications. Within device skew is guaranteed to be less than 25ps over temperature and supply voltage. The wide supply voltage operation allows this fanout buffer to operate in 2.5V, 3.3V, and 5V systems.

The SY89830U features a 2:1 input MUX, making it an ideal solution for redundant clock switchover applications. If only one input pair is used, the other pair may be left floating. In addition, this device includes a synchronous enable pin that forces the outputs into a fixed logic state. Enable or disable state is initiated only after the outputs are in a LOW state, thus eliminating the possibility of a "runt" clock pulse.

The SY89830U I/O are fully differential and 100K ECL compatible. Differential 10K ECL logic can interface directly into the SY89830U inputs.

The SY89830U is part of Micrel's high-speed precision edge timing and distribution family. For applications that require a different I/O combination, consult the Micrel website at www.micrel.com, and choose from a comprehensive product line of high-speed, low-skew fanout buffers, translators, and clock generators.

## PACKAGE/ORDERING INFORMATION



16-Pin TSSOP (T32-1)

# Ordering Information<sup>(1)</sup>

| Part Number                     | Package<br>Type | Operating<br>Range | Package<br>Marking                        | Lead<br>Finish    |
|---------------------------------|-----------------|--------------------|-------------------------------------------|-------------------|
| SY89830UK4I                     | K4-16-1         | Industrial         | 89830U                                    | Sn-Pb             |
| SY89830UK4ITR <sup>(2)</sup>    | K4-16-1         | Industrial         | 89830U                                    | Sn-Pb             |
| SY89830UK4G <sup>(3)</sup>      | K4-16-1         | Industrial         | 89830U with<br>Pb-Free bar line indicator | NiPdAu<br>Pb-Free |
| SY89830UK4GTR <sup>(2, 3)</sup> | K4-16-1         | Industrial         | 89830U with<br>Pb-Free bar line indicator | NiPdAu<br>Pb-Free |

#### Notes:

- 1. Contact factory for die availability. Dice are guaranteed at  $T_A$  = 25°C, DC Electricals only.
- 2. Tape and Reel.
- 3. Pb-Free package is recommended for new designs.

## PIN DESCRIPTION

| Pin Number                | Pin Name               | Pin Function                                                                                                                                                                                                                                                                                                         |
|---------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2, 3, 4,<br>5, 6, 7, 8 | Q0 to Q3<br>/Q0 to /Q3 | (LV)PECL, (LV)ECL differential outputs: Terminate with $50\Omega$ to $V_{CC}$ –2V. For single-ended applications, terminate the unused output with $50\Omega$ to $V_{CC}$ –2V.                                                                                                                                       |
| 9                         | $V_{EE}$               | Negative Power Supply: For LVPECL, PECL applications, connect to GND.                                                                                                                                                                                                                                                |
| 10                        | IN_SEL                 | (LV)PECL, (LV)ECL compatible 2:1 mux input signal select: When IN_SEL is LOW, the IN0 input pair is selected. When IN_SEL is HIGH, the IN1 input pair is selected. Includes a 75k $\Omega$ pull-down. Default state is LOW and IN0 is selected.                                                                      |
| 11, 12, 13, 14            | IN0, /IN0<br>IN1, /IN1 | (LV)PECL, (LV)ECL, HSTL clock or data inputs. Internal 75k $\Omega$ pull-down resistors on IN0, IN1. Internal 75k $\Omega$ pull-up and 75k $\Omega$ pull-down resistors on /IN0, /IN1. /IN0, /IN1 default condition is V <sub>CC</sub> /2 when left floating. IN0, IN1 default condition is LOW when left floating.  |
| 15                        | /EN                    | (LV)PECL, (LV)ECL compatible synchronous enable: When /EN goes HIGH, $Q_{OUT}$ will go LOW and $/Q_{OUT}$ will go HIGH on the next LOW input clock transition. Includes a 75k $\Omega$ pull-down. Default state is LOW when left floating. The internal latch is clocked on the falling edge of the input (IN0, IN1) |
| 16                        | v <sub>cc</sub>        | Positive Power Supply: Bypass with 0.1μF//0.01μF low ESR capacitors.                                                                                                                                                                                                                                                 |

#### TRUTH TABLE(1)

| IN0 | IN1 | IN_SEL | /EN | Q |
|-----|-----|--------|-----|---|
| L   | Х   | L      | L   | L |
| Н   | Х   | L      | L   | Н |
| Х   | L   | Н      | L   | L |
| Х   | Н   | Н      | L   | Н |
| Ŧ   | Х   | L      | Н   | L |
| Х   | Ŧ   | Н      | Н   | L |

#### Note:

1. 
 <sup>→</sup> = negative edge

## ABSOLUTE MAXIMUM RATINGS(1)

| Symbol                            | Rating                                                                                        |                                                                                             | Value                  | Unit |
|-----------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------------------|------|
| V <sub>CC</sub> – V <sub>EE</sub> | Power Supply Voltage                                                                          |                                                                                             | 6.0                    | V    |
| V <sub>IN</sub>                   | Input Voltage ( $V_{CC} = 0V$ , $V_{IN}$ not m Input Voltage ( $V_{EE} = 0V$ , $V_{IN}$ not m |                                                                                             | -6.0 to 0<br>+6.0 to 0 | V    |
| I <sub>OUT</sub>                  | Output Current                                                                                | –Continuous<br>–Surge                                                                       | 50<br>100              | mA   |
| T <sub>A</sub>                    | Operating Temperature Range                                                                   | -40 to +85                                                                                  | °C                     |      |
| T <sub>LEAD</sub>                 | Lead Temperature (soldering, 20se                                                             | ec.)                                                                                        | 260                    | °C   |
| T <sub>store</sub>                | Storage Temperature Range                                                                     |                                                                                             | -65 to +150            | °C   |
| $\theta_{JA}$                     | Package Thermal Resistance<br>(Junction-to-Ambient)                                           | -Still-Air (single-layer PCB)<br>-Still-Air (multi-layer PCB)<br>-500lfpm (multi-layer PCB) | 115<br>75<br>65        | °C/W |
| $\theta_{JC}$                     | Package Thermal Resistance<br>(Junction-to-Case)                                              | 21                                                                                          | °C/W                   |      |

#### Note:

## DC ELECTRICAL CHARACTERISTICS(1)

|                 |                           | T,    | <sub>A</sub> = -40° | Č      | T,    | <sub>A</sub> = +25° | C      | TΔ    | = +85°( | С      |      |                   |
|-----------------|---------------------------|-------|---------------------|--------|-------|---------------------|--------|-------|---------|--------|------|-------------------|
| Symbol          | Parameter                 | Min.  | Тур.                | Max.   | Min.  | Тур.                | Max.   | Min.  | Тур.    | Max.   | Unit | Condition         |
| V <sub>CC</sub> | Power Supply Voltage      |       |                     |        |       |                     |        |       |         |        | V    |                   |
|                 | (PECL)                    | 4.5   | 5.0                 | 5.5    | 4.5   | 5.0                 | 5.5    | 4.5   | 5.0     | 5.5    |      |                   |
|                 | (LVPECL)                  | 2.375 | 3.3                 | 3.63   | 2.375 | 3.3                 | 3.63   | 2.375 | 3.3     | 3.63   |      |                   |
|                 | (ECL)                     | -5.5  | -5.0                | -4.5   | -5.5  | -5.0                | -4.5   | -5.5  | -5.0    | -4.5   |      |                   |
|                 | (LVECL)                   | -3.63 | -3.3                | -2.375 | -3.63 | -3.3                | -2.375 | -3.63 | -3.3    | -2.375 |      |                   |
| I <sub>CC</sub> | Power Supply Current      | 1     | _                   | 70     | 1     | 50                  | 72     | 1     | 1       | 75     | mA   |                   |
| I <sub>IH</sub> | Input HIGH Current        | 1     | _                   | 150    |       | _                   | 150    | 1     | 1       | 150    | μΑ   | $V_{IN} = V_{IH}$ |
| I               | Input LOW Current IN      | 0.5   | _                   | -      | 0.5   | _                   | _      | 0.5   | _       | _      | μΑ   | $V_{IN} = V_{IL}$ |
|                 | /IN                       | -150  | _                   | _      | -150  | _                   | _      | -150  | _       | _      | μΑ   | $V_{IN} = V_{IL}$ |
| C <sub>IN</sub> | Input Capacitance (TSSOP) | _     | _                   | _      | _     | 1.0                 | _      | _     | _       | _      | pF   |                   |

#### Note:

<sup>1.</sup> Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

<sup>1. 100</sup>KEP circuits are designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and traverse airflow greater than 500lfpm is maintained.

## (100KEP) LVPECL DC ELECTRICAL CHARACTERISTICS(1)

 $V_{CC} = 2.5V \pm 5\%, V_{FF} = 0V$ 

|                    |                                                        | T,   | T <sub>A</sub> = -40°C |                 |      | <sub>A</sub> = +25° | С               | T,   | <sub>A</sub> = +85° | С               |      |                        |
|--------------------|--------------------------------------------------------|------|------------------------|-----------------|------|---------------------|-----------------|------|---------------------|-----------------|------|------------------------|
| Symbol             | Parameter                                              | Min. | Тур.                   | Max.            | Min. | Тур.                | Max.            | Min. | Тур.                | Max.            | Unit | Condition              |
| V <sub>IL</sub>    | Input LOW Voltage<br>(Single-ended)                    | 555  | 1                      | 875             | 555  | l                   | 875             | 555  | 1                   | 875             | mV   | V <sub>CC</sub> = 2.5V |
| V <sub>IH</sub>    | Input HIGH Voltage<br>(Single-ended)                   | 1275 | -                      | 1620            | 1275 | _                   | 1620            | 1275 | _                   | 1620            | mV   | V <sub>CC</sub> = 2.5V |
| V <sub>OL</sub>    | Output LOW Voltage                                     | 555  | 680                    | 805             | 555  | 680                 | 805             | 555  | 680                 | 805             | mV   | $V_{CC} = 2.5V$        |
| V <sub>OH</sub>    | Output HIGH Voltage                                    | 1355 | 1480                   | 1605            | 1355 | 1480                | 1605            | 1355 | 1480                | 1605            | mV   | $V_{CC} = 2.5V$        |
| V <sub>IHCMR</sub> | Input HIGH Voltage<br>Common Mode Range <sup>(2)</sup> | 1.2  |                        | V <sub>CC</sub> | 1.2  | _                   | V <sub>CC</sub> | 1.2  | _                   | V <sub>CC</sub> | ٧    |                        |

#### Notes:

- 1. 100KEP circuits are designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. The circuit is in a
  test socket or mounted on a printed circuit board and traverse airflow greater than 500lfpm is maintained. Input and output parameters vary 1:1 with V<sub>CC</sub>.
  Output load is 50Ω to V<sub>CC</sub> –2V.
- 2. The  $V_{\mbox{\scriptsize IHCMR}}$  range is referenced to the most positive side of the differential input signal.

## (100KEP) LVPECL DC ELECTRICAL CHARACTERISTICS(1)

 $V_{CC} = 3.3V \pm 10\%, V_{FF} = 0V$ 

| 00                 |                                                        |      |                     |                 |      |                     |                 |      |                     |                 |      |                 |
|--------------------|--------------------------------------------------------|------|---------------------|-----------------|------|---------------------|-----------------|------|---------------------|-----------------|------|-----------------|
|                    |                                                        | Т    | <sub>A</sub> = –40° | С               | T    | <sub>A</sub> = +25° | C               | Т    | <sub>A</sub> = +85° | C               |      |                 |
| Symbol             | Parameter                                              | Min. | Тур.                | Max.            | Min. | Тур.                | Max.            | Min. | Тур.                | Max.            | Unit | Condition       |
| $V_{IL}$           | Input LOW Voltage<br>(Single-Ended)                    | 1355 | _                   | 1675            | 1355 | -                   | 1675            | 1355 | _                   | 1675            | mV   | $V_{CC} = 3.3V$ |
| V <sub>IH</sub>    | Input HIGH Voltage<br>(Single-Ended)                   | 2075 | _                   | 2420            | 2075 | _                   | 2420            | 2075 | _                   | 2420            | mV   | $V_{CC} = 3.3V$ |
| $V_{OL}$           | Output LOW Voltage                                     | 1355 | 1480                | 1605            | 1355 | 1480                | 1605            | 1355 | 1480                | 1605            | mV   | $V_{CC} = 3.3V$ |
| $V_{OH}$           | Output HIGH Voltage                                    | 2155 | 2280                | 2405            | 2155 | 2280                | 2405            | 2155 | 2280                | 2405            | mV   | $V_{CC} = 3.3V$ |
| V <sub>IHCMR</sub> | Input HIGH Voltage<br>Common Mode Range <sup>(2)</sup> | 1.2  | _                   | V <sub>CC</sub> | 1.2  | _                   | V <sub>CC</sub> | 1.2  | _                   | V <sub>CC</sub> | ٧    |                 |

#### Notes:

- 1. 100KEP circuits are designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. The circuit is in a
  test socket or mounted on a printed circuit board and traverse airflow greater than 500lfpm is maintained. Input and output parameters vary 1:1 with V<sub>CC</sub>.
  Output load is 50Ω to V<sub>CC</sub> –2V.
- 2. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

## (100KEP) PECL DC ELECTRICAL CHARACTERISTICS(1)

 $V_{CC} = 5.0V \pm 10\%, V_{FF} = 0V$ 

|                    |                                                        | Т    | T <sub>A</sub> = -40°C |                 | Т    | A = +25° | °C              | T    | <sub>A</sub> = +85° | C               |      |                        |
|--------------------|--------------------------------------------------------|------|------------------------|-----------------|------|----------|-----------------|------|---------------------|-----------------|------|------------------------|
| Symbol             | Parameter                                              | Min. | Тур.                   | Max.            | Min. | Тур.     | Max.            | Min. | Тур.                | Max.            | Unit | Condition              |
| V <sub>IL</sub>    | Input LOW Voltage<br>(Single-Ended)                    | 3055 |                        | 3375            | 3055 | _        | 3375            | 3055 |                     | 3375            | mV   | V <sub>CC</sub> = 5.0V |
| V <sub>IH</sub>    | Input HIGH Voltage<br>(Single-Ended)                   | 3775 | _                      | 4120            | 3775 | _        | 4120            | 3775 | _                   | 4120            | mV   | V <sub>CC</sub> = 5.0V |
| V <sub>OL</sub>    | Output LOW Voltage                                     | 3055 | 3180                   | 3305            | 3055 | 3180     | 3305            | 3055 | 3180                | 3305            | mV   | $V_{CC} = 5.0V$        |
| V <sub>OH</sub>    | Output HIGH Voltage                                    | 3855 | 3980                   | 4105            | 3855 | 3980     | 4105            | 3855 | 3980                | 4105            | mV   | $V_{CC} = 5.0V$        |
| V <sub>IHCMR</sub> | Input HIGH Voltage <sup>(2)</sup><br>Common Mode Range | 1.2  | _                      | V <sub>CC</sub> | 1.2  | _        | V <sub>CC</sub> | 1.2  |                     | V <sub>CC</sub> | ٧    |                        |

#### Notes:

- 1. 100KEP circuits are designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. The circuit is in a
  test socket or mounted on a printed circuit board and traverse airflow greater than 500lfpm is maintained. Input and output parameters vary 1:1 with V<sub>CC</sub>.
  Output load is 50Ω to V<sub>CC</sub> –2V.
- 2. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

## (100KEP) LVECL DC ELECTRICAL CHARACTERISTICS(1)

 $V_{CC} = 0V$ ,  $V_{EE} = -2.375V$  to -3.63V

|                    |                                                        | Т                    | T <sub>A</sub> = -40°C |       |                      | <sub>A</sub> = +25° | Č     | Т                    | <sub>A</sub> = +85° | С     |      |                                   |
|--------------------|--------------------------------------------------------|----------------------|------------------------|-------|----------------------|---------------------|-------|----------------------|---------------------|-------|------|-----------------------------------|
| Symbol             | Parameter                                              | Min.                 | Тур.                   | Max.  | Min.                 | Тур.                | Max.  | Min.                 | Тур.                | Max.  | Unit | Condition                         |
| V <sub>IL</sub>    | Input LOW Voltage<br>(Single-ended)                    | -1945                | _                      | -1625 | -1945                | _                   | -1625 | -1945                | _                   | -1625 | mV   |                                   |
| V <sub>IH</sub>    | Input HIGH Voltage<br>(Single-ended)                   | -1225                | _                      | -880  | -1225                | _                   | -880  | -1225                | _                   | -880  | mV   |                                   |
| V <sub>OL</sub>    | Output LOW Voltage                                     | -1945                | -1820                  | -1695 | -1945                | -1820               | -1695 | -1945                | -1820               | -1695 | mV   | $50\Omega$ to V <sub>CC</sub> –2V |
| V <sub>OH</sub>    | Output HIGH Voltage                                    | -1145                | -1020                  | -895  | -1145                | -1020               | -895  | -1145                | -1020               | -895  | mV   | $50\Omega$ to V <sub>CC</sub> –2V |
| V <sub>IHCMR</sub> | Input HIGH Voltage<br>Common Mode Range <sup>(2)</sup> | V <sub>EE</sub> +1.2 | _                      | 0.0   | V <sub>EE</sub> +1.2 | _                   | 0.0   | V <sub>EE</sub> +1.2 | _                   | 0.0   | >    |                                   |

#### Notes:

- 1. 100KEP circuits are designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and traverse airflow greater than 500lfpm is maintained.
- 2. The V<sub>IHCMB</sub> range is referenced to the most positive side of the differential input signal.

## (100KEP) ECL DC ELECTRICAL CHARACTERISTICS(1)

 $V_{CC} = 0V$ ,  $V_{FF} = -4.5V$  to -5.5V

|                    |                                                        | T,                   | T <sub>A</sub> = -40°C |       |                      | <sub>A</sub> = +25° | C     | T,                   | <sub>A</sub> = +85° | С     |      |                                   |
|--------------------|--------------------------------------------------------|----------------------|------------------------|-------|----------------------|---------------------|-------|----------------------|---------------------|-------|------|-----------------------------------|
| Symbol             | Parameter                                              | Min.                 | Тур.                   | Max.  | Min.                 | Тур.                | Max.  | Min.                 | Тур.                | Max.  | Unit | Condition                         |
| V <sub>IL</sub>    | Input LOW Voltage<br>(Single-ended)                    | -1945                | 1                      | -1625 | -1945                | _                   | -1625 | -1945                | -                   | -1625 | mV   |                                   |
| V <sub>IH</sub>    | Input HIGH Voltage<br>(Single-ended)                   | -1225                | _                      | -880  | -1225                | _                   | -880  | -1225                | _                   | -880  | mV   |                                   |
| V <sub>OL</sub>    | Output LOW Voltage                                     | -1945                | -1820                  | -1695 | -1945                | -1820               | -1695 | -1945                | -1820               | -1695 | mV   | $50\Omega$ to V <sub>CC</sub> –2V |
| V <sub>OH</sub>    | Output HIGH Voltage                                    | -1145                | -1020                  | -895  | -1145                | -1020               | -895  | -1145                | -1020               | -895  | mV   | $50\Omega$ to V <sub>CC</sub> –2V |
| V <sub>IHCMR</sub> | Input HIGH Voltage<br>Common Mode Range <sup>(2)</sup> | V <sub>EE</sub> +1.2 | 1                      | 0.0   | V <sub>EE</sub> +1.2 |                     | 0.0   | V <sub>EE</sub> +1.2 | 1                   | 0.0   | >    |                                   |

#### Notes:

- 1. 100KEP circuits are designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and traverse airflow greater than 500lfpm is maintained.
- 2. The  $V_{\mbox{\scriptsize IHCMR}}$  range is referenced to the most positive side of the differential input signal.

## **HSTL INPUT DC ELECTRICAL CHARACTERISTICS**

 $V_{CC}$  = 2.375V to 3.63V,  $V_{EE}$  = 0V

|                 |                    | Т    | T <sub>A</sub> = -40°C |      |      | Γ <sub>A</sub> = +25° | С    | Т    |      |      |      |
|-----------------|--------------------|------|------------------------|------|------|-----------------------|------|------|------|------|------|
| Symbol          | Parameter          | Min. | Тур.                   | Max. | Min. | Тур.                  | Max. | Min. | Тур. | Max. | Unit |
| V <sub>IH</sub> | Input HIGH Voltage | 1200 | _                      | _    | 1200 | _                     | _    | 1200 |      |      | mV   |
| V <sub>IL</sub> | Input LOW Voltage  | _    | _                      | 400  |      | _                     | 400  | _    |      | 400  | mV   |

## **AC ELECTRICAL CHARACTERISTICS**

LVPECL:  $V_{CC} = 2.375V$  to 3.63V,  $V_{EE} = 0V$ ; PECL:  $V_{CC} = 4.50V$  to 5.50V,  $V_{EE} = 0V$  LVECL:  $V_{CC} = 0V$ ,  $V_{EE} = -2.375V$  to -3.63V; ECL:  $V_{CC} = 0V$ ,  $V_{EE} = -4.50V$  to -5.5V

|                                  |                                                                             | T,   | <sub>A</sub> = -40°C | ;         | Т    | A = +25°   | С         | Т,   | ر = +85°(  | )         |                                       |
|----------------------------------|-----------------------------------------------------------------------------|------|----------------------|-----------|------|------------|-----------|------|------------|-----------|---------------------------------------|
| Symbol                           | Parameter                                                                   | Min. | Тур.                 | Max.      | Min. | Тур.       | Max.      | Min. | Тур.       | Max.      | Unit                                  |
| f <sub>MAX</sub> <sup>(1)</sup>  | Maximum Frequency                                                           | 2.5  | _                    | _         | 2.5  | _          | _         | 2.5  | _          | _         | GHz                                   |
| t <sub>PD</sub>                  | Propagation Delay to Output LVPECL/LVECL                                    |      |                      |           |      |            |           |      |            |           |                                       |
|                                  | Diff. IN (150mV)                                                            | _    | _                    | _         |      | 375        |           |      | _          | _         | ps                                    |
|                                  | Diff. IN (800mV)                                                            | 300  | 350                  | 450       | 300  | 350        | 450       | 300  | 350        | 450       | ps                                    |
|                                  | Single-Ended IN                                                             |      | _                    |           |      | 375        |           |      |            |           | ps                                    |
|                                  | PECL/ECL Diff. IN (150mV)                                                   | 1    |                      | _         | 1    | 375        | _         | _    | _          | _         | ps                                    |
|                                  | Diff. IN (800mV)                                                            | 275  | 350                  | 425       | 275  | 350        | 425       | 275  | 350        | 425       | ps                                    |
|                                  | Single-Ended IN                                                             | _    | _                    | _         | _    | 355        | _         | _    | _          | _         | ps                                    |
|                                  | HSTL                                                                        | 325  | _                    | 500       | 300  | _          | 450       | 300  | _          | 450       | ps                                    |
| t <sub>SKEW</sub> <sup>(2)</sup> | Within-Device Skew (Diff.)<br>Part-to-Part Skew (Diff.)                     | 1 1  | 15<br>100            | 25<br>150 |      | 15<br>100  | 25<br>150 | _    | 15<br>100  | 25<br>150 | ps<br>ps                              |
| t <sub>SW</sub>                  | Select to Valid Output<br>Switchover Time                                   |      | _                    | 450       |      | 400        | 450       | _    | _          | 450       | ps                                    |
| t <sub>S</sub> <sup>(3)</sup>    | Set-Up Time /EN to CLK                                                      | 100  | 0                    | _         | 100  | 0          | _         | 100  | 0          | _         | ps                                    |
| t <sub>H</sub> <sup>(3)</sup>    | Hold Time /EN to CLK                                                        | 200  | 50                   | _         | 200  | 50         | _         | 200  | 50         | _         | ps                                    |
| t <sub>JITTER</sub>              | Cycle-to-Cycle <sup>(4)</sup><br>Total Jitter (622MHz clock) <sup>(5)</sup> | 1 1  | 0.2<br><15           | 1 —       | 1 1  | 0.2<br><15 | 1 —       | _    | 0.2<br><15 | 1 —       | ps <sub>RMS</sub><br>ps <sub>PP</sub> |
| V <sub>ID</sub>                  | Input Voltage Swing                                                         | 150  | 800                  | 1200      | 150  | 800        | 1200      | 150  | 800        | 1200      | mV                                    |
| t <sub>r</sub> , t <sub>f</sub>  | Output Rise/Fall Times<br>(20% to 80%)                                      | 75   | _                    | 225       | 75   | 130        | 225       | 85   | _          | 225       | ps                                    |

#### Notes:

- 1.  $f_{MAX}$  is defined as the maximum toggle frequency. Measured with 750mV input signal, 50% duty cycle, output swing  $\geq$  400mV (diff), all loading with 50 $\Omega$  to  $V_{CC}$ -2V.
- 2. Skew is measured between outputs under identical transitions.
- 3. Set-up and hold times apply to synchronous applications that intend to enable/disable before the next cycle. For asynchronous applications, set-up and hold time does not apply.
- 4. Cycle-to-cycle jitter definition: The variation in period between adjacent cycles over a random sample of adjacent cycle pairs. T<sub>JITTER\_CC</sub> = T<sub>n</sub>-T<sub>n+1</sub> where T is the time between rising edges of the output signal.
- 5. Total jitter definition: with an ideal clock input applied to one channel of the MUX, no more than one output edge in 10<sup>12</sup> output edges will deviate by more than the specified peak-to-peak jitter value.

## TYPICAL OPERATING CHARACTERISTICS

 $V_{CC}$  = 3.3V,  $V_{EE}$  = GND,  $T_A$  = 25°C, unless otherwise stated.









## **FUNCTIONAL CHARACTERISTICS**

#### 125MHz Output



TIME (178ps/div.)

### 1.5GHz Output



TIME (96ps/div.)

#### 2.5GHz Output



TIME (72ps/div.)

## **TERMINATION RECOMMENDATIONS**



Figure 1. Parallel Termination-Thevenin Equivalent

#### Notes:

1. For +2.5V systems:

 $R1 = 250\Omega$ 

 $R2 = 62.5\Omega$ 

2. For +5.0V systems:

 $R1 = 82\Omega$ 

 $R2 = 130\Omega$ 



Figure 2. Three-Resistor "Y-Termination"

#### Notes:

- 1. Power-saving alternative to Thevenin termination.
- 2. Place termination resistors as close to destination inputs as possible.
- 3.  $R_b$  resistor sets the DC bias voltage, equal to  $V_t$ . For +3.3V systems  $R_b$  = 46 $\Omega$  to 50 $\Omega$ . For +5V systems,  $R_b$  = 110 $\Omega$ .
- 4. C1 is an optional bypass capacitor intended to compensate for any tr/tf mismatches.



Figure 3. Terminating Unused I/O

#### Notes:

- 1. Unused output (/Q) must be terminated to balance the output.
- 2. For +2.5V systems: R1 = 250 $\Omega$ , R2 = 62.5 $\Omega$ , R3 = 1.25k $\Omega$ , R4 = 1.2k $\Omega$ .

## **16 LEAD TSSOP (K4-16-1)**





NOTES:

1. DIMENSIONS ARE IN MM[INCHES].
2. CONTROLLING DIMENSION: MM.

\$\frac{3}{2}\$ DIMENSION DOES NOT INCLUDE MOLD FLASH OF 0.254[0.010] MAX.

\$\times DIMFNSION INCLUDES LEAD FINISH.

Rev. 01

## MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL + 1 (408) 944-0800 FAX + 1 (408) 474-1000 WEB http://www.micrel.com

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use.

Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2005 Micrel, Incorporated.