### 1 A ultra low-dropout regulator with reverse current protection Datasheet - production data #### **Features** Input voltage range: 2.2 V to 5.5 V Ultra low-dropout: 200 mV typ. at 1 A NMOS topology - Very high PSRR: 78 dB @ 100 Hz, 70 dB @ 100 kHz - Very fast response to load variation - Stable with 1 µF capacitor - Thermal shutdown - Current limit - Adjustable from 1.2 V - High output voltage accuracy: - 1 % typ. (3 % max.) ### **Applications** - Post-regulation generic POL - Portable equipment - Industrial applications - Telecom infrastructure #### **Description** The LD59100 is a 1 A LDO regulator designed for use in various environments. Its N-MOS topology allows reduction of the $R_{dson}$ of the pass-element, maintaining a very low-dropout voltage even with very low input power supply voltage. The device features very high PSRR characteristics over a wide frequency band, rendering it suitable for use as a secondary regulator for noise-sensitive applications. The enable function can be used to further decrease the overall current consumption in shutdown mode. The LD59100 embeds protection features, such as current limit, thermal shutdown and reverse output current protection. ## Contents | 1 | Diagran | n | 3 | | |----|-------------------------|-----------------------------------------------|----|--| | 2 | Pin configuration | | | | | 3 | | 5 | | | | 4 | | ım ratings | | | | 5 | | al characteristics | | | | 6 | Application information | | | | | | 6.1 | Output voltage setting for adjustable version | | | | | 6.2 | Input and output capacitors | 10 | | | 7 | Typical | characteristics | 11 | | | 8 | Package information | | | | | | 8.1 | DFN8-3x3 package information | 15 | | | | 8.2 | DFN8-3x3 packing information | 17 | | | 9 | Orderin | g information | 19 | | | 10 | Revisio | n history | 20 | | LD59100 Diagram ## 1 Diagram Figure 1: Block diagram, adjustable version Pin configuration LD59100 # 2 Pin configuration Figure 2: Pin connection (top view) Table 1: Adjustable version: pin description | Pin | Symbol | Function | | | |----------|--------|-------------------------------------------------------|--|--| | DFN8-3x3 | Symbol | Function | | | | 1 | OUT | Regulated output voltage of the LDO | | | | 3 | FB | Feedback to set the output voltage | | | | 4 | GND | Ground | | | | 5 | EN | Enable pin logic input: Low = shutdown, High = active | | | | 2, 6, 7 | NC | Not connected | | | | 8 | IN | Input pin | | | | Tab | EXP | Exposed pad. Connect to GND on PCB. | | | LD59100 Typical application # 3 Typical application Figure 3: Typical application circuit for adjustable version Maximum ratings LD59100 ## 4 Maximum ratings Table 2: Absolute maximum ratings | Symbol | Parameter | Value | Unit | |-----------------|-----------------------------|--------------------|------| | V <sub>IN</sub> | DC input voltage | - 0.3 to 6 | V | | Vout | DC output voltage | - 0.3 to 5.5 | V | | VEN | Enable input voltage | - 0.3 to 6 | V | | $V_{FB}$ | Feedback pin voltage | - 0.3 to 6 | V | | Гоит | Output current | Internally limited | mA | | P <sub>D</sub> | Power dissipation | Internally limited | mW | | Tst | Storage temperature range | - 65 to 150 | °C | | T <sub>OP</sub> | Operating temperature range | - 40 to 125 | °C | Absolute maximum ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. All values are referred to GND. Table 3: Thermal data | Symbol | Symbol Parameter | | Unit | |--------------------|----------------------------------------------------|----|------| | R <sub>thJA</sub> | Thermal resistance junction-ambient | 55 | °C/W | | R <sub>th</sub> JC | R <sub>thJC</sub> Thermal resistance junction-case | | °C/W | Table 4: Electrostatic discharge | Symbol | Parameter | DFN8-3x3 | Unit | |--------|----------------------|----------|------| | НВМ | Human body model | +/-2 | kV | | CDM | Charged device model | +/-500 | V | LD59100 Electrical characteristics ### 5 Electrical characteristics $T_A = T_J = -40$ °C to +125 °C, typical values refer to $T_A = +25$ °C, $V_{EN} = 2.2$ V, $V_{IN} = V_{OUT} + 1$ V, $I_{OUT} = 10$ mA, $C_{IN} = C_{OUT} = 1$ $\mu$ F, unless otherwise specified (see note 1). Table 5: Electrical characteristics for LD59100 adjustable | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------|-------------------------|-------------------| | Vin | Operating input voltage | | 2.2 | | 5.5 | V | | Іоит | Guaranteed output current | | 0 | | 1 | Α | | | Output voltage range | | V <sub>FB</sub> | | 5.5 - V <sub>DROP</sub> | | | Vouт | | Nominal | -1 | | 1 | % | | V 001 | V <sub>OUT</sub> accuracy | $V_{IN} = V_{OUT(NOM)} + 0.5 V \text{ to } 5.5 V$ | -3 | | 3 | % | | | | $I_{OUT} = 0$ mA to 1 A | -3 | | 3 | /0 | | $V_{FB}$ | Internal reference | | 1.192 | 1.204 | 1.216 | V | | I <sub>FB</sub> | Adjustable pin leakage current | | | 0.1 | 0.6 | μΑ | | ۸۱/ | Static line regulation | $V_{IN} = V_{OUT(NOM)} + 0.5 V \text{ to } 5.5 V$ | | 0.005 | | 0/ /\/ | | ΔV <sub>OUT</sub> | Static line regulation | I <sub>OUT</sub> = 10 mA | | 0.005 | | %/V | | ΔVουτ | Static load regulation | I <sub>OUT</sub> = 1 mA to 1 A | | 0.0001 | | %/mA | | \/ | Dropout voltage | I <sub>OUT</sub> = 1 A, V <sub>OUT</sub> > 2.4 V | | 200 | 500 | mV | | VDROP | | $V_{IN} = V_{OUT(NOM)} - 0.1 V$ | | 200 | 300 | IIIV | | eN | Output noise voltage <sup>(1)</sup> | f = 10 Hz to 100 kHz,<br>$I_{OUT}$ = 10 mA<br>Couτ = 10 μF | | 27 х Vоит | | μV <sub>RMS</sub> | | | | $\begin{split} &V_{\text{IN}} = V_{\text{OUT(NOM)}} + 1 \text{ V+/-V_{RIPPLE}} \\ &V_{\text{RIPPLE}} = 0.5 \text{ V}, \\ &I_{\text{OUT}} = 10 \text{ mA} \\ &f = 100 \text{ Hz} \end{split}$ | | 78 | | | | 0)/D | Supply voltage rejection <sup>(2)</sup> | $\begin{split} &V_{IN} = V_{OUT(NOM)} + 1 \ V + / - V_{RIPPLE} \\ &V_{RIPPLE} = 0.5 \ V, \\ &I_{OUT} = 10 \ mA \\ &f = 10 \ KHz \end{split}$ | | 62 | | 10 | | SVR | | $\begin{split} &V_{IN} = V_{OUT(NOM)} + 1 \ V + / - V_{RIPPLE} \\ &V_{RIPPLE} = 0.5 \ V, \\ &I_{OUT} = 10 \ mA \\ &f = 100 \ kHz \end{split}$ | | 70 | | dB | | | | $\begin{split} &V_{IN} = V_{OUT(NOM)} + 1 \ V + / - V_{RIPPLE} \\ &V_{RIPPLE} = 0.5 \ V, \\ &I_{OUT} = 1 \ A \\ &f = 100 \ Hz \end{split}$ | | 58 | | | | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | | |-------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|--| | | | $\begin{aligned} &\text{V}_{\text{IN}} = \text{V}_{\text{OUT(NOM)}} + 1 \text{ V+/-V}_{\text{RIPPLE}} \\ &\text{V}_{\text{RIPPLE}} = 0.5 \text{ V}, \\ &\text{I}_{\text{OUT}} = 1 \text{ A} \\ &\text{f} = 10 \text{ KHz} \end{aligned}$ | | 37 | | | | | | | I <sub>OUT</sub> = 0 mA | | 130 | | | | | | | Iout = 10 mA | | 140 | | | | | IQ | Quiescent current | I <sub>OUT</sub> = 1 A | | 280 | | μΑ | | | | | V <sub>IN</sub> Input current in OFF mode | | 0.02 | | | | | | | V <sub>EN</sub> = GND | | 0.02 | | | | | IcL | Output current limit | $V_{OUT} = 0.9 \times V_{OUT(NOM)}$ | 1.05 | 1.6 | 2.2 | Α | | | Isc | Short-circuit current | R <sub>L</sub> = 0 | | 450 | | mA | | | I <sub>REV</sub> | Reverse leakage current | V <sub>EN</sub> < 0.5 V, 0 < V <sub>IN</sub> < V <sub>OUT</sub> | | 0.1 | | μΑ | | | V | Enable input logic low | | | | 0.5 | V | | | V <sub>EN</sub> | Enable input logic high | | 1.7 | | | V | | | I <sub>EN</sub> | Enable pin input current | V <sub>EN</sub> = V <sub>IN</sub> = 5.5 V | | 20 | | nA | | | T <sub>SHDN</sub> | Thermal shutdown <sup>(2)</sup> | | | 160 | | °C | | | | Hysteresis <sup>(2)</sup> | | | 20 | | | | | T <sub>STR</sub> | Start-up time | V <sub>OUT</sub> = 3 V, $R$ <sub>L</sub> = 30 $Ω$ , $C$ <sub>OUT</sub> = 1 $μ$ $F$ | | 600 | | μs | | #### Notes: $<sup>^{(1)}</sup>$ Values at below 0 °C are guaranteed by design and/or characterization tested at $T_A = \sim T_J$ . Low duty cycle pulse techniques are used. <sup>(2)</sup>Guaranteed by design, not tested in production. ### 6 Application information ### 6.1 Output voltage setting for adjustable version In the adjustable version, the output voltage can be set from 1.204 V ( $V_{FB}$ ) up to the input voltage minus the voltage drop across the pass transistor (dropout voltage), by connecting a resistor divider between the FB pin and the output, thereby implementing remote voltage sensing. With reference to the typical circuit shown in *Figure 4: "Line regulation vs temperature* ( $V_{IN} = 2.5$ to 5.5 V, $V_{OUT} = V_{FB}$ , $I_{OUT} = 10$ mA)", the resistor divider can be designed by using the following equation: #### **Equation 2** $$V_{OUT} = V_{FB}(1 + R_1/R_2)$$ , with $V_{FB} = 1.204 V$ typ. It is recommended to use resistors with values in the range of 10 k $\Omega$ to 100 k $\Omega$ . Lower values can also be suitable, but will result in an increase in current consumption. The following table shows an example of $R_1$ , $R_2$ choices, among standard 1% resistors, to obtain the most common output voltages. **V**out $R_1$ $R_2$ 1.204 (V<sub>FB</sub>) Short Open 1.5 23.2 kΩ $95.3 k\Omega$ 1.8 $28.0 \text{ k}\Omega$ 56.2 kΩ 2.5 $39.2 \text{ k}\Omega$ $36.5 \text{ k}\Omega$ 2.8 $44.2 k\Omega$ $33.2 k\Omega$ 3 $46.4 \text{ k}\Omega$ $30.9 \text{ k}\Omega$ 3.3 $52.3 k\Omega$ $30.1 k\Omega$ Table 6: Resistor divider settings for common output voltages ### 6.2 Input and output capacitors #### Input capacitor An input capacitor with a minimum value of $1 \mu F$ must be located as close as possible to the input pin of the device and returned to a clean analog ground. A good quality, low-ESR ceramic capacitor is recommended. This capacitor helps to ensure stability of the control loop, reduces the effects of inductive sources and improves ripple rejection. A capacitance value larger than $1 \mu F$ can be used in the case of fast load transients in the application. #### **Output capacitor** The LD59100 requires a capacitor connected to its output, to keep the control loop stable and reduce the risk of ringing and oscillations. The control loop is designed to be stable with any good quality ceramic capacitor (such as X5R/X7R types) with a minimum value of 1 $\mu F$ and equivalent series resistance in the 5 m $\Omega$ to 1 $\Omega$ range. It is important to highlight that the output capacitor must maintain its capacitance and ESR in the stable region over the full operating temperature, load and input voltage ranges, to assure stability. Therefore, capacitance and ESR variations must be taken into account in the design phase to ensure the device works in the expected stability region. There is no maximum limit to the output capacitance, provided that the above conditions are respected. ## 7 Typical characteristics $C_{\text{IN}} = C_{\text{OUT}} = 1~\mu\text{F},~V_{\text{EN}} = V_{\text{IN}} = 2.5~\text{V},~V_{\text{OUT}} = V_{\text{FB}},~T_{\text{J}} = 25~^{\circ}\text{C},~\text{unless otherwise specified}.$ Typical characteristics LD59100 Figure 10: Quiescent current vs output current Output Current (mA) AMG260520171112MT Typical characteristics LD59100 Figure 22: Line transient Vin Vout Vin from 2.5V to 5.5V, I<sub>OUT</sub>=10mA, t<sub>r</sub>=t<sub>r</sub>=5µs, C<sub>IN</sub>=C<sub>OUT</sub>=1µF AMG260520171124MT LD59100 Package information ## 8 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: **www.st.com**. ECOPACK® is an ST trademark. ### 8.1 DFN8-3x3 package information Figure 26: DFN8-3x3 package outline Table 7: DFN8-3x3 mechanical data | Dim | | mm | | |------|----------|-----------|------| | Dim. | Min. | Тур. | Max. | | А | 0.80 | 0.90 | 1 | | A1 | 0.00 | - | 0.05 | | A3 | | 0.20 REF. | | | b | 0.26 | 0.31 | 0.36 | | D | 3.00 BSC | | | | D2 | 1.65 | 1.75 | 1.85 | | е | | 0.65 BSC | | | Е | | 3.00 BSC | | | E2 | 1.40 | 1.50 | 1.60 | | L | 0.30 | 0.40 | 0.50 | | k | 0.20 | | | | N | 8 | | | Figure 27: DFN8-3x3 recommended footprint LD59100 Package information ## 8.2 DFN8-3x3 packing information Figure 28: DFN8-3x3 tape outline Table 8: DFN8-3x3 tape mechanical data | Dim | mm | |------|------------| | Dim. | Value | | Ao | 3.30 ±0.10 | | Во | 3.30 ±0.10 | | Ko | 1.10 ±0.10 | Package information LD59100 Figure 29: DFN8-3x3 reel outline LD59100 Ordering information # 9 Ordering information Table 9: Order codes | DFN8-3x3 | Output voltage | | |------------|----------------|----------------| | Order code | Marking | Output voltage | | LD59100PUR | 5910 | Adjustable | Revision history LD59100 ## 10 Revision history **Table 10: Document revision history** | Date | Revision | Changes | |-------------|----------|-----------------| | 06-Sep-2017 | 1 | Initial release | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2017 STMicroelectronics - All rights reserved