# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



# TECHNOLOGY

# LTM2882

# FEATURES

- UL Rated Dual RS232 Transceiver: 2500V<sub>RMS</sub> UL Recognized SAL File #E15178
- Isolated DC Power: 5V at Up to 200mA
- No External Components Required
- 1.62V to 5.5V Logic Supply for Flexible Digital Interfacing
- High Speed Operation 1Mbps for 250pF/3kΩ Load 250kbps for 1nF/3kΩ Load 100kbps for 2.5nF/3kΩ TIA/EIA-232-F Load
- 3.3V (LTM2882-3) or 5V (LTM2882-5) Operation
- No Damage or Latchup to ±10kV HBM ESD on Isolated RS232 Interface or Across Isolation Barrier
- High Common Mode Transient Immunity: 30kV/µs
- Common Mode Working Voltage: 560V<sub>PEAK</sub>
- True RS232 Compliant Output Levels
- Low Profile (15mm × 11.25mm) Surface Mount BGA and LGA Packages

# **APPLICATIONS**

- Isolated RS232 Interface
- Industrial Communication
- Test and Measurement Equipment
- Breaking RS232 Ground Loops

 $\sigma$ , LT, LTC, LTM, Linear Technology, the Linear logo and  $\mu$ Module are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

# P Dual Isolated RS232 µModule Transceiver + Power DESCRIPTION

The LTM<sup>®</sup>2882 is a complete galvanically isolated dual RS232  $\mu$ Module<sup>®</sup> transceiver. No external components are required. A single 3.3V or 5V supply powers both sides of the interface through an integrated, isolated DC/DC converter. A logic supply pin allows easy interfacing with different logic levels from 1.62V to 5.5V, independent of the main supply.

Coupled inductors and an isolation power transformer provide  $2500V_{RMS}$  of isolation between the line transceiver and the logic interface. This device is ideal for systems with different grounds, allowing for large common mode voltages. Uninterrupted communication is guaranteed for common mode transients greater than  $30kV/\mu s$ .

This part is compatible with the TIA/EIA-232-F standard. Driver outputs are protected from overload and can be shorted to ground or up to  $\pm 15V$  without damage. An auxiliary isolated digital channel is available. This channel allows configuration for half-duplex operation by controlling the DE pin.

Enhanced ESD protection allows this part to withstand up to  $\pm 10$ kV (human body model) on the transceiver interface pins to isolated supplies and across the isolation barrier to logic supplies without latchup or damage.

### TYPICAL APPLICATION



#### **1**Mbps Operation





## ABSOLUTE MAXIMUM RATINGS

| (Note | 1) |
|-------|----|
|-------|----|

| V <sub>CC</sub> to GND0.3V to 6V                                 |
|------------------------------------------------------------------|
| V <sub>L</sub> to GND–0.3V to 6V                                 |
| V <sub>CC2</sub> to GND20.3V to 6V                               |
| Logic Inputs                                                     |
| T1IN, T2IN, ON, DIN to GND– $0.3V$ to (V <sub>L</sub> + $0.3V$ ) |
| DE to GND20.3V to (V <sub>CC2</sub> + 0.3V)                      |
| Logic Outputs                                                    |
| R10UT, R20UT to GND–0.3V to (V <sub>L</sub> + 0.3V)              |
| DOUT to GND20.3V to $(V_{CC2} + 0.3V)$                           |
| Driver Output Voltage                                            |
| T10UT, T20UT to GND2–15V to 15V                                  |
| Receiver Input Voltage                                           |
| R1IN, R2IN to GND2 –25V to 25V                                   |
| Operating Temperature Range (Note 4)                             |
| $LTM2882C \dots 0^{\circ}C \le T_A \le 70^{\circ}C$              |
| LTM28821 $-40^{\circ}C \le T_A \le 85^{\circ}C$                  |
| LTM2882H40°C $\leq T_A \leq 105°C$                               |
| LTM2882MP –55°C to 105°C                                         |
| Maximum Internal Operating Temperature 125°C                     |
| Storage Temperature Range55°C to 150°C                           |
| Peak Package Body Reflow Temperature                             |

# PIN CONFIGURATION



# ORDER INFORMATION

| LEAD FREE FINISH | TRAY             | PART MARKING* | PACKAGE DESCRIPTION                  | TEMPERATURE RANGE |
|------------------|------------------|---------------|--------------------------------------|-------------------|
| LTM2882CY-3#PBF  | LTM2882CY-3#PBF  | LTM2882Y-3    | 32-Pin (15mm × 11.25mm × 3.42mm) BGA | 0°C to 70°C       |
| LTM2882IY-3#PBF  | LTM2882IY-3#PBF  | LTM2882Y-3    | 32-Pin (15mm × 11.25mm × 3.42mm) BGA | -40°C to 85°C     |
| LTM2882HY-3#PBF  | LTM2882HY-3#PBF  | LTM2882Y-3    | 32-Pin (15mm × 11.25mm × 3.42mm) BGA | -40°C to 105°C    |
| LTM2882MPY-3#PBF | LTM2882MPY-3#PBF | LTM2882Y-3    | 32-Pin (15mm × 11.25mm × 3.42mm) BGA | -55°C to 105°C    |
| LTM2882CY-5#PBF  | LTM2882CY-5#PBF  | LTM2882Y-5    | 32-Pin (15mm × 11.25mm × 3.42mm) BGA | 0°C to 70°C       |
| LTM2882IY-5#PBF  | LTM2882IY-5#PBF  | LTM2882Y-5    | 32-Pin (15mm × 11.25mm × 3.42mm) BGA | -40°C to 85°C     |
| LTM2882HY-5#PBF  | LTM2882HY-5#PBF  | LTM2882Y-5    | 32-Pin (15mm × 11.25mm × 3.42mm) BGA | -40°C to 105°C    |
| LTM2882MPY-5#PBF | LTM2882MPY-5#PBF | LTM2882Y-5    | 32-Pin (15mm × 11.25mm × 3.42mm) BGA | -55°C to 105°C    |
| LTM2882CV-3#PBF  | LTM2882CV-3#PBF  | LTM2882V-3    | 32-Pin (15mm × 11.25mm × 2.8mm) LGA  | 0°C to 70°C       |
| LTM2882IV-3#PBF  | LTM2882IV-3#PBF  | LTM2882V-3    | 32-Pin (15mm × 11.25mm × 2.8mm) LGA  | -40°C to 85°C     |
| LTM2882CV-5#PBF  | LTM2882CV-5#PBF  | LTM2882V-5    | 32-Pin (15mm × 11.25mm × 2.8mm) LGA  | 0°C to 70°C       |
| LTM2882IV-5#PBF  | LTM2882IV-5#PBF  | LTM2882V-5    | 32-Pin (15mm × 11.25mm × 2.8mm) LGA  | -40°C to 85°C     |

Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/ This product is only offered in trays. For more information go to: http://www.linear.com/packaging/ This product is moisture sensitive. For more information go to: http://www.linear.com/packaging/



**ELECTRICAL CHARACTERISTICS** The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at  $T_A = 25$ °C. LTM2882-3 V<sub>CC</sub> = 3.3V, LTM2882-5 V<sub>CC</sub> = 5.0V, V<sub>L</sub> = V<sub>CC</sub>, and GND = GND2 = 0V, ON = V<sub>L</sub> unless otherwise noted.

| SYMBOL                   | PARAMETER                                             | CONDITIONS                                                                                                                                                                            |     | MIN                 | ТҮР  | MAX                   | UNITS  |
|--------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------|------|-----------------------|--------|
| Supplies                 | ,                                                     |                                                                                                                                                                                       | I   |                     |      |                       |        |
| V <sub>CC</sub>          | Input Supply Range                                    | LTM2882-3                                                                                                                                                                             | •   | 3.0                 | 3.3  | 3.6                   | V      |
|                          |                                                       | LTM2882-5                                                                                                                                                                             | •   | 4.5                 | 5.0  | 5.5                   | V      |
| VL                       | Logic Supply Range                                    |                                                                                                                                                                                       | •   | 1.62                |      | 5.5                   | V      |
| I <sub>CC</sub>          | Input Supply Current                                  | ON = 0V                                                                                                                                                                               | •   |                     | 0    | 10                    | μA     |
|                          |                                                       | LTM2882-3, No Load                                                                                                                                                                    | •   |                     | 24   | 30                    | mA     |
|                          |                                                       | LTM2882-5, No Load                                                                                                                                                                    | •   |                     | 17   | 21                    | mA     |
| V <sub>CC2</sub>         | Regulated Output Voltage, Loaded                      | LTM2882-3 DE = 0V, I <sub>LOAD</sub> = 100mA                                                                                                                                          | •   | 4.7                 | 5.0  |                       | V      |
|                          |                                                       | LTM2882-3, H/MP-Grade, I <sub>LOAD</sub> = 90mA                                                                                                                                       | •   | 4.75                |      |                       | V      |
|                          |                                                       | LTM2882-5 DE = 0V, I <sub>LOAD</sub> = 150mA                                                                                                                                          | •   | 4.7                 | 5.0  |                       | V      |
| V <sub>CC2(NOLOAD)</sub> | Regulated Output Voltage, No Load                     | DE = 0, No Load                                                                                                                                                                       |     | 4.8                 | 5.0  | 5.35                  | V      |
|                          | Efficiency                                            | I <sub>CC2</sub> = 100mA, LTM2882-5 (Note 2)                                                                                                                                          |     |                     | 65   |                       | %      |
| I <sub>CC2</sub>         | Output Supply Short-Circuit Current                   |                                                                                                                                                                                       | •   |                     |      | 250                   | mA     |
| Driver                   |                                                       | · · ·                                                                                                                                                                                 |     |                     |      |                       |        |
| V <sub>OLD</sub>         | Driver Output Voltage Low                             | $R_L = 3k\Omega$                                                                                                                                                                      | •   | -5                  | -5.7 |                       | V      |
| V <sub>OHD</sub>         | Driver Output Voltage High                            | $R_L = 3k\Omega$                                                                                                                                                                      | •   | 5                   | 6.2  |                       | V      |
| I <sub>OSD</sub>         | Driver Short-Circuit Current                          | V <sub>T10UT</sub> , V <sub>T20UT</sub> = 0V, V <sub>CC2</sub> = 5.5V                                                                                                                 | •   |                     | ±35  | ±70                   | mA     |
| I <sub>OZD</sub>         | Driver Three-State (High Impedance)<br>Output Current | $DE = 0V, V_{T10UT}, V_{T20UT} = \pm 15V$                                                                                                                                             | •   |                     | ±0.1 | ±10                   | μA     |
| Receiver                 | · ·                                                   |                                                                                                                                                                                       |     |                     |      |                       |        |
| V <sub>IR</sub>          | Receiver Input Threshold                              | Input Low                                                                                                                                                                             | •   | 0.8                 | 1.3  |                       | V      |
|                          |                                                       | Input High<br>Input High, H/MP-Grade                                                                                                                                                  | •   |                     | 1.7  | 2.5<br>2.7            | V<br>V |
| V <sub>HYSR</sub>        | Receiver Input Hysteresis                             |                                                                                                                                                                                       | •   | 0.1                 | 0.4  | 1.0                   | V      |
| R <sub>IN</sub>          | Receiver Input Resistance                             | $-15V \le (V_{R1IN}, V_{R2IN}) \le 15V$                                                                                                                                               | •   | 3                   | 5    | 7                     | kΩ     |
| Logic                    |                                                       | · · ·                                                                                                                                                                                 |     |                     |      |                       |        |
| V <sub>ITH</sub>         | Logic Input Threshold Voltage                         | ON, T1IN, T2IN, DIN = $1.62V \le V_L < 2.35V$                                                                                                                                         | • 0 | .25•VL              |      | 0.75•V <sub>L</sub>   | V      |
|                          |                                                       | ON, T1IN, T2IN, DIN = $2.35V \le V_L \le 5.5V$                                                                                                                                        | •   | 0.4                 |      | 0.67•VL               | V      |
|                          |                                                       | DE                                                                                                                                                                                    | •   | 0.4                 |      | 0.67•V <sub>CC2</sub> | V      |
| I <sub>INL</sub>         | Logic Input Current                                   |                                                                                                                                                                                       | •   |                     |      | ±1                    | μA     |
| V <sub>HYS</sub>         | Logic Input Hysteresis                                | T1IN, T2IN, DIN (Note 2)                                                                                                                                                              |     |                     | 150  |                       | mV     |
| V <sub>OH</sub>          | Logic Output High Voltage                             | R10UT, R20UT<br>$I_{LOAD} = -1mA$ (Sourcing), $1.62V \le V_L < 3.0V$<br>$I_{LOAD} = -4mA$ (Sourcing), $3.0V \le V_L \le 5.5V$                                                         |     | L – 0.4<br>L – 0.4  |      |                       | V<br>V |
|                          |                                                       | DOUT, $I_{LOAD} = -4mA$ (Sourcing)                                                                                                                                                    |     | <sub>C2</sub> – 0.4 |      |                       | V      |
| V <sub>OL</sub>          | Logic Output Low Voltage                              | $\label{eq:relation} \begin{array}{l} R1OUT, \ R2OUT \\ I_{LOAD} = 1mA \ (Sinking), \ 1.62V \leq V_{L} < 3.0V \\ I_{LOAD} = 4mA \ (Sinking), \ 3.0V \leq V_{L} \leq 5.5V \end{array}$ | •   | -                   |      | 0.4<br>0.4            | V<br>V |
|                          |                                                       | DOUT, I <sub>LOAD</sub> = 4mA (Sinking)                                                                                                                                               | •   |                     |      | 0.4                   | V      |
| ESD (HBM) (N             | lote 2)                                               |                                                                                                                                                                                       |     |                     |      |                       |        |
|                          | RS232 Driver and Receiver Protection                  | (T10UT, T20UT, R1IN, R2IN) to (V <sub>CC2</sub> , GND2)                                                                                                                               |     |                     | ±10  |                       | kV     |
|                          |                                                       | (T10UT, T20UT, R1IN, R2IN) to ( $V_{CC}$ , $V_L$ , GND)                                                                                                                               |     |                     | ±10  |                       | kV     |
|                          | Isolation Boundary                                    | ( $V_{CC2}$ , GND2) to ( $V_{CC}$ , $V_L$ , GND)                                                                                                                                      |     |                     | ±10  |                       | kV     |



**SWITCHING CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. LTM2882-3 V<sub>CC</sub> = 3.3V, LTM2882-5 V<sub>CC</sub> = 5.0V, V<sub>L</sub> = V<sub>CC</sub>, and GND = GND2 = 0V,  $ON = V_L$  unless otherwise noted.

| SYMBOL                                | PARAMETER                                                   | CONDITIONS                                                     |   | MIN  | ТҮР | MAX | UNITS |
|---------------------------------------|-------------------------------------------------------------|----------------------------------------------------------------|---|------|-----|-----|-------|
|                                       | Maximum Data Rate                                           | $R_L = 3k\Omega, C_L = 2.5nF$ (Note 3)                         |   | 100  |     |     | kbps  |
|                                       | (T1IN to T1OUT, T2IN to T2OUT)                              | $R_L = 3k\Omega$ , $C_L = 1nF$ (Note 3)                        | • | 250  |     |     | kbps  |
|                                       |                                                             | $R_L = 3k\Omega, C_L = 250pF$ (Note 3)                         | • | 1000 |     |     | kbps  |
|                                       | Maximum Data Rate (DIN to DOUT)                             | C <sub>L</sub> = 15pF (Note 3)                                 | • | 10   |     |     | Mbps  |
| Driver                                |                                                             |                                                                |   |      |     |     |       |
|                                       | Driver Slew Rate (6V/t <sub>THL</sub> or t <sub>TLH</sub> ) | $R_L = 3k\Omega$ , $C_L = 50pF$ (Figure 1)                     |   |      |     | 150 | V/µs  |
| t <sub>PHLD</sub> , t <sub>PLHD</sub> | Driver Propagation Delay                                    | $R_L = 3k\Omega$ , $C_L = 50pF$ (Figure 1)                     | • |      | 0.2 | 0.5 | μs    |
| t <sub>SKEWD</sub>                    | Driver Skew  t <sub>PHLD</sub> - t <sub>PLHD</sub>          | $R_L = 3k\Omega$ , $C_L = 50pF$ (Figure 1)                     |   |      | 40  |     | ns    |
| t <sub>PZHD</sub> , t <sub>PZLD</sub> | Driver Output Enable Time                                   | $DE = \uparrow$ , $R_L = 3k\Omega$ , $C_L = 50pF$ (Figure 2)   | • |      | 0.6 | 2   | μs    |
| t <sub>PHZD</sub> , t <sub>PLZD</sub> | Driver Output Disable Time                                  | $DE = \downarrow$ , $R_L = 3k\Omega$ , $C_L = 50pF$ (Figure 2) | • |      | 0.3 | 2   | μs    |
| Receiver                              |                                                             | ·                                                              |   |      |     |     |       |
| t <sub>PHLR</sub> , t <sub>PLHR</sub> | Receiver Propagation Delay                                  | $C_L = 150 pF$ (Figure 3)                                      |   |      | 0.2 | 0.4 | μs    |
| t <sub>SKEWR</sub>                    | Receiver Skew  t <sub>PHLR</sub> - t <sub>PLHR</sub>        | $C_L = 150 pF$ (Figure 3)                                      |   |      | 40  |     | ns    |
| t <sub>RR</sub> , t <sub>FR</sub>     | Receiver Rise or Fall Time                                  | $C_L = 150 pF$ (Figure 3)                                      | • |      | 60  | 200 | ns    |
| Auxiliary Chan                        | nel                                                         | ·                                                              |   |      |     |     |       |
| t <sub>PHLL</sub> , t <sub>PLHL</sub> | Propagation Delay                                           | $C_L = 15 pF$ , $t_R$ and $t_F < 4 ns$ (Figure 4)              | • |      | 60  | 100 | ns    |
| t <sub>RL</sub> , t <sub>FL</sub>     | Rise or Fall Time                                           | C <sub>L</sub> = 150pF (Figure 4)                              | • |      | 60  | 200 | ns    |
| Power Supply                          |                                                             |                                                                |   |      |     |     |       |
|                                       | Power-Up Time                                               | ON = ↑ to V <sub>CC2(MIN)</sub>                                | • |      | 0.2 | 2   | ms    |
|                                       |                                                             |                                                                |   |      |     | ÷   |       |

### **ISOLATION CHARACTERISTICS** The • denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at  $T_A = 25^{\circ}$ C. LTM2882-3  $V_{CC} = 3.3V$ , LTM2882-5  $V_{CC} = 5.0V$ ,  $V_L = V_{CC}$ , and GND = GND2 = 0V,  $ON = V_L$  unless otherwise noted.

| SYMBOL            | PARAMETER                           | CONDITIONS                                                | MIN             | ТҮР  | MAX | UNITS                                 |
|-------------------|-------------------------------------|-----------------------------------------------------------|-----------------|------|-----|---------------------------------------|
| V <sub>ISO</sub>  | Rated Dielectric Insulation Voltage | 1 Minute, Derived from 1 Second Test                      | 2500            |      |     | V <sub>RMS</sub>                      |
|                   |                                     | 1 Second (Note 5)                                         | ±4400           |      |     | V                                     |
|                   | Common Mode Transient Immunity      | $V_L = ON = 3.3V, V_{CM} = 1kV, \Delta t = 33ns (Note 2)$ | 30              |      |     | kV/µs                                 |
| V <sub>IORM</sub> | Maximum Working Insulation Voltage  | (Notes 2, 5)                                              | 560<br>400      |      |     | V <sub>PEAK</sub><br>V <sub>RMS</sub> |
|                   | Partial Discharge                   | V <sub>PR</sub> = 1050 V <sub>PEAK</sub> (Notes 2, 5)     |                 |      | 5   | pC                                    |
|                   | Input to Output Resistance          | (Notes 2, 5)                                              | 10 <sup>9</sup> |      |     | Ω                                     |
|                   | Input to Output Capacitance         | (Notes 2, 5)                                              |                 | 6    |     | pF                                    |
|                   | Creepage Distance                   | (Notes 2, 5)                                              |                 | 9.48 |     | mm                                    |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

Note 2: Guaranteed by design and not subject to production test.

Note 3: Maximum Data Rate is guaranteed by other measured parameters and is not tested directly.

**Note 4:** This device includes over-temperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed 125°C when overtemperature protection is active. Continuous operation above specified maximum operating junction temperature may result in device degradation or failure.

Note 5: Tests performed from GND to GND2, all pins shorted each side of isolation barrier.



# **TYPICAL PERFORMANCE CHARACTERISTICS** $T_A = 25^{\circ}C$ , LTM2882-3 $V_{CC} = 3.3V$ , LTM2882-5 $V_{CC} = 5V$ , $V_L = 3.3V$ , and GND = GND2 = 0V, ON = $V_L$ unless otherwise noted.





# **TYPICAL PERFORMANCE CHARACTERISTICS** $T_A = 25^{\circ}C$ , LTM2882-3 $V_{CC} = 3.3V$ , LTM2882-5 $V_{CC} = 5V$ , $V_L = 3.3V$ , and GND = GND2 = 0V, ON = $V_L$ unless otherwise noted.



**Driver Outputs Exiting Shutdown** 





2V/DIV DE T10UT 5V/DIV T20UT 2882 G13 2µs/DIV

**Driver Outputs Enable/Disable** 





# **TYPICAL PERFORMANCE CHARACTERISTICS** $T_A = 25^{\circ}C$ , LTM2882-3 $V_{CC} = 3.3V$ , LTM2882-5 $V_{CC} = 5V$ , $V_L = 3.3V$ , and GND = GND2 = 0V, ON = $V_L$ unless otherwise noted.





V<sub>CC2</sub> Ripple and Noise



V<sub>CC2</sub> Load Step Response





# **TEST CIRCUITS**



Figure 1. Driver Slew Rate and Timing Measurement



Figure 2. Driver Enable/Disable Times















## PIN FUNCTIONS

#### LOGIC SIDE

**R2OUT (Pin A1):** Channel 2 RS232 Inverting Receiver Output. Controlled through isolation barrier from receiver input R2IN. Under the condition of an isolation communication failure R2OUT is in a high impedance state.

**T2IN (Pin A2):** Channel 2 RS232 Inverting Driver Input. A logic low on this input generates a high on isolated output T2OUT. A logic high on this input generates a low on isolated output T2OUT. Do not float.

**R10UT (Pin A3):** Channel 1 RS232 Inverting Receiver Output. Controlled through isolation barrier from receiver input R1IN. Under the condition of an isolation communication failure R10UT is in a high impedance state.

**T1IN (Pin A4):** Channel 1 RS232 Inverting Driver Input. A logic low on this input generates a high on isolated output T1OUT. A logic high on this input generates a low on isolated output T1OUT. Do not float.

**DIN (Pin A5):** General Purpose Non-Inverting Logic Input. A logic high on DIN generates a logic high on isolated output DOUT. A logic low on DIN generates a logic low on isolated output DOUT. Do not float.

**ON (Pin A6):** Enable. Enables power and data communication through the isolation barrier. If ON is high the part is enabled and power and communications are functional to the isolated side. If ON is low the logic side is held in reset and the isolated side is unpowered. Do not float.

 $V_L$  (Pin A7): Logic Supply. Interface supply voltage for pins DIN, R2OUT, T2IN, R1OUT, T1IN, and ON. Operating voltage is 1.62V to 5.5V. Internally bypassed to GND with 2.2 $\mu$ F.

 $V_{CC}$  (Pins A8, B7-B8): Supply Voltage. Operating voltage is 3.0V to 3.6V for LTM2882-3, and 4.5V to 5.5V for LTM2882-5. Internally bypassed to GND with 2.2 $\mu$ F.

GND (Pins B1-B6): Circuit Ground.

#### **ISOLATED SIDE**

**GND2 (Pins K1-K7):** Isolated Side Circuit Ground. These pads should be connected to the isolated ground and/or cable shield.

 $V_{CC2}$  (Pins K8, L7-L8): Isolated Supply Voltage Output. Internally generated from  $V_{CC}$  by an isolated DC/DC converter and regulated to 5V. Supply voltage for pins R1IN, R2IN, DE, and DOUT. Internally bypassed to GND2 with 2.2µF.

**R2IN (Pin L1):** Channel 2 RS232 Inverting Receiver Input. A low on isolated input R2IN generates a logic high on R2OUT. A high on isolated input R2IN generates a logic low on R2OUT. Impedance is nominally  $5k\Omega$  in receive mode or unpowered.

**T2OUT (Pin L2):** Channel 2 RS232 Inverting Driver Output. Controlled through isolation barrier from driver input T2IN. High impedance when the driver is disabled (DE pin is low).

**R1IN (Pin L3):** Channel 1 RS232 Inverting Receiver Input. A low on isolated input R1IN generates a logic high on R1OUT. A high on isolated input R1IN generates a logic low on R1OUT. Impedance is nominally  $5k\Omega$  in receive mode or unpowered.

**T10UT (Pin L4):** Channel 1 RS232 Inverting Driver Output. Controlled through isolation barrier from driver input T1IN. High impedance when the driver is disabled (DE pin is low).

**DOUT (Pin L5):** General Purpose Non-Inverting Logic Output. Logic output connected through isolation barrier to DIN.

**DE (Pin L6):** Driver Output Enable. A low input forces both RS232 driver outputs, T10UT and T20UT, into a high impedance state. A high input enables both RS232 driver outputs. Do not float.



# **BLOCK DIAGRAM**





#### Overview

The LTM2882  $\mu$ Module transceiver provides a galvanicallyisolated robust RS232 interface, powered by an integrated, regulated DC/DC converter, complete with decoupling capacitors. The LTM2882 is ideal for use in networks where grounds can take on different voltages. Isolation in the LTM2882 blocks high voltage differences, eliminates ground loops and is extremely tolerant of common mode transients between grounds. Error-free operation is maintained through common mode events greater than 30kV/  $\mu$ s providing excellent noise isolation.

#### µModule Technology

The LTM2882 utilizes isolator  $\mu$ Module technology to translate signals and power across an isolation barrier. Signals on either side of the barrier are encoded into pulses and translated across the isolation boundary using coreless transformers formed in the  $\mu$ Module substrate. This system, complete with data refresh, error checking, safe shutdown on fail, and extremely high common mode immunity, provides a robust solution for bidirectional signal isolation. The  $\mu$ Module technology provides the means to combine the isolated signaling with our advanced dual RS232 transceiver and powerful isolated DC/DC converter in one small package.

#### **DC/DC Converter**

The LTM2882 contains a fully integrated isolated DC/DC converter, including the transformer, so that no external components are necessary. The logic side contains a fullbridge driver, running at about 2MHz, and is AC-coupled to a single transformer primary. A series DC blocking capacitor prevents transformer saturation due to driver duty cycle imbalance. The transformer scales the primary voltage, and is rectified by a full-wave voltage doubler. This topology eliminates transformer saturation caused by secondary imbalances.

The DC/DC converter is connected to a low dropout regulator (LDO) to provide a regulated low noise 5V output,  $V_{CC2}$ .

An integrated boost converter generates a 7V V<sub>DD</sub> supply and a charge pumped  $-6.3VV_{EE}$  supply. V<sub>DD</sub> and V<sub>EE</sub> power the output stage of the RS232 drivers and are regulated to levels that guarantee greater than  $\pm 5V$  output swing.



Figure 5.  $V_{\mbox{CC}}$  and  $V_{\mbox{L}}$  Are Independent

The internal power solution is sufficient to support the transceiver interface at its maximum specified load and data rate, and has the capacity to provide additional 5V power on the isolated side V<sub>CC2</sub> and GND2 pins. V<sub>CC</sub> and V<sub>CC2</sub> are each bypassed internally with 2.2µF ceramic capacitors.

#### $V_L$ Logic Supply

A separate logic supply pin V<sub>L</sub> allows the LTM2882 to interface with any logic signal from 1.62V to 5.5V as shown in Figure 5. Simply connect the desired logic supply to V<sub>L</sub>.

There is no interdependency between V<sub>CC</sub> and V<sub>L</sub>; they may simultaneously operate at any voltage within their specified operating ranges and sequence in any order. V<sub>L</sub> is bypassed internally by a  $2.2\mu$ F capacitor.

#### **Hot Plugging Safely**

Caution must be exercised in applications where power is plugged into the LTM2882's power supplies,  $V_{CC}$  or  $V_L$ , due to the integrated ceramic decoupling capacitors. The parasitic cable inductance along with the high Q characteristics of ceramic capacitors can cause substantial ringing which could exceed the maximum voltage ratings and damage the LTM2882. Refer to Linear Technology Application Note 88, entitled "Ceramic Input Capacitors Can Cause Overvoltage Transients" for a detailed discussion and mitigation of this phenomenon.



#### **Channel Timing Uncertainty**

Multiple channels are supported across the isolation boundary by encoding and decoding of the inputs and outputs. The technique used assigns T1IN/R1IN the highest priority such that there is no jitter on the associated output channels T10UT/R10UT, only delay. This preemptive scheme will produce a certain amount of uncertainty on T2IN/ R2IN to T20UT/R20UT and DIN to D0UT. The resulting pulse width uncertainty on these low priority channels is typically ±6ns, but may vary up to about 40ns.

#### Half-Duplex Operation

The DE pin serves as a low-latency driver enable for halfduplex operation. The DE pin can be easily driven from the logic side by using the uncommitted auxiliary digital channel, DIN to DOUT. Each driver is enabled and disabled in less than  $2\mu$ s, while each receiver remains continuously active. This mode of operation is illustrated in Figure 6.





#### **Driver Overvoltage and Overcurrent Protection**

The driver outputs are protected from short-circuits to any voltage within the absolute maximum range of  $\pm 15V$ relative to GND2. The maximum current is limited to no more than 70mA to maintain a safe power dissipation and prevent damaging the LTM2882.

#### **Receiver Overvoltage and Open Circuit**

The receiver inputs are protected from common mode voltages of  $\pm 25V$  relative to GND2.

Each receiver input has a nominal input impedance of  $5k\Omega$  relative to GND2. An open circuit condition will generate a logic high on each receiver's respective output pin.

#### **RF, Magnetic Field Immunity**

The LTM2882 has been independently evaluated and has successfully passed the RF and magnetic field immunity testing requirements per European Standard EN 55024, in accordance with the following test standards:

| EN 61000-4-3 | Radiated, Radio-Frequency,<br>Electromagnetic Field Immunity |
|--------------|--------------------------------------------------------------|
| EN 61000-4-8 | Power Frequency<br>Magnetic Field Immunity                   |
| EN 61000-4-9 | Pulsed Magnetic Field Immunity                               |

Tests were performed using an unshielded test card designed per the data sheet PCB layout recommendations. Specific limits per test are detailed in Table 1.

| TEST                  | FREQUENCY      | FIELD STRENGTH |
|-----------------------|----------------|----------------|
| EN 61000-4-3, Annex D | 80MHz to 1GHz  | 10V/m          |
|                       | 1.4MHz to 2GHz | 3V/m           |
|                       | 2GHz to 2.7GHz | 1V/m           |
| EN 61000-4-8, Level 4 | 50Hz and 60Hz  | 30A/m          |
| EN 61000-4-8, Level 5 | 60Hz           | 100A/m*        |
| EN 61000-4-9, Level 5 | Pulse          | 1000A/m        |

\*Non IEC Method



#### PCB Layout

The high integration of the LTM2882 makes PCB layout very simple. However, to optimize its electrical isolation characteristics, EMI, and thermal performance, some layout considerations are necessary.

- Under heavily loaded conditions  $V_{CC}$  and GND current can exceed 300mA. Sufficient copper must be used on the PCB to insure resistive losses do not cause the supply voltage to drop below the minimum allowed level. Similarly, the  $V_{CC2}$  and GND2 conductors must be sized to support any external load current. These heavy copper traces will also help to reduce thermal stress and improve the thermal conductivity.
- Input and Output decoupling is not required, since these components are integrated within the package. An additional bulk capacitor with a value of 6.8µF to 22µF is recommended. The high ESR of this capacitor reduces board resonances and minimizes voltage spikes caused by hot plugging of the supply voltage. For EMI sensitive applications, an additional low ESL ceramic capacitor of 1µF to 4.7µF, placed as close to the power and ground terminals as possible, is recommended. Alternatively, a number of smaller value parallel capacitors may be used to reduce ESL and achieve the same net capacitance.
- Do not place copper on the PCB between the inner columns of pads. This area must remain open to withstand the rated isolation voltage.
- The use of solid ground planes for GND and GND2 is recommended for non-EMI critical applications to optimize signal fidelity, thermal performance, and to minimize RF emissions due to uncoupled PCB trace conduction. The drawback of using ground planes, where EMI is of concern, is the creation of a dipole

antenna structure which can radiate differential voltages formed between GND and GND2. If ground planes are used it is recommended to minimize their area, and use contiguous planes as any openings or splits can exacerbate RF emissions.

For large ground planes a small capacitance (≤ 330pF) from GND to GND2, either discrete or embedded within the substrate, provides a low impedance current return path for the module parasitic capacitance, minimizing any high frequency differential voltages and substantially reducing radiated emissions. Discrete capacitance will not be as effective due to parasitic ESL. In addition, voltage rating, leakage, and clearance must be considered for component selection. Embedding the capacitance within the PCB substrate provides a near ideal capacitor and eliminates component selection issues; however, the PCB must be 4 layers. Care must be exercised in applying either technique to insure the voltage rating of the barrier is not compromised.

The PCB layout in Figures 7a to 7e show the low EMI demo board for the LTM2882. The demo board uses a combination of EMI mitigation techniques, including both embedded PCB bridge capacitance and discrete GND to GND2 capacitors. Two safety rated type Y2 capacitors are used in series, manufactured by Murata, part number GA342QR7GF471KW01L. The embedded capacitor effectively suppresses emissions above 400MHz, whereas the discrete capacitors are more effective below 400MHz.

EMI performance is shown in Figure 8, measured using a Gigahertz Transverse Electromagnetic (GTEM) cell and method detailed in IEC 61000-4-20, "Testing and Measurement Techniques – Emission and Immunity Testing in Transverse Electromagnetic Waveguides."





Figure 7a. Low EMI Demo Board Layout



Figure 7b. Low EMI Demo Board Layout (DC1747A), Top Layer

















Figure 8. Low EMI Demo Board Emissions



# TYPICAL APPLICATIONS



Figure 9. Single Line Dual Half-Duplex Isolated Transceiver



Figure 11. 1.8V Microprocessor Interface



Figure 10. Driving Larger Capacitive Loads



Figure 12. Isolated 5V Power Supply



Figure 13. Isolated Multirail Power Supply with Switched Outputs











BGA 32 0110 REV B

PACKAGE IN TRAY LOADING ORIENTATION

TRAY PIN 1

BEVEL

PACKAGE DESCRIPTION

# \_TM2882



# **REVISION HISTORY**

| REV | DATE  | DESCRIPTION                                                                              | PAGE NUMBER |  |
|-----|-------|------------------------------------------------------------------------------------------|-------------|--|
| Α   | 3/10  | Changes to Features                                                                      | 1           |  |
|     |       | Add BGA Package to Pin Configuration, Order Information and Package Description Sections | 2, 15       |  |
|     |       | Changes to LGA Package in Pin Configuration Section                                      | 2           |  |
|     |       | Update to Pin Functions                                                                  | 9           |  |
|     |       | Update to RF, Magnetic Field Immunity Section                                            | 12          |  |
|     |       | "PCB Layout Isolation Considerations" Section Replaced                                   | 13          |  |
| В   | 3/11  | -Grade parts added. Reflected throughout the data sheet. 1-20                            |             |  |
| С   | 1/12  | MP-Grade parts added. Reflected throughout the data sheet. 1-24                          |             |  |
| D   | 11/12 | torage temperature range updated. 2                                                      |             |  |



# TYPICAL APPLICATIONS



Figure 14. Isolated RS232 Interface with Handshaking





Figure 16. Isolated Gate Drive with Overcurrent Detection

# **RELATED PARTS**

| PART NUMBER     | DESCRIPTION                                                                      | COMMENTS                                                                 |
|-----------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------|
| LTM2881         | Isolated RS485/RS422 µModule Transceiver with Low EMI Integrated DC/DC Converter | 20Mbps, $\pm 15kV$ HBM ESD, 2500V <sub>RMS</sub> Isolation with 1W Power |
| LTC2870/LTC2871 | RS232/RS485 Multiprotocol Transceivers with<br>Integrated Termination            | 20Mbps RS485 and 500kbps RS232, ±26kV ESD, 3V to 5V Operation            |
| LTC2804         | 1Mbps RS232 Transceiver                                                          | Dual Channel, Full-Duplex, ±10kV HBM ESD                                 |
| LTC1535         | Isolated RS485 Transceiver                                                       | 2500 V <sub>RMS</sub> Isolation with External Transformer Driver         |



2882fd LT 1112 REV D · PRINTED IN USA TECHNOLOGY © LINEAR TECHNOLOGY CORPORATION 2010