## Old Company Name in Catalogs and Other Documents On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding. Renesas Electronics website: http://www.renesas.com April 1<sup>st</sup>, 2010 Renesas Electronics Corporation Issued by: Renesas Electronics Corporation (http://www.renesas.com) Send any inquiries to http://www.renesas.com/inquiry. #### Notice - All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website. - 2. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. - 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. - 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information. - 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. - 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein. - 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support. - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life. - 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges. - 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you. - 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries. - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. The revision list can be viewed directly by clicking the title page. The revision list summarizes the locations of revisions and additions. Details should always be checked by referring to the relevant text. H8S/2626 Group, H8S/2623 Group, H8S/2626F-ZTAT™, H8S/2623F-ZTAT™ Hardware Manual Renesas 16-Bit Single-Chip Microcomputer H8S Family/H8S/2600 Series > H8S/2626 HD6432626 HD64F2626 H8S/2625 HD6432625 H8S/2623 HD6432623 HD64F2623 H8S/2622 HD6432622 H8S/2621 HD64F2621 Renesas Electronics www.renesas.com Rev.5.00 2006.01 ### Keep safety first in your circuit designs! 1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap. ### Notes regarding these materials - These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party. - Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. - 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein. - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com). - 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein. - 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use. - 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials. - 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. - 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein. ## **General Precautions on the Handling of Products** ### 1. Treatment of NC Pins Note: Do not connect anything to the NC pins. The NC (not connected) pins are either not connected to any of the internal circuitry or are used as test pins or to reduce noise. If something is connected to the NC pins, the operation of the LSI is not guaranteed. ### 2. Treatment of Unused Input Pins Note: Fix all unused input pins to high or low level. Generally, the input pins of CMOS products are high-impedance input pins. If unused pins are in their open states, intermediate levels are induced by noise in the vicinity, a pass-through current flows internally, and a malfunction may occur. ### 3. Processing before Initialization Note: When power is first supplied, the product's state is undefined. The states of internal circuits are undefined until full power is supplied throughout the chip and a low level is input on the reset pin. During the period where the states are undefined, the register settings and the output state of each pin are also undefined. Design your system so that it does not malfunction because of processing while it is in this undefined state. For those products which have a reset function, reset the LSI immediately after the power supply has been turned on. ### 4. Prohibition of Access to Undefined or Reserved Address Note: Access to undefined or reserved addresses is prohibited. The undefined or reserved addresses may be used to expand functions, or test registers may have been be allocated to these address. Do not access these registers: the system's operation is not guaranteed if they are accessed. ## **Preface** The H8S/2626 Group and H8S/2623 Group are series of high-performance microcontrollers with a 32-bit H8S/2600 CPU core, and a set of on-chip supporting modules required for system configuration. The H8S/2600 CPU can execute basic instructions in one state, and is provided with sixteen 16-bit general registers with a 32-bit internal configuration, and a concise and optimized instruction set. The CPU can handle a 16 Mbyte linear address space (architecturally 4 Gbytes). Programs based on the high-level language C can also be run efficiently. The address space is divided into eight areas. The data bus width and access states can be selected for each of these areas, and various kinds of memory can be connected fast and easily. Single-power-supply flash memory (F-ZTAT<sup>TM\*</sup>), and mask ROM versions are available, providing a quick and flexible response to conditions from ramp-up through full-scale volume production, even for applications with frequently changing specifications. On-chip supporting functions include a 16-bit timer pulse unit (TPU), programmable pulse generator (PPG), watchdog timer (WDT), serial communication interface (SCI), controller area network (HCAN), A/D converter, D/A converter (H8S/2626 Group only), and I/O ports. In addition, data transfer controller (DTC) is provided, enabling high-speed data transfer without CPU intervention. Use of the H8S/2626 Group or H8S/2623 Group enables easy implementation of compact, high-performance systems capable of processing large volumes of data. This manual describes the hardware of the H8S/2626 Group and H8S/2623 Group. Refer to the H8S/2600 Series and H8S/2000 Series Programming Manual for a detailed description of the instruction set. Note: \* F-ZTAT (Flexible-ZTAT) is a trademark of Renesas Technology Corp. # Main Revisions in This Edition | Item | Page | Revision (See Manual for Details) | |-----------------------------------------------------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | All | _ | <ul> <li>All references to Hitachi, Hitachi, Ltd., Hitachi Semiconductors, and other Hitachi brand names changed to Renesas Technology Corp.</li> <li>Designation for categories changed from "series" to "group"</li> </ul> | | 19.13 Flash Memory Programming and Erasing Precautions Figure 19.26 Power-On/Off Timing (Boot Mode) | 682 | Figure 19.26 amended Wait time: Programming/erasing possible 100 µs Wait time: No | change\*1 Period during which flash memory access is prohibited (x: Wait time after setting SWE1 bit)\*3 Period during which flash memory can be programmed change\*1 (Execution of program in flash memory prohibited, and data reads other than verify operations prohibited) mode mode mode ## Contents | Sect | ion 1 | Overview | 1 | |------|--------|---------------------------------------------------|----| | 1.1 | Overv | iew | 1 | | 1.2 | Intern | al Block Diagram | 6 | | 1.3 | Pin D | escriptions | 8 | | | 1.3.1 | Pin Arrangement | 8 | | | 1.3.2 | Pin Functions in Each Operating Mode | 10 | | | 1.3.3 | Pin Functions | 18 | | Sect | ion 2 | CPU | 23 | | 2.1 | Overv | iew | 23 | | | 2.1.1 | Features | 23 | | | 2.1.2 | Differences between H8S/2600 CPU and H8S/2000 CPU | 24 | | | 2.1.3 | Differences from H8/300 CPU | 25 | | | 2.1.4 | Differences from H8/300H CPU | 25 | | 2.2 | CPU ( | Operating Modes | 26 | | 2.3 | | ss Space | 31 | | 2.4 | | er Configuration | 32 | | | 2.4.1 | Overview | 32 | | | 2.4.2 | General Registers | 33 | | | 2.4.3 | Control Registers | 34 | | | 2.4.4 | Initial Register Values | 36 | | 2.5 | Data I | Formats | 37 | | | 2.5.1 | General Register Data Formats | 37 | | | 2.5.2 | Memory Data Formats | 39 | | 2.6 | Instru | ction Set | 40 | | | 2.6.1 | Overview | 40 | | | 2.6.2 | Instructions and Addressing Modes | 41 | | | 2.6.3 | Table of Instructions Classified by Function | 42 | | | 2.6.4 | Basic Instruction Formats | 51 | | 2.7 | Addre | ssing Modes and Effective Address Calculation | 53 | | | 2.7.1 | Addressing Mode | 53 | | | 2.7.2 | Effective Address Calculation | 56 | | 2.8 | Proces | ssing States | 60 | | | 2.8.1 | Overview | 60 | | | 2.8.2 | Reset State | 61 | | | 2.8.3 | Exception-Handling State | 62 | | | 2.8.4 | Program Execution State | | | | | | | | | 2.8.5 | Bus-Released State | 65 | |------|-----------|---------------------------------------------------------|----| | | | | | | 2.0 | 2.8.6 | Power-Down State | | | 2.9 | | Ciming | 66 | | | 2.9.1 | Overview | | | | 2.9.2 | On-Chip Memory (ROM, RAM) | | | | 2.9.3 | On-Chip Supporting Module Access Timing | 68 | | | 2.9.4 | On-Chip HCAN Module Access Timing | 70 | | 2.10 | 2.9.5 | External Address Space Access Timing | 72 | | 2.10 | _ | Note | 72 | | | 2.10.1 | TAS Instruction | 72 | | Sect | ion 3 | MCU Operating Modes | 73 | | 3.1 | Overvi | ew | 73 | | | 3.1.1 | Operating Mode Selection | 73 | | | 3.1.2 | Register Configuration | 74 | | 3.2 | Registe | er Descriptions | 75 | | | 3.2.1 | Mode Control Register (MDCR) | 75 | | | 3.2.2 | System Control Register (SYSCR) | 75 | | | 3.2.3 | Pin Function Control Register (PFCR) | 77 | | 3.3 | Operat | ing Mode Descriptions | 79 | | | 3.3.1 | Mode 4 | 79 | | | 3.3.2 | Mode 5 | 79 | | | 3.3.3 | Mode 6 | 79 | | | 3.3.4 | Mode 7 | 79 | | 3.4 | Pin Fu | nctions in Each Operating Mode | 80 | | 3.5 | | s Map in Each Operating Mode | 80 | | Sect | ion 4 | Exception Handling | 85 | | 4.1 | | ew | | | т.1 | 4.1.1 | Exception Handling Types and Priority | 85 | | | 4.1.2 | Exception Handling Operation. | | | | 4.1.3 | Exception Vector Table | 86 | | 4.2 | | Exception vector rable | 88 | | 7,2 | 4.2.1 | Overview | 88 | | | 4.2.2 | Reset Sequence | 88 | | | 4.2.3 | Interrupts after Reset. | 90 | | | 4.2.4 | State of On-Chip Supporting Modules after Reset Release | 90 | | 4.3 | | State of On-Chip supporting Modules after Resease | 91 | | 4.4 | | pts | 92 | | 4.5 | | nstruction | 93 | | 4.6 | - | Status after Exception Handling | 94 | | | ~ ~~~ ~ ~ | | | | 4.7 | Notes | on Use of the Stack | 95 | |-------|--------|-------------------------------------------------------------|-----| | Secti | on 5 | Interrupt Controller | 97 | | 5.1 | Overv | iew | 97 | | | 5.1.1 | Features | 97 | | | 5.1.2 | Block Diagram | 98 | | | 5.1.3 | Pin Configuration | 99 | | | 5.1.4 | Register Configuration | 99 | | 5.2 | Regis | ter Descriptions | 100 | | | 5.2.1 | System Control Register (SYSCR) | 100 | | | 5.2.2 | Interrupt Priority Registers A to K, M (IPRA to IPRK, IPRM) | 101 | | | 5.2.3 | IRQ Enable Register (IER) | 103 | | | 5.2.4 | IRQ Sense Control Registers H and L (ISCRH, ISCRL) | 104 | | | 5.2.5 | IRQ Status Register (ISR) | 105 | | 5.3 | Interr | upt Sources | 106 | | | 5.3.1 | External Interrupts | 106 | | | 5.3.2 | Internal Interrupts | 108 | | | 5.3.3 | Interrupt Exception Handling Vector Table | 108 | | 5.4 | Interr | upt Operation | 112 | | | 5.4.1 | Interrupt Control Modes and Interrupt Operation | 112 | | | 5.4.2 | Interrupt Control Mode 0 | 116 | | | 5.4.3 | Interrupt Control Mode 2 | 118 | | | 5.4.4 | Interrupt Exception Handling Sequence | 120 | | | 5.4.5 | Interrupt Response Times | 121 | | 5.5 | Usage | Notes | 122 | | | 5.5.1 | Contention between Interrupt Generation and Disabling | 122 | | | 5.5.2 | Instructions that Disable Interrupts | 123 | | | 5.5.3 | Times when Interrupts are Disabled | 123 | | | 5.5.4 | Interrupts during Execution of EEPMOV Instruction | 124 | | 5.6 | DTC . | Activation by Interrupt | 124 | | | 5.6.1 | Overview | 124 | | | 5.6.2 | Block Diagram | 125 | | | 5.6.3 | Operation | 125 | | Secti | on 6 | PC Break Controller (PBC) | 125 | | 6.1 | | iew | | | 5.1 | 6.1.1 | Features | | | | 6.1.2 | Block Diagram | | | | 6.1.3 | Register Configuration. | | | 6.2 | | ter Descriptions | | | 0.2 | 6.2.1 | Break Address Register A (BARA) | | | | 0.2.1 | Dicar rigides register a (Dana) | 143 | | | 6.2.2 | Break Address Register B (BARB) | 130 | |------|--------|----------------------------------------------------|-----| | | 6.2.3 | Break Control Register A (BCRA) | | | | 6.2.4 | Break Control Register B (BCRB) | | | | 6.2.5 | Module Stop Control Register C (MSTPCRC) | | | 6.3 | Opera | tion | | | | 6.3.1 | PC Break Interrupt Due to Instruction Fetch | | | | 6.3.2 | PC Break Interrupt Due to Data Access | 134 | | | 6.3.3 | Notes on PC Break Interrupt Handling | | | | 6.3.4 | Operation in Transitions to Power-Down Modes | | | | 6.3.5 | PC Break Operation in Continuous Data Transfer | 136 | | | 6.3.6 | When Instruction Execution is Delayed by One State | | | | 6.3.7 | Additional Notes | 138 | | Sect | tion 7 | Bus Controller | 139 | | 7.1 | | iew | | | | 7.1.1 | Features | | | | 7.1.2 | Block Diagram | | | | 7.1.3 | Pin Configuration | | | | 7.1.4 | Register Configuration | | | 7.2 | Regist | er Descriptions | | | | 7.2.1 | Bus Width Control Register (ABWCR) | | | | 7.2.2 | Access State Control Register (ASTCR) | | | | 7.2.3 | Wait Control Registers H and L (WCRH, WCRL) | | | | 7.2.4 | Bus Control Register H (BCRH) | | | | 7.2.5 | Bus Control Register L (BCRL) | | | | 7.2.6 | Pin Function Control Register (PFCR) | | | 7.3 | Overv | iew of Bus Control | | | | 7.3.1 | Area Partitioning | 154 | | | 7.3.2 | Bus Specifications | 155 | | | 7.3.3 | Memory Interfaces | 156 | | | 7.3.4 | Interface Specifications for Each Area | 157 | | 7.4 | Basic | Bus Interface | 158 | | | 7.4.1 | Overview | 158 | | | 7.4.2 | Data Size and Data Alignment | 158 | | | 7.4.3 | Valid Strobes | 160 | | | 7.4.4 | Basic Timing | 161 | | | 7.4.5 | Wait Control | 169 | | 7.5 | Burst | ROM Interface | 171 | | | 7.5.1 | Overview | 171 | | | 7.5.2 | Basic Timing | 171 | | | 753 | Wait Control | 173 | | 7.6 | Idle C | ycle | 174 | |-------|--------|---------------------------------------------------|-----| | | 7.6.1 | Operation | 174 | | | 7.6.2 | Pin States in Idle Cycle | 176 | | 7.7 | Write | Data Buffer Function | 177 | | 7.8 | Bus R | elease | 178 | | | 7.8.1 | Overview | 178 | | | 7.8.2 | Operation | 178 | | | 7.8.3 | Pin States in External Bus Released State | 179 | | | 7.8.4 | Transition Timing | 180 | | | 7.8.5 | Usage Note | 181 | | 7.9 | Bus A | rbitration | 181 | | | 7.9.1 | Overview | 181 | | | 7.9.2 | Operation | 181 | | | 7.9.3 | Bus Transfer Timing | 182 | | 7.10 | Reset | s and the Bus Controller | 182 | | | | | | | Secti | ion 8 | Data Transfer Controller (DTC) | 183 | | 8.1 | Overv | iew | 183 | | | 8.1.1 | Features | 183 | | | 8.1.2 | Block Diagram | 184 | | | 8.1.3 | Register Configuration | 185 | | 8.2 | Regis | ter Descriptions | 186 | | | 8.2.1 | DTC Mode Register A (MRA) | 186 | | | 8.2.2 | DTC Mode Register B (MRB) | 188 | | | 8.2.3 | DTC Source Address Register (SAR) | 189 | | | 8.2.4 | DTC Destination Address Register (DAR) | 189 | | | 8.2.5 | DTC Transfer Count Register A (CRA) | 190 | | | 8.2.6 | DTC Transfer Count Register B (CRB) | 190 | | | 8.2.7 | DTC Enable Registers (DTCER) | 191 | | | 8.2.8 | DTC Vector Register (DTVECR) | 192 | | | 8.2.9 | Module Stop Control Register A (MSTPCRA) | 193 | | 8.3 | Opera | tion | 193 | | | 8.3.1 | Overview | 193 | | | 8.3.2 | Activation Sources | 195 | | | 8.3.3 | DTC Vector Table | 197 | | | 8.3.4 | Location of Register Information in Address Space | 200 | | | 8.3.5 | Normal Mode | | | | 8.3.6 | Repeat Mode | 202 | | | 8.3.7 | Block Transfer Mode | 203 | | | 8.3.8 | Chain Transfer | 205 | | | 8.3.9 | Operation Timing | 206 | | | 8.3.10 | Number of DTC Execution States | 207 | |------------|---------|--------------------------------|-----| | | 8.3.11 | Procedures for Using DTC | 209 | | | | Examples of Use of the DTC | | | 8.4 | | pts | | | 8.5 | | Notes | | | | Č | | | | Sect | tion 9 | I/O Ports | 215 | | 9.1 | Overvi | ew | 215 | | 9.2 | Port 1. | | 219 | | | 9.2.1 | Overview | 219 | | | 9.2.2 | Register Configuration | 220 | | | 9.2.3 | Pin Functions | 222 | | 9.3 | Port 4. | | 234 | | | 9.3.1 | Overview | 234 | | | 9.3.2 | Register Configuration | 235 | | | 9.3.3 | Pin Functions | | | 9.4 | Port 9. | | 236 | | | 9.4.1 | Overview | 236 | | | 9.4.2 | Register Configuration | 237 | | | 9.4.3 | Pin Functions | | | 9.5 | Port A | | 237 | | | 9.5.1 | Overview | | | | 9.5.2 | Register Configuration | | | | 9.5.3 | Pin Functions | | | | 9.5.4 | MOS Input Pull-Up Function | | | 9.6 | | | | | | 9.6.1 | Overview | | | | 9.6.2 | Register Configuration | | | | 9.6.3 | Pin Functions | | | | 9.6.4 | MOS Input Pull-Up Function | | | 9.7 | | 1100 Input an op 1 invasion | | | <i>7.7</i> | 9.7.1 | Overview | | | | 9.7.2 | Register Configuration | | | | 9.7.3 | Pin Functions | | | | 9.7.4 | MOS Input Pull-Up Function | | | 9.8 | Port D | • | | | 7.0 | 9.8.1 | Overview | | | | 9.8.2 | Register Configuration | | | | 9.8.3 | Pin Functions | | | | 9.8.4 | MOS Input Pull-Up Function | | | 9.9 | | WOS input run-Op runction | | | ノ・フ | IUILE | | 4/4 | | | 9.9.1 | Overview | 274 | |------|---------|------------------------------------------|-----| | | 9.9.2 | Register Configuration. | 275 | | | 9.9.3 | Pin Functions | | | | 9.9.4 | MOS Input Pull-Up Function | | | 9.10 | Port F. | | | | | 9.10.1 | Overview | | | | 9.10.2 | Register Configuration | 280 | | | 9.10.3 | Pin Functions | | | Cast | ion 10 | 16 Dit Timon Dulco Linit (TDLI) | 205 | | | | 16-Bit Timer Pulse Unit (TPU) | | | 10.1 | | ew | | | | | Features | | | | | Block Diagram | | | | | Pin Configuration | | | 10.0 | | Register Configuration. | | | 10.2 | _ | r Descriptions | | | | | Timer Control Register (TCR) | | | | 10.2.2 | Timer Mode Register (TMDR) | | | | | Timer I/O Control Register (TIOR) | | | | | Timer Interrupt Enable Register (TIER) | | | | | Timer Status Register (TSR) | | | | | Timer Counter (TCNT) | | | | | Timer General Register (TGR) | | | | 10.2.8 | Timer Start Register (TSTR) | | | | 10.2.9 | | | | 10.0 | | Module Stop Control Register A (MSTPCRA) | | | 10.3 | | te to Bus Master | | | | | 16-Bit Registers | | | 10.4 | | 8-Bit Registers | | | 10.4 | - | on | | | | 10.4.1 | | | | | | Basic Functions | | | | | Synchronous Operation | | | | | Buffer Operation | | | | | Cascaded Operation | | | | | PWM Modes | | | 10.7 | | Phase Counting Mode | | | 10.5 | - | pts | | | | | Interrupt Sources and Priorities | | | | | DTC Activation | | | | 10.5.3 | A/D Converter Activation | 353 | | 10.6 | Operati | ion Timing | 354 | |-------|---------|---------------------------------------------------|-----| | | 10.6.1 | Input/Output Timing | 354 | | | 10.6.2 | Interrupt Signal Timing | 358 | | 10.7 | Usage | Notes | 362 | | Secti | on 11 | Programmable Pulse Generator (PPG) | 373 | | 11.1 | | ew | | | | | Features | | | | | Block Diagram | | | | | Pin Configuration. | | | | | Registers | | | 11.2 | | er Descriptions | | | | _ | Next Data Enable Registers H and L (NDERH, NDERL) | | | | 11.2.2 | | | | | 11.2.3 | Next Data Registers H and L (NDRH, NDRL) | | | | | Notes on NDR Access | | | | 11.2.5 | PPG Output Control Register (PCR) | 381 | | | | PPG Output Mode Register (PMR) | | | | | Port 1 Data Direction Register (P1DDR) | | | | 11.2.8 | Module Stop Control Register A (MSTPCRA) | 386 | | 11.3 | | ion | | | | 11.3.1 | Overview | 387 | | | 11.3.2 | Output Timing | 388 | | | 11.3.3 | Normal Pulse Output | 389 | | | | Non-Overlapping Pulse Output | | | | 11.3.5 | Inverted Pulse Output | 394 | | | 11.3.6 | Pulse Output Triggered by Input Capture | 395 | | 11.4 | Usage | Notes | 396 | | Secti | on 12 | Watchdog Timer | 399 | | 12.1 | | ew | | | 12.1 | | Features | | | | | Block Diagram | | | | | Pin Configuration | | | | | Register Configuration | | | 12.2 | | er Descriptions | | | | 12.2.1 | Timer Counter (TCNT) | | | | 12.2.2 | Timer Control/Status Register (TCSR) | | | | | Reset Control/Status Register (RSTCSR) | | | | | Pin Function Control Register (PFCR) | | | | | Notes on Register Access | | | | | -0 | | | 12.3 | Operat | ion | 412 | |------|---------|---------------------------------------------------------------|-----| | | 12.3.1 | Watchdog Timer Operation | 412 | | | 12.3.2 | Interval Timer Operation | 415 | | | 12.3.3 | Timing of Setting Overflow Flag (OVF) | 415 | | | 12.3.4 | Timing of Setting of Watchdog Timer Overflow Flag (WOVF) | 416 | | 12.4 | Interru | pts | 417 | | 12.5 | Usage | Notes | 417 | | | 12.5.1 | Contention between Timer Counter (TCNT) Write and Increment | 417 | | | 12.5.2 | Changing Value of PSS and CKS2 to CKS0 | 418 | | | 12.5.3 | Switching between Watchdog Timer Mode and Interval Timer Mode | 418 | | | 12.5.4 | System Reset by WDTOVF Signal | 418 | | | 12.5.5 | Internal Reset in Watchdog Timer Mode | 418 | | | 12.5.6 | OVF Flag Clearing in Interval Timer Mode | 419 | | Sect | ion 13 | Serial Communication Interface (SCI) | 421 | | 13.1 | Overvi | ew | 421 | | | 13.1.1 | Features | 421 | | | 13.1.2 | Block Diagram | 423 | | | 13.1.3 | Pin Configuration | 424 | | | 13.1.4 | Register Configuration | 425 | | 13.2 | Registe | er Descriptions | 426 | | | 13.2.1 | Receive Shift Register (RSR) | 426 | | | 13.2.2 | Receive Data Register (RDR) | 426 | | | 13.2.3 | Transmit Shift Register (TSR) | 427 | | | 13.2.4 | Transmit Data Register (TDR) | 427 | | | 13.2.5 | Serial Mode Register (SMR) | 428 | | | 13.2.6 | Serial Control Register (SCR) | 431 | | | 13.2.7 | Serial Status Register (SSR) | 435 | | | 13.2.8 | Bit Rate Register (BRR) | 439 | | | 13.2.9 | Smart Card Mode Register (SCMR) | 447 | | | 13.2.10 | ) Module Stop Control Register B (MSTPCRB) | 448 | | 13.3 | Operat | ion | 450 | | | 13.3.1 | Overview | 450 | | | 13.3.2 | Operation in Asynchronous Mode | 452 | | | 13.3.3 | Multiprocessor Communication Function | 463 | | | 13.3.4 | Operation in Clocked Synchronous Mode | 471 | | 13.4 | SCI Int | terrupts | 480 | | 13.5 | Usage | Notes | 482 | | Sect | ion 14 | Smart Card Interface | 491 | | 14.1 | Overvi | ew | 491 | | | 14.1.1 | Features | 491 | |------|---------|-----------------------------------------|-----| | | 14.1.2 | Block Diagram | 492 | | | 14.1.3 | Pin Configuration | 493 | | | 14.1.4 | Register Configuration | 494 | | 14.2 | Registe | r Descriptions | 495 | | | 14.2.1 | Smart Card Mode Register (SCMR) | 495 | | | 14.2.2 | Serial Status Register (SSR) | 496 | | | 14.2.3 | Serial Mode Register (SMR) | 498 | | | | Serial Control Register (SCR) | | | 14.3 | | on | | | | - | Overview | | | | 14.3.2 | Pin Connections | 501 | | | 14.3.3 | Data Format | 503 | | | 14.3.4 | Register Settings | 505 | | | | Clock | | | | | Data Transfer Operations | | | | | Operation in GSM Mode | | | | | Operation in Block Transfer Mode | | | 14.4 | | Notes | | | | υ | | | | Sect | ion 15 | Controller Area Network (HCAN) | 523 | | 15.1 | | ew | | | | 15.1.1 | Features | 523 | | | 15.1.2 | Block Diagram | 524 | | | | Pin Configuration. | | | | | Register Configuration | | | 15.2 | | r Descriptions | | | | _ | Master Control Register (MCR) | | | | | General Status Register (GSR) | | | | | Bit Configuration Register (BCR) | | | | | Mailbox Configuration Register (MBCR) | | | | | Transmit Wait Register (TXPR) | | | | | Transmit Wait Cancel Register (TXCR) | | | | | Transmit Acknowledge Register (TXACK) | | | | | Abort Acknowledge Register (ABACK) | | | | | Receive Complete Register (RXPR) | | | | | Remote Request Register (RFPR) | | | | | Interrupt Register (IRR) | | | | | Mailbox Interrupt Mask Register (MBIMR) | | | | | Interrupt Mask Register (IMR) | | | | | Receive Error Counter (REC) | | | | 13.2.17 | Teetive Error Counter (TEE) | 5.7 | | | 15.2.15 | Transmit Error Counter (TEC) | 549 | |-------|---------|-----------------------------------------------------|-----| | | 15.2.16 | Unread Message Status Register (UMSR) | 550 | | | 15.2.17 | Local Acceptance Filter Masks (LAFML, LAFMH) | 551 | | | 15.2.18 | 3 Message Control (MC0 to MC15) | 553 | | | 15.2.19 | Message Data (MD0 to MD15) | 557 | | | 15.2.20 | Module Stop Control Register C (MSTPCRC) | 559 | | 15.3 | Operat | ion | 560 | | | 15.3.1 | Hardware and Software Resets | 560 | | | 15.3.2 | Initialization after Hardware Reset | 563 | | | 15.3.3 | Transmit Mode | 568 | | | 15.3.4 | Receive Mode | 574 | | | 15.3.5 | HCAN Sleep Mode | 579 | | | 15.3.6 | HCAN Halt Mode | 582 | | | 15.3.7 | Interrupt Interface | 583 | | | 15.3.8 | DTC Interface | 584 | | 15.4 | CAN E | Sus Interface | 585 | | 15.5 | Usage | Notes | 585 | | Secti | ion 16 | A/D Converter | 589 | | 16.1 | | ew | | | | | Features | | | | | Block Diagram | | | | | Pin Configuration | | | | | Register Configuration | | | 16.2 | | er Descriptions | | | | _ | A/D Data Registers A to D (ADDRA to ADDRD) | | | | | A/D Control/Status Register (ADCSR) | | | | | A/D Control Register (ADCR) | | | | | Module Stop Control Register A (MSTPCRA) | | | 16.3 | | ce to Bus Master | | | 16.4 | Operat | ion | 600 | | | 16.4.1 | Single Mode (SCAN = 0) | 600 | | | 16.4.2 | Scan Mode (SCAN = 1) | 602 | | | 16.4.3 | Input Sampling and A/D Conversion Time | 604 | | | 16.4.4 | External Trigger Input Timing | 605 | | 16.5 | Interru | pts | 606 | | 16.6 | Usage | Notes | 607 | | Secti | ion 17 | D/A Converter [Provided in the H8S/2626 Group only] | 613 | | 17.1 | | ew | | | | | Features | 613 | | | 17.1.2 | Block Diagram | 614 | |-------|---------|-----------------------------------------------------|-----| | | 17.1.3 | Pin Configuration | 615 | | | 17.1.4 | Register Configuration | 615 | | 17.2 | Registe | r Descriptions | 616 | | | 17.2.1 | D/A Data Registers 2 and 3 (DADR2, DADR3) | 616 | | | 17.2.2 | D/A Control Register 23 (DACR23) | 616 | | | 17.2.3 | Module Stop Control Register C (MSTPCRC) | 618 | | 17.3 | Operati | on | 618 | | Secti | on 18 | RAM | 621 | | 18.1 | | EW | | | 10.1 | | Block Diagram | | | | | Register Configuration. | | | 10.2 | | | | | 18.2 | _ | T Descriptions (SYSCR) | | | 10.2 | | System Control Register (SYSCR) | | | 18.3 | | on | | | 18.4 | Usage | Notes | 023 | | Secti | | ROM (Preliminary) | | | 19.1 | Feature | ·S | 625 | | 19.2 | Overvi | ew | 626 | | | 19.2.1 | Block Diagram | 626 | | | 19.2.2 | Mode Transitions | 627 | | | 19.2.3 | On-Board Programming Modes | 628 | | | 19.2.4 | Flash Memory Emulation in RAM | 630 | | | 19.2.5 | Differences between Boot Mode and User Program Mode | 631 | | | 19.2.6 | Block Configuration | 632 | | 19.3 | Pin Co | nfiguration | 632 | | 19.4 | Registe | r Configuration | 633 | | 19.5 | Registe | r Descriptions | 633 | | | 19.5.1 | Flash Memory Control Register 1 (FLMCR1) | 633 | | | 19.5.2 | Flash Memory Control Register 2 (FLMCR2) | 637 | | | 19.5.3 | Erase Block Register 1 (EBR1) | 638 | | | 19.5.4 | Erase Block Register 2 (EBR2) | 638 | | | | RAM Emulation Register (RAMER) | | | | 19.5.6 | Flash Memory Power Control Register (FLPWCR) | | | | 19.5.7 | | | | 19.6 | | ard Programming Modes | | | | | Boot Mode | | | | | User Program Mode | | | 19.7 | | Memory Programming/Erasing | | | | | | | | | 19.7.1 Program Mode | 651 | | | |-------|-----------------------------------------------------------|-----|--|--| | | 19.7.2 Program-Verify Mode | 652 | | | | | 19.7.3 Erase Mode | 656 | | | | | 19.7.4 Erase-Verify Mode | 656 | | | | 19.8 | Protection | | | | | | 19.8.1 Hardware Protection | 658 | | | | | 19.8.2 Software Protection | 659 | | | | | 19.8.3 Error Protection | 660 | | | | 19.9 | Flash Memory Emulation in RAM | 662 | | | | 19.10 | Interrupt Handling when Programming/Erasing Flash Memory | 664 | | | | 19.11 | Flash Memory Programmer Mode | 664 | | | | | 19.11.1 Socket Adapter Pin Correspondence Diagram | 665 | | | | | 19.11.2 Programmer Mode Operation | 667 | | | | | 19.11.3 Memory Read Mode | 668 | | | | | 19.11.4 Auto-Program Mode | 672 | | | | | 19.11.5 Auto-Erase Mode | 674 | | | | | 19.11.6 Status Read Mode | 676 | | | | | 19.11.7 Status Polling | 677 | | | | | 19.11.8 Programmer Mode Transition Time | 677 | | | | | 19.11.9 Notes on Memory Programming | 678 | | | | 19.12 | Flash Memory and Power-Down States | 679 | | | | | 19.12.1 Note on Power-Down States | 679 | | | | 19.13 | Flash Memory Programming and Erasing Precautions | 680 | | | | 19.14 | Note on Switching from F-ZTAT Version to Mask ROM Version | 685 | | | | Secti | on 20 Clock Pulse Generator | 687 | | | | 20.1 | Overview | | | | | 20.1 | 20.1.1 Block Diagram | | | | | | 20.1.2 Register Configuration | | | | | 20.2 | Register Descriptions | | | | | 20.2 | 20.2.1 System Clock Control Register (SCKCR) | | | | | | 20.2.2 Low-Power Control Register (LPWRCR) | | | | | 20.3 | Oscillator | | | | | 20.5 | 20.3.1 Connecting a Crystal Resonator | | | | | | 20.3.2 External Clock Input | | | | | 20.4 | PLL Circuit | | | | | 20.5 | Medium-Speed Clock Divider | | | | | 20.6 | Bus Master Clock Selection Circuit 69° | | | | | 20.7 | Subclock Oscillator (H8S/2626 Group Only) | | | | | 20.8 | Subclock Waveform Shaping Circuit (H8S/2626 Group Only) | | | | | 20.9 | Note on Crystal Resonator | | | | | Sectio | n 21A I | Power-Down Modes [H8S/2623 Group] | 699 | |---------|-----------|----------------------------------------------------------------|-----| | 21A.1 | Overviev | N | 699 | | | 21A.1.1 | Register Configuration | 702 | | 21A.2 | Register | Descriptions | 702 | | | 21A.2.1 | Standby Control Register (SBYCR) | 702 | | | 21A.2.2 | System Clock Control Register (SCKCR) | 704 | | | 21A.2.3 | Low-Power Control Register (LPWRCR) | 705 | | | 21A.2.4 | Module Stop Control Register (MSTPCR) | 706 | | 21A.3 | Medium- | -Speed Mode | 707 | | 21A.4 | Sleep Mo | ode | 708 | | | 21A.4.1 | Sleep Mode | 708 | | | 21A.4.2 | Exiting Sleep Mode | 708 | | 21A.5 | Module S | Stop Mode | 708 | | | 21A.5.1 | Module Stop Mode | 708 | | | 21A.5.2 | Usage Notes | 710 | | 21A.6 | Software | Standby Mode | 710 | | | 21A.6.1 | Software Standby Mode | 710 | | | 21A.6.2 | Clearing Software Standby Mode | 710 | | | 21A.6.3 | Setting Oscillation Stabilization Time after Clearing Software | | | | | Standby Mode | 711 | | | 21A.6.4 | Software Standby Mode Application Example | 712 | | | 21A.6.5 | Usage Notes | 713 | | 21A.7 | Hardwar | e Standby Mode | 713 | | | 21A.7.1 | Hardware Standby Mode | 713 | | | 21A.7.2 | Hardware Standby Mode Timing | 714 | | 21A.8 | φ Clock ( | Output Disabling Function | 714 | | Section | n 21B - F | Power-Down Modes [H8S/2626 Group] | 715 | | 21B.1 | | V | | | | 21B.1.1 | Register Configuration | | | 21B.2 | Register | Descriptions | | | | 21B.2.1 | Standby Control Register (SBYCR) | | | | 21B.2.2 | System Clock Control Register (SCKCR) | | | | 21B.2.3 | Low-Power Control Register (LPWRCR) | | | | 21B.2.4 | Timer Control/Status Register (TCSR) | | | | 21B.2.5 | Module Stop Control Register (MSTPCR) | | | 21B.3 | Medium- | -Speed Mode | | | 21B.4 | | ode | | | | 21B.4.1 | Sleep Mode | | | | 21B.4.2 | Exiting Sleep Mode | | | 21B.5 | Module S | Stop Mode | | | | | <del>-</del> | | | | 21B.5.1 | Module Stop Mode | 728 | | | | |--------|------------|----------------------------------------------------------------|-----|--|--|--| | | 21B.5.2 | Usage Notes | 730 | | | | | 21B.6 | Softwar | e Standby Mode | 730 | | | | | | 21B.6.1 | Software Standby Mode | 730 | | | | | | 21B.6.2 | Clearing Software Standby Mode | 730 | | | | | | 21B.6.3 | Setting Oscillation Stabilization Time after Clearing Software | | | | | | | | Standby Mode | | | | | | | 21B.6.4 | Software Standby Mode Application Example | | | | | | | 21B.6.5 | Usage Notes | 733 | | | | | 21B.7 | Hardwa | re Standby Mode | 733 | | | | | | 21B.7.1 | Hardware Standby Mode | 733 | | | | | | 21B.7.2 | Hardware Standby Mode Timing | 734 | | | | | 21B.8 | Watch N | Mode | 734 | | | | | | 21B.8.1 | Watch Mode | 734 | | | | | | 21B.8.2 | Exiting Watch Mode | 735 | | | | | | 21B.8.3 | Notes | 735 | | | | | 21B.9 | Sub-Sle | ep Mode | 736 | | | | | | 21B.9.1 | Sub-Sleep Mode | 736 | | | | | | 21B.9.2 | Exiting Sub-Sleep Mode | 736 | | | | | 21B.10 | Sub-Ac | rive Mode | 737 | | | | | | 21B.10. | 1 Sub-Active Mode | 737 | | | | | | 21B.10. | 2 Exiting Sub-Active Mode | 737 | | | | | 21B.11 | | ransitions | | | | | | | 21B.11. | 1 Overview of Direct Transitions | 738 | | | | | 21B.12 | 2 φ Clock | Output Disabling Function | 738 | | | | | 21B.13 | 3 Usage N | lotes | 739 | | | | | | | | | | | | | | | lectrical Characteristics (Preliminary) | | | | | | | | Maximum Ratings | | | | | | | | cteristics | | | | | | | | cteristics | | | | | | | | ock Timing | | | | | | | | ontrol Signal Timing | | | | | | | | ıs Timing | | | | | | | | ming of On-Chip Supporting Modules | | | | | | | | ersion Characteristics | | | | | | | | | | | | | | | | nory Characteristics | | | | | | 22.7 | Usage Note | | | | | | | Appe | endix A | Instruction Set | 763 | | | |------|-----------------------|-----------------------------------------------------------------|------|--|--| | A.1 | | on List | | | | | A.2 | Instruction | on Codes | 787 | | | | A.3 | | n Code Map | | | | | A.4 | | of States Required for Instruction Execution | | | | | A.5 | | es during Instruction Execution | | | | | A.6 | | 1 Code Modification | | | | | Appe | endix B | Internal I/O Register | 837 | | | | B.1 | | | | | | | B.2 | Function | S | 852 | | | | Appe | endix C | I/O Port Block Diagrams | 1008 | | | | C.1 | | ock Diagrams | | | | | C.2 | Port 4 Bl | ock Diagram | 1014 | | | | C.3 | Port 9 Bl | ock Diagram | 1014 | | | | C.4 | Port A Block Diagrams | | | | | | C.5 | Port B Block Diagram | | | | | | C.6 | Port C Bl | ock Diagrams | 1021 | | | | C.7 | Port D B | lock Diagram | 1025 | | | | C.8 | Port E Block Diagram | | | | | | C.9 | Port F Bl | ock Diagrams | 1027 | | | | Appe | endix D | Pin States | 1036 | | | | D.1 | Port State | es in Each Mode | 1036 | | | | Appe | endix E | Timing of Transition to and Recovery from Hardware Standby Mode | 1039 | | | | Appe | endix F | Product Code Lineup | 1040 | | | | Appe | endix G | Package Dimensions | 1041 | | | ## Section 1 Overview ### 1.1 Overview The H8S/2626 Group and H8S/2623 Group are series of microcomputers (MCUs) that integrate peripheral functions required for system configuration together with an H8S/2600 CPU employing an original Renesas architecture. The H8S/2600 CPU has an internal 32-bit architecture, is provided with sixteen 16-bit general registers and a concise, optimized instruction set designed for high-speed operation, and can address a 16-Mbyte linear address space. The instruction set is upward-compatible with H8/300 and H8/300H CPU instructions at the object-code level, facilitating migration from the H8/300, H8/300L, or H8/300H Series. On-chip peripheral functions required for system configuration include a data transfer controller (DTC) bus master, ROM and RAM, a16-bit timer-pulse unit (TPU), programmable pulse generator (PPG), watchdog timer (WDT), serial communication interface (SCI), controller area network (HCAN), A/D converter, D/A converter (H8S/2626 Group only), and I/O ports. The on-chip ROM is 256-kbyte flash memory (F-ZTAT<sup>TM</sup>)\* or 256-, 128-, or 64-kbyte mask ROM. The ROM is connected to the CPU by a 16-bit data bus, enabling both byte and word data to be accessed in one state. Instruction fetching has been speeded up, and processing speed increased. Four operating modes, modes 4 to 7, are provided, and there is a choice of single-chip mode or external expansion mode. The features of the H8S/2626 Group and H8S/2623 Group are shown in table 1.1. Note: \* F-ZTAT is a trademark of Renesas Technology Corp. ## Table 1.1 Overview | Item | Specifications | |----------------|--------------------------------------------------------------------------------------------------------------------------| | CPU | General-register machine | | | Sixteen 16-bit general registers | | | (also usable as sixteen 8-bit registers or eight 32-bit registers) | | | <ul> <li>High-speed operation suitable for realtime control</li> </ul> | | | <ul> <li>Maximum operating frequency: 20 MHz</li> </ul> | | | <ul> <li>High-speed arithmetic operations</li> </ul> | | | 8/16/32-bit register-register add/subtract: 50 ns | | | $16 \times 16$ -bit register-register multiply: 200 ns | | | $16 \times 16 + 42$ -bit multiply and accumulate: 200 ns | | | 32 ÷ 16-bit register-register divide: 1000 ns | | | <ul> <li>Instruction set suitable for high-speed operation</li> </ul> | | | <ul> <li>— 69 basic instructions</li> </ul> | | | <ul> <li>8/16/32-bit move/arithmetic and logic instructions</li> </ul> | | | <ul> <li>Unsigned/signed multiply and divide instructions</li> </ul> | | | <ul> <li>Multiply-and accumulate instruction</li> </ul> | | | <ul> <li>Powerful bit-manipulation instructions</li> </ul> | | | Two CPU operating modes | | | <ul> <li>Normal mode: 64-kbyte address space</li> </ul> | | | (Not available in the H8S/2626 Group or H8S/2623 Group) | | | Advanced mode: 16-Mbyte address space | | Bus controller | <ul> <li>Address space divided into 8 areas, with bus specifications settable<br/>independently for each area</li> </ul> | | | Choice of 8-bit or 16-bit access space for each area | | | 2-state or 3-state access space can be designated for each area | | | Number of program wait states can be set for each area | | | Burst ROM directly connectable | | | External bus release function | | PC break | Supports debugging functions by means of PC break interrupts | | controller | Two break channels | | Item | Specifications | | | | | |------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--|--|--|--| | Data transfer | Can be activated by internal interrupt or software | | | | | | controller (DTC) | Multiple transfers or multiple types of transfer possible for one activation | | | | | | | source | | | | | | | Transfer possible in repeat mode, block transfer mode, etc. | | | | | | | Request can be sent to CPU for interrupt that activated DTC | | | | | | 16-bit timer-pulse | 6-channel 16-bit timer | | | | | | unit (TPU) | <ul> <li>Pulse input/output processing capability for up to 16 pins</li> </ul> | | | | | | | Automatic 2-phase encoder count capability | | | | | | Programmable | Maximum 8-bit pulse output possible with TPU as time base | | | | | | pulse generator (PPG) | Output trigger selectable in 4-bit groups | | | | | | (110) | Non-overlap margin can be set | | | | | | | Direct output or inverse output setting | | | | | | Watchdog timer | Watchdog timer or interval timer selectable | | | | | | (WDT), 2 channels<br>(H8S/2626 Group) | Subclock operation possible (one channel only) | | | | | | Watchdog timer • Watchdog timer or interval timer selectable (WDT), 1 channel (H8S/2623 Group) | | | | | | | Serial communi- | Asynchronous mode or synchronous mode selectable | | | | | | cation interface (SCI), 3 channels | Multiprocessor communication function | | | | | | (SCI0 to SCI2) | Smart card interface function | | | | | | Controller area | CAN: Ver. 2.0B compliant | | | | | | network (HCAN), 1 channel | Buffer size: 15 transmit/receive buffers, one transmit-only buffer | | | | | | onamor | Receive message filtering | | | | | | A/D converter | Resolution: 10 bits | | | | | | | Input: 16 channels | | | | | | | <ul> <li>13.3 μs minimum conversion time (at 20 MHz operation)</li> </ul> | | | | | | | Single or scan mode selectable | | | | | | | Sample-and-hold function | | | | | | | A/D conversion can be activated by external trigger or timer trigger | | | | | | Item | Specifications | | | | | |-------------------------------|-------------------------------------------|------------------------------------------|-----------|--|--| | D/A converter | Resolution: 8 bits | | | | | | (H8S/2626 Group<br>only) | • Output: 2 channel | Output: 2 channels | | | | | I/O ports<br>(H8S/2626 Group) | 51 input/output pir | 51 input/output pins, 17 input-only pins | | | | | I/O ports<br>(H8S/2623 Group) | 53 input/output pir | 53 input/output pins, 17 input-only pins | | | | | Memory | Flash memory or r | masked ROM | | | | | | High-speed static | RAM | | | | | | <b>Product Name</b> | ROM | RAM | | | | | H8S/2626, H8S/262 | 3 256 kbytes | 12 kbytes | | | | | H8S/2625, H8S/262 | 2 128 kbytes | 8 kbytes | | | | | H8S/2624, H8S/262 | 1 64 kbytes | 4 kbytes | | | | Interrupt controller | Seven external int | errupt pins (NMI, ĪRQ0 | to ĪRQ5) | | | | | <ul> <li>Internal interrupt s</li> </ul> | ources | | | | | | H8S/2626: 48 | | | | | | | H8S/2623: 47 | | | | | | | <ul> <li>Eight priority levels</li> </ul> | s settable | | | | | Power-down state | <ul> <li>Medium-speed mo</li> </ul> | ode | | | | | | <ul> <li>Sleep mode</li> </ul> | | | | | | | Module stop mode | ) | | | | | | Software standby | mode | | | | | | Hardware standby | mode | | | | | | <ul> <li>Subclock operatio</li> </ul> | n (H8S/2626 Group only | y) | | | | Item | Specifi | ications | | | | | | | |-----------------|------------------------------------|-------------------|-------------------------------------|----------------|--------------------------|---------------|--|--| | Operating modes | Four MCU operating modes | | | | | | | | | | CDII | CPU | | | <b>External Data Bus</b> | | | | | | Mode | Operating<br>Mode | Description | On-Chip<br>ROM | Initial<br>Width | Max.<br>Width | | | | | 4 | Advanced | On-chip ROM disabled expansion mode | d Disabled | 16 bits | 16 bits | | | | | 5 | | On-chip ROM disabled expansion mode | d Disabled | 8 bits | 16 bits | | | | | 6 | | On-chip ROM enabled expansion mode | Enabled | 8 bits | 16 bits | | | | | 7 | | Single-chip mode | Enabled | _ | _ | | | | Clock pulse | Built-in PLL circuit (×1, ×2, ×4) | | | | | | | | | generator | Input clock frequency: 2 to 20 MHz | | | | | | | | | Package | 100-pin plastic QFP (FP-100B) | | | | | | | | | Product lineup | Model | | | | | | | | | | Mask F | ROM Version | F-ZTAT Version | ROM/RAM (E | Bytes) | Package | | | | | HD643<br>HD643 | | HD64F2626<br>HD64F2623 | 256 k/12 k | | FP-100B | | | | | HD643<br>HD643 | | _ | 128 k/8 k | | FP-100B | | | | | HD643<br>HD643 | - | _ | 64 k/4 k | | FP-100B | | | ## 1.2 Internal Block Diagram Figures 1.1 and 1.2 show internal block diagrams of the H8S/2623 Group and H8S/2626 Group. Figure 1.1 Internal Block Diagram (H8S/2623 Group) Figure 1.2 Internal Block Diagram (H8S/2626 Group) ## 1.3 Pin Descriptions ### 1.3.1 Pin Arrangement Figures 1.3 and 1.4 show pin arrangements of the H8S/2623 Group and H8S/2626 Group. Figure 1.3 Pin Arrangement (FP-100B: Top View) (H8S/2623 Group) Figure 1.4 Pin Arrangement (FP-100B: Top View) (H8S/2626 Group) ## 1.3.2 Pin Functions in Each Operating Mode Tables 1.2 and 1.3 show the pin functions in each of the operating modes of the H8S/2623 Group and H8S/2626 Group. **Table 1.2** Pin Functions in Each Operating Mode | Pin No. | . Pin Name | | | | | | |---------|-------------------------------|-------------------------------|-------------------------------|---------------------------|--|--| | FP-100B | Mode 4 | Mode 5 | Mode 6 | Mode 7 | | | | 1 | P13/PO11/TIOCD0/<br>TCLKB/A23 | P13/PO11/TIOCD0/<br>TCLKB/A23 | P13/PO11/TIOCD0/<br>TCLKB/A23 | P13/PO11/TIOCD0/<br>TCLKB | | | | 2 | P14/PO12/TIOCA1/<br>IRQ0 | P14/PO12/TIOCA1/<br>IRQ0 | P14/PO12/TIOCA1/<br>IRQ0 | P14/PO12/TIOCA1/<br>IRQ0 | | | | 3 | P15/PO13/TIOCB1/<br>TCLKC | P15/PO13/TIOCB1/<br>TCLKC | P15/PO13/TIOCB1/<br>TCLKC | P15/PO13/TIOCB1/<br>TCLKC | | | | 4 | P16/PO14/TIOCA2/<br>IRQ1 | P16/PO14/TIOCA2/<br>IRQ1 | P16/PO14/TIOCA2/<br>IRQ1 | P16/PO14/TIOCA2/<br>IRQ1 | | | | 5 | P17/PO15/TIOCB2/<br>TCLKD | P17/PO15/TIOCB2/<br>TCLKD | P17/PO15/TIOCB2/<br>TCLKD | P17/PO15/TIOCB2/<br>TCLKD | | | | 6 | VCC | VCC | VCC | VCC | | | | 7 | HTxD | HTxD | HTxD | HTxD | | | | 8 | VSS | VSS | VSS | VSS | | | | 9 | HRxD | HRxD | HRxD | HRxD | | | | 10 | PE0/D0 | PE0/D0 | PE0/D0 | PE0 | | | | 11 | PE1/D1 | PE1/D1 | PE1/D1 | PE1 | | | | 12 | PE2/D2 | PE2/D2 | PE2/D2 | PE2 | | | | 13 | PE3/D3 | PE3/D3 | PE3/D3 | PE3 | | | | 14 | PE4/D4 | PE4/D4 | PE4/D4 | PE4 | | | | 15 | VSS | VSS | VSS | VSS | | | | 16 | PE5/D5 | PE5/D5 | PE5/D5 | PE5 | | | | 17 | PVCC1 | PVCC1 | PVCC1 | PVCC1 | | | | 18 | PE6/D6 | PE6/D6 | PE6/D6 | PE6 | | | | 19 | PE7/D7 | PE7/D7 | PE7/D7 | PE7 | | | | 20 | D8 | D8 | D8 | PD0 | | | | 21 | D9 | D9 | D9 | PD1 | | | | 22 | D10 | D10 | D10 | PD2 | | | | Pin No. | Pin Name | | | | | | |---------|----------------|----------------|------------------|---------------|--|--| | FP-100B | Mode 4 | Mode 5 | Mode 6 | Mode 7 | | | | 23 | D11 | D11 | D11 | PD3 | | | | 24 | D12 | D12 | D12 | PD4 | | | | 25 | D13 | D13 | D13 | PD5 | | | | 26 | D14 | D14 | D14 | PD6 | | | | 27 | D15 | D15 | D15 | PD7 | | | | 28 | A0 | A0 | PC0/A0/TxD0 | PC0/TxD0 | | | | 29 | A1 | A1 | PC1/A1/RxD0 | PC1/RxD0 | | | | 30 | A2 | A2 | PC2/A2/SCK0/IRQ4 | PC2/SCK0/IRQ4 | | | | 31 | A3 | A3 | PC3/A3/TxD1 | PC3/TxD1 | | | | 32 | A4 | A4 | PC4/A4/RxD1 | PC4/RxD1 | | | | 33 | A5 | A5 | PC5/A5/SCK1/IRQ5 | PC5/SCK1/IRQ5 | | | | 34 | A6 | A6 | PC6/A6 | PC6 | | | | 35 | A7 | A7 | PC7/A7 | PC7 | | | | 36 | PB0/A8/TIOCA3 | PB0/A8/TIOCA3 | PB0/A8/TIOCA3 | PB0/TIOCA3 | | | | 37 | VSS | VSS | VSS | VSS | | | | 38 | PB1/A9/TIOCB3 | PB1/A9/TIOCB3 | PB1/A9/TIOCB3 | PB1/TIOCB3 | | | | 39 | PVCC2 | PVCC2 | PVCC2 | PVCC2 | | | | 40 | PB2/A10/TIOCC3 | PB2/A10/TIOCC3 | PB2/A10/TIOCC3 | PB2/TIOCC3 | | | | 41 | PB3/A11/TIOCD3 | PB3/A11/TIOCD3 | PB3/A11/TIOCD3 | PB3/TIOCD3 | | | | 42 | PB4/A12/TIOCA4 | PB4/A12/TIOCA4 | PB4/A12/TIOCA4 | PB4/TIOCA4 | | | | 43 | PB5/A13/TIOCB4 | PB5/A13/TIOCB4 | PB5/A13/TIOCB4 | PB5/TIOCB4 | | | | 44 | PB6/A14/TIOCA5 | PB6/A14/TIOCA5 | PB6/A14/TIOCA5 | PB6/TIOCA5 | | | | 45 | PB7/A15/TIOCB5 | PB7/A15/TIOCB5 | PB7/A15/TIOCB5 | PB7/TIOCB5 | | | | 46 | PA0/A16 | PA0/A16 | PA0/A16 | PA0 | | | | 47 | PA1/A17/TxD2 | PA1/A17/TxD2 | PA1/A17/TxD2 | PA1/TxD2 | | | | 48 | PA2/A18/RxD2 | PA2/A18/RxD2 | PA2/A18/RxD2 | PA2/RxD2 | | | | 49 | PA3/A19/SCK2 | PA3/A19/SCK2 | PA3/A19/SCK2 | PA3/SCK2 | | | | 50 | PA4 | PA4 | PA4 | PA4 | | | | 51 | PA5 | PA5 | PA5 | PA5 | | | | 52 | PVCC3 | PVCC3 | PVCC3 | PVCC3 | | | | 53 | MD0 | MD0 | MD0 | MD0 | | | | Pin No. | Pin Name | | | | | |---------|------------------------|------------------------|------------------------|--------------------|--| | FP-100B | Mode 4 | Mode 5 | Mode 6 | Mode 7 | | | 54 | VSS | VSS | VSS | VSS | | | 55 | MD1 | MD1 | MD1 | MD1 | | | 56 | MD2 | MD2 | MD2 | MD2 | | | 57 | PLLVSS | PLLVSS | PLLVSS | PLLVSS | | | 58 | PLLCAP | PLLCAP | PLLCAP | PLLCAP | | | 59 | PLLVCC | PLLVCC | PLLVCC | PLLVCC | | | 60 | RES | RES | RES | RES | | | 61 | NMI | NMI | NMI | NMI | | | 62 | STBY | STBY | STBY | STBY | | | 63 | VCC | VCC | VCC | VCC | | | 64 | XTAL | XTAL | XTAL | XTAL | | | 65 | VSS | VSS | VSS | VSS | | | 66 | EXTAL | EXTAL | EXTAL | EXTAL | | | 67 | FWE | FWE | FWE | FWE | | | 68 | PF7/φ | PF7/φ | PF7/φ | PF7/φ | | | 69 | ĀS | ĀS | ĀS | PF6 | | | 70 | RD | RD | RD | PF5 | | | 71 | HWR | HWR | HWR | PF4 | | | 72 | PF3/LWR/ADTRG/<br>IRQ3 | PF3/LWR/ADTRG/<br>IRQ3 | PF3/LWR/ADTRG/<br>IRQ3 | PF3/ADTRG/<br>IRQ3 | | | 73 | PF2/WAIT/BREQO | PF2/WAIT/BREQO | PF2/WAIT/BREQO | PF2 | | | 74 | PF1/BACK | PF1/BACK | PF1/BACK | PF1 | | | 75 | PF0/BREQ/IRQ2 | PF0/BREQ/IIRQ2 | PF0/BREQ/IIRQ2 | PF0/IRQ2 | | | 76 | AVCC | AVCC | AVCC | AVCC | | | 77 | Vref | Vref | Vref | Vref | | | 78 | P40/AN0 | P40/AN0 | P40/AN0 | P40/AN0 | | | 79 | P41/AN1 | P41/AN1 | P41/AN1 | P41/AN1 | | | 80 | P42/AN2 | P42/AN2 | P42/AN2 | P42/AN2 | | | 81 | P43/AN3 | P43/AN3 | P43/AN3 | P43/AN3 | | | 82 | P44/AN4 | P44/AN4 | P44/AN4 | P44/AN4 | | | 83 | P45/AN5 | P45/AN5 | P45/AN5 | P45/AN5 | | | Pin No. | Pin Name | | | | | | | |---------|-------------------------------|-------------------------------|-------------------------------|---------------------------|--|--|--| | FP-100B | Mode 4 | Mode 5 | Mode 6 | Mode 7 | | | | | 84 | P46/AN6 | P46/AN6 | P46/AN6 | P46/AN6 | | | | | 85 | P47/AN7 | P47/AN7 | P47/AN7 | P47/AN7 | | | | | 86 | P90/AN8 | P90/AN8 | P90/AN8 | P90/AN8 | | | | | 87 | P91/AN9 | P91/AN9 | P91/AN9 | P91/AN9 | | | | | 88 | P92/AN10 | P92/AN10 | P92/AN10 | P92/AN10 | | | | | 89 | P93/AN11 | P93/AN11 | P93/AN11 | P93/AN11 | | | | | 90 | P94/AN12 | P94/AN12 | P94/AN12 | P94/AN12 | | | | | 91 | P95/AN13 | P95/AN13 | P95/AN13 | P95/AN13 | | | | | 92 | P96/AN14 | P96/AN14 | P96/AN14 | P96/AN14 | | | | | 93 | P97/AN15 | P97/AN15 | P97/AN15 | P97/AN15 | | | | | 94 | AVSS | AVSS | AVSS | AVSS | | | | | 95 | VSS | VSS | VSS | VSS | | | | | 96 | WDTOVF | WDTOVF | WDTOVF | WDTOVF | | | | | 97 | PVCC4 | PVCC4 | PVCC4 | PVCC4 | | | | | 98 | P10/PO8/TIOCA0/<br>A20 | P10/PO8/TIOCA0/<br>A20 | P10/PO8/TIOCA0/<br>A20 | P10/PO8/TIOCA0 | | | | | 99 | P11/PO9/TIOCB0/<br>A21 | P11/PO9/TIOCB0/<br>A21 | P11/PO9/TIOCB0/<br>A21 | P11/PO9/TIOCB0 | | | | | 100 | P12/PO10/TIOCC0/<br>TCLKA/A22 | P12/PO10/TIOCC0/<br>TCLKA/A22 | P12/PO10/TIOCC0/<br>TCLKA/A22 | P12/PO10/TIOCC0/<br>TCLKA | | | | Note: NC pins should be connected to VSS or left open. **Table 1.3** Pin Functions in Each Operating Mode | Pin No. | Pin Name | | | | | | | |---------|-------------------------------|-------------------------------|-------------------------------|---------------------------|--|--|--| | FP-100B | Mode 4 | Mode 5 | Mode 6 | Mode 7 | | | | | 1 | P13/PO11/TIOCD0/<br>TCLKB/A23 | P13/PO11/TIOCD0/<br>TCLKB/A23 | P13/PO11/TIOCD0/<br>TCLKB/A23 | P13/PO11/TIOCD0/<br>TCLKB | | | | | 2 | P14/PO12/TIOCA1/<br>IRQ0 | P14/PO12/TIOCA1/<br>IRQ0 | P14/PO12/TIOCA1/<br>IRQ0 | P14/PO12/TIOCA1/<br>IRQ0 | | | | | 3 | P15/PO13/TIOCB1/<br>TCLKC | P15/PO13/TIOCB1/<br>TCLKC | P15/PO13/TIOCB1/<br>TCLKC | P15/PO13/TIOCB1/<br>TCLKC | | | | | 4 | P16/PO14/TIOCA2/<br>IRQ1 | P16/PO14/TIOCA2/<br>IRQ1 | P16/PO14/TIOCA2/<br>IRQ1 | P16/PO14/TIOCA2/<br>IRQ1 | | | | | 5 | P17/PO15/TIOCB2/<br>TCLKD | P17/PO15/TIOCB2/<br>TCLKD | P17/PO15/TIOCB2/<br>TCLKD | P17/PO15/TIOCB2/<br>TCLKD | | | | | 6 | VCC | VCC | VCC | VCC | | | | | 7 | HTxD | HTxD | HTxD | HTxD | | | | | 8 | VSS | VSS | VSS | VSS | | | | | 9 | HRxD | HRxD | HRxD | HRxD | | | | | 10 | PE0/D0 | PE0/D0 | PE0/D0 | PE0 | | | | | 11 | PE1/D1 | PE1/D1 | PE1/D1 | PE1 | | | | | 12 | PE2/D2 | PE2/D2 | PE2/D2 | PE2 | | | | | 13 | PE3/D3 | PE3/D3 | PE3/D3 | PE3 | | | | | 14 | PE4/D4 | PE4/D4 | PE4/D4 | PE4 | | | | | 15 | VSS | VSS | VSS | VSS | | | | | 16 | PE5/D5 | PE5/D5 | PE5/D5 | PE5 | | | | | 17 | PVCC1 | PVCC1 | PVCC1 | PVCC1 | | | | | 18 | PE6/D6 | PE6/D6 | PE6/D6 | PE6 | | | | | 19 | PE7/D7 | PE7/D7 | PE7/D7 | PE7 | | | | | 20 | D8 | D8 | D8 | PD0 | | | | | 21 | D9 | D9 | D9 | PD1 | | | | | 22 | D10 | D10 | D10 | PD2 | | | | | 23 | D11 | D11 | D11 | PD3 | | | | | 24 | D12 | D12 | D12 | PD4 | | | | | 25 | D13 | D13 | D13 | PD5 | | | | | 26 | D14 | D14 | D14 | PD6 | | | | | Pin No. | Pin Name | | | | | | | |---------|----------------|----------------|------------------|---------------|--|--|--| | FP-100B | Mode 4 | Mode 5 | Mode 6 | Mode 7 | | | | | 27 | D15 | D15 | D15 | PD7 | | | | | 28 | A0 | A0 | PC0/A0/TxD0 | PC0/TxD0 | | | | | 29 | A1 | A1 | PC1/A1/RxD0 | PC1/RxD0 | | | | | 30 | A2 | A2 | PC2/A2/SCK0/IRQ4 | PC2/SCK0/IRQ4 | | | | | 31 | A3 | A3 | PC3/A3/TxD1 | PC3/TxD1 | | | | | 32 | A4 | A4 | PC4/A4/RxD1 | PC4/RxD1 | | | | | 33 | A5 | A5 | PC5/A5/SCK1/IRQ5 | PC5/SCK1/IRQ5 | | | | | 34 | A6 | A6 | PC6/A6 | PC6 | | | | | 35 | A7 | A7 | PC7/A7 | PC7 | | | | | 36 | PB0/A8/TIOCA3 | PB0/A8/TIOCA3 | PB0/A8/TIOCA3 | PB0/TIOCA3 | | | | | 37 | VSS | VSS | VSS | VSS | | | | | 38 | PB1/A9/TIOCB3 | PB1/A9/TIOCB3 | PB1/A9/TIOCB3 | PB1/TIOCB3 | | | | | 39 | PVCC2 | PVCC2 | PVCC2 | PVCC2 | | | | | 40 | PB2/A10/TIOCC3 | PB2/A10/TIOCC3 | PB2/A10/TIOCC3 | PB2/TIOCC3 | | | | | 41 | PB3/A11/TIOCD3 | PB3/A11/TIOCD3 | PB3/A11/TIOCD3 | PB3/TIOCD3 | | | | | 42 | PB4/A12/TIOCA4 | PB4/A12/TIOCA4 | PB4/A12/TIOCA4 | PB4/TIOCA4 | | | | | 43 | PB5/A13/TIOCB4 | PB5/A13/TIOCB4 | PB5/A13/TIOCB4 | PB5/TIOCB4 | | | | | 44 | PB6/A14/TIOCA5 | PB6/A14/TIOCA5 | PB6/A14/TIOCA5 | PB6/TIOCA5 | | | | | 45 | PB7/A15/TIOCB5 | PB7/A15/TIOCB5 | PB7/A15/TIOCB5 | PB7/TIOCB5 | | | | | 46 | PA0/A16 | PA0/A16 | PA0/A16 | PA0 | | | | | 47 | PA1/A17/TxD2 | PA1/A17/TxD2 | PA1/A17/TxD2 | PA1/TxD2 | | | | | 48 | PA2/A18/RxD2 | PA2/A18/RxD2 | PA2/A18/RxD2 | PA2/RxD2 | | | | | 49 | PA3/A19/SCK2 | PA3/A19/SCK2 | PA3/A19/SCK2 | PA3/SCK2 | | | | | 50 | OSC1 | OSC1 | OSC1 | OSC1 | | | | | 51 | OSC2 | OSC2 | OSC2 | OSC2 | | | | | 52 | PVCC3 | PVCC3 | PVCC3 | PVCC3 | | | | | 53 | MD0 | MD0 | MD0 | MD0 | | | | | 54 | VSS | VSS | VSS | VSS | | | | | 55 | MD1 | MD1 | MD1 | MD1 | | | | | 56 | MD2 | MD2 | MD2 | MD2 | | | | | 57 | PLLVSS | PLLVSS | PLLVSS | PLLVSS | | | | | Pin No. | Pin Name | | | | | |---------|------------------------|------------------------|------------------------|--------------------|--| | FP-100B | Mode 4 | Mode 5 | Mode 6 | Mode 7 | | | 58 | PLLCAP | PLLCAP | PLLCAP | PLLCAP | | | 59 | PLLVCC | PLLVCC | PLLVCC | PLLVCC | | | 60 | RES | RES | RES | RES | | | 61 | NMI | NMI | NMI | NMI | | | 62 | STBY | STBY | STBY | STBY | | | 63 | VCC | VCC | VCC | VCC | | | 64 | XTAL | XTAL | XTAL | XTAL | | | 65 | VSS | VSS | VSS | VSS | | | 66 | EXTAL | EXTAL | EXTAL | EXTAL | | | 67 | FWE | FWE | FWE | FWE | | | 68 | PF7/φ | PF7/φ | PF7/¢ | PF7/φ | | | 69 | ĀS | ĀS | ĀS | PF6 | | | 70 | RD | RD | RD | PF5 | | | 71 | HWR | HWR | HWR | PF4 | | | 72 | PF3/LWR/ADTRG/<br>IRQ3 | PF3/LWR/ADTRG/<br>IRQ3 | PF3/LWR/ADTRG/<br>IRQ3 | PF3/ADTRG/<br>IRQ3 | | | 73 | PF2/WAIT/BREQO | PF2/WAIT/BREQO | PF2/WAIT/BREQO | PF2 | | | 74 | PF1/BACK/BUZZ | PF1/BACK/BUZZ | PF1/BACK/BUZZ | PF1/BUZZ | | | 75 | PF0/BREQ/IRQ2 | PF0/BREQ/IIRQ2 | PF0/BREQ/IIRQ2 | PF0/IRQ2 | | | 76 | AVCC | AVCC | AVCC | AVCC | | | 77 | Vref | Vref | Vref | Vref | | | 78 | P40/AN0 | P40/AN0 | P40/AN0 | P40/AN0 | | | 79 | P41/AN1 | P41/AN1 | P41/AN1 | P41/AN1 | | | 80 | P42/AN2 | P42/AN2 | P42/AN2 | P42/AN2 | | | 81 | P43/AN3 | P43/AN3 | P43/AN3 | P43/AN3 | | | 82 | P44/AN4 | P44/AN4 | P44/AN4 | P44/AN4 | | | 83 | P45/AN5 | P45/AN5 | P45/AN5 | P45/AN5 | | | 84 | P46/AN6 | P46/AN6 | P46/AN6 | P46/AN6 | | | 85 | P47/AN7 | P47/AN7 | P47/AN7 | P47/AN7 | | | 86 | P90/AN8 | P90/AN8 | P90/AN8 | P90/AN8 | | | 87 | P91/AN9 | P91/AN9 | P91/AN9 | P91/AN9 | | | Pin No. | Pin Name | | | | | | |---------|-------------------------------|-------------------------------|-------------------------------|---------------------------|--|--| | FP-100B | Mode 4 | Mode 5 | Mode 6 | Mode 7 | | | | 88 | P92/AN10 | P92/AN10 | P92/AN10 | P92/AN10 | | | | 89 | P93/AN11 | P93/AN11 | P93/AN11 | P93/AN11 | | | | 90 | P94/AN12 | P94/AN12 | P94/AN12 | P94/AN12 | | | | 91 | P95/AN13 | P95/AN13 | P95/AN13 | P95/AN13 | | | | 92 | P96/AN14/DA2 | P96/AN14/DA2 | P96/AN14/DA2 | P96/AN14/DA2 | | | | 93 | P97/AN15/DA3 | P97/AN15/DA3 | P97/AN15/DA3 | P97/AN15/DA3 | | | | 94 | AVSS | AVSS | AVSS | AVSS | | | | 95 | VSS | VSS | VSS | VSS | | | | 96 | WDTOVF | WDTOVF | WDTOVF | WDTOVF | | | | 97 | PVCC4 | PVCC4 | PVCC4 | PVCC4 | | | | 98 | P10/PO8/TIOCA0/<br>A20 | P10/P08/TIOCA0/<br>A20 | P10/P08/TIOCA0/<br>A20 | P10/PO8/TIOCA0 | | | | 99 | P11/PO9/TIOCB0/<br>A21 | P11/PO9/TIOCB0/<br>A21 | P11/PO9/TIOCB0/<br>A21 | P11/PO9/TIOCB0 | | | | 100 | P12/PO10/TIOCC0/<br>TCLKA/A22 | P12/PO10/TIOCC0/<br>TCLKA/A22 | P12/PO10/TIOCC0/<br>TCLKA/A22 | P12/PO10/TIOCC0/<br>TCLKA | | | Note: NC pins should be connected to VSS or left open. #### 1.3.3 **Pin Functions** Table 1.4 summarizes the pin functions. **Pin Functions** Table 1.4 | Туре | Symbol | I/O | Pin Name | Function | | |--------------|--------|--------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Power supply | VCC | Input | Power supply | For connection to the power supply. Connect all $V_{\rm cc}$ pins to the system power supply. | | | | PVCC1 | Input | Port power supply | Port power supply pins. Connect all | | | | PVCC2 | Input | Port power supply | these pins to the same power supply. | | | | PVCC3 | Input | Port power supply | _ | | | | PVCC4 | Input | Port power supply | _ | | | | VSS | Input | Ground | For connection to the power supply (0 V). Connect all $V_{\rm ss}$ pins to the system power supply (0 V). | | | Clock | PLLVCC | Input | PLL power supply | On-chip PLL oscillator power supply | | | | PLLVSS | Input | PLL ground | On-chip PLL oscillator ground | | | | PLLCAP | Input | PLL capacitance | On-chip PLL oscillator external capacitance pin | | | | XTAL | Input | Crystal | For connection to a crystal resonator. For examples of crystal resonator connection and external clock input, see section 20, Clock Pulse Generator. | | | | EXTAL | Input | External clock | For connection to a crystal resonator. For examples of crystal resonator connection and external clock input, see section 20, Clock Pulse Generator. | | | | OSC1*1 | Input | Subclock | For connection to a recommended 32.768 kHz resonator. For examples of crystal resonator connection, see section 20, Clock Pulse Generator. | | | | OSC2*1 | Input | Subclock | For connection to a recommended 32.768 kHz resonator. For examples of crystal resonator connection, see section 20, Clock Pulse Generator. | | | | ф | Output | System clock | Supplies the system clock to external devices. | | | | Symbol | I/O | Pin Name | Funct | ion | | | |----------------|-----------------|--------|--------------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--------------------------------|-------------------------------------------------------------------------------------| | - 1 3 | MD2 to<br>MD0 | Input | Mode pins | The repins Notes | elation I<br>ID2 to I<br>is show<br>hould r | between<br>MD0 and<br>vn belov | the settings of<br>the operating<br>the operating<br>the operating<br>the operating | | | | | | MD2 | MD1 | MD0 | Operating Mode | | | | | | 0 | 0 | 0 | _ | | | | | | | | 1 | _ | | | | | | | 1 | 0 | _ | | | | | | | | 1 | | | | | | | 1 | 0 | 0 | Mode 4 | | | | | | | | 1 | Mode 5 | | | | | | | 1 | 0 | Mode 6 | | | | | | | | 1 | Mode 7 | | System control | RES | Input | Reset input | When this pin is driven low, the chip is reset. | | | en low, the chip is | | <del>.</del> | STBY | Input | Standby | When this pin is driven low, a transition is made to hardware standby mode. | | | | | 7 | BREQ | Input | Bus request | | | | bus master to o the chip. | | - | BREQO | Output | Bus request output | External bus request signal used when an internal bus master accesses external space in the external busreleased state. | | | | | <del>-</del> | BACK | Output | Bus request acknowledge | | | | s has been<br>al bus master. | | - | FWE | Input | Flash write enable | Pin fo | r use b | y flash n | nemory | | Interrupts | NMI | Input | Nonmaskable interrupt | • | | | able interrupt. If should be fixed | | | IRQ5 to<br>IRQ0 | Input | Interrupt request 5 to 0 | These interru | | equest a | maskable | | Address bus | A23 to A0 | Output | Address bus | These | pins o | utput ad | dress signals. | | Туре | Symbol | I/O | Pin Name | Function | |-----------------------------|-----------------------------------------|------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------| | Data bus | D15 to D0 | Input/<br>output | Data bus | Bidirectional data bus | | Bus control | ĀS | Output | Address strobe | Goes low to indicate valid address output on the address bus. | | | RD | Output | Read | Goes low to indicate reading from the external address space. | | | HWR | Output | High write | Strobe signal indicating writing to the external address space; indicates valid data on the upper data bus (D15 to D8). | | | LWR | Output | Low write | Strobe signal indicating writing to the external address space; indicates valid data on the lower data bus (D7 to D0). | | | WAIT | Input | Wait | Requests insertion of wait states in bus cycles during access to 3-state external address space. | | 16-bit timer-<br>pulse unit | TCLKD to<br>TCLKA | Input | Clock input<br>D to A | These pins input an external clock. | | (TPU) | TIOCA0,<br>TIOCB0,<br>TIOCC0,<br>TIOCD0 | Input/<br>output | Input capture/<br>output compare<br>match A0 to D0 | The TGR0A to TGR0D input capture input/output compare output/PWM output pins | | | TIOCA1,<br>TIOCB1 | Input/<br>output | Input capture/<br>output compare<br>match A1 and B1 | The TGR1A and TGR1B input capture input/output compare output/PWM output pins | | | TIOCA2,<br>TIOCB2 | Input/<br>output | Input capture/<br>output compare<br>match A2 and B2 | The TGR2A and TGR2B input capture input/output compare output/PWM output pins | | | TIOCA3,<br>TIOCB3,<br>TIOCC3,<br>TIOCD3 | Input/<br>output | Input capture/<br>output compare<br>match A3 to D3 | The TGR3A to TGR3D input capture input/output compare output/PWM output pins | | | TIOCA4,<br>TIOCB4 | Input/<br>output | Input capture/<br>output compare<br>match A4 and B4 | The TGR4A and TGR4B input capture input/output compare output/PWM output pins | | | TIOCA5,<br>TIOCB5 | Input/<br>output | Input capture/<br>output compare<br>match A5 and B5 | The TGR5A and TGR5B input capture input/output compare output/PWM output pins | | Туре | Symbol | I/O | Pin Name | Function | |---------------------------------------|------------------------|------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Programmable pulse generator (PPG) | PO15 to<br>PO8 | Output | Pulse output<br>15 to 8 | Pulse output pins | | Watchdog<br>timer (WDT) | WDTOVF | Output | Watchdog timer overflow | The counter overflow signal output pin in watchdog timer mode | | Serial communication interface (SCI)/ | TxD2,<br>TxD1,<br>TxD0 | Output | Transmit data | Data output pins | | smart card interface | RxD2,<br>RxD1,<br>RxD0 | Input | Receive data | Data input pins | | | SCK2,<br>SCK1,<br>SCK0 | Input/<br>output | Serial clock | Clock input/output pins | | Controller area network | HTxD | Output | HCAN transmit data | The CAN bus transmission pin | | (HCAN) | HRxD | Input | HCAN receive data | The CAN bus reception pin | | A/D converter | AN15 to<br>AN0 | Input | Analog 15 to 0 | Analog input pins | | | ADTRG | Input | A/D conversion<br>external trigger<br>input | Pin for input of an external trigger to start A/D conversion | | D/A converter pin | DA3, DA2 | Output | Analog output | D/A converter analog output pins | | A/D converter/<br>D/A converter | AVCC | Input | Analog power supply | The power supply pin for the A/D and D/A converters. When the A/D and D/A converters are not used, connect this pin to the system power supply (+5 V). | | | AVSS | Input | Analog ground | The ground pin and reference voltage for the A/D and D/A converters. Connect this pin to the system power supply (0 V). | | | Vref | Input | Analog reference power supply | The reference voltage input pin for the A/D and D/A converters. When the A/D and D/A converters are not used, connect this pin to the system power supply (+5 V). | | Туре | Symbol | I/O | Pin Name | Function | |-----------|-----------------|------------------|----------|----------------------------------------------------------------------------------------------------------------------| | I/O ports | P17 to<br>P10 | Input/<br>output | Port 1 | Eight input/output pins. Input or output can be selected for each pin in the port 1 data direction register (P1DDR). | | | P47 to<br>P40 | Input | Port 4 | Eight input pins | | | P97 to<br>P90 | Input | Port 9 | Eight input pins | | | PA5 to<br>PA0*2 | Input/<br>output | Port A | Six input/output pins. Input or output can be selected for each pin in the port A data direction register (PADDR). | | | PB7 to<br>PB0 | Input/<br>output | Port B | Eight input/output pins. Input or output can be selected for each pin in the port B data direction register (PBDDR). | | | PC7 to<br>PC0 | Input/<br>output | Port C | Eight input/output pins. Input or output can be selected for each pin in the port C data direction register (PCDDR). | | | PD7 to<br>PD0 | Input/<br>output | Port D | Eight input/output pins. Input or output can be selected for each pin in the port D data direction register (PDDDR). | | | PE7 to<br>PE0 | Input/<br>output | Port E | Eight input/output pins. Input or output can be selected for each pin in the port E data direction register (PEDDR). | | | PF7 to<br>PF0 | Input/<br>output | Port F | Eight input/output pins. Input or output can be selected for each pin in the port F data direction register (PFDDR). | Notes: 1. Applies to the H8S/2626 Group only. 2. PA3 to PA0 in the H8S/2626 Group. # Section 2 CPU ### 2.1 Overview The H8S/2600 CPU is a high-speed central processing unit with an internal 32-bit architecture that is upward-compatible with the H8/300 and H8/300H CPUs. The H8S/2600 CPU has sixteen 16-bit general registers, can address a 16-Mbyte (architecturally 4-Gbyte) linear address space, and is ideal for realtime control. #### 2.1.1 Features The H8S/2600 CPU has the following features. - Upward-compatible with H8/300 and H8/300H CPUs - Can execute H8/300 and H8/300H object programs - General-register architecture - Sixteen 16-bit general registers (also usable as sixteen 8-bit registers or eight 32-bit registers) - Sixty-nine basic instructions - 8/16/32-bit arithmetic and logic instructions - Multiply and divide instructions - Powerful bit-manipulation instructions - Multiply-and-accumulate instruction - Eight addressing modes - Register direct [Rn] - Register indirect [@ERn] - Register indirect with displacement [@(d:16,ERn) or @(d:32,ERn)] - Register indirect with post-increment or pre-decrement [@ERn+ or @-ERn] - Absolute address [@aa:8, @aa:16, @aa:24, or @aa:32] - Immediate [#xx:8, #xx:16, or #xx:32] - Program-counter relative [@(d:8,PC) or @(d:16,PC)] - Memory indirect [@@aa:8] - 16-Mbyte address space - Program: 16 Mbytes - Data: 16 Mbytes (4 Gbytes architecturally) High-speed operation — All frequently-used instructions execute in one or two states — Maximum clock rate: 20 MHz — 8/16/32-bit register-register add/subtract: 50 ns $--8 \times 8$ -bit register-register multiply: 150 ns — 16 ÷ 8-bit register-register divide: 600 ns — $16 \times 16$ -bit register-register multiply: 200 ns — $32 \div 16$ -bit register-register divide: 1000 ns • Two CPU operating modes — Normal mode\* Advanced mode Note: \* Not available in the H8S/2626 Group or H8S/2623 Group. - Power-down state - Transition to power-down state by SLEEP instruction - CPU clock speed selection #### 2.1.2 Differences between H8S/2600 CPU and H8S/2000 CPU The differences between the H8S/2600 CPU and the H8S/2000 CPU are as shown below. Register configuration The MAC register is supported only by the H8S/2600 CPU. Basic instructions The four instructions MAC, CLRMAC, LDMAC, and STMAC are supported only by the H8S/2600 CPU. • Number of execution states The number of execution states of the MULXU and MULXS instructions is different in each CPU. Execution States | | | Execution States | | | | | |-------------|-----------------|------------------|----------|--|--|--| | Instruction | Mnemonic | H8S/2600 | H8S/2000 | | | | | MULXU | MULXU.B Rs, Rd | 3 | 12 | | | | | | MULXU.W Rs, ERd | 4 | 20 | | | | | MULXS | MULXS.B Rs, Rd | 4 | 13 | | | | | | MULXS.W Rs, ERd | 5 | 21 | | | | | - | | | | | | | In addition, there are differences in address space, CCR and EXR register functions, power-down modes, etc., depending on the model. #### 2.1.3 Differences from H8/300 CPU In comparison to the H8/300 CPU, the H8S/2600 CPU has the following enhancements. - More general registers and control registers - Eight 16-bit expanded registers, and one 8-bit and two 32-bit control registers, have been added. - Expanded address space - Normal mode\* supports the same 64-kbyte address space as the H8/300 CPU. - Advanced mode supports a maximum 16-Mbyte address space. Note: \* Not available in the H8S/2626 Group or H8S/2623 Group. - Enhanced addressing - The addressing modes have been enhanced to make effective use of the 16-Mbyte address space. - Enhanced instructions - Addressing modes of bit-manipulation instructions have been enhanced. - Signed multiply and divide instructions have been added. - A multiply-and-accumulate instruction has been added. - Two-bit shift instructions have been added. - Instructions for saving and restoring multiple registers have been added. - A test and set instruction has been added. - · Higher speed - Basic instructions execute twice as fast. ### 2.1.4 Differences from H8/300H CPU In comparison to the H8/300H CPU, the H8S/2600 CPU has the following enhancements. - Additional control register - One 8-bit and two 32-bit control registers have been added. - Enhanced instructions - Addressing modes of bit-manipulation instructions have been enhanced. - A multiply-and-accumulate instruction has been added. - Two-bit shift instructions have been added. - Instructions for saving and restoring multiple registers have been added. - A test and set instruction has been added. - Higher speed - Basic instructions execute twice as fast. # 2.2 **CPU Operating Modes** The H8S/2600 CPU has two operating modes: normal and advanced. Normal mode\* supports a maximum 64-kbyte address space. Advanced mode supports a maximum 16-Mbyte total address space (architecturally a maximum 16-Mbyte program area and a maximum of 4 Gbytes for program and data areas combined). The mode is selected by the mode pins of the microcontroller. Note: \* Not available in the H8S/2626 Group or H8S/2623 Group. Figure 2.1 CPU Operating Modes # (1) Normal Mode (Not Available in the H8S/2626 Group or H8S/2623 Group) The exception vector table and stack have the same structure as in the H8/300 CPU. Address Space: A maximum address space of 64 kbytes can be accessed. **Extended Registers (En):** The extended registers (E0 to E7) can be used as 16-bit registers, or as the upper 16-bit segments of 32-bit registers. When En is used as a 16-bit register it can contain any value, even when the corresponding general register (Rn) is used as an address register. If the general register is referenced in the register indirect addressing mode with pre-decrement (@-Rn) or post-increment (@Rn+) and a carry or borrow occurs, however, the value in the corresponding extended register (En) will be affected. **Instruction Set:** All instructions and addressing modes can be used. Only the lower 16 bits of effective addresses (EA) are valid. **Exception Vector Table and Memory Indirect Branch Addresses:** In normal mode the top area starting at H'0000 is allocated to the exception vector table. One branch address is stored per 16 bits (figure 2.2). The exception vector table differs depending on the microcontroller. For details of the exception vector table, see section 4, Exception Handling. Figure 2.2 Exception Vector Table (Normal Mode) The memory indirect addressing mode (@@aa:8) employed in the JMP and JSR instructions uses an 8-bit absolute address included in the instruction code to specify a memory operand that contains a branch address. In normal mode the operand is a 16-bit word operand, providing a 16-bit branch address. Branch addresses can be stored in the top area from H'0000 to H'00FF. Note that this area is also used for the exception vector table. **Stack Structure:** When the program counter (PC) is pushed onto the stack in a subroutine call, and the PC, condition-code register (CCR), and extended control register (EXR) are pushed onto the stack in exception handling, they are stored as shown in figure 2.3. When EXR is invalid, it is not pushed onto the stack. For details, see section 4, Exception Handling. Figure 2.3 Stack Structure in Normal Mode #### (2) Advanced Mode **Address Space:** Linear access is provided to a 16-Mbyte maximum address space (architecturally a maximum 16-Mbyte program area and a maximum 4-Gbyte data area, with a maximum of 4 Gbytes for program and data areas combined). **Extended Registers (En):** The extended registers (E0 to E7) can be used as 16-bit registers, or as the upper 16-bit segments of 32-bit registers or address registers. **Instruction Set:** All instructions and addressing modes can be used. **Exception Vector Table and Memory Indirect Branch Addresses:** In advanced mode the top area starting at H'00000000 is allocated to the exception vector table in units of 32 bits. In each 32 bits, the upper 8 bits are ignored and a branch address is stored in the lower 24 bits (figure 2.4). For details of the exception vector table, see section 4, Exception Handling. Figure 2.4 Exception Vector Table (Advanced Mode) The memory indirect addressing mode (@@aa:8) employed in the JMP and JSR instructions uses an 8-bit absolute address included in the instruction code to specify a memory operand that contains a branch address. In advanced mode the operand is a 32-bit longword operand, providing a 32-bit branch address. The upper 8 bits of these 32 bits are a reserved area that is regarded as H'00. Branch addresses can be stored in the area from H'00000000 to H'000000FF. Note that the first part of this range is also the exception vector table. **Stack Structure:** In advanced mode, when the program counter (PC) is pushed onto the stack in a subroutine call, and the PC, condition-code register (CCR), and extended control register (EXR) are pushed onto the stack in exception handling, they are stored as shown in figure 2.5. When EXR is invalid, it is not pushed onto the stack. For details, see section 4, Exception Handling. Figure 2.5 Stack Structure in Advanced Mode # 2.3 Address Space Figure 2.6 shows a memory map of the H8S/2600 CPU. The H8S/2600 CPU provides linear access to a maximum 64-kbyte address space in normal mode, and a maximum 16-Mbyte (architecturally 4-Gbyte) address space in advanced mode. Figure 2.6 Memory Map # 2.4 Register Configuration #### 2.4.1 Overview The CPU has the internal registers shown in figure 2.7. There are two types of registers: general registers and control registers. Figure 2.7 CPU Registers #### 2.4.2 General Registers The CPU has eight 32-bit general registers. These general registers are all functionally alike and can be used as both address registers and data registers. When a general register is used as a data register, it can be accessed as a 32-bit, 16-bit, or 8-bit register. When the general registers are used as 32-bit registers or address registers, they are designated by the letters ER (ER0 to ER7). The ER registers divide into 16-bit general registers designated by the letters E (E0 to E7) and R (R0 to R7). These registers are functionally equivalent, providing a maximum sixteen 16-bit registers. The E registers (E0 to E7) are also referred to as extended registers. The R registers divide into 8-bit general registers designated by the letters RH (R0H to R7H) and RL (R0L to R7L). These registers are functionally equivalent, providing a maximum sixteen 8-bit registers. Figure 2.8 illustrates the usage of the general registers. The usage of each register can be selected independently. Figure 2.8 Usage of General Registers General register ER7 has the function of stack pointer (SP) in addition to its general-register function, and is used implicitly in exception handling and subroutine calls. Figure 2.9 shows the stack. Figure 2.9 Stack #### 2.4.3 **Control Registers** The control registers are the 24-bit program counter (PC), 8-bit extended control register (EXR), 8-bit condition-code register (CCR), and 64-bit multiply-accumulate register (MAC). #### (1) Program Counter (PC) This 24-bit counter indicates the address of the next instruction the CPU will execute. The length of all CPU instructions is 2 bytes (one word), so the least significant PC bit is ignored. (When an instruction is fetched, the least significant PC bit is regarded as 0.) # (2) Extended Control Register (EXR) This 8-bit register contains the trace bit (T) and three interrupt mask bits (I2 to I0). Bit 7—Trace Bit (T): Selects trace mode. When this bit is cleared to 0, instructions are executed in sequence. When this bit is set to 1, a trace exception is generated each time an instruction is executed. **Bits 6 to 3—Reserved:** They are always read as 1. Bits 2 to 0—Interrupt Mask Bits (I2 to I0): These bits designate the interrupt mask level (0 to 7). For details, refer to section 5, Interrupt Controller. Operations can be performed on the EXR bits by the LDC, STC, ANDC, ORC, and XORC instructions. All interrupts, including NMI, are disabled for three states after one of these instructions is executed, except for STC. #### (3) Condition-Code Register (CCR) This 8-bit register contains internal CPU status information, including an interrupt mask bit (I) and half-carry (H), negative (N), zero (Z), overflow (V), and carry (C) flags. **Bit 7—Interrupt Mask Bit (I):** Masks interrupts other than NMI when set to 1. (NMI is accepted regardless of the I bit setting.) The I bit is set to 1 by hardware at the start of an exception-handling sequence. For details, refer to section 5, Interrupt Controller. Bit 6—User Bit or Interrupt Mask Bit (UI): Can be written and read by software using the LDC, STC, ANDC, ORC, and XORC instructions. This bit can also be used as an interrupt mask bit. For details, refer to section 5, Interrupt Controller. **Bit 5—Half-Carry Flag (H):** When the ADD.B, ADDX.B, SUB.B, SUBX.B, CMP.B, or NEG.B instruction is executed, this flag is set to 1 if there is a carry or borrow at bit 3, and cleared to 0 otherwise. When the ADD.W, SUB.W, CMP.W, or NEG.W instruction is executed, the H flag is set to 1 if there is a carry or borrow at bit 11, and cleared to 0 otherwise. When the ADD.L, SUB.L, CMP.L, or NEG.L instruction is executed, the H flag is set to 1 if there is a carry or borrow at bit 27, and cleared to 0 otherwise. **Bit 4—User Bit (U):** Can be written and read by software using the LDC, STC, ANDC, ORC, and XORC instructions. Bit 3—Negative Flag (N): Stores the value of the most significant bit (sign bit) of data. Bit 2—Zero Flag (Z): Set to 1 to indicate zero data, and cleared to 0 to indicate non-zero data. **Bit 1—Overflow Flag (V):** Set to 1 when an arithmetic overflow occurs, and cleared to 0 at other times. Bit 0—Carry Flag (C): Set to 1 when a carry occurs, and cleared to 0 otherwise. Used by: - Add instructions, to indicate a carry - Subtract instructions, to indicate a borrow - Shift and rotate instructions, to store the value shifted out of the end bit The carry flag is also used as a bit accumulator by bit manipulation instructions. Some instructions leave some or all of the flag bits unchanged. For the action of each instruction on the flag bits, refer to appendix A.1, Instruction List. Operations can be performed on the CCR bits by the LDC, STC, ANDC, ORC, and XORC instructions. The N, Z, V, and C flags are used as branching conditions for conditional branch (Bcc) instructions. ## (4) Multiply-Accumulate Register (MAC) This 64-bit register stores the results of multiply-and-accumulate operations. It consists of two 32-bit registers denoted MACH and MACL. The lower 10 bits of MACH are valid; the upper bits are a sign extension. ## 2.4.4 Initial Register Values Reset exception handling loads the CPU's program counter (PC) from the vector table, clears the trace bit in EXR to 0, and sets the interrupt mask bits in CCR and EXR to 1. The other CCR bits and the general registers are not initialized. In particular, the stack pointer (ER7) is not initialized. The stack pointer should therefore be initialized by an MOV.L instruction executed immediately after a reset. # 2.5 Data Formats The CPU can process 1-bit, 4-bit (BCD), 8-bit (byte), 16-bit (word), and 32-bit (longword) data. Bit-manipulation instructions operate on 1-bit data by accessing bit n (n = 0, 1, 2, ..., 7) of byte operand data. The DAA and DAS decimal-adjust instructions treat byte data as two digits of 4-bit BCD data. # 2.5.1 General Register Data Formats Figure 2.10 shows the data formats in general registers. | Data Type | Register Number | Data Format | |----------------|-----------------|-----------------------------------| | 1-bit data | RnH | 7 0<br>7 6 5 4 3 2 1 0 Don't care | | 1-bit data | RnL | 7 0 Don't care 7 6 5 4 3 2 1 0 | | 4-bit BCD data | RnH | 7 4 3 0 Upper Lower Don't care | | 4-bit BCD data | RnL | 7 4 3 0 Don't care Upper Lower | | Byte data | RnH | 7 0 Don't care MSB LSB | | Byte data | RnL | 7 0 Don't care MSB LSB | Figure 2.10 General Register Data Formats Figure 2.10 General Register Data Formats (cont) #### 2.5.2 Memory Data Formats Figure 2.11 shows the data formats in memory. The CPU can access word data and longword data in memory, but word or longword data must begin at an even address. If an attempt is made to access word or longword data at an odd address, no address error occurs but the least significant bit of the address is regarded as 0, so the access starts at the preceding address. This also applies to instruction fetches. Figure 2.11 Memory Data Formats When ER7 is used as an address register to access the stack, the operand size should be word size or longword size. # 2.6 Instruction Set ### 2.6.1 Overview The H8S/2600 CPU has 69 types of instructions. The instructions are classified by function in table 2.1. **Table 2.1** Instruction Classification | Function | Instructions | Size | Types | |---------------------|-----------------------------------------------------------------------------------|------|--------------| | Data transfer | MOV | BWL | 5 | | | POP*1, PUSH*1 | WL | <del>_</del> | | | LDM, STM | L | <del>_</del> | | | MOVFPE*3, MOVTPE*3 | В | _ | | Arithmetic | ADD, SUB, CMP, NEG | BWL | 23 | | operations | ADDX, SUBX, DAA, DAS | В | <del>_</del> | | | INC, DEC | BWL | <del>_</del> | | | ADDS, SUBS | L | _ | | | MULXU, DIVXU, MULXS, DIVXS | BW | <del>_</del> | | | EXTU, EXTS | WL | <del>_</del> | | | TAS*4 | В | _ | | | MAC, LDMAC, STMAC, CLRMAC | _ | _ | | Logic operations | AND, OR, XOR, NOT | BWL | 4 | | Shift | SHAL, SHAR, SHLL, SHLR, ROTL, ROTR, ROTXL, ROTXR | BWL | 8 | | Bit manipulation | BSET, BCLR, BNOT, BTST, BLD, BILD, BST, BIST, BAND, BIAND, BOR, BIOR, BXOR, BIXOR | В | 14 | | Branch | Bcc*2, JMP, BSR, JSR, RTS | _ | 5 | | System control | TRAPA, RTE, SLEEP, LDC, STC, ANDC, ORC, XORC, NOP | _ | 9 | | Block data transfer | EEPMOV | _ | 1 | | | | Tota | l: 69 | Legend: B: Byte W: Word L: Longword Notes: 1. POP.W Rn and PUSH.W Rn are identical to MOV.W @SP+, Rn and MOV.W Rn, @-SP. POP.L ERn and PUSH.L ERn are identical to MOV.L @SP+, ERn and MOV.L ERn, @-SP. - 2. Bcc is the general name for conditional branch instructions. - 3. Not available in the H8S/2626 Group or H8S/2623 Group. - 4. Only register ER0, ER1, ER4, or ER5 should be used when using the TAS instruction. # 2.6.2 Instructions and Addressing Modes Table 2.2 indicates the combinations of instructions and addressing modes that the H8S/2600 CPU can use. Table 2.2 Combinations of Instructions and Addressing Modes | | | Addressing Modes | | | | | | | | | | | | | | |------------------|-----------------------|------------------|-----|------|-------------|-------------|-------------|-------|--------|--------|--------|-----------|------------|---------|----| | Function | Instruction | ××# | Rn | @ERn | @(d:16,ERn) | @(d:32,ERn) | @-ERn/@ERn+ | @aa:8 | @aa:16 | @aa:24 | @aa:32 | @(d:8,PC) | @(d:16,PC) | @ @aa:8 | I | | Data | MOV | BWL | BWL | BWL | BWL | BWL | BWL | В | BWL | _ | BWL | _ | _ | _ | _ | | transfer | POP, PUSH | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | WL | | | LDM, STM | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | L | | | MOVEPE*1,<br>MOVTPE*1 | _ | _ | _ | _ | _ | _ | 1 | В | _ | _ | _ | _ | _ | _ | | Arithmetic | ADD, CMP | BWL | BWL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | operations | SUB | WL | BWL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | ADDX, SUBX | В | В | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | ADDS, SUBS | _ | L | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | INC, DEC | _ | BWL | _ | _ | _ | _ | - | _ | _ | _ | _ | _ | _ | _ | | | DAA, DAS | _ | В | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | | | MULXU, DIVXU | _ | BW | _ | _ | _ | _ | - | _ | _ | _ | _ | _ | _ | _ | | | MULXS, DIVXS | _ | BW | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | | | NEG | _ | BWL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | EXTU, EXTS | _ | WL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | TAS*2 | _ | _ | В | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | MAC | _ | _ | _ | _ | _ | 0 | _ | _ | _ | _ | _ | _ | _ | _ | | | CLRMAC | _ | _ | _ | _ | _ | _ | ı | _ | _ | _ | _ | _ | - | 0 | | | LDMAC, STMAC | _ | L | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | | Logic operations | AND, OR, XOR | BWL | BWL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | operations | NOT | _ | BWL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Shift | | _ | BWL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Bit manipula | tion | _ | В | В | _ | _ | _ | В | В | _ | В | _ | _ | _ | _ | | Branch | Bcc, BSR | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0 | 0 | _ | _ | | | JMP, JSR | _ | _ | _ | _ | _ | _ | _ | _ | 0 | _ | _ | _ | 0 | _ | | | RTS | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0 | | System | TRAPA | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0 | | control | RTE | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0 | | | SLEEP | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0 | | | LDC | В | В | W | W | W | W | _ | W | _ | W | _ | _ | _ | | | | STC | _ | В | W | W | W | W | _ | W | _ | W | _ | _ | _ | _ | | | ANDC, ORC,<br>XORC | В | _ | _ | _ | _ | _ | - | _ | _ | _ | _ | _ | _ | _ | | | NOP | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0 | | Block data tr | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | BW | Legend: B: Byte Notes: W: Word L: Longword Not available in the H8S/2626 Group or H8S/2623 Group. 2. Only register ER0, ER1, ER4, or ER5 should be used when using the TAS instruction. #### 2.6.3 **Table of Instructions Classified by Function** Table 2.3 summarizes the instructions in each functional category. The notation used in table 2.3 is defined below. # **Operation Notation** | Rd | General register (destination)* | | | | | | | |----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Rs | General register (source)* | | | | | | | | Rn | General register* | | | | | | | | ERn | General register (32-bit register) | | | | | | | | MAC | Multiply-accumulate register (32-bit register) | | | | | | | | (EAd) | Destination operand | | | | | | | | (EAs) | Source operand | | | | | | | | EXR | Extended control register | | | | | | | | CCR | Condition-code register | | | | | | | | N | N (negative) flag in CCR | | | | | | | | Z | Z (zero) flag in CCR | | | | | | | | V | V (overflow) flag in CCR | | | | | | | | С | C (carry) flag in CCR | | | | | | | | PC | Program counter | | | | | | | | SP | Stack pointer | | | | | | | | #IMM | Immediate data | | | | | | | | disp | Displacement | | | | | | | | + | Addition | | | | | | | | _ | Subtraction | | | | | | | | × | Multiplication | | | | | | | | ÷ | Division | | | | | | | | ^ | Logical AND | | | | | | | | V | Logical OR | | | | | | | | $\oplus$ | Logical exclusive OR | | | | | | | | $\rightarrow$ | Move | | | | | | | | 7 | NOT (logical complement) | | | | | | | | :8/:16/:24/:32 | 8-, 16-, 24-, or 32-bit length | | | | | | | | | The state of s | | | | | | | General registers include 8-bit registers (R0H to R7H, R0L to R7L), 16-bit registers (R0 Note: to R7, E0 to E7), and 32-bit registers (ER0 to ER7). **Table 2.3** Instructions Classified by Function | Туре | Instruction | Size*1 | Function | |---------------|-------------|--------|-----------------------------------------------------------------------------------------------------------------------------------| | Data transfer | MOV | B/W/L | $(EAs) o Rd, \ \ Rs o (Ead)$ | | | | | Moves data between two general registers or between a general register and memory, or moves immediate data to a general register. | | | MOVFPE | В | Cannot be used in the H8S/2626 Group or H8S/2623 Group. | | | MOVTPE | В | Cannot be used in the H8S/2626 Group or H8S/2623 Group. | | | POP | W/L | $@SP+ \rightarrow Rn$ | | | | | Pops a register from the stack. POP.W Rn is identical to MOV.W @SP+, Rn. POP.L ERn is identical to MOV.L @SP+, ERn. | | | PUSH | W/L | $Rn \rightarrow @-SP$ | | | | | Pushes a register onto the stack. PUSH.W Rn is identical to MOV.W Rn, @-SP. PUSH.L ERn is identical to MOV.L ERn, @-SP. | | | LDM | L | @SP+ → Rn (register list) | | | | | Pops two or more general registers from the stack. | | | STM | L | Rn (register list) $ ightarrow$ @-SP | | | | | Pushes two or more general registers onto the stack. | | Туре | Instruction | Size*1 | Function | |------------|--------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Arithmetic | ADD | B/W/L | $Rd \pm Rs \rightarrow Rd$ , $Rd \pm \#IMM \rightarrow Rd$ | | operations | SUB | | Performs addition or subtraction on data in two general registers, or on immediate data and data in a general register. (Immediate byte data cannot be subtracted from byte data in a general register. Use the SUBX or ADD instruction.) | | | ADDX | В | $Rd \pm Rs \pm C \to Rd, Rd \pm \#IMM \pm C \to Rd$ | | | SUBX | | Performs addition or subtraction with carry or borrow on<br>byte data in two general registers, or on immediate data<br>and data in a general register. | | | INC | B/W/L | $Rd \pm 1 \rightarrow Rd$ , $Rd \pm 2 \rightarrow Rd$ | | | DEC | | Increments or decrements a general register by 1 or 2. (Byte operands can be incremented or decremented by 1 only.) | | | ADDS<br>SUBS | L | $Rd \pm 1 \rightarrow Rd$ , $Rd \pm 2 \rightarrow Rd$ , $Rd \pm 4 \rightarrow Rd$ | | | | | Adds or subtracts the value 1, 2, or 4 to or from data in a 32-bit register. | | | DAA<br>DAS | В | Rd decimal adjust → Rd | | | | | Decimal-adjusts an addition or subtraction result in a general register by referring to the CCR to produce 4-bit BCD data. | | | MULXU | B/W | $Rd \times Rs \rightarrow Rd$ | | | | | Performs unsigned multiplication on data in two general registers: either 8 bits $\times$ 8 bits $\rightarrow$ 16 bits or 16 bits $\times$ 16 bits $\rightarrow$ 32 bits. | | | MULXS | B/W | $Rd \times Rs \rightarrow Rd$ | | | | | Performs signed multiplication on data in two general registers: either 8 bits $\times$ 8 bits $\rightarrow$ 16 bits or 16 bits $\times$ 16 bits $\rightarrow$ 32 bits. | | | DIVXU | B/W | $Rd \div Rs \rightarrow Rd$ | | | | | Performs unsigned division on data in two general registers: either 16 bits $\div$ 8 bits $\rightarrow$ 8-bit quotient and 8-bit remainder or 32 bits $\div$ 16 bits $\rightarrow$ 16-bit quotient and 16-bit remainder. | | Туре | Instruction | Size*1 | Function | |------------|-------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Arithmetic | DIVXS | DIVXS B/W | $Rd \div Rs \rightarrow Rd$ | | operations | | | Performs signed division on data in two general registers: either 16 bits $\div$ 8 bits $\rightarrow$ 8-bit quotient and 8-bit remainder or 32 bits $\div$ 16 bits $\rightarrow$ 16-bit quotient and 16-bit remainder. | | | CMP | B/W/L | Rd – Rs, Rd – #IMM | | | | | Compares data in a general register with data in another general register or with immediate data, and sets CCR bits according to the result. | | | NEG | B/W/L | $0 - Rd \rightarrow Rd$ | | | | | Takes the two's complement (arithmetic complement) of data in a general register. | | | EXTU | W/L | Rd (zero extension) → Rd | | | | | Extends the lower 8 bits of a 16-bit register to word size, or the lower 16 bits of a 32-bit register to longword size, by padding with zeros on the left. | | | EXTS | W/L | Rd (sign extension) → Rd | | | | | Extends the lower 8 bits of a 16-bit register to word size, or the lower 16 bits of a 32-bit register to longword size, by extending the sign bit. | | | TAS | В | @ERd − 0, 1 → ( <bit 7=""> of @ERd)*2</bit> | | | | | Tests memory contents, and sets the most significant bit (bit 7) to 1. | | | MAC | _ | $(EAs) \times (EAd) + MAC \to MAC$ | | | | | Performs signed multiplication on memory contents and adds the result to the multiply-accumulate register. The following operations can be performed: | | | | | 16 bits $\times$ 16 bits + 32 bits $\rightarrow$ 32 bits, saturating<br>16 bits $\times$ 16 bits + 42 bits $\rightarrow$ 42 bits, non-saturating | | | CLRMAC | _ | $0 \rightarrow MAC$ | | | | | Clears the multiply-accumulate register to zero. | | | LDMAC | L | $Rs \to MAC, MAC \to Rd$ | | | STMAC | | Transfers data between a general register and a multiply-accumulate register. | | Туре | Instruction | Size*1 | Function | |------------|--------------|--------|-----------------------------------------------------------------------------------------------------------------| | Logic | AND | B/W/L | $Rd \wedge Rs \rightarrow Rd, Rd \wedge \#IMM \rightarrow Rd$ | | operations | | | Performs a logical AND operation on a general register and another general register or immediate data. | | | OR | B/W/L | $Rd \lor Rs \rightarrow Rd, Rd \lor \#IMM \rightarrow Rd$ | | | | | Performs a logical OR operation on a general register and another general register or immediate data. | | | XOR | B/W/L | $Rd \oplus Rs \to Rd, \ Rd \oplus \#IMM \to Rd$ | | | | | Performs a logical exclusive OR operation on a general register and another general register or immediate data. | | | NOT | B/W/L | $\neg (Rd) \rightarrow (Rd)$ | | | | | Takes the one's complement of general register contents. | | Shift | SHAL<br>SHAR | B/W/L | $Rd$ (shift) $\rightarrow Rd$ | | operations | | | Performs an arithmetic shift on general register contents.<br>1-bit or 2-bit shift is possible. | | | SHLL | B/W/L | $Rd$ (shift) $\rightarrow Rd$ | | | SHLR | | Performs a logical shift on general register contents.<br>1-bit or 2-bit shift is possible. | | | ROTL | B/W/L | $Rd$ (rotate) $\rightarrow Rd$ | | | ROTR | | Rotates general register contents. 1-bit or 2-bit rotation is possible. | | | ROTXL | B/W/L | $Rd$ (rotate) $\rightarrow Rd$ | | | ROTXR | | Rotates general register contents through the carry flag. 1-bit or 2-bit rotation is possible. | | Туре | Instruction | Size*1 | Function | | | | |---------------------------|-------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit- | BSET | В | 1 → ( <bit-no.> of <ead>)</ead></bit-no.> | | | | | manipulation instructions | | | Sets a specified bit in a general register or memory operand to 1. The bit number is specified by 3-bit immediate data or the lower three bits of a general register. | | | | | Bit-<br>manipulation | BCLR | В | $0 \rightarrow (\text{sbit-No.} > \text{of } < \text{EAd} >)$ | | | | | | | | Clears a specified bit in a general register or memory operand to 0. The bit number is specified by 3-bit immediate data or the lower three bits of a general register. | | | | | | BNOT | В | $\neg$ ( <bit-no.> of <ead>) <math>\rightarrow</math> (<bit-no.> of <ead>)</ead></bit-no.></ead></bit-no.> | | | | | | | | Inverts a specified bit in a general register or memory operand. The bit number is specified by 3-bit immediate data or the lower three bits of a general register. | | | | | | BTST | В | $\neg$ ( <bit-no.> of <ead>) <math>\rightarrow</math> Z</ead></bit-no.> | | | | | | | | Tests a specified bit in a general register or memory operand and sets or clears the Z flag accordingly. The bit number is specified by 3-bit immediate data or the lower three bits of a general register. | | | | | | BAND | В | $C \wedge (\ of\ ) \to C$ | | | | | | | | ANDs the carry flag with a specified bit in a general register or memory operand and stores the result in the carry flag. | | | | | | BIAND | В | $C \land \neg (sbit-No.> of ) \to C$ | | | | | | | | ANDs the carry flag with the inverse of a specified bit in a general register or memory operand and stores the result in the carry flag. | | | | | | | | The bit number is specified by 3-bit immediate data. | | | | | | BOR | В | $C \lor (\ of\ ) \to C$ | | | | | | | | ORs the carry flag with a specified bit in a general register or memory operand and stores the result in the carry flag. | | | | | | BIOR | В | $C \vee \neg \ (\ of\ ) \to C$ | | | | | | | | ORs the carry flag with the inverse of a specified bit in a general register or memory operand and stores the result in the carry flag. | | | | | | | | The bit number is specified by 3-bit immediate data. | | | | | Туре | Instruction | Size*1 | Function | | | |---------------------------|-------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit- | BXOR | В | $C \oplus ($<br>bit-No.> of <ead>) <math>\rightarrow C</math></ead> | | | | manipulation instructions | | | Exclusive-ORs the carry flag with a specified bit in a general register or memory operand and stores the result in the carry flag. | | | | | BIXOR | В | $C \oplus \neg \ (\text{ of }) \to C$ | | | | | | | Exclusive-ORs the carry flag with the inverse of a specified bit in a general register or memory operand and stores the result in the carry flag. | | | | | | | The bit number is specified by 3-bit immediate data. | | | | | BLD | В | $($<br>bit-No. $>$ of <ead<math>&gt;<math>) <math>\rightarrow</math> C</math></ead<math> | | | | | BILD | В | Transfers a specified bit in a general register or memory operand to the carry flag. | | | | | | | $\neg$ ( <bit-no.> of <ead>) <math>\rightarrow</math> C</ead></bit-no.> | | | | | | | Transfers the inverse of a specified bit in a general register or memory operand to the carry flag. | | | | | | | The bit number is specified by 3-bit immediate data. | | | | | BST | В | $C \rightarrow (\text{sbit-No.> of } \text{})$ | | | | | | | Transfers the carry flag value to a specified bit in a general register or memory operand. | | | | | BIST | В | $\neg \ C \to (\ of\ )$ | | | | | | | Transfers the inverse of the carry flag value to a specified bit in a general register or memory operand. | | | | | | | The bit number is specified by 3-bit immediate data. | | | | Туре | Instruction | Size*1 | Function | | | | | | |---------------------|-------------|--------|--------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------|--|--|--| | Branch instructions | Всс | _ | Branches to a specified address if a specified condition is true. The branching conditions are listed below. | | | | | | | | | | Mnemonic | Description | Condition | | | | | | | | BRA(BT) | Always (true) | Always | | | | | | | | BRN(BF) | Never (false) | Never | | | | | | | | BHI | High | $C \lor Z = 0$ | | | | | | | | BLS | Low or same | C ∨ Z = 1 | | | | | | | | BCC(BHS) | Carry clear<br>(high or same) | C = 0 | | | | | | | | BCS(BLO) | Carry set (low) | C = 1 | | | | | | | | BNE | Not equal | Z = 0 | | | | | | | | BEQ | Equal | Z = 1 | | | | | | | | BVC | Overflow clear | V = 0 | | | | | | | | BVS | Overflow set | V = 1 | | | | | | | | BPL | Plus | N = 0 | | | | | | | | ВМІ | Minus | N = 1 | | | | | | | | BGE | Greater or equal | N ⊕ V = 0 | | | | | | | | BLT | Less than | N ⊕ V = 1 | | | | | | | | BGT | Greater than | $Z\vee(N\oplus V)=0$ | | | | | | | | BLE | Less or equal | $Z\vee(N\oplus V)=C$ | | | | | | | | | | | | | | | | JMP | _ | Branches unco | nditionally to a specified | l address. | | | | | | BSR | _ | Branches to a subroutine at a specified address. | | | | | | | | JSR | _ | Branches to a | subroutine at a specified | l address. | | | | | | RTS | _ | Returns from a | subroutine | | | | | | Туре | Instruction | Size*1 | Function | |----------------------|-------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | System | TRAPA | | Starts trap-instruction exception handling. | | control instructions | RTE | _ | Returns from an exception-handling routine. | | IIISIIUCIIOIIS | SLEEP | _ | Causes a transition to a power-down state. | | | LDC | B/W | $(EAs) \to CCR, (EAs) \to EXR$ | | | | | Moves the source operand contents or immediate data to CCR or EXR. Although CCR and EXR are 8-bit registers, word-size transfers are performed between them and memory. The upper 8 bits are valid. | | | STC | B/W | $CCR \to (EAd), EXR \to (EAd)$ | | | | | Transfers CCR or EXR contents to a general register or memory. Although CCR and EXR are 8-bit registers, word-size transfers are performed between them and memory. The upper 8 bits are valid. | | | ANDC | В | $CCR \land \#IMM \to CCR, EXR \land \#IMM \to EXR$ | | | | | Logically ANDs the CCR or EXR contents with immediate data. | | | ORC | В | $CCR \vee \#IMM \to CCR, EXR \vee \#IMM \to EXR$ | | | | | Logically ORs the CCR or EXR contents with immediate data. | | | XORC | В | $CCR \oplus \#IMM \to CCR, EXR \oplus \#IMM \to EXR$ | | | | | Logically exclusive-ORs the CCR or EXR contents with immediate data. | | | NOP | _ | $PC + 2 \rightarrow PC$ | | | | | Only increments the program counter. | | Туре | Instruction | Size*1 | Function | |---------------------------------------|-------------|--------|--------------------------------------------------------------------------------------------------------| | Block data<br>transfer<br>instruction | EEPMOV.B | _ | if R4L $\neq$ 0 then Repeat @ER5+ $\rightarrow$ @ER6+ R4L-1 $\rightarrow$ R4L Until R4L = 0 else next; | | | EEPMOV.W | _ | if R4 $\neq$ 0 then Repeat @ER5+ $\rightarrow$ @ER6+ R4-1 $\rightarrow$ R4 Until R4 = 0 else next; | | | | | Transfers a data block according to parameters set in general registers R4L or R4, ER5, and ER6. | | | | | R4L or R4: size of block (bytes) ER5: starting source address ER6: starting destination address | | | | | Execution of the next instruction begins as soon as the transfer is completed. | Notes: 1. Size refers to the operand size. B: ByteW: WordL: Longword 2. Only register ER0, ER1, ER4, or ER5 should be used when using the TAS instruction. #### 2.6.4 **Basic Instruction Formats** The H8S/2626 Group and H8S/2623 Group instructions consist of 2-byte (1-word) units. An instruction consists of an operation field (op field), a register field (r field), an effective address extension (EA field), and a condition field (cc). - (1) **Operation Field:** Indicates the function of the instruction, the addressing mode, and the operation to be carried out on the operand. The operation field always includes the first four bits of the instruction. Some instructions have two operation fields. - (2) **Register Field:** Specifies a general register. Address registers are specified by 3 bits, data registers by 3 bits or 4 bits. Some instructions have two register fields. Some have no register field. - (3) Effective Address Extension: Eight, 16, or 32 bits specifying immediate data, an absolute address, or a displacement. - (4) Condition Field: Specifies the branching condition of Bcc instructions. Figure 2.12 shows examples of instruction formats. **Figure 2.12 Instruction Formats (Examples)** # 2.7 Addressing Modes and Effective Address Calculation ### 2.7.1 Addressing Mode The CPU supports the eight addressing modes listed in table 2.4. Each instruction uses a subset of these addressing modes. Arithmetic and logic instructions can use the register direct and immediate modes. Data transfer instructions can use all addressing modes except program-counter relative and memory indirect. Bit manipulation instructions use register direct, register indirect, or absolute addressing mode to specify an operand, and register direct (BSET, BCLR, BNOT, and BTST instructions) or immediate (3-bit) addressing mode to specify a bit number in the operand. **Table 2.4 Addressing Modes** | No. | Addressing Mode | Symbol | |-----|----------------------------------------------------------------------------|----------------------------| | 1 | Register direct | Rn | | 2 | Register indirect | @ERn | | 3 | Register indirect with displacement | @(d:16,ERn)/@(d:32,ERn) | | 4 | Register indirect with post-increment Register indirect with pre-decrement | @ERn+<br>@-ERn | | 5 | Absolute address | @aa:8/@aa:16/@aa:24/@aa:32 | | 6 | Immediate | #xx:8/#xx:16/#xx:32 | | 7 | Program-counter relative | @(d:8,PC)/@(d:16,PC) | | 8 | Memory indirect | @@aa:8 | ### (1) Register Direct—Rn The register field of the instruction specifies an 8-, 16-, or 32-bit general register containing the operand. R0H to R7H and R0L to R7L can be specified as 8-bit registers. R0 to R7 and E0 to E7 can be specified as 16-bit registers. ER0 to ER7 can be specified as 32-bit registers. ### (2) Register Indirect—@ERn The register field of the instruction code specifies an address register (ERn) which contains the address of the operand on memory. If the address is a program instruction address, the lower 24 bits are valid and the upper 8 bits are all assumed to be 0 (H'00). #### (3) Register Indirect with Displacement—@(d:16, ERn) or @(d:32, ERn) A 16-bit or 32-bit displacement contained in the instruction is added to an address register (ERn) specified by the register field of the instruction, and the sum gives the address of a memory operand. A 16-bit displacement is sign-extended when added. ### (4) Register Indirect with Post-Increment or Pre-Decrement—@ERn+ or @-ERn - Register indirect with post-increment—@ERn+ - The register field of the instruction code specifies an address register (ERn) which contains the address of a memory operand. After the operand is accessed, 1, 2, or 4 is added to the address register contents and the sum is stored in the address register. The value added is 1 for byte access, 2 for word transfer instruction, or 4 for longword transfer instruction. For word or longword transfer instruction, the register value should be even. - Register indirect with pre-decrement—@-ERn The value 1, 2, or 4 is subtracted from an address register (ERn) specified by the register field in the instruction code, and the result becomes the address of a memory operand. The result is also stored in the address register. The value subtracted is 1 for byte access, 2 for word transfer instruction, or 4 for longword transfer instruction. For word or longword transfer instruction, the register value should be even. #### (5) Absolute Address—@aa:8, @aa:16, @aa:24, or @aa:32 The instruction code contains the absolute address of a memory operand. The absolute address may be 8 bits long (@aa:8), 16 bits long (@aa:16), 24 bits long (@aa:24), or 32 bits long (@aa:32). To access data, the absolute address should be 8 bits (@aa:8), 16 bits (@aa:16), or 32 bits (@aa:32) long. For an 8-bit absolute address, the upper 24 bits are all assumed to be 1 (H'FFFF). For a 16-bit absolute address the upper 16 bits are a sign extension. A 32-bit absolute address can access the entire address space. A 24-bit absolute address (@aa:24) indicates the address of a program instruction. The upper 8 bits are all assumed to be 0 (H'00). Table 2.5 indicates the accessible absolute address ranges. Table 2.5 Absolute Address Access Ranges | <b>Absolute Address</b> | | Normal Mode* | Advanced Mode | | |-----------------------------|------------------|------------------|-----------------------------------------------|--| | Data address | 8 bits (@aa:8) | H'FF00 to H'FFFF | H'FFFF00 to H'FFFFFF | | | | 16 bits (@aa:16) | H'0000 to H'FFFF | H'000000 to H'007FFF,<br>H'FF8000 to H'FFFFFF | | | | 32 bits (@aa:32) | <del></del> | H'000000 to H'FFFFF | | | Program instruction address | 24 bits (@aa:24) | | | | Note: \* Not available in the H8S/2626 Group or H8S/2623 Group. ### (6) Immediate—#xx:8, #xx:16, or #xx:32 The instruction contains 8-bit (#xx:8), 16-bit (#xx:16), or 32-bit (#xx:32) immediate data as an operand. The ADDS, SUBS, INC, and DEC instructions contain immediate data implicitly. Some bit manipulation instructions contain 3-bit immediate data in the instruction code, specifying a bit number. The TRAPA instruction contains 2-bit immediate data in its instruction code, specifying a vector address. ### (7) Program-Counter Relative—@(d:8, PC) or @(d:16, PC) This mode is used in the Bcc and BSR instructions. An 8-bit or 16-bit displacement contained in the instruction is sign-extended and added to the 24-bit PC contents to generate a branch address. Only the lower 24 bits of this branch address are valid; the upper 8 bits are all assumed to be 0 (H'00). The PC value to which the displacement is added is the address of the first byte of the next instruction, so the possible branching range is -126 to +128 bytes (-63 to +64 words) or -32766 to +32768 bytes (-16383 to +16384 words) from the branch instruction. The resulting value should be an even number. ### (8) Memory Indirect—@@aa:8 This mode can be used by the JMP and JSR instructions. The instruction code contains an 8-bit absolute address specifying a memory operand. This memory operand contains a branch address. The upper bits of the absolute address are all assumed to be 0, so the address range is 0 to 255 (H'0000 to H'00FF in normal mode, H'000000 to H'000FF in advanced mode). In normal mode\* the memory operand is a word operand and the branch address is 16 bits long. In advanced mode the memory operand is a longword operand, the first byte of which is assumed to be all 0 (H'00). Note that the first part of the address range is also the exception vector area. For further details, refer to section 4, Exception Handling. Note: \* Not available in the H8S/2626 Group or H8S/2623 Group. Figure 2.13 Branch Address Specification in Memory Indirect Mode If an odd address is specified in word or longword memory access, or as a branch address, the least significant bit is regarded as 0, causing data to be accessed or instruction code to be fetched at the address preceding the specified address. (For further information, see section 2.5.2, Memory Data Formats.) #### 2.7.2 Effective Address Calculation Table 2.6 indicates how effective addresses are calculated in each addressing mode. In normal mode\* the upper 8 bits of the effective address are ignored in order to generate a 16-bit address. Note: \* Cannot be set in the H8S/2626 Group or H8S/2623 Group. **Table 2.6 Effective Address Calculation** Note: \* Not available in the H8S/2626 Group or H8S/2623 Group. ### 2.8 Processing States #### 2.8.1 Overview The CPU has five main processing states: the reset state, exception handling state, program execution state, bus-released state, and power-down state. Figure 2.14 shows a diagram of the processing states. Figure 2.15 indicates the state transitions. Figure 2.14 Processing States - Notes: 1. From any state except hardware standby mode, a transition to the reset state occurs whenever RES goes low. A transition can also be made to the reset state when the watchdog timer overflows. - 2. From any state, a transition to hardware standby mode occurs when STBY goes low. - Apart from these states, there are also the watch mode, subactive mode, and the subsleep mode in the H8S/2626 Group. See section 21B, Power-Down Modes [H8S/2626 Group]. Figure 2.15 State Transitions #### 2.8.2 Reset State When the $\overline{RES}$ input goes low all current processing stops and the CPU enters the reset state. All interrupts are masked in the reset state. Reset exception handling starts when the $\overline{RES}$ signal changes from low to high. The reset state can also be entered by a watchdog timer overflow. For details, refer to section 12, Watchdog Timer. ### 2.8.3 Exception-Handling State The exception-handling state is a transient state that occurs when the CPU alters the normal processing flow due to a reset, interrupt, or trap instruction. The CPU fetches a start address (vector) from the exception vector table and branches to that address. #### (1) Types of Exception Handling and Their Priority Exception handling is performed for traces, resets, interrupts, and trap instructions. Table 2.7 indicates the types of exception handling and their priority. Trap instruction exception handling is always accepted, in the program execution state. Exception handling and the stack structure depend on the interrupt control mode set in SYSCR. Table 2.7 Exception Handling Types and Priority | Priority | Type of Exception | Detection Timing | Start of Exception Handling | | |-----------|-------------------|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--| | High Low | Reset | Synchronized with clock | Exception handling starts immediately after a low-to-high transition at the RES pin, or when the watchdog timer overflows. | | | | Trace | End of instruction execution or end of exception-handling sequence*1 | When the trace (T) bit is set to 1, the trace starts at the end of the current instruction or current exception-handling sequence | | | | Interrupt | End of instruction execution or end of exception-handling sequence*2 | When an interrupt is requested, exception handling starts at the end of the current instruction or current exception-handling sequence | | | | Trap instruction | When TRAPA instruction is executed | Exception handling starts when a trap (TRAPA) instruction is executed*3 | | Notes: 1. Traces are enabled only in interrupt control mode 2. Trace exception-handling is not executed at the end of the RTE instruction. - 2. Interrupts are not detected at the end of the ANDC, ORC, XORC, and LDC instructions, or immediately after reset exception handling. - 3. Trap instruction exception handling is always accepted, in the program execution state. ### (2) Reset Exception Handling After the $\overline{RES}$ pin has gone low and the reset state has been entered, when $\overline{RES}$ pin goes high again, reset exception handling starts. The CPU enters the reset state when the $\overline{RES}$ is low. When reset exception handling starts the CPU fetches a start address (vector) from the exception vector table and starts program execution from that address. All interrupts, including NMI, are disabled during reset exception handling and after it ends. #### (3) Traces Traces are enabled only in interrupt control mode 2. Trace mode is entered when the T bit of EXR is set to 1. When trace mode is established, trace exception handling starts at the end of each instruction. At the end of a trace exception-handling sequence, the T bit of EXR is cleared to 0 and trace mode is cleared. Interrupt masks are not affected. The T bit saved on the stack retains its value of 1, and when the RTE instruction is executed to return from the trace exception-handling routine, trace mode is entered again. Trace exception-handling is not executed at the end of the RTE instruction. Trace mode is not entered in interrupt control mode 0, regardless of the state of the T bit. ### (4) Interrupt Exception Handling and Trap Instruction Exception Handling When interrupt or trap-instruction exception handling begins, the CPU references the stack pointer (ER7) and pushes the program counter and other control registers onto the stack. Next, the CPU alters the settings of the interrupt mask bits in the control registers. Then the CPU fetches a start address (vector) from the exception vector table and program execution starts from that start address. Figure 2.16 shows the stack after exception handling ends. Figure 2.16 Stack Structure after Exception Handling (Examples) #### 2.8.4 Program Execution State In this state the CPU executes program instructions in sequence. #### 2.8.5 Bus-Released State This is a state in which the bus has been released in response to a bus request from a bus master other than the CPU. While the bus is released, the CPU halts operations. Bus masters other than the CPU are data transfer controller (DTC). For further details, refer to section 7, Bus Controller. #### 2.8.6 Power-Down State The power-down state includes both modes in which the CPU stops operating and modes in which the CPU does not stop. There are five modes in which the CPU stops operating: sleep mode, software standby mode, hardware standby mode, subsleep mode\*, and watch mode\*. There are also three other power-down modes: medium-speed mode, module stop mode, and subactive mode\*. In medium-speed mode the CPU and other bus masters operate on a medium-speed clock. Module stop mode permits halting of the operation of individual modules, other than the CPU. Subactive mode\*, subsleep mode\*, and watch mode\* are power-down states using subclock input. For details, refer to section 21B, Power-Down Modes [H8S/2626 Group]. Note: \* Supported only in the H8S/2626 Group; not available in the H8S/2623 Group. # 2.9 Basic Timing #### 2.9.1 Overview The H8S/2600 CPU is driven by a system clock, denoted by the symbol $\phi$ . The period from one rising edge of $\phi$ to the next is referred to as a "state." The memory cycle or bus cycle consists of one, two, or three states. Different methods are used to access on-chip memory, on-chip supporting modules, and the external address space. ### 2.9.2 On-Chip Memory (ROM, RAM) On-chip memory is accessed in one state. The data bus is 16 bits wide, permitting both byte and word transfer instruction. Figure 2.17 shows the on-chip memory access cycle. Figure 2.18 shows the pin states. Figure 2.17 On-Chip Memory Access Cycle Figure 2.18 Pin States during On-Chip Memory Access ### 2.9.3 On-Chip Supporting Module Access Timing The on-chip supporting modules are accessed in two states. The data bus is either 8 bits or 16 bits wide, depending on the particular internal I/O register being accessed. Figure 2.19 shows the access timing for the on-chip supporting modules. Figure 2.20 shows the pin states. Figure 2.19 On-Chip Supporting Module Access Cycle Figure 2.20 Pin States during On-Chip Supporting Module Access Cycle ### 2.9.4 On-Chip HCAN Module Access Timing On-chip HCAN module access is performed in four states. The data bus width is 16 bits. Wait states can be inserted by means of a wait request from the HCAN. On-chip HCAN module access timing is shown in figures 2.21 and 2.22, and the pin states in figure 2.23. Figure 2.21 On-Chip HCAN Module Access Cycle (No Wait State) Figure 2.22 On-Chip HCAN Module Access Cycle (Wait States Inserted) Figure 2.23 Pin States in On-Chip HCAN Module Access ### 2.9.5 External Address Space Access Timing The external address space is accessed with an 8-bit or 16-bit data bus width in a two-state or three-state bus cycle. In three-state access, wait states can be inserted. For further details, refer to section 7, Bus Controller. ### 2.10 Usage Note #### 2.10.1 TAS Instruction Only register ER0, ER1, ER4, or ER5 should be used when using the TAS instruction. The TAS instruction is not generated by the Renesas Technology H8S and H8/300 series C/C++ compilers. If the TAS instruction is used as a user-defined intrinsic function, ensure that only register ER0, ER1, ER4, or ER5 is used. # Section 3 MCU Operating Modes ### 3.1 Overview ### 3.1.1 Operating Mode Selection The H8S/2626 Group and H8S/2623 Group have four operating modes (modes 4 to 7). These modes enable selection of the CPU operating mode, enabling/disabling of on-chip ROM, and the initial bus width setting, by setting the mode pins (MD2 to MD0). Table 3.1 lists the MCU operating modes. **Table 3.1 MCU Operating Mode Selection** | MCU | | | | CPU | | | External Data Bus | | |-------------------|-----|-----|-----|-------------------|------------------------------------|----------------|-------------------|---------------| | Operating<br>Mode | MD2 | MD1 | MD0 | Operating<br>Mode | Description | On-Chip<br>ROM | Initial<br>Width | Max.<br>Width | | 0* | 0 | 0 | 0 | _ | _ | _ | _ | | | 1* | _ | | 1 | _ | _ | | | | | 2* | _ | 1 | 0 | _ | | | | | | 3* | _ | | 1 | _ | | | | | | 4 | 1 | 0 | 0 | Advanced | On-chip ROM disabled, | Disabled | 16 bits | 16 bits | | 5 | _ | | 1 | = | expanded mode | | 8 bits | 16 bits | | 6 | = | 1 | 0 | _ | On-chip ROM enabled, expanded mode | Enabled | 8 bits | 16 bits | | 7 | _ | | 1 | _ | Single-chip mode | _ | _ | | Note: \* Not available in the H8S/2626 Group or H8S/2623 Group. The CPU's architecture allows for 4 Gbytes of address space, but the H8S/2626 Group and H8S/2623 Group actually access a maximum of 16 Mbytes. Modes 4 to 6 are externally expanded modes that allow access to external memory and peripheral devices. The external expansion modes allow switching between 8-bit and 16-bit bus modes. After program execution starts, an 8-bit or 16-bit address space can be set for each area, depending on the bus controller setting. If 16-bit access is selected for any one area, 16-bit bus mode is set; if 8-bit access is selected for all areas, 8-bit bus mode is set. Note that the functions of each pin depend on the operating mode. The H8S/2626 Group and H8S/2623 Group can be used only in modes 4 to 7. This means that the mode pins must be set to select one of these modes. Do not change the inputs at the mode pins during operation. ### 3.1.2 Register Configuration The H8S/2626 Group and H8S/2623 Group have a mode control register (MDCR) that indicates the inputs at the mode pins (MD2 to MD0), and a system control register (SYSCR) that controls the operation of the H8S/2626 Group or H8S/2623 Group chip. Table 3.2 summarizes these registers. **Table 3.2** MCU Registers | Name | Abbreviation | R/W | Initial Value | Address* | |-------------------------------|--------------|-----|---------------|----------| | Mode control register | MDCR | R/W | Undetermined | H'FDE7 | | System control register | SYSCR | R/W | H'01 | H'FDE5 | | Pin function control register | PFCR | R/W | H'0D/H'00 | H'FDEB | Note: \* Lower 16 bits of the address. ### 3.2 Register Descriptions ### 3.2.1 Mode Control Register (MDCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------------|-----|-----|---|---|---|---|------|------|------|--| | | | _ | _ | _ | _ | _ | MDS2 | MDS1 | MDS0 | | | Initial valu | e : | 1 | 0 | 0 | 0 | 0 | * | * | * | | | R/W | : | R/W | _ | _ | _ | _ | R | R | R | | Note: \* Determined by pins MD2 to MD0. MDCR is an 8-bit register that indicates the current operating mode of the H8S/2626 Group or H8S/2623 Group chip. **Bit 7—Reserved:** Only 1 should be written to this bit. **Bits 6 to 3—Reserved:** These bits are always read as 0 and cannot be modified. **Bits 2 to 0—Mode Select 2 to 0 (MDS2 to MDS0):** These bits indicate the input levels at pins MD2 to MD0 (the current operating mode). Bits MDS2 to MDS0 correspond to MD2 to MD0. MDS2 to MDS0 are read-only bits-they cannot be written to. The mode pin (MD2 to MD0) input levels are latched into these bits when MDCR is read. These latches are canceled by a reset. ### 3.2.2 System Control Register (SYSCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------|------|---|-------|-------|-------|-----|---|------| | | | MACS | _ | INTM1 | INTM0 | NMIEG | _ | _ | RAME | | Initial val | lue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | R/W | : | R/W | _ | R/W | R/W | R/W | R/W | _ | R/W | SYSCR is an 8-bit readable/writable register that selects saturating or non-saturating calculation for the MAC instruction, selects the interrupt control mode and the detected edge for NMI, and enables or disables on-chip RAM. SYSCR is initialized to H'01 by a reset and in hardware standby mode. SYSCR is not initialized in software standby mode. **Bit 7—MAC Saturation (MACS):** Selects either saturating or non-saturating calculation for the MAC instruction. ### Bit 7 | MACS | Description | | | | | |------|------------------------------------------------|-----------------|--|--|--| | 0 | Non-saturating calculation for MAC instruction | (Initial value) | | | | | 1 | Saturating calculation for MAC instruction | | | | | **Bit 6—Reserved:** This bit is always read as 0 and cannot be modified. Bits 5 and 4—Interrupt Control Mode 1 and 0 (INTM1, INTM0): These bits select the control mode of the interrupt controller. For details of the interrupt control modes, see section 5.4.1, Interrupt Control Modes and Interrupt Operation. | Bit 5 | Bit 4 | Interrupt | | | | |-------|-------|--------------|------------------------------------------------|-----------------|--| | INTM1 | INTM0 | Control Mode | Description | | | | 0 | 0 | 0 | Control of interrupts by I bit | (Initial value) | | | | 1 | _ | Setting prohibited | | | | 1 | 0 | 2 | Control of interrupts by I2 to I0 bits and IPR | | | | | 1 | <del>_</del> | Setting prohibited | | | Bit 3—NMI Edge Select (NMIEG): Selects the valid edge of the NMI interrupt input. ### Bit 3 | NMIEG | Description | | |-------|------------------------------------------------------------|-----------------| | 0 | An interrupt is requested at the falling edge of NMI input | (Initial value) | | 1 | An interrupt is requested at the rising edge of NMI input | | **Bit 2—Reserved:** Only 0 should be written to this bit. Bit 1—Reserved: This bit is always read as 0 and cannot be modified. **Bit 0—RAM Enable (RAME):** Enables or disables the on-chip RAM. The RAME bit is initialized when the reset status is released. It is not initialized in software standby mode. #### Bit 0 | RAME | Description | | |------|-------------------------|-----------------| | 0 | On-chip RAM is disabled | _ | | 1 | On-chip RAM is enabled | (Initial value) | Note: When the DTC is used, the RAME bit must be set to 1. ### 3.2.3 Pin Function Control Register (PFCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|-----|-----|-------|-----|-----|-----|-----|-----| | | | | _ | BUZZE | _ | AE3 | AE2 | AE1 | AE0 | | Initial value: | | 0 | 0 | 0 | 0 | 1/0 | 1/0 | 0 | 1/0 | | R/W | : | R/W PFCR is an 8-bit readable/writable register that performs address output control in external expanded mode. PFCR is initialized to H'0D/H'00 by a reset and in hardware standby mode. It retains its previous state in software standby mode. **Bits 7 to 4—Reserved:** Only 0 should be written to these bits. **Bit 5—BUZZE Output Enable (BUZZE):** This bit is for use only in the H8S/2626. Only 0 should be writtn to this bit. **Bits 3 to 0—Address Output Enable 3 to 0 (AE3 to AE0):** These bits select enabling or disabling of address outputs A8 to A23 in ROMless expanded mode and modes with ROM. When a pin is enabled for address output, the address is output regardless of the corresponding DDR setting. When a pin is disabled for address output, it becomes an output port when the corresponding DDR bit is set to 1. | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | | | |-------|----------------------------------|-------|-------|-------------------------------------------------------------------------------|--|--|--|--| | AE3 | AE2 | AE1 | AE0 | Description | | | | | | 0 | 0 | 0 | 0 | A8-A23 address output disabled (Initial value | | | | | | | | | 1 | A8 address output enabled; A9-A23 address output disabled | | | | | | | | 1 | 0 | A8, A9 address output enabled; A10–A23 address output disabled | | | | | | | | | 1 | A8-A10 address output enabled; A11-A23 address output disabled | | | | | | | 1 | 0 | 0 | A8-A11 address output enabled; A12-A23 address output disabled | | | | | | | | | 1 | A8-A12 address output enabled; A13-A23 address output disabled | | | | | | | | 1 | 0 | A8-A13 address output enabled; A14-A23 address output disabled | | | | | | | | | 1 | A8-A14 address output enabled; A15-A23 address output disabled | | | | | | 1 | 0 0 0 A8-A15 address<br>disabled | | | A8-A15 address output enabled; A16-A23 address output disabled | | | | | | | | | 1 | A8-A16 address output enabled; A17-A23 address output disabled | | | | | | | | 1 | 0 | A8-A17 address output enabled; A18-A23 address output disabled | | | | | | | | | 1 | A8-A18 address output enabled; A19-A23 address output disabled | | | | | | | 1 | 0 | 0 | A8-A19 address output enabled; A20-A23 address output disabled | | | | | | | | | 1 | A8-A20 address output enabled; A21-A23 address output disabled (Initial value | | | | | | | | 1 | 0 | A8-A21 address output enabled; A22, A23 address output disabled | | | | | | | | | 1 | A8-A23 address output enabled | | | | | Note: \* In expanded mode with ROM, bits AE3 to AE0 are initialized to B'0000. In ROMless expanded mode, bits AE3 to AE0 are initialized to B'1101. Address pins A0 to A7 are made address outputs by setting the corresponding DDR bits to 1. # 3.3 Operating Mode Descriptions #### 3.3.1 Mode 4 The CPU can access a 16-Mbyte address space in advanced mode. The on-chip ROM is disabled. Ports 1, A, B, and C, function as an address bus, ports D and E function as a data bus, and part of port F carries bus control signals. The initial bus mode after a reset is 16 bits, with 16-bit access to all areas. However, note that if 8-bit access is designated by the bus controller for all areas, the bus mode switches to 8 bits. #### 3.3.2 Mode 5 The CPU can access a 16-Mbyte address space in advanced mode. The on-chip ROM is disabled. Ports 1, A, B, and C, function as an address bus, ports D and E function as a data bus, and part of port F carries bus control signals. The initial bus mode after a reset is 8 bits, with 8-bit access to all areas. However, note that if 16-bit access is designated by the bus controller for any area, the bus mode switches to 16 bits and port E becomes a data bus. #### 3.3.3 Mode 6 The CPU can access a 16-Mbyte address space in advanced mode. The on-chip ROM is enabled. Ports 1, A, B, and C, function as input port pins immediately after a reset. Address output can be performed by setting the corresponding DDR (data direction register) bits to 1. Port D function as a data bus, and part of port F carries data bus signals. The initial bus mode after a reset is 8 bits, with 8-bit access to all areas. However, note that if 16-bit access is designated by the bus controller for any area, the bus mode switches to 16 bits and port E becomes a data bus. #### 3.3.4 Mode 7 The CPU can access a 16-Mbyte address space in advanced mode. The on-chip ROM is enabled, but external addresses cannot be accessed. All I/O ports are available for use as input-output ports. # 3.4 Pin Functions in Each Operating Mode The pin functions of ports 1 and A to F vary depending on the operating mode. Table 3.3 shows their functions in each operating mode. Table 3.3 Pin Functions in Each Mode | Port | | Mode 4 | Mode 5 | Mode 6 | Mode 7 | |--------|------------|--------|--------|--------|--------| | Port 1 | P10 | А | Α | P*/A | Р | | | P11 to P13 | P*/A | P*/A | P*/A | Р | | Port A | PA4 to PA0 | А | Α | P*/A | Р | | Port B | | А | Α | P*/A | Р | | Port C | | Α | А | P*/A | Р | | Port D | | D | D | D | Р | | Port E | | P/D* | P*/D | P*/D | Р | | Port F | PF7 | P/C* | P/C* | P/C* | P*/C | | | PF6 to PF4 | С | С | С | Р | | | PF3 | P/C* | P*/C | P*/C | | | | PF2 to PF0 | P*/C | P*/C | P*/C | | Legend: P: I/O port A: Address bus output D: Data bus I/O C: Control signals, clock I/O Note: \* After reset # 3.5 Address Map in Each Operating Mode An address map of the H8S/2623 and H8S/2626 is shown in figure 3.1, and an address map of the H8S/2622, and H8S/2625 in figure 3.2, and an address map of the H8S/2621 and H8S/2624 in figure 3.3. The address space is 16 Mbytes in modes 4 to 7 (advanced modes). The address space is divided into eight areas for modes 4 to 7. For details, see section 7, Bus Controller. Figure 3.1 Memory Map in Each Operating Mode in the H8S/2623 and H8S/2626 Figure 3.2 Memory Map in Each Operating Mode in the H8S/2622 and H8S/2625 Figure 3.3 Memory Map in Each Operating Mode in the H8S/2621 and H8S/2624 # Section 4 Exception Handling # 4.1 Overview # 4.1.1 Exception Handling Types and Priority As table 4.1 indicates, exception handling may be caused by a reset, trap instruction, or interrupt. Exception handling is prioritized as shown in table 4.1. If two or more exceptions occur simultaneously, they are accepted and processed in order of priority. Trap instruction exceptions are accepted at all times, in the program execution state. Exception handling sources, the stack structure, and the operation of the CPU vary depending on the interrupt control mode set by the INTM0 and INTM1 bits of SYSCR. **Table 4.1** Exception Types and Priority | Priority | Exception Type | Start of Exception Handling | | | | |----------|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | High | Reset | Starts immediately after a low-to-high transition at the RES pin, or when the watchdog timer overflows. The CPU enters the reset state when the RES pin is low. | | | | | | Trace*1 Starts when execution of the current instruction or exchandling ends, if the trace (T) bit is set to 1 | | | | | | | Direct transition | Starts when a direction transition occurs as the result of SLEEP instruction execution. | | | | | | Interrupt | Starts when execution of the current instruction or exception handling ends, if an interrupt request has been issued*2 | | | | | Low | Trap instruction (TRAPA)*3 | Started by execution of a trap instruction (TRAPA) | | | | Notes: 1. Traces are enabled only in interrupt control mode 2. Trace exception handling is not executed after execution of an RTE instruction. - 2. Interrupt detection is not performed on completion of ANDC, ORC, XORC, or LDC instruction execution, or on completion of reset exception handling. - Trap instruction exception handling requests are accepted at all times in program execution state. # 4.1.2 Exception Handling Operation Exceptions originate from various sources. Trap instructions and interrupts are handled as follows: - 1. The program counter (PC), condition code register (CCR), and extended register (EXR) are pushed onto the stack. - 2. The interrupt mask bits are updated. The T bit is cleared to 0. - 3. A vector address corresponding to the exception source is generated, and program execution starts from that address. For a reset exception, steps 2 and 3 above are carried out. # 4.1.3 Exception Vector Table The exception sources are classified as shown in figure 4.1. Different vector addresses are assigned to different exception sources. Table 4.2 lists the exception sources and their vector addresses. Figure 4.1 Exception Sources **Table 4.2** Exception Vector Table | | | | Vector Address*1 | |-------------------------|----------------|----------------------|------------------| | <b>Exception Source</b> | | <b>Vector Number</b> | Advanced Mode | | Reset | | 0 | H'0000 to H'0003 | | Manual reset*3 | | 1 | H'0004 to H'0007 | | Reserved | | 2 | H'0008 to H'000B | | | | 3 | H'000C to H'000F | | | | 4 | H'0010 to H'0013 | | Trace | | 5 | H'0014 to H'0017 | | Direct transitions*4 (H | H8S/2626 only) | 6 | H'0018 to H'001B | | External interrupt | NMI | 7 | H'001C to H'001F | | Trap instruction (4 sc | ources) | 8 | H'0020 to H'0023 | | | | 9 | H'0024 to H'0027 | | | | 10 | H'0028 to H'002B | | | | 11 | H'002C to H'002F | | Reserved | | 12 | H'0030 to H'0033 | | | | 13 | H'0034 to H'0037 | | | | 14 | H'0038 to H'003B | | | | 15 | H'003C to H'003F | | External interrupt | IRQ0 | 16 | H'0040 to H'0043 | | | IRQ1 | 17 | H'0044 to H'0047 | | | IRQ2 | 18 | H'0048 to H'004B | | | IRQ3 | 19 | H'004C to H'004F | | | IRQ4 | 20 | H'0050 to H'0053 | | | IRQ5 | 21 | H'0054 to H'0057 | | Reserved | | 22 | H'0058 to H'005B | | | | 23 | H'005C to H'005F | | Internal interrupt*2 | | 24<br> | H'0060 to H'0063 | | | | 127 | H'01FC to H'01FF | Notes: 1. Lower 16 bits of the address. - 2. For details of internal interrupt vectors, see section 5.3.3, Interrupt Exception Handling Vector Table. - 3. Not available in the H8S/2626 Group or H8S/2623 Group. - 4. See section 21B.11, Direct Transitions, for details. # 4.2 Reset ### 4.2.1 Overview A reset has the highest exception priority. When the RES pin goes low, all processing halts and the H8S/2626 Group or H8S/2623 Group enters the reset state. A reset initializes the internal state of the CPU and the registers of on-chip supporting modules. Immediately after a reset, interrupt control mode 0 is set. Reset exception handling begins when the $\overline{RES}$ pin changes from low to high. The chip can also be reset by overflow of the watchdog timer. For details see section 12, Watchdog Timer. # 4.2.2 Reset Sequence The chip enters the reset state when the $\overline{RES}$ pin goes low. To ensure that the chip is reset, hold the $\overline{RES}$ pin low for at least 20 ms at power-up. To reset the chip during operation, hold the $\overline{RES}$ pin low for at least 20 states. When the RES pin goes high after being held low for the necessary time, the chip starts reset exception handling as follows: - 1. The internal state of the CPU and the registers of the on-chip supporting modules are initialized, the T bit is cleared to 0 in EXR, and the I bit is set to 1 in EXR and CCR. - 2. The reset exception handling vector address is read and transferred to the PC, and program execution starts from the address indicated by the PC. Figures 4.2 and 4.3 show examples of the reset sequence. $Figure\ 4.2\quad Reset\ Sequence\ (Modes\ 4\ and\ 5)$ Figure 4.3 Reset Sequence (Modes 6 and 7) # 4.2.3 Interrupts after Reset If an interrupt is accepted after a reset but before the stack pointer (SP) is initialized, the PC and CCR will not be saved correctly, leading to a program crash. To prevent this, all interrupt requests, including NMI, are disabled immediately after a reset. Since the first instruction of a program is always executed immediately after the reset state ends, make sure that this instruction initializes the stack pointer (example: MOV.L #xx: 32, SP). # 4.2.4 State of On-Chip Supporting Modules after Reset Release After reset release, MSTPCRA to MSTPCRC are initialized to H'3F, H'FF, and H'FF, respectively, and all modules except the DTC enter module stop mode. Consequently, on-chip supporting module registers cannot be read or written to. Register reading and writing is enabled when module stop mode is exited. # 4.3 Traces Traces are enabled in interrupt control mode 2. Trace mode is not activated in interrupt control mode 0, irrespective of the state of the T bit. For details of interrupt control modes, see section 5, Interrupt Controller. If the T bit in EXR is set to 1, trace mode is activated. In trace mode, a trace exception occurs on completion of each instruction. Trace mode is canceled by clearing the T bit in EXR to 0. It is not affected by interrupt masking. Table 4.3 shows the state of CCR and EXR after execution of trace exception handling. Interrupts are accepted even within the trace exception handling routine. The T bit saved on the stack retains its value of 1, and when control is returned from the trace exception handling routine by the RTE instruction, trace mode resumes. Trace exception handling is not carried out after execution of the RTE instruction. Table 4.3 Status of CCR and EXR after Trace Exception Handling | Interrupt Control Mode | C | CR | EXR | | | |------------------------|------------------------------------------|---------------|-----|---|--| | interrupt Control Mode | ı | I UI I2 to I0 | | Т | | | 0 | Trace exception handling cannot be used. | | | | | | 2 | 1 | _ | _ | 0 | | ### Legend: 1: Set to 1 0: Cleared to 0 —: Retains value prior to execution. # 4.4 Interrupts Interrupt exception handling can be requested by seven external sources (NMI, IRQ5 to IRQ0) and internal sources (H8S/2626 Group: 48, H8S/2623 Group: 47) in the on-chip supporting modules. Figure 4.4 classifies the interrupt sources and the number of interrupts of each type. The on-chip supporting modules that can request interrupts include the watchdog timer (WDT), 16-bit timer-pulse unit (TPU), serial communication interface (SCI), data transfer controller (DTC), PC break controller (PBC), controller area network (HCAN), and A/D converter. Each interrupt source has a separate vector address. NMI is the highest-priority interrupt. Interrupts are controlled by the interrupt controller. The interrupt controller has two interrupt control modes and can assign interrupts other than NMI to eight priority/mask levels to enable multiplexed interrupt control. For details of interrupts, see section 5, Interrupt Controller. Figure 4.4 Interrupt Sources and Number of Interrupts # 4.5 Trap Instruction Trap instruction exception handling starts when a TRAPA instruction is executed. Trap instruction exception handling can be executed at all times in the program execution state. The TRAPA instruction fetches a start address from a vector table entry corresponding to a vector number from 0 to 3, as specified in the instruction code. Table 4.4 shows the status of CCR and EXR after execution of trap instruction exception handling. Table 4.4 Status of CCR and EXR after Trap Instruction Exception Handling | Interrupt Control Mode | С | CR | EXR | | | |------------------------|---|----|----------|---|--| | Interrupt Control Mode | ı | UI | 12 to 10 | Т | | | 0 | 1 | _ | _ | _ | | | 2 | 1 | _ | _ | 0 | | # Legend: 1: Set to 1 0: Cleared to 0 —: Retains value prior to execution. # 4.6 Stack Status after Exception Handling Figures 4.5 (1) and 4.5 (2) show the stack after completion of trap instruction exception handling and interrupt exception handling. Figure 4.5 (1) Stack Status after Exception Handling (Normal Modes: Not Available in the H8S/2626 Group or H8S/2623 Group) Figure 4.5 (2) Stack Status after Exception Handling (Advanced Modes) ### 4.7 Notes on Use of the Stack When accessing word data or longword data, the H8S/2626 Group or H8S/2623 Group assumes that the lowest address bit is 0. The stack should always be accessed by word transfer instruction or longword transfer instruction, and the value of the stack pointer (SP, ER7) should always be kept even. Use the following instructions to save registers: ``` PUSH.W Rn (or MOV.W Rn, @-SP) PUSH.L ERn (or MOV.L ERn, @-SP) ``` Use the following instructions to restore registers: ``` POP.W Rn (or MOV.W @SP+, Rn) POP.L ERn (or MOV.L @SP+, ERn) ``` Setting SP to an odd value may lead to a malfunction. Figure 4.6 shows an example of what happens when the SP value is odd. Figure 4.6 Operation when SP Value is Odd # Section 5 Interrupt Controller # 5.1 Overview ### 5.1.1 Features The H8S/2626 Group and H8S/2623 Group control interrupts by means of an interrupt controller. The interrupt controller has the following features: - Two interrupt control modes - Any of two interrupt control modes can be set by means of the INTM1 and INTM0 bits in the system control register (SYSCR). - Priorities settable with IPR - An interrupt priority register (IPR) is provided for setting interrupt priorities. Eight priority levels can be set for each module for all interrupts except NMI. - NMI is assigned the highest priority level of 8, and can be accepted at all times. - Independent vector addresses - All interrupt sources are assigned independent vector addresses, making it unnecessary for the source to be identified in the interrupt handling routine. - Seven external interrupts - NMI is the highest-priority interrupt, and is accepted at all times. Rising edge or falling edge can be selected for NMI. - Falling edge, rising edge, or both edge detection, or level sensing, can be selected for IRQ5 to IRQ0. - DTC control - DTC activation is performed by means of interrupts. # 5.1.2 Block Diagram A block diagram of the interrupt controller is shown in figure 5.1. Figure 5.1 Block Diagram of Interrupt Controller # 5.1.3 Pin Configuration Table 5.1 summarizes the pins of the interrupt controller. **Table 5.1** Interrupt Controller Pins | Name | Symbol | I/O | Function | |------------------------------------|--------------|-------|-------------------------------------------------------------------------------------------------| | Nonmaskable interrupt | NMI | Input | Nonmaskable external interrupt; rising or falling edge can be selected | | External interrupt requests 5 to 0 | IRQ5 to IRQ0 | Input | Maskable external interrupts; rising, falling, or both edges, or level sensing, can be selected | # 5.1.4 Register Configuration Table 5.2 summarizes the registers of the interrupt controller. **Table 5.2** Interrupt Controller Registers | Name | Abbreviation | R/W | Initial Value | Address*1 | |-------------------------------|--------------|---------|---------------|-----------| | System control register | SYSCR | R/W | H'01 | H'FDE5 | | IRQ sense control register H | ISCRH | R/W | H'00 | H'FE12 | | IRQ sense control register L | ISCRL | R/W | H'00 | H'FE13 | | IRQ enable register | IER | R/W | H'00 | H'FE14 | | IRQ status register | ISR | R/(W)*2 | H'00 | H'FE15 | | Interrupt priority register A | IPRA | R/W | H'77 | H'FEC0 | | Interrupt priority register B | IPRB | R/W | H'77 | H'FEC1 | | Interrupt priority register C | IPRC | R/W | H'77 | H'FEC2 | | Interrupt priority register D | IPRD | R/W | H'77 | H'FEC3 | | Interrupt priority register E | IPRE | R/W | H'77 | H'FEC4 | | Interrupt priority register F | IPRF | R/W | H'77 | H'FEC5 | | Interrupt priority register G | IPRG | R/W | H'77 | H'FEC6 | | Interrupt priority register H | IPRH | R/W | H'77 | H'FEC7 | | Interrupt priority register I | IPRI | R/W | H'77 | H'FEC8 | | Interrupt priority register J | IPRJ | R/W | H'77 | H'FEC9 | | Interrupt priority register K | IPRK | R/W | H'77 | H'FECA | | Interrupt priority register M | IPRM | R/W | H'77 | H'FECC | Notes: 1. Lower 16 bits of the address. 2. Only 0 can be written, for flag clearing. # 5.2 Register Descriptions # 5.2.1 System Control Register (SYSCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|------|---|-------|-------|-------|-----|---|------| | | | MACS | _ | INTM1 | INTM0 | NMIEG | _ | _ | RAME | | Initial value: | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | R/W | : | R/W | _ | R/W | R/W | R/W | R/W | _ | R/W | SYSCR is an 8-bit readable/writable register that selects the interrupt control mode, and the detected edge for NMI. Only bits 5 to 3 are described here; for details of the other bits, see section 3.2.2, System Control Register (SYSCR). SYSCR is initialized to H'01 by a reset and in hardware standby mode. SYSCR is not initialized in software standby mode. Bits 5 and 4—Interrupt Control Mode 1 and 0 (INTM1, INTM0): These bits select one of two interrupt control modes for the interrupt controller. | Bit 5 | Bit 4 | Interrupt | | | | | | |-------|-------|---------------------|-----------------------------------------------------|--|--|--|--| | INTM1 | INTM0 | <b>Control Mode</b> | Description | | | | | | 0 | 0 | 0 | Interrupts are controlled by I bit (Initial value) | | | | | | | 1 | _ | Setting prohibited | | | | | | 1 ( | 0 | 2 | Interrupts are controlled by bits I2 to I0, and IPR | | | | | | | 1 | _ | Setting prohibited | | | | | Bit 3—NMI Edge Select (NMIEG): Selects the input edge for the NMI pin. ### Bit 3 | NMIEG | Description | | |-------|----------------------------------------------------------|-----------------| | 0 | Interrupt request generated at falling edge of NMI input | (Initial value) | | 1 | Interrupt request generated at rising edge of NMI input | | # 5.2.2 Interrupt Priority Registers A to K, M (IPRA to IPRK, IPRM) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|------|------|------|---|------|------|------| | | | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | | Initial value: | | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | | R/W | : | _ | R/W | R/W | R/W | _ | R/W | R/W | R/W | The IPR registers are twelve 8-bit readable/writable registers that set priorities (levels 7 to 0) for interrupts other than NMI. The correspondence between IPR settings and interrupt sources is shown in table 5.3. The IPR registers set a priority (level 7 to 0) for each interrupt source other than NMI. The IPR registers are initialized to H'77 by a reset and in hardware standby mode. They are not initialized in software standby mode. **Bits 7 and 3—Reserved:** These bits are always read as 0 and cannot be modified. Table 5.3 Correspondence between Interrupt Sources and IPR Settings | | | Bits | |----------|---------------|-----------------------| | Register | 6 to 4 | 2 to 0 | | IPRA | IRQ0 | IRQ1 | | IPRB | IRQ2<br>IRQ3 | IRQ4<br>IRQ5 | | IPRC | *1 | DTC | | IPRD | WDT0 | *1 | | IPRE | PC break | A/D converter, WDT1*2 | | IPRF | TPU channel 0 | TPU channel 1 | | IPRG | TPU channel 2 | TPU channel 3 | | IPRH | TPU channel 4 | TPU channel 5 | | IPRI | *1 | *1 | | IPRJ | *1 | SCI channel 0 | | IPRK | SCI channel 1 | SCI channel 2 | | IPRM | HCAN | *1 | Notes: 1. Reserved bits. These bits are always read as 1 and cannot be modified. 2. Valid only in the H8S/2626 Group. As shown in table 5.3, multiple interrupts are assigned to one IPR. Setting a value in the range from H'0 to H'7 in the 3-bit groups of bits 6 to 4 and 2 to 0 sets the priority of the corresponding interrupt. The lowest priority level, level 0, is assigned by setting H'0, and the highest priority level, level 7, by setting H'7. When interrupt requests are generated, the highest-priority interrupt according to the priority levels set in the IPR registers is selected. This interrupt level is then compared with the interrupt mask level set by the interrupt mask bits (I2 to I0) in the extend register (EXR) in the CPU, and if the priority level of the interrupt is higher than the set mask level, an interrupt request is issued to the CPU. #### 5.2.3 IRO Enable Register (IER) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|-----|-----|-------|-------|-------|-------|-------|-------| | | | _ | _ | IRQ5E | IRQ4E | IRQ3E | IRQ2E | IRQ1E | IRQ0E | | Initial value: | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W IER is an 8-bit readable/writable register that controls enabling and disabling of interrupt requests IRQ5 to IRQ0. IER is initialized to H'00 by a reset and in hardware standby mode. They are not initialized in software standby mode. Bits 7 and 6—Reserved: Only 0 should be written to these bits. Bits 5 to 0—IRQ5 to IRQ0 Enable (IRQ7E to IRQ0E): These bits select whether IRQ5 to IRQ0 are enabled or disabled. ### Bit n | IRQnE | Description | | |-------|--------------------------|-----------------| | 0 | IRQn interrupts disabled | (Initial value) | | 1 | IRQn interrupts enabled | | | | | , | (n = 5 to 0) # 5.2.4 IRQ Sense Control Registers H and L (ISCRH, ISCRL) ### **ISCRH** | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|----|-----|-----|-----|-----|---------|---------|---------|---------| | | | _ | _ | _ | _ | IRQ5SCB | IRQ5SCA | IRQ4SCB | IRQ4SCA | | Initial value | э: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W ### **ISCRL** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|---------|---------|---------|---------|---------|---------|---------|---------| | | | IRQ3SCB | IRQ3SCA | IRQ2SCB | IRQ2SCA | IRQ1SCB | IRQ1SCA | IRQ0SCB | IRQ0SCA | | Initial va | lue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W The ISCR registers are 16-bit readable/writable registers that select rising edge, falling edge, or both edge detection, or level sensing, for the input at pins $\overline{IRQ5}$ to $\overline{IRQ0}$ . The ISCR registers are initialized to H'0000 by a reset and in hardware standby mode. They are not initialized in software standby mode. Bits 15 to 12—Reserved: Only 0 should be written to these bits. **Bits 11 to 0:** IRQ7 Sense Control A and B (IRQ5SCA, IRQ5SCB) to IRQ0 Sense Control A and B (IRQ0SCA, IRQ0SCB) # Bits 11 to 0 | IRQ5SCB to IRQ0SCB | IRQ5SCA to<br>IRQ0SCA | Description | |--------------------|-----------------------|------------------------------------------------------------------------------------| | 0 | 0 | Interrupt request generated at IRQ5 to IRQ0 input low level (Initial value) | | | 1 | Interrupt request generated at falling edge of IRQ5 to IRQ0 input | | 1 | 0 | Interrupt request generated at rising edge of IRQ5 to IRQ0 input | | | 1 | Interrupt request generated at both falling and rising edges of IRQ5 to IRQ0 input | # 5.2.5 IRO Status Register (ISR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|------|--------|--------|--------|--------|--------|--------|--------|--------| | | | _ | | IRQ5F | IRQ4F | IRQ3F | IRQ2F | IRQ1F | IRQ0F | | Initial val | ue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/(W)* Note: \* Only 0 can be written, to clear the flag. ISR is an 8-bit readable/writable register that indicates the status of IRQ5 to IRQ0 interrupt requests. ISR is initialized to H'00 by a reset and in hardware standby mode. They are not initialized in software standby mode. Bits 7 and 6—Reserved: Only 0 should be written to these bits. **Bits 5 to 0—IRQ5 to IRQ0 flags (IRQ5F to IRQ0F):** These bits indicate the status of IRQ7 to IRQ0 interrupt requests. | Bit n | | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | IRQnF | | | 0 | [Clearing conditions] (Initial value) | | | <ul> <li>Cleared by reading IRQnF flag when IRQnF = 1, then writing 0 to IRQnF flag</li> </ul> | | | <ul> <li>When interrupt exception handling is executed when low-level detection is set<br/>(IRQnSCB = IRQnSCA = 0) and IRQn input is high</li> </ul> | | | <ul> <li>When IRQn interrupt exception handling is executed when falling, rising, or both-<br/>edge detection is set (IRQnSCB = 1 or IRQnSCA = 1)</li> </ul> | | | <ul> <li>When the DTC is activated by an IRQn interrupt, and the DISEL bit in MRB of the<br/>DTC is cleared to 0</li> </ul> | | 1 | [Setting conditions] | | | <ul> <li>When IRQn input goes low when low-level detection is set (IRQnSCB = IRQnSCA = 0)</li> </ul> | | | <ul> <li>When a falling edge occurs in IRQn input when falling edge detection is set<br/>(IRQnSCB = 0, IRQnSCA = 1)</li> </ul> | | | <ul> <li>When a rising edge occurs in IRQn input when rising edge detection is set<br/>(IRQnSCB = 1, IRQnSCA = 0)</li> </ul> | (n = 5 to 0) # **5.3** Interrupt Sources (IRQnSCB = IRQnSCA = 1) Interrupt sources comprise external interrupts (NMI and IRQ5 to IRQ0) and internal interrupts (48 sources: H8S/2626 Group, 47 sources: H8S/2623 Group). When a falling or rising edge occurs in IRQn input when both-edge detection is set # **5.3.1** External Interrupts There are seven external interrupts: NMI and IRQ5 to IRQ0. These interrupts can be used to restore the H8S/2626 Group or H8S/2623 Group chip from software standby mode. **NMI Interrupt:** NMI is the highest-priority interrupt, and is always accepted by the CPU regardless of the interrupt control mode or the status of the CPU interrupt mask bits. The NMIEG bit in SYSCR can be used to select whether an interrupt is requested at a rising edge or a falling edge on the NMI pin. The vector number for NMI interrupt exception handling is 7. **IRQ5 to IRQ0 Interrupts:** Interrupts IRQ5 to IRQ0 are requested by an input signal at pins $\overline{\text{IRQ5}}$ to $\overline{\text{IRQ0}}$ . Interrupts IRQ5 to IRQ0 have the following features: - Using ISCR, it is possible to select whether an interrupt is generated by a low level, falling edge, rising edge, or both edges, at pins $\overline{IRQ5}$ to $\overline{IRQ0}$ . - Enabling or disabling of interrupt requests IRQ5 to IRQ0 can be selected with IER. - The interrupt priority level can be set with IPR. - The status of interrupt requests IRQ5 to IRQ0 is indicated in ISR. ISR flags can be cleared to 0 by software. A block diagram of interrupts IRQ5 to IRQ0 is shown in figure 5.2. Figure 5.2 Block Diagram of Interrupts IRQ5 to IRQ0 Figure 5.3 shows the timing of setting IRQnF. Figure 5.3 Timing of Setting IRQnF The vector numbers for IRQ5 to IRQ0 interrupt exception handling are 21 to 16. Detection of IRO5 to IRO0 interrupts does not depend on whether the relevant pin has been set for input or output. However, when a pin is used as an external interrupt input pin, do not clear the corresponding DDR to 0 and use the pin as an I/O pin for another function. #### 5.3.2 **Internal Interrupts** There are 48 sources for internal interrupts from on-chip supporting modules in the H8S/2626 Group, and 47 in the H8S/2623 Group. - For each on-chip supporting module there are flags that indicate the interrupt request status, and enable bits that select enabling or disabling of these interrupts. If both of these are set to 1 for a particular interrupt source, an interrupt request is issued to the interrupt controller. - The interrupt priority level can be set by means of IPR. - The DTC can be activated by a TPU, 8-bit timer, SCI, or other interrupt request. When the DTC is activated by an interrupt, the interrupt control mode and interrupt mask bits are not affected. #### 5.3.3 **Interrupt Exception Handling Vector Table** Table 5.4 shows interrupt exception handling sources, vector addresses, and interrupt priorities. For default priorities, the lower the vector number, the higher the priority. Priorities among modules can be set by means of the IPR. The situation when two or more modules are set to the same priority, and priorities within a module, are fixed as shown in table 5.4. Table 5.4 Interrupt Sources, Vector Addresses, and Interrupt Priorities | Origin of | | Vector<br>Address* | _ | | |---------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Interrupt<br>Source | Vector<br>Number | Advanced<br>Mode | IPR | Priority | | External | 7 | H'001C | | High | | pin | 16 | H'0040 | IPRA6 to 4 | _ 1 | | _ | 17 | H'0044 | IPRA2 to 0 | _ | | _ | 18<br>19 | H'0048<br>H'004C | IPRB6 to 4 | _ | | _ | 20<br>21 | H'0050<br>H'0054 | IPRB2 to 0 | _ | | _ | 22<br>23 | H'0058<br>H'005C | IPRC6 to 4 | _ | | DTC | 24 | H'0060 | IPRC2 to 0 | _ | | Watchdog timer 0 | 25 | H'0064 | IPRD6 to 4 | _ | | _ | 26 | H'0068 | IPRD2 to 0 | _ | | PC break | 27 | H'006C | IPRE6 to 4 | _ | | A/D | 28 | H'0070 | IPRE2 to 0 | _ | | Watchdog timer 1 | 29 | H'0074 | _ | | | _ | 30<br>31 | H'0078<br>H'007C | _ | | | TPU<br>channel 0 | 32 | H'0080 | IPRF6 to 4 | | | | 33 | H'0084 | | | | | 34 | H'0088 | | | | | 35 | H'008C | | | | | 36 | H'0090 | | | | _ | 37<br>38 | H'0094<br>H'0096 | _ | ↓<br>Low | | | Source External pin DTC Watchdog timer 0 PC break A/D Watchdog timer 1 TPU | Interrupt Source Vector Number External pin 7 16 17 18 19 20 21 — 22 23 DTC 24 Watchdog timer 0 25 PC break 27 A/D 28 Watchdog timer 1 29 — 30 31 TPU channel 0 33 34 35 36 — 37 | Origin of Interrupt Source Vector Number Address* External Pin 7 H'001C 16 H'0040 17 H'0044 18 H'0048 19 H'0050 21 H'0054 — 22 H'0058 23 H'005C DTC 24 H'0060 Watchdog timer 0 25 H'0064 PC break 27 H'006C A/D 28 H'0070 Watchdog timer 1 29 H'0074 — 30 H'0078 31 H'007C TPU channel 0 33 H'0084 34 H'0088 35 H'008C 36 H'0090 — 37 H'0094 - 37 H'0094 - 38 H'0098 | Origin of Interrupt Source Vector Number Address* Advanced Mode IPR External Pin 7 H'001C IPRA6 to 4 16 H'0044 IPRA2 to 0 18 H'0044 IPRA2 to 0 18 H'0048 IPRB6 to 4 19 H'0050 IPRB2 to 0 20 H'0054 IPRD6 to 4 - 22 H'0058 IPRC6 to 4 23 H'005C IPRD2 to 0 DTC 24 H'0060 IPRD2 to 0 Watchdog timer 0 25 H'0068 IPRD2 to 0 PC break 27 H'006C IPRE6 to 4 A/D 28 H'0070 IPRE2 to 0 Watchdog timer 1 29 H'0074 IPRE6 to 4 TPU channel 0 33 H'0080 IPRF6 to 4 34 H'0088 IPRF6 to 4 35 H'008C IPRF6 to 4 | | | Origin of | Vactor | Vector<br>Address* | _ | | |--------------------------------------------|---------------------|------------------|--------------------|------------|--------------| | Interrupt Source | Interrupt<br>Source | Vector<br>Number | Advanced<br>Mode | IPR | Priority | | TGI1A (TGR1A input capture/ compare match) | TPU<br>channel 1 | 40 | H'00A0 | IPRF2 to 0 | High | | TGI1B (TGR1B input capture/ compare match) | | 41 | H'00A4 | | | | TCI1V (overflow 1) | | 42 | H'00A8 | | | | TCI1U (underflow 1) | | 43 | H'00AC | | | | TGI2A (TGR2A input capture/ compare match) | TPU<br>channel 2 | 44 | H'00B0 | IPRG6 to 4 | _ | | TGI2B (TGR2B input capture/ compare match) | | 45 | H'00B4 | | | | TCI2V (overflow 2) | | 46 | H'00B8 | | | | TCI2U (underflow 2) | | 47 | H'00BC | | | | TGI3A (TGR3A input capture/ compare match) | TPU<br>channel 3 | 48 | H'00C0 | IPRG2 to 0 | _ | | TGI3B (TGR3B input capture/ compare match) | | 49 | H'00C4 | | | | TGI3C (TGR3C input capture/ compare match) | | 50 | H'00C8 | | | | TGI3D (TGR3D input capture/ compare match) | | 51 | H'00CC | | | | TCI3V (overflow 3) | | 52 | H'00D0 | | | | Reserved | _ | 53 | H'00D4 | | | | | | 54 | H'00D8 | | | | | | 55 | H'00DC | | _ | | TGI4A (TGR4A input capture/ compare match) | TPU<br>channel 4 | 56 | H'00E0 | IPRH6 to 4 | | | TGI4B (TGR4B input capture/ compare match) | | 57 | H'00E4 | | | | TCI4V (overflow 4) | | 58 | H'00E8 | | $\downarrow$ | | TCI4U (underflow 4) | | 59 | H'00EC | | Low | | | Origin of | Wastan | Vector<br>Address* | _ | | |--------------------------------------------|---------------------|----------------------|--------------------------------------|--------------|----------| | Interrupt Source | Interrupt<br>Source | Vector<br>Number | Advanced<br>Mode | IPR | Priority | | TGI5A (TGR5A input capture/ compare match) | TPU<br>channel 5 | 60 | H'00F0 | IPRH2 to 0 | High | | TGI5B (TGR5B input capture/ compare match) | | 61 | H'00F4 | | | | TCI5V (overflow 5) | | 62 | H'00F8 | | | | TCI5U (underflow 5) | | 63 | H'00FC | | | | Reserved | _ | 64<br>65<br>66 | H'0100<br>H'0104<br>H'0108 | IPRI6 to 4 | _ | | | | 67 | H'010C | <del>-</del> | | | | | 68<br>69<br>70 | H'0110<br>H'0114<br>H'0118 | IPRI2 to 0 | _ | | | | 71 | H'011C | <del>_</del> | | | | | 72<br>73<br>74<br>75 | H'0120<br>H'0124<br>H'0128<br>H'012C | IPRJ6 to 4 | | | | | 76<br>77<br>78<br>79 | H'0130<br>H'0134<br>H'0138<br>H'013C | _ | | | ERI0 (receive error 0) | SCI | 80 | H'0140 | IPRJ2 to 0 | _ | | RXI0 (reception completed 0) | channel 0 | 81 | H'0144 | | | | TXI0 (transmit data empty 0) | | 82 | H'0148 | | | | TEI0 (transmission end 0) | | 83 | H'014C | | | | ERI1 (receive error 1) | SCI | 84 | H'0150 | IPRK6 to 4 | _ | | RXI1 (reception completed 1) | channel 1 | 85 | H'0154 | | | | TXI1 (transmit data empty 1) | | 86 | H'0158 | | | | TEI1 (transmission end 1) | | 87 | H'015C | | | | ERI2 (receive error 2) | SCI | 88 | H'0160 | IPRK2 to 0 | | | RXI2 (reception completed 2) | channel 2 | 89 | H'0164 | | | | TXI2 (transmit data empty 2) | | 90 | H'0168 | | | | TEI2 (transmission end 2) | | 91 | H'016C | | Low | | | Origin of | | Vector<br>Address* | | | |------------------|---------------------|------------------|--------------------|------------|--------------| | Interrupt Source | Interrupt<br>Source | Vector<br>Number | Advanced<br>Mode | IPR | Priority | | ERS0 | HCAN | 104 | H'01A0 | IPRM6 to 4 | High | | OVR0 | | 105 | H'01A4 | | <b>†</b> | | RM0 | | 106 | H'01A8 | | | | RM1 | | 107 | H'01AC | | $\downarrow$ | | SLE0 | | 108 | H'01B0 | IPRM2 to 0 | Low | Note: \* Lower 16 bits of the start address. # 5.4 Interrupt Operation # 5.4.1 Interrupt Control Modes and Interrupt Operation Interrupt operations in the H8S/2626 Group and H8S/2623 Group differ depending on the interrupt control mode. NMI interrupts are accepted at all times except in the reset state and the hardware standby state. In the case of IRQ interrupts and on-chip supporting module interrupts, an enable bit is provided for each interrupt. Clearing an enable bit to 0 disables the corresponding interrupt request. Interrupt sources for which the enable bits are set to 1 are controlled by the interrupt controller. Table 5.5 shows the interrupt control modes. The interrupt controller performs interrupt control according to the interrupt control mode set by the INTM1 and INTM0 bits in SYSCR, the priorities set in IPR, and the masking state indicated by the I and UI bits in the CPU's CCR, and bits I2 to I0 in EXR. **Table 5.5** Interrupt Control Modes | Interrupt | SYSCR INTM1 INTM0 | | _Priority Setting | Interrupt | | | |--------------|-------------------|---|-------------------|-----------|------------------------------------------------------------------------------------------------------|--| | Control Mode | | | Registers | Mask Bits | Description | | | 0 | 0 | 0 | _ | I | Interrupt mask control is performed by the I bit. | | | _ | | 1 | _ | _ | Setting prohibited | | | 2 | 1 | 0 | IPR | I2 to I0 | 8-level interrupt mask control is performed by bits I2 to I0. 8 priority levels can be set with IPR. | | | _ | _ | 1 | _ | _ | Setting prohibited | | Figure 5.4 shows a block diagram of the priority decision circuit. Figure 5.4 Block Diagram of Interrupt Control Operation ### (1) Interrupt Acceptance Control In interrupt control mode 0, interrupt acceptance is controlled by the I bit in CCR. Table 5.6 shows the interrupts selected in each interrupt control mode. **Table 5.6 Interrupts Selected in Each Interrupt Control Mode (1)** | | Interrupt Mask Bits | | |------------------------|---------------------|---------------------| | Interrupt Control Mode | 1 | Selected Interrupts | | 0 | 0 | All interrupts | | | 1 | NMI interrupts | | 2 | * | All interrupts | \*: Don't care ## (2) 8-Level Control In interrupt control mode 2, 8-level mask level determination is performed for the selected interrupts in interrupt acceptance control according to the interrupt priority level (IPR). The interrupt source selected is the interrupt with the highest priority level, and whose priority level set in IPR is higher than the mask level. **Interrupts Selected in Each Interrupt Control Mode (2) Table 5.7** | Interrupt Control Mode | Selected Interrupts | |------------------------|--------------------------------------------------------------------------------------------------------------| | 0 | All interrupts | | 2 | Highest-priority-level (IPR) interrupt whose priority level is greater than the mask level (IPR > I2 to I0). | # (3) Default Priority Determination When an interrupt is selected by 8-level control, its priority is determined and a vector number is generated. If the same value is set for IPR, acceptance of multiple interrupts is enabled, and so only the interrupt source with the highest priority according to the preset default priorities is selected and has a vector number generated. Interrupt sources with a lower priority than the accepted interrupt source are held pending. Table 5.8 shows operations and control signal functions in each interrupt control mode. Table 5.8 Operations and Control Signal Functions in Each Interrupt Control Mode | Interrupt Setting | | ting | Interrupt Acceptance Control | | 8-Level Control | | | Default Priority Determination | T<br>(Trace) | |-------------------|-------|-------|------------------------------|----|-----------------|----------|-----|--------------------------------|--------------| | Mode | INTM1 | INTM0 | | I | | 12 to 10 | IPR | Determination | (ITace) | | 0 | 0 | 0 | 0 | IM | Х | _ | *2 | 0 | _ | | 2 | 1 | 0 | Х | *1 | 0 | IM | PR | 0 | Т | ### Legend: : Interrupt operation control performedX : No operation. (All interrupts enabled) IM: Used as interrupt mask bit PR: Sets priority.— : Not used. Notes: 1. Set to 1 when interrupt is accepted. 2. Keep the initial setting. #### 5.4.2 **Interrupt Control Mode 0** Enabling and disabling of IRQ interrupts and on-chip supporting module interrupts can be set by means of the I bit in the CPU's CCR. Interrupts are enabled when the I bit is cleared to 0, and disabled when set to 1 Figure 5.5 shows a flowchart of the interrupt acceptance operation in this case. - [1] If an interrupt source occurs when the corresponding interrupt enable bit is set to 1, an interrupt request is sent to the interrupt controller. - [2] The I bit is then referenced. If the I bit is cleared to 0, the interrupt request is accepted. If the I bit is set to 1, only an NMI interrupt is accepted, and other interrupt requests are held pending. - [3] Interrupt requests are sent to the interrupt controller, the highest-ranked interrupt according to the priority system is accepted, and other interrupt requests are held pending. - [4] When an interrupt request is accepted, interrupt exception handling starts after execution of the current instruction has been completed. - [5] The PC and CCR are saved to the stack area by interrupt exception handling. The PC saved on the stack shows the address of the first instruction to be executed after returning from the interrupt handling routine. - [6] Next, the I bit in CCR is set to 1. This masks all interrupts except NMI. - [7] A vector address is generated for the accepted interrupt, and execution of the interrupt handling routine starts at the address indicated by the contents of that vector address. Figure 5.5 Flowchart of Procedure Up to Interrupt Acceptance in Interrupt Control Mode 0 # 5.4.3 Interrupt Control Mode 2 Eight-level masking is implemented for IRQ interrupts and on-chip supporting module interrupts by comparing the interrupt mask level set by bits I2 to I0 of EXR in the CPU with IPR. Figure 5.6 shows a flowchart of the interrupt acceptance operation in this case. - [1] If an interrupt source occurs when the corresponding interrupt enable bit is set to 1, an interrupt request is sent to the interrupt controller. - [2] When interrupt requests are sent to the interrupt controller, the interrupt with the highest priority according to the interrupt priority levels set in IPR is selected, and lower-priority interrupt requests are held pending. If a number of interrupt requests with the same priority are generated at the same time, the interrupt request with the highest priority according to the priority system shown in table 5.4 is selected. - [3] Next, the priority of the selected interrupt request is compared with the interrupt mask level set in EXR. An interrupt request with a priority no higher than the mask level set at that time is held pending, and only an interrupt request with a priority higher than the interrupt mask level is accepted. - [4] When an interrupt request is accepted, interrupt exception handling starts after execution of the current instruction has been completed. - [5] The PC, CCR, and EXR are saved to the stack area by interrupt exception handling. The PC saved on the stack shows the address of the first instruction to be executed after returning from the interrupt handling routine. - [6] The T bit in EXR is cleared to 0. The interrupt mask level is rewritten with the priority level of the accepted interrupt. If the accepted interrupt is NMI, the interrupt mask level is set to H'7. - [7] A vector address is generated for the accepted interrupt, and execution of the interrupt handling routine starts at the address indicated by the contents of that vector address. Figure 5.6 Flowchart of Procedure Up to Interrupt Acceptance in Interrupt Control Mode 2 ## 5.4.4 Interrupt Exception Handling Sequence Figure 5.7 shows the interrupt exception handling sequence. The example shown is for the case where interrupt control mode 0 is set in advanced mode, and the program area and stack area are in on-chip memory. Figure 5.7 Interrupt Exception Handling #### 5.4.5 **Interrupt Response Times** The H8S/2626 Group and H8S/2623 Group are capable of fast word transfer to on-chip memory, and have the program area in on-chip ROM and the stack area in on-chip RAM, enabling highspeed processing. Table 5.9 shows interrupt response times - the interval between generation of an interrupt request and execution of the first instruction in the interrupt handling routine. The execution status symbols used in table 5.9 are explained in table 5.10. Table 5.9 **Interrupt Response Times** | | | Norma | al Mode <sup>*₅</sup> | Advanced Mode | | | |-------|----------------------------------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--| | No. | Execution Status | INTM1 = 0 | INTM1 = 1 | INTM1 = 0 | INTM1 = 1 | | | 1 | Interrupt priority determination*1 | 3 | 3 | 3 | 3 | | | 2 | Number of wait states until executing instruction ends*2 | 1 to<br>(19+2⋅S <sub>i</sub> ) | 1 to<br>(19+2⋅S <sub>i</sub> ) | 1 to<br>(19+2-S <sub>i</sub> ) | 1 to<br>(19+2⋅S <sub>ı</sub> ) | | | 3 | PC, CCR, EXR stack save | 2.S <sub>K</sub> | 3⋅S <sub>κ</sub> | 2-S <sub>K</sub> | 3.S <sub>K</sub> | | | 4 | Vector fetch | Sı | S | 2·S <sub>i</sub> | 2·S <sub>1</sub> | | | 5 | Instruction fetch*3 | 2.S <sub>1</sub> | 2·S <sub>1</sub> | 2·S <sub>1</sub> | 2·S <sub>1</sub> | | | 6 | Internal processing*4 | 2 | 2 | 2 | 2 | | | Total | (using on-chip memory) | 11 to 31 | 12 to 32 | 12 to 32 | 13 to 33 | | Notes: 1. Two states in case of internal interrupt. - 2. Refers to MULXS and DIVXS instructions. - 3. Prefetch after interrupt acceptance and interrupt handling routine prefetch. - 4. Internal processing after interrupt acceptance and internal processing after vector fetch. - 5. Not available in the H8S/2626 Group or H8S/2623 Group. **Table 5.10** Number of States in Interrupt Handling Routine Execution Statuses | Obi | iect | οf | Access | |-----|------|----|--------| | ~~ | vvi | • | 700033 | | | | 0.7.00000 | | | | | |---------------------|----------------|--------------------|-------------------|-------------------|-------------------|-------------------| | | | | | Extern | al Device | | | | | | 8 Bit Bus | | 16 Bit Bus | | | Symbol | | Internal<br>Memory | 2-State<br>Access | 3-State<br>Access | 2-State<br>Access | 3-State<br>Access | | Instruction fetch | Sı | 1 | 4 | 6+2m | 2 | 3+m | | Branch address read | S <sub>J</sub> | _ | | | | | | Stack manipulation | $S_{\kappa}$ | | | | | | Legend: m: Number of wait states in an external device access. # 5.5 Usage Notes ## 5.5.1 Contention between Interrupt Generation and Disabling When an interrupt enable bit is cleared to 0 to disable interrupts, the disabling becomes effective after execution of the instruction. In other words, when an interrupt enable bit is cleared to 0 by an instruction such as BCLR or MOV, if an interrupt is generated during execution of the instruction, the interrupt concerned will still be enabled on completion of the instruction, and so interrupt exception handling for that interrupt will be executed on completion of the instruction. However, if there is an interrupt request of higher priority than that interrupt, interrupt exception handling will be executed for the higher-priority interrupt, and the lower-priority interrupt will be ignored. The same also applies when an interrupt source flag is cleared to 0. Figure 5.8 shows an example in which the TCIEV bit in the TPU's TIER0 register is cleared to 0. Figure 5.8 Contention between Interrupt Generation and Disabling The above contention will not occur if an enable bit or interrupt source flag is cleared to 0 while the interrupt is masked. ## 5.5.2 Instructions that Disable Interrupts Instructions that disable interrupts are LDC, ANDC, ORC, and XORC. After any of these instructions is executed, all interrupts including NMI are disabled and the next instruction is always executed. When the I bit is set by one of these instructions, the new value becomes valid two states after execution of the instruction ends. ## 5.5.3 Times when Interrupts are Disabled There are times when interrupt acceptance is disabled by the interrupt controller. The interrupt controller disables interrupt acceptance for a 3-state period after the CPU has updated the mask level with an LDC, ANDC, ORC, or XORC instruction. ## 5.5.4 Interrupts during Execution of EEPMOV Instruction Interrupt operation differs between the EEPMOV.B instruction and the EEPMOV.W instruction. With the EEPMOV.B instruction, an interrupt request (including NMI) issued during the transfer is not accepted until the move is completed. With the EEPMOV.W instruction, if an interrupt request is issued during the transfer, interrupt exception handling starts at a break in the transfer cycle. The PC value saved on the stack in this case is the address of the next instruction. Therefore, if an interrupt is generated during execution of an EEPMOV.W instruction, the following coding should be used. L1: EEPMOV.W MOV.W R4,R4 BNE L1 ## 5.6 DTC Activation by Interrupt ## 5.6.1 Overview The DTC can be activated by an interrupt. In this case, the following options are available: - Interrupt request to CPU - Activation request to DTC - Selection of a number of the above For details of interrupt requests that can be used with to activate the DTC, see section 8, Data Transfer Controller (DTC). ## 5.6.2 Block Diagram Figure 5.9 shows a block diagram of the DTC interrupt controller. Figure 5.9 Interrupt Control for DTC ## 5.6.3 Operation The interrupt controller has three main functions in DTC control. ## (1) Selection of Interrupt Source Interrupt sources can be specified as DTC activation requests or CPU interrupt requests by means of the DTCE bit of DTCERA to DTCERG in the DTC. After a DTC data transfer, the DTCE bit can be cleared to 0 and an interrupt request sent to the CPU in accordance with the specification of the DISEL bit of MRB in the DTC. When the DTC has performed the specified number of data transfers and the transfer counter value is zero, the DTCE bit is cleared to 0 and an interrupt request is sent to the CPU after the DTC data transfer. ## (2) Determination of Priority The DTC activation source is selected in accordance with the default priority order, and is not affected by mask or priority levels. See section 8.3.3, DTC Vector Table, for the respective priorities. ## (3) Operation Order If the same interrupt is selected as a DTC activation source and a CPU interrupt source, the DTC data transfer is performed first, followed by CPU interrupt exception handling. Table 5.11 summarizes interrupt source selection and interrupt source clearance control according to the settings of the DTCE bit of DTCERA to DTCERG in the DTC, and the DISEL bit of MRB in the DTC. **Table 5.11 Interrupt Source Selection and Clearing Control** #### Settings **DTC Interrupt Source Selection/Clearing Control** DTCE DISEL **DTC** CPU 0 Х Δ 0 Х Λ 1 0 Δ ## Legend: - Δ: The relevant interrupt is used. Interrupt source clearing is performed. (The CPU should clear the source flag in the interrupt handling routine.) - O: The relevant interrupt is used. The interrupt source is not cleared. - X: The relevant bit cannot be used. - \*: Don't care ## (4) Notes on Use SCI and A/D converter interrupt sources are cleared when the DTC reads or writes to the prescribed register. # Section 6 PC Break Controller (PBC) ## 6.1 Overview The PC break controller (PBC) provides functions that simplify program debugging. Using these functions, it is easy to create a self-monitoring debugger, enabling programs to be debugged with the chip alone, without using an in-circuit emulator. Four break conditions can be set in the PBC: instruction fetch, data read, data write, and data read/write. ## 6.1.1 Features The PC break controller has the following features: - Two break channels (A and B) - The following can be set as break compare conditions: - 24 address bits - Bit masking possible - Bus cycle - Instruction fetch - Data access: data read, data write, data read/write - Bus master - Either CPU or CPU/DTC can be selected - The timing of PC break exception handling after the occurrence of a break condition is as follows: - Immediately before execution of the instruction fetched at the set address (instruction fetch) - Immediately after execution of the instruction that accesses data at the set address (data access) - Module stop mode can be set - The initial setting is for PBC operation to be halted. Register access is enabled by clearing module stop mode. ## 6.1.2 Block Diagram Figure 6.1 shows a block diagram of the PC break controller. Figure 6.1 Block Diagram of PC Break Controller #### 6.1.3 **Register Configuration** Table 6.1 shows the PC break controller registers. Table 6.1 **PC Break Controller Registers** | | | | Initial Value | | | | |--------------------------------|--------------|---------|---------------|----------------|-----------|--| | Name | Abbreviation | R/W | Reset | Manual Reset*3 | Address*1 | | | Break address register A | BARA | R/W | H'000000 | Retained | H'FE00 | | | Break address register B | BARB | R/W | H'000000 | Retained | H'FE04 | | | Break control register A | BCRA | R/(W)*2 | H'00 | Retained | H'FE08 | | | Break control register B | BCRB | R/(W)*2 | H'00 | Retained | H'FE09 | | | Module stop control register C | MSTPCRC | R/W | H'FF | Retained | H'FDEA | | - Notes: 1. Lower 16 bits of the address. - 2. Only 0 can be written, for flag clearing. - 3. Not available in the H8S/2626 Group or H8S/2623 Group. #### 6.2 **Register Descriptions** #### 6.2.1 **Break Address Register A (BARA)** BARA is a 32-bit readable/writable register that specifies the channel A break address. BAA23 to BAA0 are initialized to H'000000 by a reset and in hardware standby mode. Bits 31 to 24—Reserved: These bits return an undefined value if read, and cannot be modified. Bits 23 to 0—Break Address A23 to A0 (BAA23 to BAA0): These bits hold the channel A PC break address. ## 6.2.2 Break Address Register B (BARB) BARB is the channel B break address register. The bit configuration is the same as for BARA. ## 6.2.3 Break Control Register A (BCRA) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|--------|-----|--------|--------|--------|--------|--------|------| | | CMFA | CDA | BAMRA2 | BAMRA1 | BAMRA0 | CSELA1 | CSELA0 | BIEA | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/(W)* | R/W Note: \* Only 0 can be written, for flag clearing. BCRA is an 8-bit readable/writable register that controls channel A PC breaks. BCRA (1) selects the break condition bus master, (2) specifies bits subject to address comparison masking, and (3) specifies whether the break condition is applied to an instruction fetch or a data access. It also contains a condition match flag. BCRA is initialized to H'00 by a reset and in hardware standby mode. **Bit 7—Condition Match Flag A (CMFA):** Set to 1 when a break condition set for channel A is satisfied. This flag is not cleared to 0. ## Bit 7 | CMFA | <br>Description | | |------|--------------------------------------------------|-----------------| | 0 | [Clearing condition] | | | | When 0 is written to CMFA after reading CMFA = 1 | (Initial value) | | 1 | [Setting condition] | | | | When a condition set for channel A is satisfied | | Bit 6—CPU Cycle/DTC Cycle Select A (CDA): Selects the channel A break condition bus master. Bit 6 | CDA | Description | | |-----|-----------------------------------------------------|-----------------| | 0 | PC break is performed when CPU is bus master | (Initial value) | | 1 | PC break is performed when CPU or DTC is bus master | | Rev. 5.00 Jan 10, 2006 page 130 of 1042 REJ09B0275-0500 Bits 5 to 3—Break Address Mask Register A2 to A0 (BAMRA2 to BAMRA0): These bits specify which bits of the break address (BAA23–BAA0) set in BARA are to be masked. | Bit 5 | Bit 4 | Bit 3 | | |--------|--------|--------|-----------------------------------------------------------------------------| | BAMRA2 | BAMRA1 | BAMRA0 | <br>Description | | 0 | 0 | 0 | All BARA bits are unmasked and included in break conditions (Initial value) | | | | 1 | BAA0 (lowest bit) is masked, and not included in break conditions | | | 1 | 0 | BAA1-0 (lower 2 bits) are masked, and not included in break conditions | | | | 1 | BAA2-0 (lower 3 bits) are masked, and not included in break conditions | | 1 | 0 | 0 | BAA3-0 (lower 4 bits) are masked, and not included in break conditions | | | | 1 | BAA7-0 (lower 8 bits) are masked, and not included in break conditions | | | 1 | 0 | BAA11–0 (lower 12 bits) are masked, and not included in break conditions | | | | 1 | BAA15–0 (lower 16 bits) are masked, and not included in break conditions | **Bits 2 and 1—Break Condition Select A (CSELA1, CSELA0):** These bits select an instruction fetch, data read, data write, or data read/write cycle as the channel A break condition. | Bit 2 | Bit 1 | | | |--------|--------|--------------------------------------------------|-----------------| | CSELA1 | CSELA0 | <br>Description | | | 0 | 0 | Instruction fetch is used as break condition | (Initial value) | | | 1 | Data read cycle is used as break condition | | | 1 | 0 | Data write cycle is used as break condition | | | | 1 | Data read/write cycle is used as break condition | | Bit 0—Break Interrupt Enable A (BIEA): Enables or disables channel A PC break interrupts. #### Bit 0 | BIEA | Description | | |------|----------------------------------|-----------------| | 0 | PC break interrupts are disabled | (Initial value) | | 1 | PC break interrupts are enabled | | #### 6.2.4 **Break Control Register B (BCRB)** BCRB is the channel B break control register. The bit configuration is the same as for BCRA. #### 6.2.5 **Module Stop Control Register C (MSTPCRC)** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|--------|--------|--------|--------|--------|--------|--------|--------| | | MSTPC7 | MSTPC6 | MSTPC5 | MSTPC4 | MSTPC3 | MSTPC2 | MSTPC1 | MSTPC0 | | Initial value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W MSTPCRC is an 8-bit readable/writable register that performs module stop mode control. When the MSTPC4 bit is set to 1, PC break controller operation is stopped at the end of the bus cycle, and module stop mode is entered. Register read/write accesses are not possible in module stop mode. For details, see sections 21A.5, 21B.5, Module Stop Mode. MSTPCRC is initialized to H'FF by a power on reset and in hardware standby mode. It is not initialized in software standby mode. Bit 4—Module Stop (MSTPC4): Specifies the PC break controller module stop mode. Bit 4 | MSTPC4 | Description | | |--------|-------------------------------------------------|-----------------| | 0 | PC break controller module stop mode is cleared | | | 1 | PC break controller module stop mode is set | (Initial value) | RENESAS # 6.3 Operation The operation flow from break condition setting to PC break interrupt exception handling is shown in sections 6.3.1, PC Break Interrupt Due to Instruction Fetch and 6.3.2, PC Break Interrupt Due to Data Access, taking the example of channel A. ## 6.3.1 PC Break Interrupt Due to Instruction Fetch ## (1) Initial settings - Set the break address in BARA. For a PC break caused by an instruction fetch, set the address of the first instruction byte as the break address. - Set the break conditions in BCRA. **BCRA bit 6 (CDA):** With a PC break caused by an instruction fetch, the bus master must be the CPU. Set 0 to select the CPU. BCRA bits 5–3 (BAMA2–0): Set the address bits to be masked. BCRA bits 2, 1 (CSELA1, 0): Set 00 to specify an instruction fetch as the break condition. **BCRA bit 0 (BIEA):** Set to 1 to enable break interrupts. ### (2) Satisfaction of break condition — When the instruction at the set address is fetched, a PC break request is generated immediately before execution of the fetched instruction, and the condition match flag (CMFA) is set. ## (3) Interrupt handling After priority determination by the interrupt controller, PC break interrupt exception handling is started. ## **6.3.2** PC Break Interrupt Due to Data Access - (1) Initial settings - Set the break address in BARA. For a PC break caused by a data access, set the target ROM, RAM, I/O, or external address space address as the break address. Stack operations and branch address reads are included in data accesses. - Set the break conditions in BCRA. BCRA bit 6 (CDA): Select the bus master. BCRA bits 5–3 (BAMA2–0): Set the address bits to be masked. **BCRA bits 2, 1 (CSELA1, 0):** Set 01, 10, or 11 to specify data access as the break condition **BCRA bit 0 (BIEA):** Set to 1 to enable break interrupts. - (2) Satisfaction of break condition - After execution of the instruction that performs a data access on the set address, a PC break request is generated and the condition match flag (CMFA) is set. - (3) Interrupt handling - After priority determination by the interrupt controller, PC break interrupt exception handling is started. ## 6.3.3 Notes on PC Break Interrupt Handling - (1) The PC break interrupt is shared by channels A and B. The channel from which the request was issued must be determined by the interrupt handler. - (2) The CMFA and CMFB flags are not cleared to 0, so 0 must be written to CMFA or CMFB after first reading the flag while it is set to 1. If the flag is left set to 1, another interrupt will be requested after interrupt handling ends. - (3) A PC break interrupt generated when the DTC is the bus master is accepted after the bus has been transferred to the CPU by the bus controller. ## **6.3.4** Operation in Transitions to Power-Down Modes The operation when a PC break interrupt is set for an instruction fetch at the address after a SLEEP instruction is shown below. - (1) When the SLEEP instruction causes a transition from high-speed (medium-speed) mode to sleep mode, or from subactive mode to subsleep mode: - After execution of the SLEEP instruction, a transition is not made to sleep mode or subsleep mode, and PC break interrupt handling is executed. After execution of PC break interrupt handling, the instruction at the address after the SLEEP instruction is executed (figure 6.2 (A)). - (2) When the SLEEP instruction causes a transition from high-speed (medium-speed) mode to subactive mode: - After execution of the SLEEP instruction, a transition is made to subactive mode via direct transition exception handling. After the transition, PC break interrupt handling is executed, then the instruction at the address after the SLEEP instruction is executed (figure 6.2 (B)) (Supported only in the H8S/2626 Group). - (3) When the SLEEP instruction causes a transition from subactive mode to high-speed (medium-speed) mode: - After execution of the SLEEP instruction, and following the clock oscillation settling time, a transition is made to high-speed (medium-speed) mode via direct transition exception handling. After the transition, PC break interrupt handling is executed, then the instruction at the address after the SLEEP instruction is executed (figure 6.2 (C)) (Supported only in the H8S/2626 Group). - (4) When the SLEEP instruction causes a transition to software standby mode or watch mode: After execution of the SLEEP instruction, a transition is made to the respective mode, and PC break interrupt handling is not executed. However, the CMFA or CMFB flag is set (figure 6.2 (D)). Figure 6.2 Operation in Power-Down Mode Transitions ## 6.3.5 PC Break Operation in Continuous Data Transfer If a PC break interrupt is generated when the following operations are being performed, exception handling is executed on completion of the specified transfer. - (1) When a PC break interrupt is generated at the transfer address of an EEPMOV.B instruction: PC break exception handling is executed after all data transfers have been completed and the EEPMOV.B instruction has ended. - (2) When a PC break interrupt is generated at a DTC transfer address: PC break exception handling is executed after the DTC has completed the specified number of data transfers, or after data for which the DISEL bit is set to 1 has been transferred. ## 6.3.6 When Instruction Execution is Delayed by One State Caution is required in the following cases, as instruction execution is one state later than usual. - (1) When the PBC is enabled (i.e. when the break interrupt enable bit is set to 1), execution of a one-word branch instruction (Bcc d:8, BSR, JSR, JMP, TRAPA, RTE, or RTS) located in on-chip ROM or RAM is always delayed by one state. - (2) When break interruption by instruction fetch is set, the set address indicates on-chip ROM or RAM space, and that address is used for data access, the instruction that executes the data access is one state later than in normal operation. - (3) When break interruption by instruction fetch is set and a break interrupt is generated, if the executing instruction immediately preceding the set instruction has one of the addressing modes shown below, and that address indicates on-chip ROM or RAM, and that address is used for data access, the instruction will be one state later than in normal operation. - @ERn, @(d:16,ERn), @(d:32,ERn), @-ERn/ERn+, @aa:8, @aa:24, @aa:32, @(d:8,PC), @(d:16,PC), @@aa:8 - (4) When break interruption by instruction fetch is set and a break interrupt is generated, if the executing instruction immediately preceding the set instruction is NOP or SLEEP, or has #xx,Rn as its addressing mode, and that instruction is located in on-chip ROM or RAM, the instruction will be one state later than in normal operation. ### 6.3.7 Additional Notes - (1) When a PC break is set for an instruction fetch at the address following a BSR, JSR, JMP, TRAPA, RTE, or RTS instruction: - Even if the instruction at the address following a BSR, JSR, JMP, TRAPA, RTE, or RTS instruction is fetched, it is not executed, and so a PC break interrupt is not generated by the instruction fetch at the next address. - (2) When the I bit is set by an LDC, ANDC, ORC, or XORC instruction, a PC break interrupt becomes valid two states after the end of the executing instruction. If a PC break interrupt is set for the instruction following one of these instructions, since interrupts, including NMI, are disabled for a 3-state period in the case of LDC, ANDC, ORC, and XORC, the next instruction is always executed. For details, see section 5, Interrupt Controller. - (3) When a PC break is set for an instruction fetch at the address following a Bcc instruction: A PC break interrupt is generated if the instruction at the next address is executed in accordance with the branch condition, but is not generated if the instruction at the next address is not executed. - (4) When a PC break is set for an instruction fetch at the branch destination address of a Bcc instruction: - A PC break interrupt is generated if the instruction at the branch destination is executed in accordance with the branch condition, but is not generated if the instruction at the branch destination is not executed. # Section 7 Bus Controller ## 7.1 Overview The H8S/2626 Group and H8S/2623 Group have an on-chip bus controller (BSC) that manages the external address space divided into eight areas. The bus specifications, such as bus width and number of access states, can be set independently for each area, enabling multiple memories to be connected easily. The bus controller also has a bus arbitration function, and controls the operation of the internal bus masters: the CPU and data transfer controller (DTC). ### 7.1.1 Features The features of the bus controller are listed below. - Manages external address space in area units - Manages the external space as 8 areas of 2 Mbytes - Bus specifications can be set independently for each area - Burst ROM interface can be set - Basic bus interface - 8-bit access or 16-bit access can be selected for each area - 2-state access or 3-state access can be selected for each area - Program wait states can be inserted for each area - Burst ROM interface - Burst ROM interface can be set for area 0 - Choice of 1- or 2-state burst access - Idle cycle insertion - An idle cycle can be inserted in case of an external read cycle between different areas - An idle cycle can be inserted in case of an external write cycle immediately after an external read cycle - Write buffer functions - External write cycle and internal access can be executed in parallel - Bus arbitration function - Includes a bus arbiter that arbitrates bus mastership among the CPU and DTC - Other features - External bus release function ## 7.1.2 Block Diagram Figure 7.1 shows a block diagram of the bus controller. Figure 7.1 Block Diagram of Bus Controller # 7.1.3 Pin Configuration Table 7.1 summarizes the pins of the bus controller. **Table 7.1 Bus Controller Pins** | Name | Symbol | I/O | Function | |-------------------------|--------|--------|-------------------------------------------------------------------------------------------------------------------| | Address strobe | ĀS | Output | Strobe signal indicating that address output on address bus is enabled. | | Read | RD | Output | Strobe signal indicating that external space is being read. | | High write | HWR | Output | Strobe signal indicating that external space is to be written, and upper half (D15 to D8) of data bus is enabled. | | Low write | LWR | Output | Strobe signal indicating that external space is to be written, and lower half (D7 to D0) of data bus is enabled. | | Wait | WAIT | Input | Wait request signal when accessing external 3-state access space. | | Bus request | BREQ | Input | Request signal that releases bus to external device. | | Bus request acknowledge | BACK | Output | Acknowledge signal indicating that bus has been released. | | Bus request output | BREQO | Output | External bus request signal used when internal bus master accesses external space when external bus is released. | ## 7.1.4 Register Configuration Table 7.2 summarizes the registers of the bus controller. **Table 7.2 Bus Controller Registers** ## **Initial Value** | Name | Abbreviation | R/W | Reset | Manual Reset*3 | Address*1 | |-------------------------------|--------------|-----|-------------|----------------|-----------| | Bus width control register | ABWCR | R/W | H'FF/H'00*2 | Retained | H'FED0 | | Access state control register | ASTCR | R/W | H'FF | Retained | H'FED1 | | Wait control register H | WCRH | R/W | H'FF | Retained | H'FED2 | | Wait control register L | WCRL | R/W | H'FF | Retained | H'FED3 | | Bus control register H | BCRH | R/W | H'D0 | Retained | H'FED4 | | Bus control register L | BCRL | R/W | H'08 | Retained | H'FED5 | | Pin function control register | PFCR | R/W | H'0D/H'00 | Retained | H'FDEB | Notes: 1. Lower 16 bits of the address. - 2. Determined by the MCU operating mode. - 3. Not available in the H8S/2623 Group. # 7.2 Register Descriptions ## 7.2.1 Bus Width Control Register (ABWCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|------|------|------|------|------|------|------|------| | | | ABW7 | ABW6 | ABW5 | ABW4 | ABW3 | ABW2 | ABW1 | ABW0 | | Modes 5 t | o 7 | | | | | | | | | | Initial valu | e : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W | Mode 4 | | | | | | | | | | | Initial valu | e : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W ABWCR is an 8-bit readable/writable register that designates each area for either 8-bit access or 16-bit access. ABWCR sets the data bus width for the external memory space. The bus width for on-chip memory and internal I/O registers is fixed regardless of the settings in ABWCR. After a reset and in hardware standby mode, ABWCR is initialized to H'FF in modes 5 to 7, and to H'00 in mode 4. It is not initialized in software standby mode. Bits 7 to 0—Area 7 to 0 Bus Width Control (ABW7 to ABW0): These bits select whether the corresponding area is to be designated for 8-bit access or 16-bit access. ## Bit n | ABWn | <br>Description | | |------|----------------------------------------|----------------| | ^ | • | | | 0 | Area n is designated for 16-bit access | | | 1 | Area n is designated for 8-bit access | | | | | (n = 7 to 0) | RENESAS ## 7.2.2 Access State Control Register (ASTCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|------|------|------|------|------|------|------|------| | | | AST7 | AST6 | AST5 | AST4 | AST3 | AST2 | AST1 | AST0 | | Initial value: | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W ASTCR is an 8-bit readable/writable register that designates each area as either a 2-state access space or a 3-state access space. ASTCR sets the number of access states for the external memory space. The number of access states for on-chip memory and internal I/O registers is fixed regardless of the settings in ASTCR. ASTCR is initialized to H'FF by a reset and in hardware standby mode. It is not initialized in software standby mode. **Bits 7 to 0—Area 7 to 0 Access State Control (AST7 to AST0):** These bits select whether the corresponding area is to be designated as a 2-state access space or a 3-state access space. Wait state insertion is enabled or disabled at the same time. ### Bit n | ASTn | Description | | |------|---------------------------------------------------------------------------------------------------|-----------------| | 0 | Area n is designated for 2-state access Wait state insertion in area n external space is disabled | | | 1 | Area n is designated for 3-state access Wait state insertion in area n external space is enabled | (Initial value) | | | | (n - 7 + 0) | ## 7.2.3 Wait Control Registers H and L (WCRH, WCRL) WCRH and WCRL are 8-bit readable/writable registers that select the number of program wait states for each area. Program waits are not inserted in the case of on-chip memory or internal I/O registers. WCRH and WCRL are initialized to H'FF by a reset and in hardware standby mode. They are not initialized in software standby mode. ## (1) WCRH | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|---|-----|-----|-----|-----|-----|-----|-----|-----|---| | | | W71 | W70 | W61 | W60 | W51 | W50 | W41 | W40 | | | Initial value | : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | _ | | R/W | : | R/W | Bits 7 and 6—Area 7 Wait Control 1 and 0 (W71, W70): These bits select the number of program wait states when area 7 in external space is accessed while the AST7 bit in ASTCR is set to 1. | Bit 7 | Bit 6 | | |-------|-------|---------------------------------------------------------------------------------------| | W71 | W70 | Description | | 0 | 0 | Program wait not inserted when external space area 7 is accessed | | | 1 | 1 program wait state inserted when external space area 7 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 7 is accessed | | | 1 | 3 program wait states inserted when external space area 7 is accessed (Initial value) | Bits 5 and 4—Area 6 Wait Control 1 and 0 (W61, W60): These bits select the number of program wait states when area 6 in external space is accessed while the AST6 bit in ASTCR is set to 1. | Bit 5 | Bit 4 | | |-------|-------|---------------------------------------------------------------------------------------| | W61 | W60 | Description | | 0 | 0 | Program wait not inserted when external space area 6 is accessed | | | 1 | 1 program wait state inserted when external space area 6 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 6 is accessed | | | 1 | 3 program wait states inserted when external space area 6 is accessed (Initial value) | Bits 3 and 2—Area 5 Wait Control 1 and 0 (W51, W50): These bits select the number of program wait states when area 5 in external space is accessed while the AST5 bit in ASTCR is set to 1. | Bit 3 | Bit 2 | | |-------|-------|---------------------------------------------------------------------------------------| | W51 | W50 | Description | | 0 | 0 | Program wait not inserted when external space area 5 is accessed | | | 1 | 1 program wait state inserted when external space area 5 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 5 is accessed | | | 1 | 3 program wait states inserted when external space area 5 is accessed (Initial value) | Bits 1 and 0—Area 4 Wait Control 1 and 0 (W41, W40): These bits select the number of program wait states when area 4 in external space is accessed while the AST4 bit in ASTCR is set to 1. | Bit 1 | Bit 0 | | |-------|-------|---------------------------------------------------------------------------------------| | W41 | W40 | Description | | 0 | 0 | Program wait not inserted when external space area 4 is accessed | | | 1 | 1 program wait state inserted when external space area 4 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 4 is accessed | | | 1 | 3 program wait states inserted when external space area 4 is accessed (Initial value) | ## (2) WCRL | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|-----|-----|-----|-----|-----|-----|-----| | | W31 | W30 | W21 | W20 | W11 | W10 | W01 | W00 | | Initial value: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W : | R/W Bits 7 and 6—Area 3 Wait Control 1 and 0 (W31, W30): These bits select the number of program wait states when area 3 in external space is accessed while the AST3 bit in ASTCR is set to 1. | Bit 7 | Bit 6 | | |-------|-------|---------------------------------------------------------------------------------------| | W31 | W30 | Description | | 0 | 0 | Program wait not inserted when external space area 3 is accessed | | | 1 | 1 program wait state inserted when external space area 3 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 3 is accessed | | | 1 | 3 program wait states inserted when external space area 3 is accessed (Initial value) | Bits 5 and 4—Area 2 Wait Control 1 and 0 (W21, W20): These bits select the number of program wait states when area 2 in external space is accessed while the AST2 bit in ASTCR is set to 1. | Bit 5 | Bit 4 | | |-------|-------|---------------------------------------------------------------------------------------| | W21 | W20 | Description | | 0 | 0 | Program wait not inserted when external space area 2 is accessed | | | 1 | 1 program wait state inserted when external space area 2 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 2 is accessed | | | 1 | 3 program wait states inserted when external space area 2 is accessed (Initial value) | Bits 3 and 2—Area 1 Wait Control 1 and 0 (W11, W10): These bits select the number of program wait states when area 1 in external space is accessed while the AST1 bit in ASTCR is set to 1. | Bit 3 | Bit 2 | | |-------|-------|---------------------------------------------------------------------------------------| | W11 | W10 | Description | | 0 | 0 | Program wait not inserted when external space area 1 is accessed | | | 1 | 1 program wait state inserted when external space area 1 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 1 is accessed | | | 1 | 3 program wait states inserted when external space area 1 is accessed (Initial value) | Bits 1 and 0—Area 0 Wait Control 1 and 0 (W01, W00): These bits select the number of program wait states when area 0 in external space is accessed while the AST0 bit in ASTCR is set to 1. | Bit 1 | Bit 0 | | |-------|-------|---------------------------------------------------------------------------------------| | W01 | W00 | Description | | 0 | 0 | Program wait not inserted when external space area 0 is accessed | | | 1 | 1 program wait state inserted when external space area 0 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 0 is accessed | | | 1 | 3 program wait states inserted when external space area 0 is accessed (Initial value) | ## 7.2.4 Bus Control Register H (BCRH) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------|---|-------|-------|--------|--------|--------|-----|-----|-----|---| | | | ICIS1 | ICIS0 | BRSTRM | BRSTS1 | BRSTS0 | _ | _ | _ | | | Initial value: | | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | • | | R/W | : | R/W | BCRH is an 8-bit readable/writable register that selects enabling or disabling of idle cycle insertion, and the memory interface for area 0. BCRH is initialized to H'D0 by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 7—Idle Cycle Insert 1 (ICIS1): Selects whether or not one idle cycle state is to be inserted between bus cycles when successive external read cycles are performed in different areas. ### Bit 7 | ICIS1 | Description | |-------|---------------------------------------------------------------------------------------| | 0 | Idle cycle not inserted in case of successive external read cycles in different areas | | 1 | Idle cycle inserted in case of successive external read cycles in different areas | | | (Initial value) | **Bit 6—Idle Cycle Insert 0 (ICIS0):** Selects whether or not one idle cycle state is to be inserted between bus cycles when successive external read and external write cycles are performed. Bit 6 | ICIS0 | Description | | | | | |-------|---------------------------------------------------------------------------------------|--|--|--|--| | 0 | Idle cycle not inserted in case of successive external read and external write cycles | | | | | | 1 | Idle cycle inserted in case of successive external read and external write cycles | | | | | | | (Initial value) | | | | | Bit 5—Burst ROM Enable (BRSTRM): Selects whether area 0 is used as a burst ROM interface. ## Bit 5 | BRSTRM | <br>Description | | |--------|-------------------------------|-----------------| | 0 | Area 0 is basic bus interface | (Initial value) | | 1 | Area 0 is burst ROM interface | | Bit 4—Burst Cycle Select 1 (BRSTS1): Selects the number of burst cycles for the burst ROM interface. ## Bit 4 | BRSTS1 | Description | | |--------|--------------------------------|-----------------| | 0 | Burst cycle comprises 1 state | _ | | 1 | Burst cycle comprises 2 states | (Initial value) | Bit 3—Burst Cycle Select 0 (BRSTS0): Selects the number of words that can be accessed in a burst ROM interface burst access. ## Bit 3 | BRSTS0 | Description | | |--------|------------------------------|-----------------| | 0 | Max. 4 words in burst access | (Initial value) | | 1 | Max. 8 words in burst access | | Bits 2 to 0—Reserved: Only 0 should be written to these bits. ## 7.2.5 Bus Control Register L (BCRL) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|------|--------|---|-----|-----|-----|------|-------| | | | BRLE | BREQOE | _ | _ | _ | _ | WDBE | WAITE | | Initial value: | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | R/W | : | R/W | R/W | _ | R/W | R/W | R/W | R/W | R/W | BCRL is an 8-bit readable/writable register that performs selection of the external bus-released state protocol, enabling or disabling of the write data buffer function, and enabling or disabling of $\overline{\text{WAIT}}$ pin input. BCRL is initialized to H'08 by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 7—Bus Release Enable (BRLE): Enables or disables external bus release. ### Bit 7 | BRLE | Description | |------|-----------------------------------------------------------------------------------| | 0 | External bus release is disabled. BREQ, BACK, and BREQO can be used as I/O ports. | | | (Initial value) | | 1 | External bus release is enabled. | **Bit 6—BREQO Pin Enable (BREQOE):** Outputs a signal that requests the external bus master to drop the bus request signal (BREQ) in the external bus release state, when an internal bus master performs an external space access, or when a refresh request is generated. Bit 6 | BREQOE | Description | | | | | | | |--------|-------------------------------------------------------|-----------------|--|--|--|--|--| | 0 | BREQO output disabled. BREQO can be used as I/O port. | (Initial value) | | | | | | | 1 | BREQO output enabled. | | | | | | | **Bit 5—Reserved:** This bit cannot be modified and is always read as 0. **Bit 4—Reserved:** Only 0 should be written to this bit. **Bit 3—Reserved:** Only 1 should be written to this bit. **Bit 2—Reserved:** Only 0 should be written to this bit. Bit 1—Write Data Buffer Enable (WDBE): Selects whether or not the write buffer function is used for an external write cycle. Bit 1 | WDBE | Description | | | | | | |------|-------------------------------------|-----------------|--|--|--|--| | 0 | Write data buffer function not used | (Initial value) | | | | | | 1 | Write data buffer function used | | | | | | Bit 0—WAIT Pin Enable (WAITE): Selects enabling or disabling of wait input by the WAIT pin. ### Bit 0 | WAITE | Description | | |-------|--------------------------------------------------------------------|-----------------| | 0 | Wait input by WAIT pin disabled. WAIT pin can be used as I/O port. | (Initial value) | | 1 | Wait input by WAIT pin enabled | | #### 7.2.6 **Pin Function Control Register (PFCR)** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |------------|-------|-----|-----|-------|-----|-----|-----|-----|-----|---| | | | _ | _ | BUZZE | _ | AE3 | AE2 | AE1 | AE0 | | | Initial va | lue : | 0 | 0 | 0 | 0 | 1/0 | 1/0 | 0 | 1/0 | - | | R/W | : | R/W | PFCR is an 8-bit readable/writable register that performs address output control in external expanded mode. PFCR is initialized to H'0D/H'00 by a reset and in hardware standby mode. It retains its previous state in software standby mode. **Bits 7 and 6—Reserved:** Only 0 should be written to these bits. Bit 5—BUZZ Output Enable (BUZZE): Enables or disables BUZZ output from the PF1 pin. For details, see section 12.2.4, Pin Function Control Register (PFCR). **Bit 4—Reserved:** Only 0 should be written to this bit. Bits 3 to 0—Address Output Enable 3 to 0 (AE3 to AE0): These bits select enabling or disabling of address outputs A8 to A23 in ROMless expanded mode and modes with ROM. When a pin is enabled for address output, the address is output regardless of the corresponding DDR setting. When a pin is disabled for address output, it becomes an output port when the corresponding DDR bit is set to 1. | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |----------|-------|-------|-------|---------------------------------------------------------------------------------| | AE3 | AE2 | AE1 | AE0 | Description | | <u>1</u> | 0 | 0 | 0 | A8-A23 address output disabled (Initial value*) | | | | | 1 | A8 address output enabled; A9-A23 address output disabled | | | | 1 | 0 | A8, A9 address output enabled; A10–A23 address output disabled | | | | | 1 | A8-A10 address output enabled; A11-A23 address output disabled | | | 1 | 0 | 0 | A8-A11 address output enabled; A12-A23 address output disabled | | | | | 1 | A8-A12 address output enabled; A13-A23 address output disabled | | | | 1 | 0 | A8-A13 address output enabled; A14-A23 address output disabled | | | | | 1 | A8-A14 address output enabled; A15-A23 address output disabled | | 1 | 0 | 0 | 0 | A8-A15 address output enabled; A16-A23 address output disabled | | | | | 1 | A8-A16 address output enabled; A17-A23 address output disabled | | | | 1 | 0 | A8-A17 address output enabled; A18-A23 address output disabled | | | | | 1 | A8-A18 address output enabled; A19-A23 address output disabled | | | 1 | 0 | 0 | A8-A19 address output enabled; A20-A23 address output disabled | | | | | 1 | A8–A20 address output enabled; A21–A23 address output disabled (Initial value*) | | | | 1 | 0 | A8-A21 address output enabled; A22, A23 address output disabled | | | | | 1 | A8-A23 address output enabled | Note: \* In expanded mode with ROM, bits AE3 to AE0 are initialized to B'0000. In ROMless expanded mode, bits AE3 to AE0 are initialized to B'1101. Address pins A0 to A7 are made address outputs by setting the corresponding DDR bits to 1. #### 7.3 **Overview of Bus Control** #### 7.3.1 **Area Partitioning** In advanced mode, the bus controller partitions the 16 Mbytes address space into eight areas, 0 to 7, in 2-Mbyte units, and performs bus control for external space in area units. In normal mode\*, it controls a 64-kbyte address space comprising part of area 0. Figure 7.2 shows an outline of the memory map. Note: Not available in the H8S/2626 Group or H8S/2623 Group. Figure 7.2 Overview of Area Partitioning # 7.3.2 Bus Specifications The external space bus specifications consist of three elements: bus width, number of access states, and number of program wait states. The bus width and number of access states for on-chip memory and internal I/O registers are fixed, and are not affected by the bus controller. (1) **Bus Width:** A bus width of 8 or 16 bits can be selected with ADWCR. An area for which an 8-bit bus is selected functions as an 8-bit access space, and an area for which a 16-bit bus is selected functions as a16-bit access space. If all areas are designated for 8-bit access, 8-bit bus mode is set; if any area is designated for 16-bit access, 16-bit bus mode is set. When the burst ROM interface is designated, 16-bit bus mode is always set. **(2) Number of Access States:** Two or three access states can be selected with ASTCR. An area for which 2-state access is selected functions as a 2-state access space, and an area for which 3-state access is selected functions as a 3-state access space. With the burst ROM interface, the number of access states may be determined without regard to ASTCR. When 2-state access space is designated, wait insertion is disabled. (3) Number of Program Wait States: When 3-state access space is designated by ASTCR, the number of program wait states to be inserted automatically is selected with WCRH and WCRL. From 0 to 3 program wait states can be selected. Table 7.3 shows the bus specifications for each basic bus interface area. Table 7.3 Bus Specifications for Each Area (Basic Bus Interface) | ABWCR | ASTCR | WCI | RH, WCRL | Bus Spec | cifications (Basic | Bus Interface) | | |-------|-------|-----|----------|-------------|--------------------|------------------------|---| | ABWn | ASTn | Wn1 | n1 Wn0 | Bus Width | Access States | Program Wait<br>States | | | 0 | 0 | _ | _ | 16 | 2 | 0 | | | | 1 | 0 | 0 | <u></u> | 3 | 0 | | | | | | | 1 | <del></del> | | 1 | | | | 1 | 0 | | | 2 | | | | | | 1 | <del></del> | | 3 | | | 1 | 0 | _ | _ | 8 | 2 | 0 | | | | 1 | 0 | 0 | <u></u> | 3 | 0 | | | | | | 1 | <u>—</u> | | 1 | | | | | 1 | 0 | <del></del> | | 2 | | | | | | 1 | <del></del> | | 3 | | # 7.3.3 Memory Interfaces The H8S/2626 Group and H8S/2623 Group memory interfaces comprise a basic bus interface that allows direct connection or ROM, SRAM, and so on, and a burst ROM interface that allows direct connection of burst ROM. The memory interface can be selected independently for each area. An area for which the basic bus interface is designated functions as normal space, and an area for which the burst ROM interface is designated functions as burst ROM space. # 7.3.4 Interface Specifications for Each Area The initial state of each area is basic bus interface, 3-state access space. The initial bus width is selected according to the operating mode. The bus specifications described here cover basic items only, and the sections on each memory interface (7.4, Basic Bus Interface, and 7.5, Burst ROM Interface) should be referred to for further details. **Area 0:** Area 0 includes on-chip ROM, and in ROM-disabled expansion mode, all of area 0 is external space. In ROM-enabled expansion mode, the space excluding on-chip ROM is external space. Either basic bus interface or burst ROM interface can be selected for area 0. **Areas 1 to 6:** In external expansion mode, all of areas 1 to 6 is external space. Only the basic bus interface can be used for areas 1 to 6. **Area 7:** Area 7 includes the on-chip RAM and internal I/O registers. In external expansion mode, the space excluding the on-chip RAM and internal I/O registers is external space. The on-chip RAM is enabled when the RAME bit in the system control register (SYSCR) is set to 1; when the RAME bit is cleared to 0, the on-chip RAM is disabled and the corresponding space becomes external space. Only the basic bus interface can be used for the area 7. # 7.4 Basic Bus Interface #### 7.4.1 Overview The basic bus interface enables direct connection of ROM, SRAM, and so on. The bus specifications can be selected with ABWCR, ASTCR, WCRH, and WCRL (see table 7.3). # 7.4.2 Data Size and Data Alignment Data sizes for the CPU and other internal bus masters are byte, word, and longword. The bus controller has a data alignment function, and when accessing external space, controls whether the upper data bus (D15 to D8) or lower data bus (D7 to D0) is used according to the bus specifications for the area being accessed (8-bit access space or 16-bit access space) and the data size. **8-Bit Access Space:** Figure 7.3 illustrates data alignment control for the 8-bit access space. With the 8-bit access space, the upper data bus (D15 to D8) is always used for accesses. The amount of data that can be accessed at one time is one byte: a word transfer instruction is performed as two byte accesses, and a longword transfer instruction, as four byte accesses. | | | Upper da<br><sub>L</sub> D15 | ta bus Lower o | data bus | |---------------|---------------------------------------------------------|------------------------------|----------------|----------| | Byte size | | | | | | Word size | 1st bus cycle<br>2nd bus cycle | | | | | Longword size | 1st bus cycle 2nd bus cycle 3rd bus cycle 4th bus cycle | | | | Figure 7.3 Access Sizes and Data Alignment Control (8-Bit Access Space) **16-Bit Access Space:** Figure 7.4 illustrates data alignment control for the 16-bit access space. With the 16-bit access space, the upper data bus (D15 to D8) and lower data bus (D7 to D0) are used for accesses. The amount of data that can be accessed at one time is one byte or one word, and a longword transfer instruction is executed as two word transfer instructions. In byte access, whether the upper or lower data bus is used is determined by whether the address is even or odd. The upper data bus is used for an even address, and the lower data bus for an odd address. Figure 7.4 Access Sizes and Data Alignment Control (16-Bit Access Space) #### Valid Strobes 7.4.3 Table 7.4 shows the data buses used and valid strobes for the access spaces. In a read, the $\overline{RD}$ signal is valid without discrimination between the upper and lower halves of the data bus. In a write, the $\overline{HWR}$ signal is valid for the upper half of the data bus, and the $\overline{LWR}$ signal for the lower half. **Table 7.4 Data Buses Used and Valid Strobes** | Area | Access<br>Size | Read/<br>Write | Address | Valid<br>Strobe | Upper Data Bus<br>(D15 to D8) | Lower data bus (D7 to D0) | |---------------|----------------|----------------|---------|-----------------|-------------------------------|---------------------------| | 8-bit access | Byte | Read | _ | RD | Valid | Invalid | | space | | Write | _ | HWR | _ | Hi-Z | | 16-bit access | Byte | Read | Even | RD | Valid | Invalid | | space | | | Odd | | Invalid | Valid | | | | Write | Even | HWR | Valid | Hi-Z | | | | | Odd | LWR | Hi-Z | Valid | | | Word | Read | _ | RD | Valid | Valid | | | | Write | _ | HWR, LWR | Valid | Valid | Notes: Hi-Z: High impedance. Invalid: Input state; input value is ignored. # 7.4.4 Basic Timing **8-Bit 2-State Access Space:** Figure 7.5 shows the bus timing for an 8-bit 2-state access space. When an 8-bit access space is accessed, the upper half (D15 to D8) of the data bus is used. The LWR pin is fixed high. Wait states cannot be inserted. Figure 7.5 Bus Timing for 8-Bit 2-State Access Space **8-Bit 3-State Access Space:** Figure 7.6 shows the bus timing for an 8-bit 3-state access space. When an 8-bit access space is accessed, the upper half (D15 to D8) of the data bus is used. The LWR pin is fixed high. Wait states can be inserted. Figure 7.6 Bus Timing for 8-Bit 3-State Access Space **16-Bit 2-State Access Space:** Figures 7.7 to 7.9 show bus timings for a 16-bit 2-state access space. When a 16-bit access space is accessed, the upper half (D15 to D8) of the data bus is used for the even address, and the lower half (D7 to D0) for the odd address. Wait states cannot be inserted. Figure 7.7 Bus Timing for 16-Bit 2-State Access Space (1) (Even Address Byte Access) Figure 7.8 Bus Timing for 16-Bit 2-State Access Space (2) (Odd Address Byte Access) Figure 7.9 Bus Timing for 16-Bit 2-State Access Space (3) (Word Access) **16-Bit 3-State Access Space:** Figures 7.10 to 7.12 show bus timings for a 16-bit 3-state access space. When a 16-bit access space is accessed, the upper half (D15 to D8) of the data bus is used for the even address, and the lower half (D7 to D0) for the odd address. Wait states can be inserted. Figure 7.10 Bus Timing for 16-Bit 3-State Access Space (1) (Even Address Byte Access) Figure 7.11 Bus Timing for 16-Bit 3-State Access Space (2) (Odd Address Byte Access) Figure 7.12 Bus Timing for 16-Bit 3-State Access Space (3) (Word Access) #### 7.4.5 Wait Control When accessing external space, the H8S/2626 Group or H8S/2623 Group can extend the bus cycle by inserting one or more wait states ( $T_w$ ). There are two ways of inserting wait states: program wait insertion and pin wait insertion using the $\overline{WAIT}$ pin. # **Program Wait Insertion** From 0 to 3 wait states can be inserted automatically between the T<sub>2</sub> state and T<sub>3</sub> state on an individual area basis in 3-state access space, according to the settings of WCRH and WCRL. #### **Pin Wait Insertion** Setting the WAITE bit in BCRL to 1 enables wait insertion by means of the $\overline{WAIT}$ pin. Program wait insertion is first carried out according to the settings in WCRH and WCRL. Then , if the $\overline{WAIT}$ pin is low at the falling edge of $\phi$ in the last $T_2$ or $T_w$ state, a $T_w$ state is inserted. If the $\overline{WAIT}$ pin is held low, $T_w$ states are inserted until it goes high. This is useful when inserting four or more $T_w$ states, or when changing the number of $T_w$ states for different external devices. The WAITE bit setting applies to all areas. Figure 7.13 shows an example of wait state insertion timing. Figure 7.13 Example of Wait State Insertion Timing The settings after a reset are: 3-state access, 3 program wait state insertion, and WAIT input disabled. # 7.5 Burst ROM Interface #### 7.5.1 Overview With the H8S/2626 Group and H8S/2623 Group, external space area 0 can be designated as burst ROM space, and burst ROM interfacing can be performed. The burst ROM space interface enables 16-bit configuration ROM with burst access capability to be accessed at high speed. Area 0 can be designated as burst ROM space by means of the BRSTRM bit in BCRH. Consecutive burst accesses of a maximum of 4 words or 8 words can be performed for CPU instruction fetches only. One or two states can be selected for burst access. # 7.5.2 Basic Timing The number of states in the initial cycle (full access) of the burst ROM interface is in accordance with the setting of the AST0 bit in ASTCR. Also, when the AST0 bit is set to 1, wait state insertion is possible. One or two states can be selected for the burst cycle, according to the setting of the BRSTS1 bit in BCRH. Wait states cannot be inserted. When area 0 is designated as burst ROM space, it becomes 16-bit access space regardless of the setting of the ABW0 bit in ABWCR. When the BRSTS0 bit in BCRH is cleared to 0, burst access of up to 4 words is performed; when the BRSTS0 bit is set to 1, burst access of up to 8 words is performed. The basic access timing for burst ROM space is shown in figures 7.14 (a) and (b). The timing shown in figure 7.14 (a) is for the case where the AST0 and BRSTS1 bits are both set to 1, and that in figure 7.14 (b) is for the case where both these bits are cleared to 0. Figure 7.14 (a) Example of Burst ROM Access Timing (When AST0 = BRSTS1 = 1) Figure 7.14 (b) Example of Burst ROM Access Timing (When AST0 = BRSTS1 = 0) #### 7.5.3 Wait Control As with the basic bus interface, either program wait insertion or pin wait insertion using the $\overline{\text{WAIT}}$ pin can be used in the initial cycle (full access) of the burst ROM interface. See section 7.4.5, Wait Control. Wait states cannot be inserted in a burst cycle. #### 7.6 **Idle Cycle** #### 7.6.1 Operation When the H8S/2626 Group or H8S/2623 Group accesses external space, it can insert a 1-state idle cycle (T<sub>1</sub>) between bus cycles in the following two cases: (1) when read accesses between different areas occur consecutively, and (2) when a write cycle occurs immediately after a read cycle. By inserting an idle cycle it is possible, for example, to avoid data collisions between ROM, with a long output floating time, and high-speed memory, I/O interfaces, and so on. ### (1) Consecutive Reads between Different Areas If consecutive reads between different areas occur while the ICIS1 bit in BCRH is set to 1, an idle cycle is inserted at the start of the second read cycle. Figure 7.15 shows an example of the operation in this case. In this example, bus cycle A is a read cycle from ROM with a long output floating time, and bus cycle B is a read cycle from SRAM, each being located in a different area. In (a), an idle cycle is not inserted, and a collision occurs in cycle B between the read data from ROM and that from SRAM. In (b), an idle cycle is inserted, and a data collision is prevented. Figure 7.15 Example of Idle Cycle Operation (1) # (2) Write after Read If an external write occurs after an external read while the ICISO bit in BCRH is set to 1, an idle cycle is inserted at the start of the write cycle. Figure 7.16 shows an example of the operation in this case. In this example, bus cycle A is a read cycle from ROM with a long output floating time, and bus cycle B is a CPU write cycle. In (a), an idle cycle is not inserted, and a collision occurs in cycle B between the read data from ROM and the CPU write data. In (b), an idle cycle is inserted, and a data collision is prevented. Figure 7.16 Example of Idle Cycle Operation (2) # 7.6.2 Pin States in Idle Cycle Table 7.5 shows pin states in an idle cycle. **Table 7.5 Pin States in Idle Cycle** | Pins | Pin State | |-----------|----------------------------| | A23 to A0 | Contents of next bus cycle | | D15 to D0 | High impedance | | ĀS | High | | RD | High | | HWR | High | | LWR | High | # 7.7 Write Data Buffer Function The H8S/2626 Group and H8S/2623 Group have a write data buffer function in the external data bus. Using the write data buffer function enables external writes to be executed in parallel with internal accesses. The write data buffer function is made available by setting the WDBE bit in BCRL to 1. Figure 7.17 shows an example of the timing when the write data buffer function is used. When this function is used, if an external write continues for 2 states or longer, and there is an internal access next, only an external write is executed in the first state, but from the next state onward an internal access (on-chip memory or internal I/O register read/write) is executed in parallel with the external write rather than waiting until it ends. Figure 7.17 Example of Timing when Write Data Buffer Function is Used # 7.8 Bus Release #### 7.8.1 Overview The H8S/2626 Group and H8S/2623 Group can release the external bus in response to a bus request from an external device. In the external bus released state, the internal bus master continues to operate as long as there is no external access. If an internal bus master wants to make an external access in the external bus released state, it can issue a bus request off-chip. # 7.8.2 Operation In external expansion mode, the bus can be released to an external device by setting the BRLE bit in BCRL to 1. Driving the $\overline{BREQ}$ pin low issues an external bus request to the H8S/2626 Group or H8S/2623 Group. When the $\overline{BREQ}$ pin is sampled, at the prescribed timing the $\overline{BACK}$ pin is driven low, and the address bus, data bus, and bus control signals are placed in the high-impedance state, establishing the external bus-released state. In the external bus released state, an internal bus master can perform accesses using the internal bus. When an internal bus master wants to make an external access, it temporarily defers activation of the bus cycle, and waits for the bus request from the external bus master to be dropped. If the BREQOE bit in BCRL is set to 1, when an internal bus master wants to make an external access in the external bus released state, the $\overline{BREQO}$ pin is driven low and a request can be made off-chip to drop the bus request. When the $\overline{BREQ}$ pin is driven high, the $\overline{BACK}$ pin is driven high at the prescribed timing and the external bus released state is terminated. If an external bus release request and internal bus master external access occur simultaneously, the order of priority is as follows: $(High)\ External\ bus\ release > Internal\ bus\ master\ external\ access\ (Low)$ # 7.8.3 Pin States in External Bus Released State Table 7.6 shows pin states in the external bus released state. **Table 7.6** Pin States in Bus Released State | Pins | Pin State | |-----------|----------------| | A23 to A0 | High impedance | | D15 to D0 | High impedance | | ĀS | High impedance | | RD | High impedance | | HWR | High impedance | | LWR | High impedance | # 7.8.4 Transition Timing Figure 7.18 shows the timing for transition to the bus-released state. Figure 7.18 Bus-Released State Transition Timing # 7.8.5 Usage Note If MSTPCR is set to H'FFFFFF or H'EFFFFF and a transition is made to sleep mode, the external bus release function will halt. Therefore, these values should not be set in MSTPCR if the external bus release function is to be used in sleep mode. ### 7.9 Bus Arbitration #### 7.9.1 Overview The H8S/2626 Group and H8S/2623 Group have a bus arbiter that arbitrates bus master operations. There are two bus masters, the CPU and DTC, which perform read/write operations when they have possession of the bus. Each bus master requests the bus by means of a bus request signal. The bus arbiter determines priorities at the prescribed timing, and permits use of the bus by means of a bus request acknowledge signal. The selected bus master then takes possession of the bus and begins its operation. # 7.9.2 Operation The bus arbiter detects the bus masters' bus request signals, and if the bus is requested, sends a bus request acknowledge signal to the bus master making the request. If there are bus requests from more than one bus master, the bus request acknowledge signal is sent to the one with the highest priority. When a bus master receives the bus request acknowledge signal, it takes possession of the bus until that signal is canceled. The order of priority of the bus masters is as follows: An internal bus access by an internal bus master, and external bus release, can be executed in parallel. In the event of simultaneous external bus release request, and internal bus master external access request generation, the order of priority is as follows: (High) External bus release > Internal bus master external access (Low) ### 7.9.3 Bus Transfer Timing Even if a bus request is received from a bus master with a higher priority than that of the bus master that has acquired the bus and is currently operating, the bus is not necessarily transferred immediately. There are specific times at which each bus master can relinquish the bus. **CPU:** The CPU is the lowest-priority bus master, and if a bus request is received from the DTC, the bus arbiter transfers the bus to the bus master that issued the request. The timing for transfer of the bus is as follows: - The bus is transferred at a break between bus cycles. However, if a bus cycle is executed in discrete operations, as in the case of a longword-size access, the bus is not transferred between the operations. See appendix A.5, Bus States During Instruction Execution, for timings at which the bus is not transferred. - If the CPU is in sleep mode, it transfers the bus immediately. **DTC:** The DTC sends the bus arbiter a request for the bus when an activation request is generated. The DTC can release the bus after a vector read, a register information read (3 states), a single data transfer, or a register information write (3 states). It does not release the bus during a register information read (3 states), a single data transfer, or a register information write (3 states). # 7.10 Resets and the Bus Controller In a reset, the H8S/2626 Group or H8S/2623 Group, including the bus controller, enters the reset state at that point, and an executing bus cycle is discontinued. # Section 8 Data Transfer Controller (DTC) # 8.1 Overview The H8S/2626 Group and H8S/2623 Group include a data transfer controller (DTC). The DTC can be activated by an interrupt or software, to transfer data. #### 8.1.1 Features The features of the DTC are: - Transfer possible over any number of channels - Transfer information is stored in memory - One activation source can trigger a number of data transfers (chain transfer) - Wide range of transfer modes - Normal, repeat, and block transfer modes available - Incrementing, decrementing, and fixing of source and destination addresses can be selected - Direct specification of 16-Mbyte address space possible - 24-bit transfer source and destination addresses can be specified - Transfer can be set in byte or word units - A CPU interrupt can be requested for the interrupt that activated the DTC - An interrupt request can be issued to the CPU after one data transfer ends - An interrupt request can be issued to the CPU after the specified data transfers have completely ended - Activation by software is possible - Module stop mode can be set - The initial setting enables DTC registers to be accessed. DTC operation is halted by setting module stop mode. # 8.1.2 Block Diagram Figure 8.1 shows a block diagram of the DTC. The DTC's register information is stored in the on-chip RAM\*. A 32-bit bus connects the DTC to the on-chip RAM (1 kbyte), enabling 32-bit/1-state reading and writing of the DTC register information. Note: \* When the DTC is used, the RAME bit in SYSCR must be set to 1. Figure 8.1 Block Diagram of DTC # 8.1.3 Register Configuration Table 8.1 summarizes the DTC registers. **Table 8.1 DTC Registers** | Name | Abbreviation | R/W | Initial Value | Address*1 | |----------------------------------|--------------|-----------|---------------|------------------| | DTC mode register A | MRA | *2 | Undefined | *3 | | DTC mode register B | MRB | *2 | Undefined | *3 | | DTC source address register | SAR | <u>*2</u> | Undefined | *3 | | DTC destination address register | DAR | *2 | Undefined | *3 | | DTC transfer count register A | CRA | *2 | Undefined | *3 | | DTC transfer count register B | CRB | *2 | Undefined | *3 | | DTC enable registers | DTCER | R/W | H'00 | H'FE16 to H'FE1C | | DTC vector register | DTVECR | R/W | H'00 | H'FE1F | | Module stop control register | MSTPCRA | R/W | H'3F | H'FDE8 | Notes: 1. Lower 16 bits of the address. - 2. Registers within the DTC cannot be read or written to directly. - Register information is located in on-chip RAM addresses H'EBC0 to H'EFBF. It cannot be located in external memory space. When the DTC is used, the RAME bit in SYSCR must be set to 1. # **8.2** Register Descriptions # 8.2.1 DTC Mode Register A (MRA) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | | | SM1 | SM0 | DM1 | DM0 | MD1 | MD0 | DTS | Sz | | Initial va | lue : | Unde- | | | fined | R/W | : | _ | _ | _ | _ | _ | _ | _ | _ | MRA is an 8-bit register that controls the DTC operating mode. Bits 7 and 6—Source Address Mode 1 and 0 (SM1, SM0): These bits specify whether SAR is to be incremented, decremented, or left fixed after a data transfer. | Bit 7 | Bit 6 | | |-------|-------|----------------------------------------------------------------------------| | SM1 | SM0 | Description | | 0 | _ | SAR is fixed | | 1 | 0 | SAR is incremented after a transfer (by +1 when Sz = 0; by +2 when Sz = 1) | | | 1 | SAR is decremented after a transfer (by -1 when Sz = 0; by -2 when Sz = 1) | **Bits 5 and 4—Destination Address Mode 1 and 0 (DM1, DM0):** These bits specify whether DAR is to be incremented, decremented, or left fixed after a data transfer. | Bit 5 | Bit 4 | | |-------|-------|----------------------------------------------------------------------------| | DM1 | DM0 | Description | | 0 | _ | DAR is fixed | | 1 | 0 | DAR is incremented after a transfer (by +1 when Sz = 0; by +2 when Sz = 1) | | | 1 | DAR is decremented after a transfer (by -1 when Sz = 0; by -2 when Sz = 1) | Bits 3 and 2—DTC Mode (MD1, MD0): These bits specify the DTC transfer mode. | Bit 3 | Bit 2 | | |-------|-------|---------------------| | MD1 | MD0 | Description | | 0 | 0 | Normal mode | | | 1 | Repeat mode | | 1 | 0 | Block transfer mode | | | 1 | | **Bit 1—DTC Transfer Mode Select (DTS):** Specifies whether the source side or the destination side is set to be a repeat area or block area, in repeat mode or block transfer mode. ### Bit 1 | DTS | | |-----|-----------------------------------------------| | 0 | Destination side is repeat area or block area | | 1 | Source side is repeat area or block area | Bit 0—DTC Data Transfer Size (Sz): Specifies the size of data to be transferred. ### Bit 0 | Sz | Description | | |----|--------------------|--| | 0 | Byte-size transfer | | | 1 | Word-size transfer | | # 8.2.2 DTC Mode Register B (MRB) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |-----------|-------|-------|-------|-------|-------|-------|-------|-------|-------|---| | | | CHNE | DISEL | _ | | _ | _ | _ | | | | Initial v | alue: | Unde- | | | | fined | | R/W | : | _ | _ | _ | _ | _ | _ | _ | _ | | MRB is an 8-bit register that controls the DTC operating mode. **Bit 7—DTC Chain Transfer Enable (CHNE):** Specifies chain transfer. With chain transfer, a number of data transfers can be performed consecutively in response to a single transfer request. In data transfer with CHNE set to 1, determination of the end of the specified number of transfers, clearing of the interrupt source flag, and clearing of DTCER is not performed. Bit 7 | CHNE | Description | |------|---------------------------------------------------------------------------------| | 0 | End of DTC data transfer (activation waiting state is entered) | | 1 | DTC chain transfer (new register information is read, then data is transferred) | **Bit 6—DTC Interrupt Select (DISEL):** Specifies whether interrupt requests to the CPU are disabled or enabled after a data transfer. Bit 6 | DISEL | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | After a data transfer ends, the CPU interrupt is disabled unless the transfer counter is 0 (the DTC clears the interrupt source flag of the activating interrupt to 0) | | 1 | After a data transfer ends, the CPU interrupt is enabled (the DTC does not clear the interrupt source flag of the activating interrupt to 0) | **Bits 5 to 0—Reserved:** These bits have no effect on DTC operation in the H8S/2626 Group and H8S/2623 Group, and should always be written with 0. # 8.2.3 DTC Source Address Register (SAR) | Bit | : | 23 | 22 | 21 | 20 | 19 | <br>4 | 3 | 2 | 1 | 0 | | | | |--------------|----|-------|-------|-------|-------|-------|-------------------------------|-------|-------|-------|-------|--|--|--| | | | | | | | | | | | | | | | | | Initial valu | e: | Unde- | | | | | <br>Unde-Unde-Unde-Unde-Unde- | | | | | | | | | | | fined | | | | R/W | : | _ | _ | _ | _ | _ | <br>_ | _ | _ | _ | _ | | | | SAR is a 24-bit register that designates the source address of data to be transferred by the DTC. For word-size transfer, specify an even source address. # 8.2.4 DTC Destination Address Register (DAR) | Bit | : | 23 | 22 | 21 | 20 | 19 | <br>4 | 3 | 2 | 1 | 0 | | | |---------------|---|-------|-------|-------|-------|-------|--------------------------|-------|-------|-------|-------|--|--| | | | | | | | | | | | | | | | | Initial value | : | Unde- | Unde- | Unde- | Unde- | Unde- | <br>Unde-Unde-Unde-Unde- | | | | | | | | | | fined | | | R/W | : | _ | _ | _ | _ | _ | <br>_ | _ | _ | _ | _ | | | DAR is a 24-bit register that designates the destination address of data to be transferred by the DTC. For word-size transfer, specify an even destination address. # 8.2.5 DTC Transfer Count Register A (CRA) CRA is a 16-bit register that designates the number of times data is to be transferred by the DTC. In normal mode, the entire CRA functions as a 16-bit transfer counter (1 to 65,536). It is decremented by 1 every time data is transferred, and transfer ends when the count reaches H'0000. In repeat mode or block transfer mode, the CRA is divided into two parts: the upper 8 bits (CRAH) and the lower 8 bits (CRAL). CRAH holds the number of transfers while CRAL functions as an 8-bit transfer counter (1 to 256). CRAL is decremented by 1 every time data is transferred, and the contents of CRAH are sent when the count reaches H'00. This operation is repeated. # 8.2.6 DTC Transfer Count Register B (CRB) | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | | | | | | | | | | | | | | | | | | | | Initial value: | | Unde- | | | fined | R/W | : | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | CRB is a 16-bit register that designates the number of times data is to be transferred by the DTC in block transfer mode. It functions as a 16-bit transfer counter (1 to 65,536) that is decremented by 1 every time data is transferred, and transfer ends when the count reaches H'0000. # 8.2.7 DTC Enable Registers (DTCER) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | | | DTCE7 | DTCE6 | DTCE5 | DTCE4 | DTCE3 | DTCE2 | DTCE1 | DTCE0 | | Initial va | alue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W The DTC enable registers comprise seven 8-bit readable/writable registers, DTCERA to DTCERG, with bits corresponding to the interrupt sources that can control enabling and disabling of DTC activation. These bits enable or disable DTC service for the corresponding interrupt sources. The DTC enable registers are initialized to H'00 by a reset and in hardware standby mode. # Bit n—DTC Activation Enable (DTCEn) | DTCEn | Description | | |-------|-----------------------------------------------------------------------|-----------------| | 0 | DTC activation by this interrupt is disabled | (Initial value) | | | [Clearing conditions] | | | | When the DISEL bit is 1 and the data transfer has ended | | | | <ul> <li>When the specified number of transfers have ended</li> </ul> | | | 1 | DTC activation by this interrupt is enabled | | | | [Holding condition] | | | | When the DISEL bit is 0 and the specified number of transfers have r | not ended | | | | (n = 7 to 0) | A DTCE bit can be set for each interrupt source that can activate the DTC. The correspondence between interrupt sources and DTCE bits is shown in table 8.4, together with the vector number generated for each interrupt controller. For DTCE bit setting, use bit manipulation instructions such as BSET and BCLR for reading and writing. If all interrupts are masked, multiple activation sources can be set at one time by writing data after executing a dummy read on the relevant register. ## 8.2.8 DTC Vector Register (DTVECR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|------|---------|---------|---------|---------|---------|---------|---------|---------| | | | SWDTE | DTVEC6 | DTVEC5 | DTVEC4 | DTVEC3 | DTVEC2 | DTVEC1 | DTVEC0 | | Initial va | lue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/(W)*1 | R/(W)*2 - Notes: 1. Only 1 can be written to the SWDTE bit. - 2. Bits DTVEC6 to DTVEC0 can be written to when SWDTE = 0. DTVECR is an 8-bit readable/writable register that enables or disables DTC activation by software, and sets a vector number for the software activation interrupt. DTVECR is initialized to H'00 by a reset and in hardware standby mode. **Bit 7—DTC Software Activation Enable (SWDTE):** Enables or disables DTC activation by software. | _ | • . | _ | |---|-----|---| | ĸ | 18 | 7 | | | | | | SWDTE | Description | | | | | | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--|--|--|--| | 0 | DTC software activation is disabled (Initial v | | | | | | | | [Clearing conditions] | | | | | | | | When the DISEL bit is 0 and the specified number of transfers have not ended | | | | | | | | <ul> <li>When 0 s written to the DISEL bit after a software-activated data transfer of interrupt (SWDTEND) request has been sent to the CPU</li> </ul> | end | | | | | | 1 | DTC software activation is enabled | | | | | | | | [Holding conditions] | | | | | | | | <ul> <li>When the DISEL bit is 1 and data transfer has ended</li> </ul> | | | | | | | | <ul> <li>When the specified number of transfers have ended</li> </ul> | | | | | | | | During data transfer due to software activation | | | | | | Bits 6 to 0—DTC Software Activation Vectors 6 to 0 (DTVEC6 to DTVEC0): These bits specify a vector number for DTC software activation. The vector address is expressed as H'0400 + ((vector number) << 1). <<1 indicates a one-bit left-shift. For example, when DTVEC6 to DTVEC0 = H'10, the vector address is H'0420. # 8.2.9 Module Stop Control Register A (MSTPCRA) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|--------|--------|--------|--------|--------|--------|--------|--------| | | MSTPA7 | MSTPA6 | MSTPA5 | MSTPA4 | MSTPA3 | MSTPA2 | MSTPA1 | MSTPA0 | | Initial value | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W MSTPCRA is an 8-bit readable/writable register that performs module stop mode control. When the MSTPA6 bit in MSTPCRA is set to 1, the DTC operation stops at the end of the bus cycle and a transition is made to module stop mode. However, 1 cannot be written in the MSTPA6 bit while the DTC is operating. For details, see sections 21A.5, 21B.5, Module Stop Mode. MSTPCRA is initialized to H'3F by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 6—Module Stop (MSTPA6): Specifies the DTC module stop mode. #### Bit 6 | MSTPA6 | | | |--------|------------------------------|-----------------| | 0 | DTC module stop mode cleared | (Initial value) | | 1 | DTC module stop mode set | | # 8.3 Operation #### 8.3.1 Overview When activated, the DTC reads register information that is already stored in memory and transfers data on the basis of that register information. After the data transfer, it writes updated register information back to memory. Pre-storage of register information in memory makes it possible to transfer data over any required number of channels. Setting the CHNE bit to 1 makes it possible to perform a number of transfers with a single activation. Figure 8.2 shows a flowchart of DTC operation. Figure 8.2 Flowchart of DTC Operation The DTC transfer mode can be normal mode, repeat mode, or block transfer mode. The 24-bit SAR designates the DTC transfer source address and the 24-bit DAR designates the transfer destination address. After each transfer, SAR and DAR are independently incremented, decremented, or left fixed. Table 8.2 outlines the functions of the DTC. Table 8.2 DTC Functions | | | Address Registers | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------------|--| | Transfer Mode | Activation Source | Transfer<br>Source | Transfer<br>Destination | | | <ul> <li>Normal mode <ul> <li>One transfer request transfers one byte or one word</li> <li>Memory addresses are incremented or decremented by 1 or 2</li> <li>Up to 65,536 transfers possible</li> </ul> </li> <li>Repeat mode <ul> <li>One transfer request transfers one byte or one word</li> <li>Memory addresses are incremented</li> </ul> </li> </ul> | <ul> <li>IRQ</li> <li>TPU TGI</li> <li>SCI TXI or RXI</li> <li>A/D converter ADI</li> <li>Software</li> <li>HCAN RM0</li> </ul> | 24 bits | 24 bits | | | or decremented by 1 or 2 — After the specified number of transfers (1 to 256), the initial state resumes and operation continues • Block transfer mode | | | | | | <ul> <li>One transfer request transfers a block of the specified size</li> <li>Block size is from 1 to 256 bytes or words</li> <li>Up to 65,536 transfers possible</li> <li>A block area can be designated at either the source or destination</li> </ul> | | | | | ## **8.3.2** Activation Sources The DTC operates when activated by an interrupt or by a write to DTVECR by software. An interrupt request can be directed to the CPU or DTC, as designated by the corresponding DTCER bit. An interrupt becomes a DTC activation source when the corresponding bit is set to 1, and a CPU interrupt source when the bit is cleared to 0. At the end of a data transfer (or the last consecutive transfer in the case of chain transfer), the activation source or corresponding DTCER bit is cleared. Table 8.3 shows activation source and DTCER clearance. The activation source flag, in the case of RXIO, for example, is the RDRF flag of SCIO. Table 8.3 Activation Source and DTCER Clearance | Activation Source | When the DISEL Bit Is 0 and<br>the Specified Number of<br>Transfers Have Not Ended | When the DISEL Bit Is 1, or when the Specified Number of Transfers Have Ended | | |----------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--| | Software activation | The SWDTE bit is cleared to 0 | The SWDTE bit remains set to 1 | | | | | An interrupt is issued to the CPU | | | Interrupt activation | The corresponding DTCER bit remains set to 1 | The corresponding DTCER bit is cleared to 0 | | | | The activation source flag is | The activation source flag remains set to 1 | | | | cleared to 0 | A request is issued to the CPU for the activation source interrupt | | Figure 8.3 shows a block diagram of activation source control. For details see section 5, Interrupt Controller. Figure 8.3 Block Diagram of DTC Activation Source Control When an interrupt has been designated a DTC activation source, existing CPU mask level and interrupt controller priorities have no effect. If there is more than one activation source at the same time, the DTC operates in accordance with the default priorities. #### 8.3.3 DTC Vector Table Figure 8.4 shows the correspondence between DTC vector addresses and register information. Table 8.4 shows the correspondence between activation and vector addresses. When the DTC is activated by software, the vector address is obtained from: H'0400 + (DTVECR[6:0] << 1) (where << 1 indicates a 1-bit left shift). For example, if DTVECR is H'10, the vector address is H'0420. The DTC reads the start address of the register information from the vector address set for each activation source, and then reads the register information from that start address. The register information can be placed at predetermined addresses in the on-chip RAM. The start address of the register information should be an integral multiple of four. The configuration of the vector address is the same in both normal\* and advanced modes, a 2-byte unit being used in both cases. These two bytes specify the lower bits of the address in the on-chip RAM. Note: \* Not available in the H8S/2626 Group or H8S/2623 Group. Figure 8.4 Correspondence between DTC Vector Address and Register Information Table 8.4 Interrupt Sources, DTC Vector Addresses, and Corresponding DTCEs | Interrupt Source | Origin of<br>Interrupt<br>Source | Vector<br>Number | Vector<br>Address | DTCE* | Priority | |------------------------------------------|----------------------------------|------------------|----------------------------------|--------|----------| | Write to DTVECR | Software | DTVECR | H'0400+<br>(DTVECR<br>[6:0] <<1) | _ | High | | IRQ0 | External pin | 16 | H'0420 | DTCEA7 | _ | | IRQ1 | | 17 | H'0422 | DTCEA6 | _ | | IRQ2 | <u> </u> | 18 | H'0424 | DTCEA5 | _ | | IRQ3 | <u> </u> | 19 | H'0426 | DTCEA4 | _ | | IRQ4 | <u> </u> | 20 | H'0428 | DTCEA3 | _ | | IRQ5 | <u> </u> | 21 | H'042A | DTCEA2 | _ | | Reserved | | 22 | H'042C | DTCEA1 | _ | | | | 23 | H'042E | DTCEA0 | _ | | ADI (A/D conversion end) | A/D | 28 | H'0438 | DTCEB6 | _ | | TGI0A (GR0A compare match/input capture) | TPU<br>channel 0 | 32 | H'0440 | DTCEB5 | _ | | TGI0B (GR0B compare match/input capture) | | 33 | H'0442 | DTCEB4 | _ | | TGI0C (GR0C compare match/input capture) | | 34 | H'0444 | DTCEB3 | _ | | TGI0D (GR0D compare match/input capture) | | 35 | H'0446 | DTCEB2 | _ | | TGI1A (GR1A compare match/input capture) | TPU<br>channel 1 | 40 | H'0450 | DTCEB1 | _ | | TGI1B (GR1B compare match/input capture) | | 41 | H'0452 | DTCEB0 | _ | | TGI2A (GR2A compare match/input capture) | TPU<br>channel 2 | 44 | H'0458 | DTCEC7 | | | TGI2B (GR2B compare match/input capture) | | 45 | H'045A | DTCEC6 | ↓<br>Low | | TGI3A (GR3A compare match/input capture) TPU channel 3 48 H'0460 DTCEC5 High input capture) TGI3B (GR3B compare match/input capture) 50 H'0462 DTCEC3 TGI3D (GR3D compare match/input capture) 51 H'0466 DTCEC2 TGI4A (GR4A compare match/input capture) TPU channel 4 57 H'0472 DTCEC0 TGI5A (GR5A compare match/input capture) TPU channel 5 60 H'0478 DTCED5 TGI5A (GR5A compare match/input capture) TPU channel 5 61 H'047A DTCED4 Reserved — 64 H'0480 DTCED3 65 H'0482 DTCED4 68 H'0488 DTCED4 69 H'048A DTCED0 72 H'0490 DTCEE7 73 H'0492 DTCEE6 74 H'0494 DTCEE5 75 H'0496 DTCEE4 RXI0 (reception complete 0) SCI 81 H'04A2 DTCEE3 7XI1 (transmit data empty 0) channel 0 85 H'04 | Interrupt Source | Origin of<br>Interrupt<br>Source | Vector<br>Number | Vector<br>Address | DTCE* | Priority | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------------------------|------------------|-------------------|--------|-----------------| | TGI3C (GR3C compare match/input capture) TGI3D (GR3D compare match/input capture) TGI3D (GR3D compare match/input capture) TGI4A (GR4A compare match/input capture) TGI4B (GR4B compare match/input capture) TGI4B (GR4B compare match/input capture) TGI5A (GR5A compare match/input capture) TGI5B (GR5B compare match/input capture) TGI5B (GR5B compare match/input capture) TGI5B (GR5B compare match/input capture) TGI5B (GR5B compare match/input capture) TGI5B (GR5B compare match/input capture) TPU | • | _ | 48 | H'0460 | DTCEC5 | High<br><b></b> | | TGI3D (GR3D compare match/input capture) | • | | 49 | H'0462 | DTCEC4 | _ | | TGI4A (GR4A compare match/input capture) | | | 50 | H'0464 | DTCEC3 | | | TGI4B (GR4B compare match/input capture) | • | | 51 | H'0466 | DTCEC2 | _ | | TGI5A (GR5A compare match/input capture) | • | _ | 56 | H'0470 | DTCEC1 | _ | | TGI5B (GR5B compare match/input capture) Channel 5 61 | • | | 57 | H'0472 | DTCEC0 | _ | | Reserved H'0480 DTCED3 65 H'0482 DTCED2 68 H'0488 DTCED1 69 H'048A DTCED0 72 H'0490 DTCEE7 73 H'0492 DTCEE6 74 H'0494 DTCEE5 75 H'0496 DTCEE4 RXI0 (transmit data empty 0) Channel 0 82 H'04A4 DTCEE2 RXI1 (transmit data empty 1) Channel 1 86 H'04AC DTCEE0 RXI2 (transmit data empty 2) Channel 2 90 H'04B4 DTCEF6 RXI2 (transmit data empty 2) RXI2 (transmit data empty 2) Channel 2 FV FV FV FV FV FV FV | | | 60 | H'0478 | DTCED5 | | | RXI0 (reception complete 0) SCI RXI1 (reception complete 1) SCI RXI1 (transmit data empty 1) SCI Channel 1 RXI2 (reception complete 2) SCI RXI2 (transmit data empty 2) SCI RXI2 (transmit data empty 2) SCI RXI2 (transmit data empty 2) SCI RXI3 (transmit data empty 2) SCI RXI4 (transmit data empty 3) SCI RXI5 (transmit data empty 4) SCI RXI6 (transmit data empty 5) SCI RXI7 (transmit data empty 6) SCI RXI8 (transmit data empty 7) SCI RXI9 (transmit data empty 8) SCI RXI9 (transmit data empty 9) SCI RXI9 (transmit data empty 6) SCI RXI9 (transmit data empty 6) SCI RXI9 (transmit data empty 6) SCI RXI9 (transmit data empty 6) SCI RXI9 (transmit data empty 7) SCI RXI9 (transmit data empty 8) SCI RXI9 (transmit data empty 9) | • | | 61 | H'047A | DTCED4 | _ | | 68 | Reserved | _ | 64 | H'0480 | DTCED3 | _ | | RXI0 (reception complete 0) SCI Channel 0 SCI TXI1 (transmit data empty 1) SCI Channel 1 SCI Channel 2 SCI RXI2 (transmit data empty 2) SCI RXI2 (transmit data empty 2) SCI RXI2 (transmit data empty 2) SCI RXI3 (transmit data empty 2) SCI RXI4 (transmit data empty 3) SCI RXI4 (transmit data empty 4) SCI RXI5 (transmit data empty 5) SCI RXI6 (transmit data empty 6) SCI RXI7 (transmit data empty 6) SCI RXI8 (transmit data empty 7) SCI RXI9 (transmit data empty 8) SCI RXI9 (transmit data empty 8) SCI RXI9 (transmit data empty 8) SCI RXI9 (transmit data empty 8) SCI RXI9 (transmit data empty 8) SCI RXI9 (transmit data empty 9) | | | 65 | H'0482 | DTCED2 | _ | | T2 | | | 68 | H'0488 | DTCED1 | _ | | 73 | | | 69 | H'048A | DTCED0 | _ | | 74 | | | 72 | H'0490 | DTCEE7 | _ | | RXI0 (reception complete 0) SCI 81 | | | 73 | H'0492 | DTCEE6 | _ | | RXI0 (reception complete 0) SCI Channel 0 RXI10 (transmit data empty 0) RXI1 (reception complete 1) SCI Channel 1 SCI SCI Example 1 SCI SCI SCI SCI SCI SCI SCI SCI SCI SC | | | 74 | H'0494 | DTCEE5 | _ | | TXI0 (transmit data empty 0) RXI1 (reception complete 1) Channel 0 RXI1 (reception complete 1) SCI Channel 1 RXI2 (reception complete 2) RXI2 (reception complete 2) SCI Channel 2 RXI2 (transmit data empty 2) SCI Channel 2 RXI2 (transmit data empty 2) RXI2 (transmit data empty 2) RXI2 (transmit data empty 2) | | | 75 | H'0496 | DTCEE4 | _ | | RXI1 (reception complete 1) TXI1 (transmit data empty 1) SCI channel 1 RXI2 (reception complete 2) SCI RXI2 (transmit data empty 2) SCI Channel 2 SCI RXI2 (transmit data empty 2) SCI Channel 2 SCI RXI2 (transmit data empty 2) SCI Channel 2 B9 H'04B4 DTCEE0 H'04B4 DTCEF6 | RXI0 (reception complete 0) | | 81 | H'04A2 | DTCEE3 | _ | | TXI1 (transmit data empty 1) Channel 1 RXI2 (reception complete 2) TXI2 (transmit data empty 2) Channel 2 SCI Channel 2 B9 H'04B2 DTCEF7 TXI2 (transmit data empty 2) | TXI0 (transmit data empty 0) | channel 0 | 82 | H'04A4 | DTCEE2 | _ | | RXI2 (reception complete 2) SCI 89 H'04B2 DTCEF7 TXI2 (transmit data empty 2) RXI2 (transmit data empty 2) SCI 89 H'04B4 DTCEF6 | RXI1 (reception complete 1) | | 85 | H'04AA | DTCEE1 | _ | | TXI2 (transmit data empty 2) channel 2 90 H'04B4 DTCEF6 | TXI1 (transmit data empty 1) | channel 1 | 86 | H'04AC | DTCEE0 | _ | | TAI2 (transmit data empty 2) | RXI2 (reception complete 2) | | 89 | H'04B2 | DTCEF7 | _ | | RMO HCAN 106 H'04D4 DTCEG5 Low | TXI2 (transmit data empty 2) | channel 2 | 90 | H'04B4 | DTCEF6 | _ | | | RM0 | HCAN | 106 | H'04D4 | DTCEG5 | Low | Note: \* DTCE bits with no corresponding interrupt are reserved, and should be written with 0. # 8.3.4 Location of Register Information in Address Space Figure 8.5 shows how the register information should be located in the address space. Locate the MRA, SAR, MRB, DAR, CRA, and CRB registers, in that order, from the start address of the register information (contents of the vector address). In the case of chain transfer, register information should be located in consecutive areas. Locate the register information in the on-chip RAM (addresses: H'FFEBC0 to H'FFEFBF). Figure 8.5 Location of Register Information in Address Space # 8.3.5 Normal Mode In normal mode, one operation transfers one byte or one word of data. From 1 to 65,536 transfers can be specified. Once the specified number of transfers have ended, a CPU interrupt can be requested. Table 8.5 lists the register information in normal mode and figure 8.6 shows memory mapping in normal mode. **Table 8.5** Register Information in Normal Mode | Name | Abbreviation | Function | |----------------------------------|--------------|--------------------------------| | DTC source address register | SAR | Designates source address | | DTC destination address register | DAR | Designates destination address | | DTC transfer count register A | CRA | Designates transfer count | | DTC transfer count register B | CRB | Not used | Figure 8.6 Memory Mapping in Normal Mode # 8.3.6 Repeat Mode In repeat mode, one operation transfers one byte or one word of data. From 1 to 256 transfers can be specified. Once the specified number of transfers have ended, the initial state of the transfer counter and the address register specified as the repeat area is restored, and transfer is repeated. In repeat mode the transfer counter value does not reach H'00, and therefore CPU interrupts cannot be requested when DISEL = 0. Table 8.6 lists the register information in repeat mode and figure 8.7 shows memory mapping in repeat mode. **Table 8.6** Register Information in Repeat Mode | Name | Abbreviation | Function | |----------------------------------|--------------|--------------------------------| | DTC source address register | SAR | Designates source address | | DTC destination address register | DAR | Designates destination address | | DTC transfer count register AH | CRAH | Holds number of transfers | | DTC transfer count register AL | CRAL | Designates transfer count | | DTC transfer count register B | CRB | Not used | Figure 8.7 Memory Mapping in Repeat Mode #### 8.3.7 Block Transfer Mode In block transfer mode, one operation transfers one block of data. Either the transfer source or the transfer destination is designated as a block area. The block size is 1 to 256. When the transfer of one block ends, the initial state of the block size counter and the address register specified as the block area is restored. The other address register is then incremented, decremented, or left fixed. From 1 to 65,536 transfers can be specified. Once the specified number of transfers have ended, a CPU interrupt is requested. Table 8.7 lists the register information in block transfer mode and figure 8.8 shows memory mapping in block transfer mode. **Table 8.7** Register Information in Block Transfer Mode | Name | Abbreviation | Function | |----------------------------------|--------------|--------------------------------| | DTC source address register | SAR | Designates source address | | DTC destination address register | DAR | Designates destination address | | DTC transfer count register AH | CRAH | Holds block size | | DTC transfer count register AL | CRAL | Designates block size count | | DTC transfer count register B | CRB | Transfer count | Figure 8.8 Memory Mapping in Block Transfer Mode #### 8.3.8 Chain Transfer Setting the CHNE bit to 1 enables a number of data transfers to be performed consectutively in response to a single transfer request. SAR, DAR, CRA, CRB, MRA, and MRB, which define data transfers, can be set independently. Figure 8.9 shows the memory map for chain transfer. Figure 8.9 Chain Transfer Memory Map In the case of transfer with CHNE set to 1, an interrupt request to the CPU is not generated at the end of the specified number of transfers or by setting of the DISEL bit to 1, and the interrupt source flag for the activation source is not affected. # 8.3.9 Operation Timing Figures 8.10 to 8.12 show an example of DTC operation timing. Figure 8.10 DTC Operation Timing (Example in Normal Mode or Repeat Mode) Figure 8.11 DTC Operation Timing (Example of Block Transfer Mode, with Block Size of 2) Figure 8.12 DTC Operation Timing (Example of Chain Transfer) ## **8.3.10** Number of DTC Execution States Table 8.8 lists execution statuses for a single DTC data transfer, and table 8.9 shows the number of states required for each execution status. **Table 8.8 DTC Execution Statuses** | Mode | Vector Read<br>I | Register Information<br>Read/Write<br>J | Data Read<br>K | Data Write<br>L | Internal<br>Operations<br>M | |----------------|------------------|-----------------------------------------|----------------|-----------------|-----------------------------| | Normal | 1 | 6 | 1 | 1 | 3 | | Repeat | 1 | 6 | 1 | 1 | 3 | | Block transfer | 1 | 6 | N | N | 3 | N: Block size (initial setting of CRAH and CRAL) **Table 8.9** Number of States Required for Each Execution Status | Object to be Accessed | | | On-<br>Chip<br>RAM | On-<br>Chip<br>ROM | | nip I/O<br>sters | External Devices | | | | |-----------------------|---------------------------------|----------------------------|--------------------|--------------------|---|------------------|------------------|------|---|-----| | Bus width | 32 | 16 | 8 | 16 | | 8 | 1 | 6 | | | | Access sta | tes | | 1 | 1 | 2 | 2 | 2 3 2 | | | 3 | | Execution status | Vector read | S | _ | 1 | _ | _ | 4 | 6+2m | 2 | 3+m | | | Register information read/write | S <sub>J</sub> | 1 | _ | _ | _ | _ | _ | _ | _ | | | Byte data read | S <sub>K</sub> | 1 | 1 | 2 | 2 | 2 | 3+m | 2 | 3+m | | | Word data read | S <sub>K</sub> | 1 | 1 | 4 | 2 | 4 | 6+2m | 2 | 3+m | | | Byte data write | S <sub>L</sub> | 1 | 1 | 2 | 2 | 2 | 3+m | 2 | 3+m | | | Word data write | S <sub>L</sub> | 1 | 1 | 4 | 2 | 4 | 6+2m | 2 | 3+m | | | Internal operation | $S_{\scriptscriptstyle M}$ | | • | • | 1 | | | | | The number of execution states is calculated from the formula below. Note that $\Sigma$ means the sum of all transfers activated by one activation event (the number in which the CHNE bit is set to 1, plus 1). Number of execution states = $$I \cdot (S_1 + 1) + \sum (J \cdot S_1 + K \cdot S_K + L \cdot S_1) + M \cdot S_M$$ For example, when the DTC vector address table is located in on-chip ROM, normal mode is set, and data is transferred from the on-chip ROM to an internal I/O register, the time required for the DTC operation is 14 states. The time from activation to the end of the data write is 11 states. # 8.3.11 Procedures for Using DTC **Activation by Interrupt:** The procedure for using the DTC with interrupt activation is as follows: - [1] Set the MRA, MRB, SAR, DAR, CRA, and CRB register information in the on-chip RAM. - [2] Set the start address of the register information in the DTC vector address. - [3] Set the corresponding bit in DTCER to 1. - [4] Set the enable bits for the interrupt sources to be used as the activation sources to 1. The DTC is activated when an interrupt used as an activation source is generated. - [5] After the end of one data transfer, or after the specified number of data transfers have ended, the DTCE bit is cleared to 0 and a CPU interrupt is requested. If the DTC is to continue transferring data, set the DTCE bit to 1. **Activation by Software:** The procedure for using the DTC with software activation is as follows: - [1] Set the MRA, MRB, SAR, DAR, CRA, and CRB register information in the on-chip RAM. - [2] Set the start address of the register information in the DTC vector address. - [3] Check that the SWDTE bit is 0. - [4] Write 1 to SWDTE bit and the vector number to DTVECR. - [5] Check the vector number written to DTVECR. - [6] After the end of one data transfer, if the DISEL bit is 0 and a CPU interrupt is not requested, the SWDTE bit is cleared to 0. If the DTC is to continue transferring data, set the SWDTE bit to 1. When the DISEL bit is 1, or after the specified number of data transfers have ended, the SWDTE bit is held at 1 and a CPU interrupt is requested. # 8.3.12 Examples of Use of the DTC # (1) Normal Mode An example is shown in which the DTC is used to receive 128 bytes of data via the SCI. - [1] Set MRA to fixed source address (SM1 = SM0 = 0), incrementing destination address (DM1 = 1, DM0 = 0), normal mode (MD1 = MD0 = 0), and byte size (Sz = 0). The DTS bit can have any value. Set MRB for one data transfer by one interrupt (CHNE = 0, DISEL = 0). Set the SCI RDR address in SAR, the start address of the RAM area where the data will be received in DAR, and 128 (H'0080) in CRA. CRB can be set to any value. - [2] Set the start address of the register information at the DTC vector address. - [3] Set the corresponding bit in DTCER to 1. - [4] Set the SCI to the appropriate receive mode. Set the RIE bit in SCR to 1 to enable the reception complete (RXI) interrupt. Since the generation of a receive error during the SCI reception operation will disable subsequent reception, the CPU should be enabled to accept receive error interrupts. - [5] Each time reception of one byte of data ends on the SCI, the RDRF flag in SSR is set to 1, an RXI interrupt is generated, and the DTC is activated. The receive data is transferred from RDR to RAM by the DTC. DAR is incremented and CRA is decremented. The RDRF flag is automatically cleared to 0. - [6] When CRA becomes 0 after the 128 data transfers have ended, the RDRF flag is held at 1, the DTCE bit is cleared to 0, and an RXI interrupt request is sent to the CPU. The interrupt handling routine should perform wrap-up processing. ## (2) Chain Transfer An example of DTC chain transfer is shown in which pulse output is performed using the PPG. Chain transfer can be used to perform pulse output data transfer and PPG output trigger cycle updating. Repeat mode transfer to the PPG's NDR is performed in the first half of the chain transfer, and normal mode transfer to the TPU's TGR in the second half. This is because clearing of the activation source and interrupt generation at the end of the specified number of transfers are restricted to the second half of the chain transfer (transfer when CHNE = 0). - [1] Perform settings for transfer to the PPG's NDR. Set MRA to source address incrementing (SM1 = 1, SM0 = 0), fixed destination address (DM1 = DM0 = 0), repeat mode (MD1 = 0, MD0 = 1), and word size (Sz = 1). Set the source side as a repeat area (DTS = 1). Set MRB to chain mode (CHNE = 1, DISEL = 0). Set the data table start address in SAR, the NDRH address in DAR, and the data table size in CRAH and CRAL. CRB can be set to any value. - [2] Perform settings for transfer to the TPU's TGR. Set MRA to source address incrementing (SM1 = 1, SM0 = 0), fixed destination address (DM1 = DM0 = 0), normal mode (MD1 = MD0 = 0), and word size (Sz = 1). Set the data table start address in SAR, the TGRA address in DAR, and the data table size in CRA. CRB can be set to any value. - [3] Locate the TPU transfer register information consecutively after the NDR transfer register information. - [4] Set the start address of the NDR transfer register information to the DTC vector address. - [5] Set the bit corresponding to TGIA in DTCER to 1. - [6] Set TGRA as an output compare register (output disabled) with TIOR, and enable the TGIA interrupt with TIER. - [7] Set the initial output value in PODR, and the next output value in NDR. Set bits in DDR and NDER for which output is to be performed to 1. Using PCR, select the TPU compare match to be used as the output trigger. - [8] Set the CST bit in TSTR to 1, and start the TCNT count operation. - [9] Each time a TGRA compare match occurs, the next output value is transferred to NDR and the set value of the next output trigger period is transferred to TGRA. The activation source TGFA flag is cleared. - [10] When the specified number of transfers are completed (the TPU transfer CRA value is 0), the TGFA flag is held at 1, the DTCE bit is cleared to 0, and a TGIA interrupt request is sent to the CPU. Termination processing should be performed in the interrupt handling routine. #### (3) Software Activation An example is shown in which the DTC is used to transfer a block of 128 bytes of data by means of software activation. The transfer source address is H'1000 and the destination address is H'2000. The vector number is H'60, so the vector address is H'04C0. - [1] Set MRA to incrementing source address (SM1 = 1, SM0 = 0), incrementing destination address (DM1 = 1, DM0 = 0), block transfer mode (MD1 = 1, MD0 = 0), and byte size (Sz = 0). The DTS bit can have any value. Set MRB for one block transfer by one interrupt (CHNE = 0). Set the transfer source address (H'1000) in SAR, the destination address (H'2000) in DAR, and 128 (H'8080) in CRA. Set 1 (H'0001) in CRB. - [2] Set the start address of the register information at the DTC vector address (H'04C0). - [3] Check that the SWDTE bit in DTVECR is 0. Check that there is currently no transfer activated by software. - [4] Write 1 to the SWDTE bit and the vector number (H'60) to DTVECR. The write data is H'E0. - [5] Read DTVECR again and check that it is set to the vector number (H'60). If it is not, this indicates that the write failed. This is presumably because an interrupt occurred between steps 3 and 4 and led to a different software activation. To activate this transfer, go back to step 3. - [6] If the write was successful, the DTC is activated and a block of 128 bytes of data is transferred. - [7] After the transfer, an SWDTEND interrupt occurs. The interrupt handling routine should clear the SWDTE bit to 0 and perform other wrap-up processing. # 8.4 Interrupts An interrupt request is issued to the CPU when the DTC finishes the specified number of data transfers, or a data transfer for which the DISEL bit was set to 1. In the case of interrupt activation, the interrupt set as the activation source is generated. These interrupts to the CPU are subject to CPU mask level and interrupt controller priority level control. In the case of activation by software, a software activated data transfer end interrupt (SWDTEND) is generated. When the DISEL bit is 1 and one data transfer has ended, or the specified number of transfers have ended, after data transfer ends, the SWDTE bit is held at 1 and an SWDTEND interrupt is generated. The interrupt handling routine should clear the SWDTE bit to 0. When the DTC is activated by software, an SWDTEND interrupt is not generated during a data transfer wait or during data transfer even if the SWDTE bit is set to 1. # 8.5 Usage Notes **Module Stop:** When the MSTPA6 bit in MSTPCRA is set to 1, the DTC clock stops, and the DTC enters the module stop state. However, 1 cannot be written in the MSTPA6 bit while the DTC is operating. **On-Chip RAM:** The MRA, MRB, SAR, DAR, CRA, and CRB registers are all located in on-chip RAM. When the DTC is used, the RAME bit in SYSCR must not be cleared to 0. **DTCE Bit Setting:** For DTCE bit setting, use bit manipulation instructions such as BSET and BCLR. If all interrupts are masked, multiple activation sources can be set at one time by writing data after executing a dummy read on the relevant register. # Section 9 I/O Ports # 9.1 Overview The H8S/2626 Group and H8S/2623 Group have seven I/O ports (ports 1 and A to F), and two input-only ports (ports 4 and 9). Table 9.1 summarizes the port functions. The pins of each port also have other functions. Each I/O port includes a data direction register (DDR) that controls input/output, a data register (DR) that stores output data, and a port register (PORT) used to read the pin states. The input-only ports do not have a DR or DDR register. Ports A to E have a built-in pull-up MOS function, and in addition to DR and DDR, have a MOS input pull-up control register (PCR) to control the on/off state of MOS input pull-up. Ports A to C include an open-drain control register (ODR) that controls the on/off state of the output buffer PMOS. Ports 10 to 13, A0 to A3, and B to E can drive a single TTL load and 50 pF capacitive load when used as expansion bus control signal output pins. In other cases these ports, together with ports 14 to 17 and 3, can drive a single TTL load and 30 pF capacitive load. All the I/O ports can drive a Darlington transistor when in output mode. Ports 1, A, B, and C can drive an LED (10 mA sink current). See appendix C, I/O Port Block Diagrams, for a block diagram of each port. **Table 9.1 Port Functions** | Port | Description | Pins | Mode 4 | Mode 5 | Mode 6 | Mode 7 | | |--------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--------|----------------|-------------|--| | Port 1 | 8-bit I/O port Schmitt-triggered input (P16 and P14) | P17/PO15/TIOCB2/TCLKD P16/PO14/TIOCA2/IRQ1 P15/PO13/TIOCB1/TCLKC P14/PO12/TIOCA1/IRQ0 P13/PO11/TIOCD0/ TCLKB/A23 P12/PO10/TIOCC0/ TCLKA/A22 P11/PO9/TIOCB0/A21 P10/PO8/TIOCA0/A20 | pins (TCLKA, TCLKB, TCLKC, TCLKD, also fu | | | | | | Port 4 | 8-bit input<br>port | P47/AN7 P46/AN6 P45/AN5 P44/AN4 P43/AN3 P42/AN2 P41/AN1 P40/AN0 | 8-bit input port<br>inputs (AN7 to | | g as A/D conve | rter analog | | | Port 9 | 8-bit input<br>port | P97/AN15/DA3*1 P96/AN14/DA2*1 P95/AN13 P94/AN12 P93/AN11 P92/AN10 P91/AN9 P90/AN8 | 8-bit input port<br>inputs (AN15 to<br>(DA3, DA2) | | | | | | Port | Description | Pins | Mode 4 | Mode 5 | Mode 6 | Mode 7 | |--------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Port A | 6-bit I/O port Built-in MOS input pull-up Open-drain output capability | PA5<br>PA4<br>PA3/A19/SCK2<br>PA2/A18/RxD2<br>PA1/A17/TxD2<br>PA0/A16 | 6-bit I/O port als<br>(channel 2) I/O<br>and address ou | 6-bit I/O port<br>also function-<br>ing as SCI<br>(channel 2)<br>I/O pins<br>(TxD2, RxD2,<br>SCK2) | | | | Port B | 8-bit I/O port Built-in MOS input pull-up Open-drain output capability | PB7/A15/TIOCB5 PB6/A14/TIOCA5 PB5/A13/TIOCB4 PB4/A12/TIOCA4 PB3/A11/TIOCD3 PB2/A10/TIOCC3 PB1/A9/TIOCB3 PB0/A8/TIOCA3 | 8-bit I/O port als<br>pins (TIOCB5, TIOCD3, TIOCD3, TIOCO<br>address outputs | 8-bit I/O port<br>also function-<br>ing as TPU<br>I/O pins<br>(TIOCB5,<br>TIOCA5,<br>TIOCA4,<br>TIOCA3,<br>TIOCC3,<br>TIOCC3,<br>TIOCB3,<br>TIOCA3) | | | | Port C | 8-bit I/O port Built-in MOS input pull-up Open-drain output capability | PC7/A7 PC6/A6 PC5/A5/SCK1/IRQ5 PC4/A4/RxD1 PC3/A3/TxD1 PC2/A2/SCK0/IRQ4 PC1/A1/RxD0 PC0/A0/TxD0 | Address output | (A7 to A0) | 8-bit I/O port also functioning as SCI (channel 0, 1) I/O pins (TxD0, RxD0, SCK0, TxD1, RxD1, SCK1), interrupt input pins (IRQ4, IRQ5), and address outputs (A7 to A0) | 8-bit I/O port<br>also function-<br>ing as SCI<br>(channel 0, 1)<br>I/O pins<br>(TxD0, RxD0,<br>SCK0, TxD1,<br>RxD1, SCK1)<br>and interrupt<br>input pins<br>(IRQ4, IRQ5) | | Port D | 8-bit I/O port Built-in MOS input pull-up | PD7/D15<br>PD6/D14<br>PD5/D13<br>PD4/D12<br>PD3/D11<br>PD2/D10<br>PD1/D9<br>PD0/D8 | Data bus input/ | output | 1 ' | I/O port | | Port | Description | Pins | Mode 4 | Mode 5 | Mode 6 | Mode 7 | | | | |--------|-------------------|--------------------------|-------------------------------|-------------------------------------------|--------------|------------------------|--|--|--| | Port E | • 8-bit I/O | PE7/D7 | In 8-bit bus mo | de: I/O port | | I/O port | | | | | | port | PE6/D6 | In 16-bit bus m | In 16-bit bus mode: data bus input/output | | | | | | | | Built-in | PE5/D5 | | | | | | | | | | MOS input pull-up | PE4/D4 | | | | | | | | | | pan ap | PE3/D3 | | | | | | | | | | | PE2/D2 | | | | | | | | | | | PE1/D1 | | | | | | | | | | | PE0/D0 | | | | | | | | | Port F | • 8-bit I/O | PF7/φ | When DDR = 0 | : input port | | When DDR = | | | | | | port | | When DDR = 1 | 0 (after reset): input port | | | | | | | | | | | | | When DDR = 1: φ output | | | | | | | PF6/AS | AS, RD, HWR, | LWR output | | I/O port | | | | | | | PF5/RD | ADTRG, IRQ3 | input | | ADTRG, | | | | | | | PF4/HWR | | | | IRQ3 input | | | | | | | PF3/LWR/ADTRG/IRQ3 | | | | | | | | | | | PF2/WAIT/BREQO | When WAITE = reset): I/O port | = 0 and BREQC | E = 0 (after | I/O port | | | | | | | | When WAITE = WAIT input | = 1 and BREQC | DE = 0: | | | | | | | | | When WAITE = BREQO input | = 0 and BREQC | )E = 1: | | | | | | | | PF1/BACK/BUZZ*3 | When BRLE = | 0 (after reset): I | /O port | I/O port, | | | | | | | PF0/BREQ/IRQ2 | | 1: BREQ input, | BACK output, | BUZZ output, | | | | | | | d DA2 are cutoute in the | BUZZ output, Ī | · · · · · · · · · · · · · · · · · · · | | IRQ2 input | | | | Notes: 1. DA3 and DA2 are outputs in the H8S/2626 Group only. - 2. In the H8S/2626 Group, PA5 and PA4 are OSC2 and OSC1, respectively. - 3. BUZZ output pin in the H8S/2626 Group only. # 9.2 Port 1 #### 9.2.1 Overview Port 1 is an 8-bit I/O port. Port 1 pins also function as PPG output pins (PO15 to PO8), TPU I/O pins (TCLKA, TCLKB, TCLKC, TCLKD, TIOCA0, TIOCB0, TIOCC0, TIOCD0, TIOCA1, TIOCB1, TIOCA2, and TIOCB2), external interrupt pins (IRQ0 and IRQ1), and address bus output pins (A23 to A20). Port 1 pin functions change according to the operating mode. Figure 9.1 shows the port 1 pin configuration. **Figure 9.1 Port 1 Pin Functions** #### 9.2.2 **Register Configuration** Table 9.2 shows the port 1 register configuration. Table 9.2 **Port 1 Registers** | Name | Abbreviation | R/W | Initial Value | Address* | |--------------------------------|--------------|-----|---------------|----------| | Port 1 data direction register | P1DDR | W | H'00 | H'FE30 | | Port 1 data register | P1DR | R/W | H'00 | H'FF00 | | Port 1 register | PORT1 | R | Undefined | H'FFB0 | Lower 16 bits of the address. Note: # Port 1 Data Direction Register (P1DDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|--------|--------|--------|--------|--------|--------|--------|--------| | | | P17DDR | P16DDR | P15DDR | P14DDR | P13DDR | P12DDR | P11DDR | P10DDR | | Initial val | ue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | P1DDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port 1. P1DDR cannot be read; if it is, an undefined value will be read. Setting a P1DDR bit to 1 makes the corresponding port 1 pin an output pin, while clearing the bit to 0 makes the pin an input pin. P1DDR is initialized to H'00 by a reset, and in hardware standby mode. It retains its prior state in software standby mode. # Port 1 Data Register (P1DR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | | | P17DR | P16DR | P15DR | P14DR | P13DR | P12DR | P11DR | P10DR | | Initial va | lue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W P1DR is an 8-bit readable/writable register that stores output data for the port 1 pins (P17 to P10). P1DR is initialized to H'00 by a reset, and in hardware standby mode. It retains its prior state in software standby mode. # Port 1 Register (PORT1) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|-----|-----|-----|-----|-----|-----|-----|-----| | | | P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 | | Initial va | lue : | * | * | * | * | * | * | * | * | | R/W | : | R | R | R | R | R | R | R | R | Note: \* Determined by state of pins P17 to P10. PORT1 is an 8-bit read-only register that shows the pin states. It cannot be written to. Writing of output data for the port 1 pins (P17 to P10) must always be performed on P1DR. If a port 1 read is performed while P1DDR bits are set to 1, the P1DR values are read. If a port 1 read is performed while P1DDR bits are cleared to 0, the pin states are read. After a reset and in hardware standby mode, PORT1 contents are determined by the pin states, as P1DDR and P1DR are initialized. PORT1 retains its prior state in software standby mode. #### 9.2.3 Pin Functions Port 1 pins also function as PPG output pins (PO15 to PO8), TPU I/O pins (TCLKA, TCLKB, TCLKC, TCLKD, TIOCA0, TIOCB0, TIOCC0, TIOCD0, TIOCA1, TIOCB1, TIOCA2, and TIOCB2), external interrupt input pins ( $\overline{IRQ0}$ and $\overline{IRQ1}$ ), and address bus output pins (A23 to A20). Port 1 pin functions are shown in table 9.3. **Table 9.3 Port 1 Pin Functions** # Pin #### Selection Method and Pin Functions P17/PO15/ TIOCB2/TCLKD The pin function is switched as shown below according to the combination of the TPU channel 2 setting (by bits MD3 to MD0 in TMDR2, bits IOB3 to IOB0 in TIOR2, and bits CCLR1 and CCLR0 in TCR2), bits TPSC2 to TPSC0 in TCR0 and TCR5, bit NDER15 in NDERH, and bit P17DDR. | TPU Channel<br>2 Setting | Table Below (1) | Та | ble Below | (2) | | |--------------------------|-----------------|-----------------|-----------|--------|--| | P17DDR | _ | 0 | 1 | 1 | | | NDER15 | _ | _ | 0 | 1 | | | Pin function | TIOCB2 output | P17 | P17 | PO15 | | | | | input | output | output | | | | | TIOCB2 input *1 | | | | | | TCLKD input *2 | | | | | Notes: 1. TIOCB2 input when MD3 to MD0 = B'0000 or B'01xx, and IOB3 = 2. TCLKD input when the setting for either TCR0 or TCR5 is: TPSC2 to TPSC0 = B'111. TCLKD input when channels 2 and 4 are set to phase counting mode. | TPU Channel 2 Setting | (2) | (1) | (2) | (2) | (1) | (2) | |-----------------------|----------------------------|--------------------------------------------|--------|--------|-------------------------|----------| | MD3 to MD0 | B'0000, B'01xx | | B'0010 | (-) | B'0011 | | | IOB3 to IOB0 | B'0000<br>B'0100<br>B'1xxx | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | _ | B'xx00 | Other tha | n B'xx00 | | CCLR1,<br>CCLR0 | _ | _ | _ | _ | Other than B'10 | B'10 | | Output<br>function | _ | Output compare output | _ | _ | PWM<br>mode 2<br>output | _ | x: Don't care #### **Selection Method and Pin Functions** # P16/PO14/ TIOCA2/IRQ1 The pin function is switched as shown below according to the combination of the TPU channel 2 setting (by bits MD3 to MD0 in TMDR2, bits IOA3 to IOA0 in TIOR2, and bits CCLR1 and CCLR0 in TCR2), bit NDER14 in NDERH, and bit P16DDR. | TPU Channel 2 Setting | Table Below (1) | Та | ble Below | (2) | | |-----------------------|-----------------|-----------------|---------------|----------------|--| | P16DDR | _ | 0 | 1 | 1 | | | NDER14 | _ | _ | 0 | 1 | | | Pin function | TIOCA2 output | P16<br>input | P16<br>output | PO14<br>output | | | | | TIOCA2 input *1 | | | | | | ĪRQ1 input | | | | | | TPU Channel 2 Setting | (2) | (1) | (2) | (1) | (1) | (2) | |-----------------------|----------------------------|--------------------------------------------|--------|----------------------------|-------------------------|------| | MD3 to MD0 | B'0000 | B'01xx | B'001x | B'0010 B'0011 | | 011 | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1xxx | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | | Other than B'xx00 | | | | CCLR1,<br>CCLR0 | _ | _ | _ | _ | Other than B'01 | B'01 | | Output<br>function | _ | Output compare output | _ | PWM<br>mode 1<br>output *2 | PWM<br>mode 2<br>output | _ | x: Don't care Notes: 1. TIOCA2 input when MD3 to MD0 = B'0000 or B'01xx, and IOA3 = 2. TIOCB2 output is disabled. #### **Selection Method and Pin Functions** # P15/PO13/ TIOCB1/TCLKC The pin function is switched as shown below according to the combination of the TPU channel 1 setting (by bits MD3 to MD0 in TMDR1, bits IOB3 to IOB0 in TIOR1, and bits CCLR1 and CCLR0 in TCR1), bits TPSC2 to TPSC0 in TCR0, TCR2, TCR4, and TCR5, bit NDER13 in NDERH, and bit P15DDR. | TPU Channel<br>1 Setting | Table Below (1) | Та | ble Below | (2) | |--------------------------|-----------------|--------------|---------------|----------------| | P15DDR | _ | 0 | 1 | 1 | | NDER13 | _ | _ | 0 | 1 | | Pin function | TIOCB1 output | P15<br>input | P15<br>output | PO13<br>output | | | | TIC | OCB1 inpu | t *1 | | | TCLKC input *2 | | | | - Notes: 1. TIOCB1 input when MD3 to MD0 = B'0000 or B'01xx, and IOB3 to IOB0 = B'10xx. - 2. TCLKC input when the setting for either TCR0 or TCR2 is: TPSC2 to TPSC0 = B'110; or when the setting for either TCR4 or TCR5 is TPSC2 to TPSC0 = B'101. TCLKC input when channels 2 and 4 are set to phase counting mode. | TPU Channel 1 Setting MD3 to MD0 IOB3 to IOB0 B | (2)<br>B'0000,<br>B'0000 | (1)<br>B'01xx | (2)<br>B'0010 | (2) | (1)<br>B'0011 | (2) | |-------------------------------------------------|--------------------------|---------------|---------------|--------|---------------|----------| | MD3 to MD0 | B'0000, | B'01xx | | (2) | . , | (2) | | | | | B'0010 | | DIO044 | | | IOR3 to IOR0 R | 3'0000 | DI0004 4- | | | DUUII | | | 1000 101000 1 | | B'0001 to | | B'xx00 | Other tha | n B'xx00 | | В | 3'0100 | B'0011 | | | | | | В | 3'1xxx | B'0101 to | | | | | | | | B'0111 | | | | | | CCLR1, | _ | _ | _ | _ | Other | B'10 | | CCLR0 | | | | | than | | | | | | | | B'10 | | | Output | _ | Output | _ | _ | PWM | _ | | function | | compare | | | mode 2 | | | | | output | | | output | | x: Don't care #### **Selection Method and Pin Functions** # P14/PO12/ TIOCA1/IRQ0 The pin function is switched as shown below according to the combination of the TPU channel 1 setting (by bits MD3 to MD0 in TMDR1, bits IOA3 to IOA0 in TIOR1, and bits CCLR1 and CCLR0 in TCR1), bit NDER12 in NDERH, and bit P14DDR. | TPU Channel<br>1 Setting | Table Below (1) | Та | ble Below | (2) | |--------------------------|-----------------|--------------|---------------|----------------| | P14DDR | _ | 0 | 1 | 1 | | NDER12 | _ | _ | 0 | 1 | | Pin function | TIOCA1 output | P14<br>input | P14<br>output | PO12<br>output | | | | TIC | OCA1 inpu | t *1 | | | ĪRQ0 input | | | | | TPU Channel<br>1 Setting | (2) | (1) | (2) | (1) | (1) | (2) | |--------------------------|----------------------------|--------------------------------------------|--------|---------------------------|-------------------------|-----------| | MD3 to MD0 | B'0000, B'01xx | | B'001x | B'0010 | B'0011 | | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1xxx | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | | Other<br>than<br>B'xx00 | Other tha | an B'xx00 | | CCLR1,<br>CCLR0 | _ | _ | 1 | _ | Other than B'01 | B'01 | | Output<br>function | _ | Output compare output | | PWM<br>mode 1<br>output*2 | PWM<br>mode 2<br>output | | x: Don't care - Notes: 1. TIOCA1 input when MD3 to MD0 = B'0000 or B'01xx, and IOA3 to IOA0 = B'10xx. - 2. TIOCB1 output is disabled. #### **Selection Method and Pin Functions** P13/PO11/ TIOCD0/TCLKB/ A23 The pin function is switched as shown below according to the combination of the operating mode, and the TPU channel 0 setting (by bits MD3 to MD0 in TMDR0, bits IOD3 to IOD0 in TIOR0L, and bits CCLR2 to CCLR0 in TCR0), bits TPSC2 to TPSC0 in TCR0 to TCR2, bits AE3 to AE0 in PFCR, bit NDER11 in NDERH, and bit P13DDR. | Operating mode | | | | | | |-----------------------|--------------------|------------------|------------|--|---| | AE3 to AE0 | | B'0000 to B'1110 | | | | | TPU Channel 0 Setting | Table<br>Below (1) | Table Below (2) | | | _ | | P13DDR | _ | 0 | _ | | | | NDER11 | _ | _ 0 1 | | | _ | | Pin function | TIOCD0<br>output | P13 input | A23 output | | | | | | TIOCD0 input *1 | | | | | | | TCLKB | input *2 | | | | Operating mode | Mode 7 | | | | | |-----------------------|--------------------|---------------------------------|---|---|--| | AE3 to AE0 | _ | | | | | | TPU Channel 0 Setting | Table<br>Below (1) | Table Below (2) | | | | | P13DDR | _ | 0 1 1 | | | | | NDER11 | _ | _ | 0 | 1 | | | Pin function | TIOCD0<br>output | P13 input P13 output PO11 outpu | | | | | | | TIOCD0 input *1 | | | | | | | TCLKB input *2 | | | | - Notes: 1. TIOCD0 input when MD3 to MD0 = B'0000, and IOD3 to IOD0 = B'10xx. - TCLKB input when the setting for TCR0 to TCR2 is: TPSC2 to TPSC0 = B'101. TCLKB input when channels 1 and 5 are set to phase counting mode. ## **Selection Method and Pin Functions** P13/PO11/ TIOCD0/TCLKB/ A23 (cont) | TPU Channel | | | | | | | |--------------|--------|-----------|--------|--------|-----------|-----------| | 0 Setting | (2) | (1) | (2) | (2) | (1) | (2) | | MD3 to MD0 | B'0 | 000 | B'0010 | | B'0011 | | | IOD3 to IOD0 | B'0000 | B'0001 to | _ | B'xx00 | Other tha | an B'xx00 | | | B'0100 | B'0011 | | | | | | | B'1xxx | B'0101 to | | | | | | | | B'0111 | | | | | | CCLR2 to | _ | _ | _ | _ | Other | B'110 | | CCLR0 | | | | | than | | | | | | | | B'110 | | | Output | _ | Output | _ | _ | PWM | _ | | function | | compare | | | mode 2 | | | | | output | | | output | | x: Don't care #### **Selection Method and Pin Functions** P12/PO10/ TIOCC0/TCLKA/ A22 The pin function is switched as shown below according to the combination of the operating mode, and the TPU channel 0 setting (by bits MD3 to MD0 in TMDR0, bits IOC3 to IOC0 in TIOR0L, and bits CCLR2 to CCLR0 in TCR0), bits TPSC2 to TPSC0 in TCR0 to TCR5, bits AE3 to AE0 in PFCR, bit NDER10 in NDERH, and bit P12DDR. | Operating mode | Modes 4 to 6 | | | | | | |-----------------------|--------------------|--------------|------------|---|--------|--| | AE3 to AE0 | | B'0000 to | o B'1110 | | B'1111 | | | TPU Channel 0 Setting | Table<br>Below (1) | T | _ | | | | | P12DDR | _ | 0 | 1 | 1 | _ | | | NDER10 | _ | _ | 0 | 1 | _ | | | Pin function | TIOCC0<br>output | P12<br>input | A22 output | | | | | | | | OCC0 input | | | | | Operating mode | Mode 7 | | | | | | | | | |-----------------------|--------------------|----------------------------------|---------|---|--|--|--|--|--| | AE3 to AE0 | | _ | | | | | | | | | TPU Channel 0 Setting | Table<br>Below (1) | | | | | | | | | | P12DDR | _ | 0 1 1 | | | | | | | | | NDER10 | _ | _ | 0 | 1 | | | | | | | Pin function | TIOCC0<br>output | P12 input P12 output PO10 output | | | | | | | | | | | TIOCC0 input*1 | | | | | | | | | | | TCLKA | input*2 | | | | | | | #### **Selection Method and Pin Functions** ## P12/PO10/ TIOCC0/TCLKA/ A22 (cont) | TPU Channel | | | | | | | |--------------|--------|-----------|--------|----------|-------------|-------| | 0 Setting | (2) | (1) | (2) | (1) | (1) | (2) | | MD3 to MD0 | B'0 | 000 | B'001x | B'0010 | B'0 | 011 | | IOC3 to IOC0 | B'0000 | B'0001 to | B'xx00 | Oth | er than B'x | x00 | | | B'0100 | B'0011 | | | | | | | B'1xxx | B'0101 to | | | | | | | | B'0111 | | | | | | CCLR2 to | _ | _ | _ | _ | Other | B'101 | | CCLR0 | | | | | than | | | | | | | | B'101 | | | Output | _ | Output | _ | PWM | PWM | _ | | function | | compare | | mode 1 | mode 2 | | | | | output | | output*3 | output | | x: Don't care - Notes: 1. TIOCC0 input when MD3 to MD0 = B'0000, and IOC3 to IOC0 = B'10xx. - TCLKA input when the setting for TCR0 to TCR5 is: TPSC2 to TPSC0 = B'100. TCLKA input when channels 1 and 5 are set to phase counting mode. 3. TIOCD0 output is disabled. When BFA = 1 or BFB = 1 in TMDR0, output is disabled and setting (2) applies. #### **Selection Method and Pin Functions** A21 P11/P09/TIOCB0/ The pin function is switched as shown below according to the combination of the operating mode, and the TPU channel 0 setting (by bits MD3 to MD0 in TMDR0, and bits IOB3 to IOB0 in TIOR0H, and bits CCLR2 to CCLR0 in TCR0, bits AE3 to AE0 in PFCR, bit NDER9 in NDERH, and bit P11DDR. | Operating mode | Modes 4 to 6 | | | | | | | |-----------------------|--------------------|-----------------------------------|------------|----------|---|--|--| | AE3 to AE0 | | B'0000 to B'1101 B'1110 to B'1111 | | | | | | | TPU Channel 0 Setting | Table<br>Below (1) | T | _ | | | | | | P11DDR | _ | 0 | 1 | 1 | _ | | | | NDER9 | _ | _ | 0 | 1 | _ | | | | Pin function | TIOCB0<br>output | P11<br>input | A21 output | | | | | | | | | TIOCBO | ) input* | | | | | Operating mode | Mode 7 | | | | | | | | |-----------------------|--------------------|---------------------------------|---------------|---|--|--|--|--| | AE3 to AE0 | | _ | | | | | | | | TPU Channel 0 Setting | Table<br>Below (1) | Table Below (2) | | | | | | | | P11DDR | _ | 0 | 1 | 1 | | | | | | NDER9 | _ | _ | 0 | 1 | | | | | | Pin function | TIOCB0<br>output | P11 input P11 output PO9 output | | | | | | | | | | | TIOCB0 input* | | | | | | Note: TIOCB0 input when MD3 to MD0 = B'0000, and IOB3 to IOB0 = B'10xx. ## **Selection Method and Pin Functions** ## P11/PO9/TIOCB0/ A21 (cont) | TPU Channel | | | | | | | |--------------|--------|-----------|--------|--------|-----------|-----------| | 0 Setting | (2) | (1) | (2) | (2) | (1) | (2) | | MD3 to MD0 | B'0 | 000 | B'0010 | | B'0011 | | | IOB3 to IOB0 | B'0000 | B'0001 to | _ | B'xx00 | Other tha | an B'xx00 | | | B'0100 | B'0011 | | | | | | | B'1xxx | B'0101 to | | | | | | | | B'0111 | | | | | | CCLR2 to | _ | _ | _ | _ | Other | B'010 | | CCLR0 | | | | | than | | | | | | | | B'010 | | | Output | | Output | _ | | PWM | | | function | | compare | | | mode 2 | | | | | output | | | output | | x: Don't care #### **Selection Method and Pin Functions** A20 P10/P08/TIOCA0/ The pin function is switched as shown below according to the combination of the operating mode, and the TPU channel 0 setting (by bits MD3 to MD0 in TMDR0, bits IOA3 to IOA0 in TIOR0H, and bits CCLR2 to CCLR0 in TCR0), bits AE3 to AE0 in PFCR, bit NDER8 in NDERH, and bit P10DDR. | Operating mode | Modes 4 to 6 | | | | | | | |-----------------------|--------------------|-------------------------------------|------------|---|---|--|--| | AE3 to AE0 | | B'0000 to B'1110 B'1101 t<br>B'1111 | | | | | | | TPU Channel 0 Setting | Table<br>Below (1) | Т | _ | | | | | | P10DDR | _ | 0 | 1 | 1 | _ | | | | NDER8 | _ | _ | 0 | 1 | _ | | | | Pin function | TIOCA0<br>output | P10<br>input | A20 output | | | | | | | | TIOCA0 input*1 | | | | | | | Operating mode | Mode 7 | | | | | | | | | |--------------------------|-----------------------------------------------|----------|----------------|---|--|--|--|--|--| | AE3 to AE0 | | _ | | | | | | | | | TPU Channel<br>0 Setting | Table<br>Below (1) | 1 5.5.15 | | | | | | | | | P10DDR | _ | 0 | 1 | 1 | | | | | | | NDER8 | _ | _ | 0 | 1 | | | | | | | Pin function | TIOCA0 P10 input P10 output PO8 output output | | | | | | | | | | | | | TIOCA0 input*1 | | | | | | | ### **Selection Method and Pin Functions** ## P10/PO8/TIOCA0/ A20 (cont) | TPU Channel | | | | | | | | |--------------------|----------------------------|--------------------------------------------|--------|---------------------------|-------------------------|-------|--| | 0 Setting | (2) | (1) | (2) | (1) | (1) | (2) | | | MD3 to MD0 | B'0 | 000 | B'001x | B'0010 | B'0 | 011 | | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1xxx | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | B'xx00 | Oth | ner than B'xx00 | | | | CCLR2 to<br>CCLR0 | _ | _ | _ | — Other B'001 than B'001 | | B'001 | | | Output<br>function | _ | Output compare output | _ | PWM<br>mode 1<br>output*2 | PWM<br>mode 2<br>output | _ | | x: Don't care Notes: 1. TIOCA0 input when MD3 to MD0 = B'0000, and IOA3 to IOA0 = B'10xx. 2. TIOCB0 output is disabled. ## 9.3 Port 4 #### 9.3.1 Overview Port 4 is an 8-bit input-only port. Port 4 pins also function as A/D converter analog input pins (AN0 to AN7). Port 4 pin functions are the same in all operating modes. Figure 9.2 shows the port 4 pin configuration. **Figure 9.2 Port 4 Pin Functions** #### 9.3.2 **Register Configuration** Table 9.4 shows the port 4 register configuration. Port 4 is an input-only port, and does not have a data direction register or data register. **Port 4 Registers** Table 9.4 | Name | Abbreviation | R/W | Initial Value | Address* | |-----------------|--------------|-----|---------------|----------| | Port 4 register | PORT4 | R | Undefined | H'FFB3 | Lower 16 bits of the address. Note: **Port 4 Register (PORT4):** The pin states are always read when a port 4 read is performed. | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----|-----|-----|-----|-----|-----|-----|-----| | | | P47 | P46 | P45 | P44 | P43 | P42 | P41 | P40 | | Initial value | : | * | * | * | * | * | * | * | * | | R/W | : | R | R | R | R | R | R | R | R | Determined by state of pins P47 to P40. Note: #### 9.3.3 **Pin Functions** Port 4 pins also function as A/D converter analog input pins (AN0 to AN7). ## 9.4 Port 9 #### 9.4.1 Overview Port 9 is an 8-bit input-only port. Port 9 pins also function as A/D converter analog input pins (AN8 to AN15) and D/A converter analog output pins (DA3, DA2). Port 9 pin functions are the same in all operating modes. Figure 9.3 shows the port 9 pin configuration. Figure 9.3 Port 9 Pin Functions ### 9.4.2 Register Configuration Table 9.5 shows the port 9 register configuration. Port 9 is an input-only port, and does not have a data direction register or data register. Table 9.5 Port 9 Registers | Name | Abbreviation | R/W | Initial Value | Address* | |-----------------|--------------|-----|---------------|----------| | Port 9 register | PORT9 | R | Undefined | H'FFB8 | Note: \* Lower 16 bits of the address. **Port 9 Register (PORT9):** The pin states are always read when a port 9 read is performed. | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|-----|-----|-----|-----|-----|-----|-----|-----| | | | P97 | P96 | P95 | P94 | P93 | P92 | P91 | P90 | | Initial va | lue : | * | * | * | * | * | * | * | * | | R/W | : | R | R | R | R | R | R | R | R | Note: \* Determined by state of pins P97 to P90. #### 9.4.3 Pin Functions Port 9 pins also function as A/D converter analog input pins (AN8 to AN15) and D/A converter analog output pins (DA3, DA2). ## **9.5** Port A #### 9.5.1 Overview Port A is a 6-bit I/O port. Port A pins also function as address bus outputs and SCI2 I/O pins (SCK2, RxD2, and TxD2). The pin functions change according to the operating mode. Port A has a built-in MOS input pull-up function that can be controlled by software. Figure 9.4 shows the port A pin configuration. **Figure 9.4 Port A Pin Functions** # 9.5.2 Register Configuration Table 9.6 shows the port A register configuration. Table 9.6 Port A Registers | Name | Abbreviation | R/W | Initial Value*2 | Address*1 | |-------------------------------------|--------------|-----|-----------------|-----------| | Port A data direction register | PADDR | W | H'0 | H'FE39 | | Port A data register | PADR | R/W | H'0 | H'FF09 | | Port A register | PORTA | R | Undefined | H'FFB9 | | Port A MOS pull-up control register | PAPCR | R/W | H'0 | H'FE40 | | Port A open-drain control register | PAODR | R/W | H'0 | H'FE47 | Notes: 1. Lower 16 bits of the address. 2. Value of bits 3 to 0. #### Port A Data Direction Register (PADDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|--------|-----------|-----------|---------|---------|--------|--------|--------|--------| | | | _ | _ | PA5DDR* | PA4DDR* | PA3DDR | PA2DDR | PA1DDR | PA0DDR | | Initial va | ılue : | Undefined | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | W | W | W | W | W | W | Note: \* In the H8S/2626 Group bits 5 and 4 are reserved, and will return an undefined value if read. PADDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port A. PADDR cannot be read; if it is, an undefined value will be read. Bits 7 and 6 are reserved; they return an undetermined value if read. PADDR is initialized to H'0 (bits 5 to 0) by a reset, and in hardware standby mode. It retains its prior state in software standby mode. The OPE bit in SBYCR is used to select whether the address output pins retain their output state or become high-impedance when a transition is made to software standby mode. #### Modes 4 to 6 The corresponding port A pins become address outputs in accordance with the setting of bits AE3 to AE0 in PFCR, irrespective of the value of bits PA5DDR to PA0DDR. When pins are not used as address outputs, setting a PADDR bit to 1 makes the corresponding port A pin an output port, while clearing the bit to 0 makes the pin an input port. # • Mode 7 Setting a PADDR bit to 1 makes the corresponding port A pin an output port, while clearing the bit to 0 makes the pin an input port. ## Port A Data Register (PADR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-----------|-----------|--------|--------|-------|-------|-------|-------| | | | _ | _ | PA5DR* | PA4DR* | PA3DR | PA2DR | PA1DR | PA0DR | | Initial val | ue: | Undefined | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | Note: \* In the H8S/2626 Group bits 5 and 4 are reserved, and will return an undefined value if read. PADR is an 8-bit readable/writable register that stores output data for the port A pins (PA5 to PA0). Bits 7 and 6 are reserved; they return an undetermined value if read, and cannot be modified. PADR is initialized to H'0 (bits 5 to 0) by a reset, and in hardware standby mode. It retains its prior state in software standby mode. ### Port A Register (PORTA) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|-----------|-----------|-------|-------|-----|-----|-----|-----| | | | _ | _ | PA5*2 | PA4*2 | PA3 | PA2 | PA1 | PA0 | | Initial valu | ie: | Undefined | Undefined | *1 | *1 | *1 | *1 | *1 | *1 | | R/W | : | _ | _ | R | R | R | R | R | R | Notes: 1. Determined by state of pins PA5 to PA0. In the H8S/2626 Group bits 5 and 4 are reserved, and will return an undefined value if read. PORTA is an 8-bit read-only register that shows the pin states. It cannot be written to. Writing of output data for the port A pins (PA5 to PA0) must always be performed on PADR. Bits 7 and 6 are reserved; they return an undetermined value if read, and cannot be modified. If a port A read is performed while PADDR bits are set to 1, the PADR values are read. If a port A read is performed while PADDR bits are cleared to 0, the pin states are read. After a reset and in hardware standby mode, PORTA contents are determined by the pin states, as PADDR and PADR are initialized. PORTA retains its prior state in software standby mode. ## Port A MOS Pull-Up Control Register (PAPCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-----------|-----------|---------|---------|--------|--------|--------|--------| | | | _ | | PA5PCR* | PA4PCR* | PA3PCR | PA2PCR | PA1PCR | PA0PCR | | Initial val | ue: | Undefined | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | Note: \* In the H8S/2626 Group bits 5 and 4 are reserved, and will return an undefined value if read. PAPCR is an 8-bit readable/writable register that controls the MOS input pull-up function incorporated into port A on an individual bit basis. Rev. 5.00 Jan 10, 2006 page 240 of 1042 REJ09B0275-0500 Bits 7 and 6 are reserved; they return an undetermined value if read, and cannot be modified. In modes 4 to 6, if a pin is in the input state in accordance with the settings in PFCR, in the SCI's SCMR, SMR, and SCR, and in DDR, setting the corresponding PAPCR bit to 1 turns on the MOS input pull-up for that pin. In mode 7, if a pin is in the input state in accordance with the settings in the SCI's SCMR, SMR, and SCR, and in DDR, setting the corresponding PAPCR bit to 1 turns on the MOS input pull-up for that pin. PAPCR is initialized to H'0 (bits 5 to 0) by a reset, and in hardware standby mode. It retains its prior state in software standby mode. ## **Port A Open Drain Control Register (PAODR)** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|------|-----------|-----------|---------|---------|--------|--------|--------|--------| | | | _ | _ | PA5ODR* | PA4ODR* | PA3ODR | PA2ODR | PA10DR | PA0ODR | | Initial valu | ıe : | Undefined | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | Note: \* In the H8S/2626 Group bits 5 and 4 are reserved, and will return an undefined value if read. PAODR is an 8-bit readable/writable register that controls whether PMOS is on or off for each port A pin (PA5 to PA0). Bits 7 and 6 are reserved; they return an undetermined value if read, and cannot be modified. When pins are not address outputs in accordance with the setting of bits AE3 to AE0 in PFCR, setting a PAODR bit makes the corresponding port A pin an NMOS open-drain output, while clearing the bit to 0 makes the pin a CMOS output. PAODR is initialized to H'0 (bits 3 to 0) by a reset, and in hardware standby mode. It retains its prior state in software standby mode. #### 9.5.3 Pin Functions Port A pins also function as SCI input/output pins (TxD2, RxD2, SCK2) and address bus output pins (A19 to A16). Port A pin functions are shown in table 9.7. **Table 9.7 Port A Pin Functions** | Pin | Selection Metho | Selection Method and Pin Functions | | | | | | | | |------|---------------------------------------------|----------------------------------------------------------------------|-----------------------|--|--|--|--|--|--| | PA5* | The pin function is | The pin function is switched as shown below according to bit PA5DDR. | | | | | | | | | | PA5DDR | 0 | 1 | | | | | | | | | Pin function | PA5 input | PA5 output | | | | | | | | | Note: * In the H8S/2626 Group, PA5 is OSC2. | | | | | | | | | | PA4* | The pin function is | s switched as shown below acc | ording to bit PA4DDR. | | | | | | | | | PA4DDR | 0 | 1 | | | | | | | | | Pin function | PA4 input | PA4 output | | | | | | | | | Note: * In the H8S/2626 Group, PA4 is OSC1. | | | | | | | | | PA3/A19/SCK2 The pin function is switched as shown below according to the operating mode, bits AE3 to AE0 in PFCR, bit $C/\overline{A}$ in SMR and bits CKE0 and CKE1 in SCR of SCI2, and bit PA3DDR. | Operating mode | Modes 4 to 6 | | | | | | | |----------------|--------------|---------------|------------------|----------------|---------------|------------|--| | AE3 to AE0 | | B'00 | B'1100 to B'1111 | | | | | | CKE1 | | ( | ) | | 1 | _ | | | C/A | | 0 | | 1 | | _ | | | CKE0 | ( | ) | 1 | _ | | _ | | | PA3DDR | 0 | 1 | _ | _ | | _ | | | Pin function | PA3<br>input | PA3<br>output | SCK2<br>output | SCK2<br>output | SCK2<br>input | A19 output | | | Operating mode | | Mode 7 | | | | | | | |----------------|--------------|---------------|----------------|----------------|---------------|--|--|--| | CKE1 | | 0 | | | | | | | | C/A | | 0 1 | | | | | | | | CKE0 | ( | ) | 1 | _ | _ | | | | | PA3DDR | 0 | 1 | _ | _ | _ | | | | | Pin function | PA3<br>input | PA3<br>output | SCK2<br>output | SCK2<br>output | SCK2<br>input | | | | #### **Selection Method and Pin Functions** #### PA2/A18/RxD2 The pin function is switched as shown below according to the operating mode, bits AE3 to AE0 in PFCR, bit RE in SCR of SCI2, and bit PA2DDR. | Operating mode | Modes 4 to 6 | | | | | | | |----------------|--------------|------------------|------------|------------|--|--|--| | AE3 to AE0 | В | B'1011 to B'1111 | | | | | | | RE | ( | ) | 1 | _ | | | | | PA2DDR | 0 | 1 | _ | _ | | | | | Pin function | PA2 input | PA2 output | RxD2 input | A18 output | | | | | Operating mode | Mode 7 | | | | | | | |----------------|-----------|------------|------------|--|--|--|--| | RE | ( | 1 | | | | | | | PA2DDR | 0 | 1 | _ | | | | | | Pin function | PA2 input | PA2 output | RxD2 input | | | | | ### PA1/A17/TxD2 The pin function is switched as shown below according to the operating mode, bits AE3 to AE0 in PFCR, bit TE in SCR of SCI2, and bit PA1DDR. | Operating mode | Modes 4 to 6 | | | | | | | |----------------|---------------------------------------------|-----|---|---|--|--|--| | AE3 to AE0 | B'0000 to B'1001 B'1010 to B'1111 | | | | | | | | TE | ( | ) | 1 | _ | | | | | PA1DDR | 0 | 0 1 | | _ | | | | | Pin function | PA1 input PA1 output TxD2 output A17 output | | | | | | | | Operating mode | Mode 7 | | | | | | | |----------------|-----------|-------------|---|--|--|--|--| | TE | ( | 1 | | | | | | | PA1DDR | 0 | 1 | _ | | | | | | Pin function | PA1 input | TxD2 output | | | | | | ### **Selection Method and Pin Functions** ### PA0/A16 The pin function is switched as shown below according to the operating mode, bits AE3 to AE0 in PFCR, and bit PA0DDR. | Operating mode | Modes 4 to 6 | | | | | | | |----------------|--------------|------------------|--|--|--|--|--| | AE3 to AE0 | B'0000 to | B'1001 to B'1111 | | | | | | | PA0DDR | 0 | 0 1 | | | | | | | Pin function | PA0 input | A16 output | | | | | | | Operating mode | Mode 7 | | | | | | |----------------|-----------|------------|--|--|--|--| | PA0DDR | 0 | 1 | | | | | | Pin function | PA0 input | PA0 output | | | | | ### 9.5.4 MOS Input Pull-Up Function Port A has a built-in MOS input pull-up function that can be controlled by software. MOS input pull-up can be specified as on or off on an individual bit basis. In modes 4 to 6, if a pin is in the input state in accordance with the settings in PFCR, in the SCI's SCMR, SMR, and SCR, and in DDR, setting the corresponding PAPCR bit to 1 turns on the MOS input pull-up for that pin. In mode 7, if a pin is in the input state in accordance with the settings in the SCI's SCMR, SMR, and SCR, and in DDR, setting the corresponding PAPCR bit to 1 turns on the MOS input pull-up for that pin. The MOS input pull-up function is in the off state after a reset, and in hardware standby mode. The prior state is retained in software standby mode. Table 9.8 summarizes the MOS input pull-up states. **Table 9.8** MOS Input Pull-Up States (Port A) | Pin States | Power-On<br>Reset | Hardware<br>Standby Mode | Software<br>Standby Mode | In Other<br>Operations | |------------------------------|-------------------|--------------------------|--------------------------|------------------------| | Address output or SCI output | OFF | OFF | OFF | OFF | | Other than above | <del>_</del> | | ON/OFF | ON/OFF | Legend: OFF : MOS input pull-up is always off. ON/OFF: On when PADDR = 0 and PAPCR = 1; otherwise off. ### **9.6** Port B #### 9.6.1 Overview Port B is an 8-bit I/O port. Port B pins also function as TPU I/O pins (TIOCA3, TIOCB3, TIOCC3, TIOCD3, TIOCA4, TIOCB4, TIOCA5, TIOCB5) and as address outputs; the pin functions change according to the operating mode. Port B has a built-in MOS input pull-up function that can be controlled by software. Figure 9.5 shows the port B pin configuration. Figure 9.5 Port B Pin Functions ### 9.6.2 Register Configuration Table 9.9 shows the port B register configuration. **Table 9.9** Port B Registers | Name | Abbreviation | R/W | Initial Value | Address* | |-------------------------------------|--------------|-----|---------------|----------| | Port B data direction register | PBDDR | W | H'00 | H'FE3A | | Port B data register | PBDR | R/W | H'00 | H'FF0A | | Port B register | PORTB | R | Undefined | H'FFBA | | Port B MOS pull-up control register | PBPCR | R/W | H'00 | H'FE41 | | Port B open-drain control register | PBODR | R/W | H'00 | H'FE48 | Note: \* Lower 16 bits of the address. ### Port B Data Direction Register (PBDDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|--------|--------|--------|--------|--------|--------|--------|--------| | | | PB7DDR | PB6DDR | PB5DDR | PB4DDR | PB3DDR | PB2DDR | PB1DDR | PB0DDR | | Initial val | ue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | PBDDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port B. PBDDR cannot be read; if it is, an undefined value will be read. PBDDR is initialized to H'00 by a reset, and in hardware standby mode. It retains its prior state in software standby mode. The OPE bit in SBYCR is used to select whether the address output pins retain their output state or become high-impedance when a transition is made to software standby mode. #### Modes 4 to 6 The corresponding port B pins become address outputs in accordance with the setting of bits AE3 to AE0 in PFCR, irrespective of the value of the PBDDR bits. When pins are not used as address outputs, setting a PBDDR bit to 1 makes the corresponding port B pin an output port, while clearing the bit to 0 makes the pin an input port. #### Mode 7 Setting a PBDDR bit to 1 makes the corresponding port B pin an output port, while clearing the bit to 0 makes the pin an input port. ### Port B Data Register (PBDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|------|-------|-------|-------|-------|-------|-------|-------|-------| | | | PB7DR | PB6DR | PB5DR | PB4DR | PB3DR | PB2DR | PB1DR | PB0DR | | Initial val | ue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PBDR is an 8-bit readable/writable register that stores output data for the port B pins (PB7 to PB0). PBDR is initialized to H'00 by a reset, and in hardware standby mode. It retains its prior state in software standby mode. ### Port B Register (PORTB) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------|-----|-----|-----|-----|-----|-----|-----|-----| | | | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | | Initial val | lue : | * | * | * | * | * | * | * | * | | R/W | : | R | R | R | R | R | R | R | R | Note: \* Determined by state of pins PB7 to PB0. PORTB is an 8-bit read-only register that shows the pin states. It cannot be written to. Writing of output data for the port B pins (PB7 to PB0) must always be performed on PBDR. If a port B read is performed while PBDDR bits are set to 1, the PBDR values are read. If a port B read is performed while PBDDR bits are cleared to 0, the pin states are read. After a reset and in hardware standby mode, PORTB contents are determined by the pin states, as PBDDR and PBDR are initialized. PORTB retains its prior state in software standby mode. ## Port B MOS Pull-Up Control Register (PBPCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------|--------|--------|--------|--------|--------|--------|--------|--------| | | | PB7PCR | PB6PCR | PB5PCR | PB4PCR | PB3PCR | PB2PCR | PB1PCR | PB0PCR | | Initial val | lue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PBPCR is an 8-bit readable/writable register that controls the MOS input pull-up function incorporated into port B on an individual bit basis. In modes 4 to 6, if a pin is in the input state in accordance with the settings in PFCR, in the TPU's TIOR, and in DDR, setting the corresponding PBPCR bit to 1 turns on the MOS input pull-up for that pin. In mode 7, if a pin is in the input state in accordance with the settings in the TPU's TIOR and in DDR, setting the corresponding PBPCR bit to 1 turns on the MOS input pull-up for that pin. PBPCR is initialized to H'00 by a reset, and in hardware standby mode. It retains its prior state in software standby mode. ### Port B Open Drain Control Register (PBODR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | PB7ODR | PB6ODR | PB5ODR | PB4ODR | PB3ODR | PB2ODR | PB10DR | PB0ODR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PBODR is an 8-bit readable/writable register that controls the PMOS on/off state for each port B pin (PB7 to PB0). When pins are not address outputs in accordance with the setting of bits AE3 to AE0 in PFCR, setting a PBODR bit makes the corresponding port B pin an NMOS open-drain output, while clearing the bit to 0 makes the pin a CMOS output. PBODR is initialized to H'00 by a reset, and in hardware standby mode. It retains its prior state in software standby mode. #### 9.6.3 Pin Functions Port B pins also function as TPU input/output pins (TIOCA3, TIOCB3, TIOCC3, TIOCD3, TIOCA4, TIOCB4, TIOCA5, TIOCB5) and address bus output pins (A15 to A8). Port B pin functions are shown in table 9.10. #### Table 9.10 Port B Pin Functions #### Pin Selection Method and Pin Functions ### PB7/A15/ TIOCB5 The pin function is switched as shown below according to the operating mode, bits AE3 to AE0 in PFCR, the TPU channel 5 settings by bits MD3 to MD0 in TMDR5, bits IOB3 to IOB0 in TIOR5, and bits CCLR1 and CCLR0 in TCR5, and bit PB7DDR. | Operating mode | Modes 4 to 6 | | | | | | |------------------------|-----------------------|------------------|------------|------------|--|--| | AE3 to AE0 | I | B'1000 to B'1111 | | | | | | TPU channel 5 settings | (1) in table<br>below | (2) in<br>bel | _ | | | | | PB7DDR | _ | 0 1 | | _ | | | | Pin function | TIOCB5 output | PB7 input | PB7 output | A15 output | | | | | | TIOCB | | | | | | Operating mode | Mode 7 | | | | | |------------------------|--------------------|--------------------|------------|--|--| | TPU channel 5 settings | (1) in table below | (2) in table below | | | | | PB7DDR | _ | 0 | 1 | | | | Pin function | TIOCB5 output | PB7 input | PB7 output | | | | | | TIOCB5 input* | | | | | TPU channel 5 settings | (2) | (1) | (2) | (2) | (1) | (2) | |------------------------|------------------------------|---------------------------------------------|--------|-------------------|-------------------------|-------| | MD3 to MD0 | B'0000 | B'01xx | B'0010 | | B'0011 | | | IOB3 to IOB0 | B'0000,<br>B'0100,<br>B'1xxx | B'0001 to<br>B'0011,<br>B'0101 to<br>B'0111 | _ | B'xx00 Not B'xx00 | | 'xx00 | | CCLR1, CCLR0 | _ | _ | _ | _ | Not B'10 | B'10 | | Output function | _ | Output compare output | _ | _ | PWM<br>mode 2<br>output | _ | x: Don't care Note: \* TIOCB5 input when MD3 to MD0 = B'0000 or B'01xx, and IOB3 = 1. ### PB6/A14/ TIOCA5 The pin function is switched as shown below according to the operating mode, bits AE3 to AE0 in PFCR, the TPU channel 5 settings by bits MD3 to MD0 in TMDR5, bits IOA3 to IOA0 in TIOR5, and bits CCLR1 and CCLR0 in TCR5, and bit PB6DDR. | Operating mode | Modes 4 to 6 | | | | | | |------------------------|-----------------------|------------------|------------|------------|--|--| | AE3 to AE0 | | B'0111 to B'1111 | | | | | | TPU channel 5 settings | (1) in table<br>below | (2) in<br>bel | _ | | | | | PB6DDR | _ | 0 1 | | _ | | | | Pin function | TIOCA5 output | PB6 input | PB6 output | A14 output | | | | | | TIOCAS | | | | | | Operating mode | Mode 7 | | | | | |------------------------|--------------------|--------------------|------------|--|--| | TPU channel 5 settings | (1) in table below | (2) in table below | | | | | PB6DDR | _ | 0 | 1 | | | | Pin function | TIOCA5 output | PB6 input | PB6 output | | | | | | TIOCA5 input*1 | | | | | TPU channel 5 settings | (2) | (1) | (2) | (1) | (1) | (2) | |------------------------|------------------------------|---------------------------------------------|--------|---------------------------|-------------------------|--------| | MD3 to MD0 | B'0000 | B'01xx | B'001x | B'0010 | B'0 | 011 | | IOA3 to IOA0 | B'0000,<br>B'0100,<br>B'1xxx | B'0001 to<br>B'0011,<br>B'0101 to<br>B'0111 | B'xx00 | Not<br>B'xx00 | Not B | 3'xx00 | | CCLR1, CCLR0 | _ | _ | _ | _ | Not B'01 | B'01 | | Output function | _ | Output compare output | _ | PWM<br>mode 1<br>output*2 | PWM<br>mode 2<br>output | _ | x: Don't care Notes: 1. TIOCA5 input when MD3 to MD0 = B'0000 or B'01xx, and IOA3 = 1. 2. TIOCB5 is disabled for output. ### PB5/A13/ TIOCB4 The pin function is switched as shown below according to the operating mode, bits AE3 to AE0 in PFCR, the TPU channel 4 settings by bits MD3 to MD0 in TMDR4, bits IOB3 to IOB0 in TIOR4, and bits CCLR1 and CCLR0 in TCR4, and bit PB5DDR. | Operating mode | Modes 4 to 6 | | | | | | |------------------------|-----------------------|------------------|------------|------------|--|--| | AE3 to AE0 | | B'0110 to B'1111 | | | | | | TPU channel 4 settings | (1) in table<br>below | (2) in<br>bel | _ | | | | | PB5DDR | _ | 0 1 | | _ | | | | Pin function | TIOCB4 output | PB5 input | PB5 output | A13 output | | | | | | TIOCB | | | | | | Operating mode | Mode 7 | | | | |------------------------|--------------------|--------------------|------------|--| | TPU channel 4 settings | (1) in table below | (2) in table below | | | | PB5DDR | _ | 0 | 1 | | | Pin function | TIOCB4 output | PB5 input | PB5 output | | | | | TIOCB4 input* | | | | TPU channel 5 settings | (2) | (1) | (2) | (2) | (1) | (2) | |------------------------|------------------------------|---------------------------------------------|--------|--------|-------------------------|-------| | MD3 to MD0 | B'0000 | B'01xx | B'0010 | | B'0011 | | | IOB3 to IOB0 | B'0000,<br>B'0100,<br>B'1xxx | B'0001 to<br>B'0011,<br>B'0101 to<br>B'0111 | _ | B'xx00 | Not B | 'xx00 | | CCLR1, CCLR0 | _ | _ | _ | _ | Not B'10 | B'10 | | Output function | 1 | Output compare output | 1 | 1 | PWM<br>mode 2<br>output | 1 | x: Don't care Note: \* TIOCB4 input when MD3 to MD0 = B'0000 or B'01xx, and IOB3 to IOB0 = B'10xx. ### PB4/A12/ TIOCA4 The pin function is switched as shown below according to the operating mode, bits AE3 to AE0 in PFCR, the TPU channel 5 settings by bits MD3 to MD0 in TMDR4, bits IOA3 to IOA0 in TIOR4, and bits CCLR1 and CCLR0 in TCR4, and bit PB4DDR. | Operating mode | Modes 4 to 6 | | | | | | |------------------------|--------------------|------------------|------------|------------|--|--| | AE3 to AE0 | | B'0101 to B'1111 | | | | | | TPU channel 4 settings | (1) in table below | (2) in<br>bel | _ | | | | | PB4DDR | _ | 0 1 | | _ | | | | Pin function | TIOCA4 output | PB4 input | PB4 output | A12 output | | | | | | TIOCA | | | | | | Operating mode | Mode 7 | | | | | |------------------------|--------------------|--------------------|------------|--|--| | TPU channel 4 settings | (1) in table below | (2) in table below | | | | | PB4DDR | _ | 0 | 1 | | | | Pin function | TIOCA4 output | PB4 input | PB4 output | | | | | | TIOCA4 input*1 | | | | | TPU channel 4 settings | (2) | (1) | (2) | (1) | (1) | (2) | |------------------------|------------------------------|---------------------------------------------|--------|---------------------------|-------------------------|--------| | MD3 to MD0 | B'0000, | B'01xx | B'001x | B'0010 | B'0 | 011 | | IOA3 to IOA0 | B'0000,<br>B'0100,<br>B'1xxx | B'0001 to<br>B'0011,<br>B'0101 to<br>B'0111 | B'xx00 | Not<br>B'xx00 | Not B | 3'xx00 | | CCLR1, CCLR0 | _ | _ | _ | _ | Not B'01 | B'01 | | Output function | _ | Output compare output | _ | PWM<br>mode 1<br>output*2 | PWM<br>mode 2<br>output | _ | x: Don't care Notes: 1. TIOCA4 input when MD3 to MD0 = B'0000 or B'01xx, and IOA3 to IOA0 = B'10xx. 2. TIOCB4 is disabled for output. ### PB3/A11/ TIOCD3 The pin function is switched as shown below according to the operating mode, bits AE3 to AE0 in PFCR, the TPU channel 3 settings by bits MD3 to MD0 in TMDR3, bits IOD3 to IOD0 in TIOR3L, and bits CCLR2 to CCLR0 in TCR3, and bit PB3DDR. | Operating mode | Modes 4 to 6 | | | | | |------------------------|--------------------|------------------|------------|------------|--| | AE3 to AE0 | | B'0100 to B'1111 | | | | | TPU channel 3 settings | (1) in table below | (2) in<br>bel | _ | | | | PB3DDR | _ | 0 1 | | _ | | | Pin function | TIOCD3 output | PB3 input | PB3 output | A11 output | | | | | TIOCD | | | | | Operating mode | Mode 7 | | | | | |------------------------|--------------------|--------------------|------------|--|--| | TPU channel 3 settings | (1) in table below | (2) in table below | | | | | PB3DDR | _ | 0 | 1 | | | | Pin function | TIOCD3 output | PB3 input | PB3 output | | | | | | TIOCD3 input* | | | | | TPU channel 3 settings | (2) | (1) | (2) | (2) | (1) | (2) | |------------------------|------------------------------|---------------------------------------------|--------|--------|-------------------------|--------| | MD3 to MD0 | B'0 | 000 | B'0010 | | B'0011 | | | IOD3 to IOD0 | B'0000,<br>B'0100,<br>B'1xxx | B'0001 to<br>B'0011,<br>B'0101 to<br>B'0111 | _ | B'xx00 | Not B | s'xx00 | | CCLR2 to<br>CCLR0 | _ | _ | _ | _ | Not B'110 | B'110 | | Output function | _ | Output<br>compare<br>output | _ | _ | PWM<br>mode 2<br>output | _ | x: Don't care Note: \* TIOCD3 input when MD3 to MD0 = B'0000 or B'01xx, and IOD3 to IOD0 = B'10xx. ### PB2/A10/ TIOCC3 The pin function is switched as shown below according to the operating mode, bits AE3 to AE0 in PFCR, the TPU channel 3 settings by bits MD3 to MD0 in TMDR3, bits IOC3 to IOC0 in TIOR3L, and bits CCLR2 to CCLR0 in TCR3, and bit PB2DDR. | Operating mode | Modes 4 to 6 | | | | | |------------------------|--------------------|----------------------|---|------------|--| | AE3 to AE0 | | B'0011 to B'1111 | | | | | TPU channel 3 settings | (1) in table below | (2) in<br>bel | _ | | | | PB2DDR | _ | 0 | 1 | _ | | | Pin function | TIOCC3 output | PB2 input PB2 output | | A10 output | | | | | TIOCCS | | | | | Operating mode | Mode 7 | | | | | |------------------------|--------------------|--------------------|------------|--|--| | TPU channel 3 settings | (1) in table below | (2) in table below | | | | | PB2DDR | _ | 0 | 1 | | | | Pin function | TIOCC3 output | PB2 input | PB2 output | | | | | | TIOCC3 input*1 | | | | | TPU channel 3 settings | (2) | (1) | (2) | (1) | (1) | (2) | |------------------------|------------------------------|---------------------------------------------|--------|---------------------------|-------------------------|-------| | MD3 to MD0 | B'0 | 000 | B'001x | B'0010 | B'00 | 011 | | IOC3 to IOC0 | B'0000,<br>B'0100,<br>B'1xxx | B'0001 to<br>B'0011,<br>B'0101 to<br>B'0111 | B'xx00 | Not<br>B'xx00 | Not B | 'xx00 | | CCLR2 to<br>CCLR0 | _ | _ | _ | _ | Not B'101 | B'101 | | Output function | _ | Output<br>compare<br>output | _ | PWM<br>mode 1<br>output*2 | PWM<br>mode 2<br>output | _ | x: Don't care Notes: 1. TIOCC3 input when MD3 to MD0 = B'0000, and IOC3 to IOC0 = B'10xx. 2. TIOCD3 is disabled for output. ### PB1/A9/ TIOCB3 The pin function is switched as shown below according to the operating mode, bits AE3 to AE0 in PFCR, the TPU channel 3 settings by bits MD3 to MD0 in TMDR3, bits IOB3 to IOB0 in TIOR3H, and bits CCLR2 to CCLR0 in TCR3, and bit PB1DDR. | Operating mode | Modes 4 to 6 | | | | | |------------------------|--------------------|----------------------|---|-----------|--| | AE3 to AE0 | | B'0010 to B'1111 | | | | | TPU channel 3 settings | (1) in table below | (2) in<br>bel | _ | | | | PB1DDR | _ | 0 1 | | _ | | | Pin function | TIOCB3 output | PB1 input PB1 output | | A9 output | | | | | TIOCB | | | | | Operating mode | Mode 7 | | | | | |------------------------|--------------------|--------------------|------------|--|--| | TPU channel 3 settings | (1) in table below | (2) in table below | | | | | PB1DDR | _ | 0 | 1 | | | | Pin function | TIOCB3 output | PB1 input | PB1 output | | | | | | TIOCB3 input* | | | | | TPU channel 3 settings | (2) | (1) | (2) | (2) | (1) | (2) | |------------------------|------------------------------|---------------------------------------------|--------|--------|-------------------------|--------| | MD3 to MD0 | B'0 | 000 | B'0010 | | B'0011 | | | IOB3 to IOB0 | B'0000,<br>B'0100,<br>B'1xxx | B'0001 to<br>B'0011,<br>B'0101 to<br>B'0111 | _ | B'xx00 | Not B | s'xx00 | | CCLR2 to<br>CCLR0 | _ | _ | _ | _ | Not B'010 | B'010 | | Output function | _ | Output<br>compare<br>output | _ | _ | PWM<br>mode 2<br>output | _ | x: Don't care Note: \* TIOCB3 input when MD3 to MD0 = B'0000, and IOB3 to IOB0 = B'10xx. ### PB0/A8/ TIOCA3 The pin function is switched as shown below according to the operating mode, bits AE3 to AE0 in PFCR, the TPU channel 3 settings by bits MD3 to MD0 in TMDR3, bits IOA3 to IOA0 in TIOR3H, and bits CCLR2 to CCLR0 in TCR3, and bit PB0DDR. | Operating mode | Modes 4 to 6 | | | | | |------------------------|-----------------------|----------------------|---|-----------|--| | AE3 to AE0 | | B'0001 to B'1111 | | | | | TPU channel 3 settings | (1) in table<br>below | (2) in<br>bel | _ | | | | PB0DDR | _ | 0 | 1 | _ | | | Pin function | TIOCA3 output | PB0 input PB0 output | | A8 output | | | | | TIOCAS | | | | | Operating mode | Mode 7 | | | | | |------------------------|--------------------|--------------------|------------|--|--| | TPU channel 3 settings | (1) in table below | (2) in table below | | | | | PB0DDR | _ | 0 | 1 | | | | Pin function | TIOCA3 output | PB0 input | PB0 output | | | | | | TIOCA3 input*1 | | | | | TPU channel 3 settings | (2) | (1) | (2) | (1) | (1) | (2) | |------------------------|------------------------------|---------------------------------------------|--------|---------------------------|-------------------------|-------| | MD3 to MD0 | B'0 | 000 | B'001x | B'0010 | B'0011 | | | IOA3 to IOA0 | B'0000,<br>B'0100,<br>B'1xxx | B'0001 to<br>B'0011,<br>B'0101 to<br>B'0111 | B'xx00 | Not<br>B'xx00 | Not B | 'xx00 | | CCLR2 to<br>CCLR0 | _ | _ | _ | _ | Not B'001 | B'001 | | Output function | _ | Output<br>compare<br>output | _ | PWM<br>mode 1<br>output*2 | PWM<br>mode 2<br>output | _ | x: Don't care Notes: 1. TIOCA3 input when MD3 to MD0 = B'0000, and IOA3 to IOA0 = B'10xx. 2. TIOCB3 is disabled for output. ### 9.6.4 MOS Input Pull-Up Function Port B has a built-in MOS input pull-up function that can be controlled by software. MOS input pull-up can be specified as on or off on an individual bit basis. In modes 4 to 6, if a pin is in the input state in accordance with the settings in PFCR, in the TPU's TIOR, and in DDR, setting the corresponding PBPCR bit to 1 turns on the MOS input pull-up for that pin. In mode 7, if a pin is in the input state in accordance with the settings in the TPU's TIOR and in DDR, setting the corresponding PBPCR bit to 1 turns on the MOS input pull-up for that pin. The MOS input pull-up function is in the off state after a reset, and in hardware standby mode. The prior state is retained in software standby mode. Table 9.11 summarizes the MOS input pull-up states. **Table 9.11 MOS Input Pull-Up States (Port B)** | Pin States | Power-On<br>Reset | Hardware<br>Standby Mode | Software<br>Standby Mode | In Other<br>Operations | |------------------------------|-------------------|--------------------------|--------------------------|------------------------| | Address output or TPU output | OFF | OFF | OFF | OFF | | Other than above | <del>_</del> | | ON/OFF | ON/OFF | Legend: OFF : MOS input pull-up is always off. ON/OFF: On when PBDDR = 0 and PBPCR = 1: otherwise off. ### **9.7** Port C #### 9.7.1 Overview Port C is an 8-bit I/O port. Port C has an address bus output function, SCI I/O pins (TxD0, RxD0, SCK0, TxD1, RxD1 and SCK1), and external interrupt input pins ( $\overline{IRQ4}$ and $\overline{IRQ5}$ ), and the pin functions change according to the operating mode. Port C has a built-in MOS input pull-up function that can be controlled by software. Figure 9.6 shows the port C pin configuration. Figure 9.6 Port C Pin Functions ### 9.7.2 Register Configuration Table 9.12 shows the port C register configuration. **Table 9.12 Port C Registers** | Name | Abbreviation | R/W | Initial Value | Address* | |-------------------------------------|--------------|-----|---------------|----------| | Port C data direction register | PCDDR | W | H'00 | H'FE3B | | Port C data register | PCDR | R/W | H'00 | H'FF0B | | Port C register | PORTC | R | Undefined | H'FFBB | | Port C MOS pull-up control register | PCPCR | R/W | H'00 | H'FE42 | | Port C open-drain control register | PCODR | R/W | H'00 | H'FE49 | Note: \* Lower 16 bits of the address. ## **Port C Data Direction Register (PCDDR)** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|--------|--------|--------|--------|--------|--------|--------|--------| | | | PC7DDR | PC6DDR | PC5DDR | PC4DDR | PC3DDR | PC2DDR | PC1DDR | PC0DDR | | Initial va | lue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | PCDDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port C. PCDDR cannot be read; if it is, an undefined value will be read. PCDDR is initialized to H'00 by a reset, and in hardware standby mode. It retains its prior state in software standby mode. As the SCI is initialized, pin states are determined by the PCDDR and PCDR specifications. The OPE bit in SBYCR is used to select whether the address output pins retain their output state or become high-impedance when a transition is made to software standby mode. - Modes 4 and 5 The corresponding port C pins are address outputs irrespective of the value of the PCDDR bits. - Mode 6 Setting a PCDDR bit to 1 makes the corresponding port C pin an address output, while clearing the bit to 0 makes the pin an input port. - Mode 7 Setting a PCDDR bit to 1 makes the corresponding port C pin an output port, while clearing the bit to 0 makes the pin an input port. ### Port C Data Register (PCDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|--------|-------|-------|-------|-------|-------|-------|-------|-------| | | | PC7DR | PC6DR | PC5DR | PC4DR | PC3DR | PC2DR | PC1DR | PC0DR | | Initial va | ilue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PCDR is an 8-bit readable/writable register that stores output data for the port C pins (PC7 to PC0). PCDR is initialized to H'00 by a reset, and in hardware standby mode. It retains its prior state in software standby mode. ### **Port C Register (PORTC)** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|------|-----|-----|-----|-----|-----|-----|-----|-----| | | | PC7 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 | | Initial val | ue : | * | * | * | * | * | * | * | * | | R/W | : | R | R | R | R | R | R | R | R | Note: \* Determined by state of pins PC7 to PC0. PORTC is an 8-bit read-only register that shows the pin states. It cannot be written to. Writing of output data for the port C pins (PC7 to PC0) must always be performed on PCDR. If a port C read is performed while PCDDR bits are set to 1, the PCDR values are read. If a port C read is performed while PCDDR bits are cleared to 0, the pin states are read. After a reset and in hardware standby mode, PORTC contents are determined by the pin states, as PCDDR and PCDR are initialized. PORTC retains its prior state in software standby mode. ### Port C MOS Pull-Up Control Register (PCPCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------------|--------|--------|--------|--------|--------|--------|--------|--------| | | | PC7PCR | PC6PCR | PC5PCR | PC4PCR | PC3PCR | PC2PCR | PC1PCR | PC0PCR | | Initia | al value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PCPCR is an 8-bit readable/writable register that controls the MOS input pull-up function incorporated into port C on an individual bit basis. In modes 6 and 7, if a pin is in the input state in accordance with the settings in the SCI's SMR and SCR, and in PCDDR, setting the corresponding PCPCR bit to 1 turns on the MOS input pull-up for that pin. PCPCR is initialized to H'00 by a reset, and in hardware standby mode. It retains its prior state in software standby mode. ## Port C Open Drain Control Register (PCODR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|----------|--------|--------|--------|--------|--------|--------|--------|--------| | | | PC7ODR | PC6ODR | PC5ODR | PC40DR | PC3ODR | PC2ODR | PC10DR | PC0ODR | | Initial value | <b>:</b> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PCODR is an 8-bit readable/writable register that controls the PMOS on/off status for each port C pin (PC7 to PC0). If the setting of bits AE3 to AE0 in PFCR is other than address output, setting a PCODR bit to 1 makes the corresponding port C pin an NMOS open-drain output, while clearing the bit to 0 makes the pin a CMOS output. PCODR is initialized to H'00 by a reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. #### 9.7.3 Pin Functions Port C pins also function as SCI I/O pins (TxD0, RxD0, SCK0, TxD1, RxD1, and SCK1), interrupt input pins ( $\overline{IRQ4}$ and $\overline{IRQ5}$ ), and address bus outputs. The pin functions differ between modes 4 and 5, mode 6, and mode 7. Port C pin functions are shown in table 9.13. **Table 9.13 Port C Pin Functions** | Pin | Selection Meth | Selection Method and Pin Functions | | | | | | | |--------|----------------|---------------------------------------------------------------------------------------------|--------------|--------------|--------------|---------------|--|--| | PC7/A7 | • | The pin function is switched as shown below according to the operating mode and bit PC7DDR. | | | | | | | | | Operating Mode | Modes 4 and 5 | Mode 6 | | Мо | Mode 7 | | | | | PC7DDR | _ | 0 | 1 | 0 | 1 | | | | | Pin function | A7<br>output | PC7<br>input | A7<br>output | PC7<br>input | PC7<br>output | | | | | | Japan | | Japan | put | o s.pat | | | PC6/A6 The pin function is switched as shown below according to the operating mode and bit PC6DDR. | Operating<br>Mode | Modes 4<br>and 5 | Mod | de 6 | Mod | de 7 | |-------------------|------------------|--------------|--------------|--------------|---------------| | PC6DDR | _ | 0 | 1 | 0 | 1 | | Pin function | A6<br>output | PC6<br>input | A6<br>output | PC6<br>input | PC6<br>output | #### **Selection Method and Pin Functions** ### PC5/A5/SCK1/ IRQ5 The pin function is switched as shown below according to the operating mode, bit $C/\overline{A}$ in the SCI1's SMR, bits CKE0 and CKE1 in SCR, and bit PC5DDR. | Operating<br>Mode | Modes 4 and 5 | Mode 6 | | | | | |-------------------|---------------|--------|---|---|---------------|--------------| | PC5DDR | _ | 0 1 | | | | 1 | | CKE1 | _ | 0 1 | | | 1 | _ | | C/A | _ | 0 | | 1 | _ | _ | | CKE0 | _ | 0 | 1 | _ | _ | _ | | Pin function | A5<br>output | | | | SCK1<br>input | A5<br>output | | Operating<br>Mode | Mode 7 | | | | | |-------------------|--------------|---------------|------------------------------|----------------|---------------| | CKE1 | | ( | 0 | | 1 | | C/A | 0 1 | | | 1 | _ | | CKE0 | ( | ) | 1 | _ | _ | | PC5DDR | 0 | 1 | _ | _ | _ | | Pin function | PC5<br>input | PC5<br>output | SCK1<br>output<br>IRQ5 input | SCK1<br>output | SCK1<br>input | #### **Selection Method and Pin Functions** #### PC4/A4/RxD1 The pin function is switched as shown below according to the operating mode, bit RE in the SCI1's SCR, and bit PC4DDR. | Operating<br>Mode | Modes 4<br>and 5 | Mode 6 | | | | |-------------------|------------------|-----------|------------|-----------|--| | PC4DDR | _ | 0 | | 1 | | | RE | _ | 0 | 1 | _ | | | Pin function | A4 output | PC4 input | RxD1 input | A4 output | | | Operating<br>Mode | | Mode 7 | | |-------------------|-----------|------------|------------| | RE | ( | 1 | | | PC4DDR | 0 1 | | _ | | Pin function | PC4 input | PC4 output | RxD1 input | #### PC3/A3/TxD1 The pin function is switched as shown below according to the operating mode, bit TE in the SCI1's SCR, and bit PC3DDR. | Operating<br>Mode | Modes 4<br>and 5 | | Mode 6 | | |-------------------|------------------|-----------|-------------|-----------| | PC3DDR | _ | 0 | | 1 | | TE | _ | 0 1 | | _ | | Pin function | A3 output | PC3 input | TxD1 output | A3 output | | Operating<br>Mode | Mode 7 | | | | | |-------------------|-----------|------------|-------------|--|--| | TE | ( | 1 | | | | | PC3DDR | 0 | 1 | _ | | | | Pin function | PC3 input | PC3 output | TxD1 output | | | #### **Selection Method and Pin Functions** # $\frac{\text{PC2/A2/SCK0/}}{\text{IRQ4}}$ The pin function is switched as shown below according to the operating mode, bit $C/\overline{A}$ in the SCI0's SMR, bits CKE0 and CKE1 in SCR, and bit PC2DDR. | Operating<br>Mode | Modes 4 and 5 | Mode 6 | | | | | |-------------------|---------------|--------|---|---|---------------|--------------| | PC2DDR | _ | 0 1 | | | | 1 | | CKE1 | _ | 0 1 | | | 1 | _ | | C/A | _ | 0 | | 1 | _ | _ | | CKE0 | _ | 0 | 1 | _ | _ | _ | | Pin function | A2<br>output | | | | SCK0<br>input | A2<br>output | | Operating<br>Mode | Mode 7 | | | | | |-------------------|----------------------|-----|----------------|----------------|---------------| | CKE1 | | 1 | 0 | | 1 | | C/A | | 0 1 | | | | | CKE0 | ( | ) | 1 | _ | _ | | PC2DDR | 0 | 1 | _ | _ | _ | | Pin function | PC2 PC2 input output | | SCK0<br>output | SCK0<br>output | SCK0<br>input | | | | | IRQ4 input | | | #### **Selection Method and Pin Functions** #### PC1/A1/RxD0 The pin function is switched as shown below according to the operating mode, bit RE in the SCI0's SCR, and bit PC1DDR. | Operating<br>Mode | Modes 4<br>and 5 | | Mode 6 | | |-------------------|------------------|-----------|------------|-----------| | PC1DDR | _ | 0 | | 1 | | RE | _ | 0 | 1 | _ | | Pin function | A1 output | PC1 input | RxD0 input | A1 output | | Operating<br>Mode | | Mode 7 | | |-------------------|-----------|------------|------------| | RE | ( | 1 | | | PC1DDR | 0 1 | | _ | | Pin function | PC1 input | PC1 output | RxD0 input | #### PC0/A0/TxD0 The pin function is switched as shown below according to the operating mode, bit TE in the SCI0's SCR, and bit PC0DDR. | Operating<br>Mode | Modes 4<br>and 5 | Mode 6 | | | | | | |-------------------|------------------|-----------|-------------|-----------|--|--|--| | PC0DDR | _ | ( | 1 | | | | | | TE | _ | 0 | 1 | _ | | | | | Pin function | A0 output | PC0 input | TxD0 output | A0 output | | | | | Operating<br>Mode | Mode 7 | | | | | | |-------------------|-----------|------------|-------------|--|--|--| | TE | ( | 1 | | | | | | PC0DDR | 0 | 1 | _ | | | | | Pin function | PC0 input | PC0 output | TxD0 output | | | | #### 9.7.4 **MOS Input Pull-Up Function** Port C has a built-in MOS input pull-up function that can be controlled by software. This MOS input pull-up function can be used in modes 6 and 7, and can be specified as on or off on an individual bit basis In modes 6 and 7, if a pin is in the input state in accordance with the settings in the SCI's SMR and SCR, of pins IRQ4 and IRQ5, and in PCDDR, setting the corresponding PCPCR bit to 1 turns on the MOS input pull-up for that pin. The MOS input pull-up function is in the off state after a reset, and in hardware standby mode. The prior state is retained in software standby mode. Table 9.14 summarizes the MOS input pull-up states. **Table 9.14** MOS Input Pull-Up States (Port C) | Pin States | Power-On<br>Reset | Hardware<br>Standby Mode | Software<br>Standby Mode | In Other<br>Operations | |------------------|-------------------|--------------------------|--------------------------|------------------------| | Address output | OFF | OFF | OFF | OFF | | Other than above | <del></del> | | ON/OFF | ON/OFF | Legend: OFF : MOS input pull-up is always off. ON/OFF: On when PCDDR = 0 and PCPCR = 1; otherwise off. ### 9.8 Port D #### 9.8.1 Overview Port D is an 8-bit I/O port. Port D has a data bus I/O function, and the pin functions change according to the operating mode. Port D has a built-in MOS input pull-up function that can be controlled by software. Figure 9.7 shows the port D pin configuration. **Figure 9.7 Port D Pin Functions** #### 9.8.2 Register Configuration Table 9.15 shows the port D register configuration. Table 9.15 Port D Registers | Name | Abbreviation | R/W | Initial Value | Address* | |-------------------------------------|--------------|-----|---------------|----------| | Port D data direction register | PDDDR | W | H'00 | H'FE3C | | Port D data register | PDDR | R/W | H'00 | H'FF0C | | Port D register | PORTD | R | Undefined | H'FFBC | | Port D MOS pull-up control register | PDPCR | R/W | H'00 | H'FE43 | Note: \* Lower 16 bits of the address ### **Port D Data Direction Register (PDDDR)** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|--------|--------|--------|--------|--------|--------|--------|--------| | | | PD7DDR | PD6DDR | PD5DDR | PD4DDR | PD3DDR | PD2DDR | PD1DDR | PD0DDR | | Initial val | ue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | PDDDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port D. PDDDR cannot be read; if it is, an undefined value will be read. PDDDR is initialized to H'00 by a reset, and in hardware standby mode. It retains its prior state in software standby mode. - Modes 4 to 6 The input/output direction specification by PDDDR is ignored, and port D is automatically designated for data I/O. - Mode 7 Setting a PDDDR bit to 1 makes the corresponding port D pin an output port, while clearing the bit to 0 makes the pin an input port. #### Port D Data Register (PDDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|--------|-------|-------|-------|-------|-------|-------|-------|-------| | | | PD7DR | PD6DR | PD5DR | PD4DR | PD3DR | PD2DR | PD1DR | PD0DR | | Initial va | alue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PDDR is an 8-bit readable/writable register that stores output data for the port D pins (PD7 to PD0). PDDR is initialized to H'00 by a reset, and in hardware standby mode. It retains its prior state in software standby mode. ### **Port D Register (PORTD)** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|-----|-----|-----|-----|-----|-----|-----------|-----| | | | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 | | Initial va | lue : | * | * | * | * | * | * | <u></u> * | * | | R/W | : | R | R | R | R | R | R | R | R | Note: \* Determined by state of pins PD7 to PD0. PORTD is an 8-bit read-only register that shows the pin states. It cannot be written to. Writing of output data for the port D pins (PD7 to PD0) must always be performed on PDDR. If a port D read is performed while PDDDR bits are set to 1, the PDDR values are read. If a port D read is performed while PDDDR bits are cleared to 0, the pin states are read. After a reset and in hardware standby mode, PORTD contents are determined by the pin states, as PDDDR and PDDR are initialized. PORTD retains its prior state in software standby mode. ### Port D MOS Pull-Up Control Register (PDPCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|------|--------|--------|--------|--------|--------|--------|--------|--------| | | | PD7PCR | PD6PCR | PD5PCR | PD4PCR | PD3PCR | PD2PCR | PD1PCR | PD0PCR | | Initial valu | ue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PDPCR is an 8-bit readable/writable register that controls the MOS input pull-up function incorporated into port D on an individual bit basis. When a PDDDR bit is cleared to 0 (input port setting) in mode 7, setting the corresponding PDPCR bit to 1 turns on the MOS input pull-up for the corresponding pin. PDPCR is initialized to H'00 by a reset, and in hardware standby mode. It retains its prior state in software standby mode. #### 9.8.3 Pin Functions In modes 4 to 6, port D pins automatically function as data bus input/output pins (D15 to D8). In mode 7, each pin in port D functions as an input/output port, and input or output can be specified individually for each pin. Port D pin functions are shown in table 9.16. Table 9.16 Port D Pin Functions | Pin | Selection Method and Pin Functions | | | | | | | | |----------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------|-----------|------------|--|--|--|--| | PD7/D15,<br>PD6/D14,<br>PD5/D13,<br>PD4/D12, | The pin function is switched as shown below according to the operating mode and PDDDR. | | | | | | | | | | Operating mode | Modes | Mode 7 | | | | | | | PD3/D11, | PDnDDR | _ | 0 | 1 | | | | | | PD2/D10,<br>PD1/D9,<br>PD0/D8 | Pin function | Data bus input/<br>output<br>(D15 to D8) | PDn input | PDn output | | | | | n = 7 to 0 #### 9.8.4 MOS Input Pull-Up Function Port D has a built-in MOS input pull-up function that can be controlled by software. This MOS input pull-up function can be used in mode 7, and can be specified as on or off on an individual bit basis. When a PDDDR bit is cleared to 0 in mode 7, setting the corresponding PDPCR bit to 1 turns on the MOS input pull-up for that pin. The MOS input pull-up function is in the off state after a reset, and in hardware standby mode. The prior state is retained in software standby mode. Table 9.17 summarizes the MOS input pull-up states. Table 9.17 MOS Input Pull-Up States (Port D) | Modes | Power-On<br>Reset | Hardware<br>Standby Mode | Software<br>Standby Mode | In Other<br>Operations | | |--------|-------------------|--------------------------|--------------------------|------------------------|--| | 4 to 6 | OFF | OFF | OFF | OFF | | | 7 | <del></del> | | ON/OFF | ON/OFF | | Legend: OFF: MOS input pull-up is always off. ON/OFF: On when PDDDR = 0 and PDPCR = 1; otherwise off. ### **9.9** Port E #### 9.9.1 Overview Port E is an 8-bit I/O port. Port E has a data bus I/O function, and the pin functions change according to the operating mode and whether 8-bit or 16-bit bus mode is selected. Port E has a built-in MOS input pull-up function that can be controlled by software. Figure 9.8 shows the port E pin configuration. Figure 9.8 Port E Pin Functions #### 9.9.2 Register Configuration Table 9.18 shows the port E register configuration. **Table 9.18 Port E Registers** | Name | Abbreviation | R/W | Initial Value | Address* | |-------------------------------------|--------------|-----|---------------|----------| | Port E data direction register | PEDDR | W | H'00 | H'FE3D | | Port E data register | PEDR | R/W | H'00 | H'FF0D | | Port E register | PORTE | R | Undefined | H'FFBD | | Port E MOS pull-up control register | PEPCR | R/W | H'00 | H'FE44 | Note: \* Lower 16 bits of the address. #### Port E Data Direction Register (PEDDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|--------|--------|--------|--------|--------|--------|--------|--------| | | | PE7DDR | PE6DDR | PE5DDR | PE4DDR | PE3DDR | PE2DDR | PE1DDR | PE0DDR | | Initial val | ue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | PEDDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port E. PEDDR cannot be read; if it is, an undefined value will be read. PEDDR is initialized to H'00 by a reset, and in hardware standby mode. It retains its prior state in software standby mode. #### Modes 4 to 6 When 8-bit bus mode has been selected, port E pins function as I/O ports. Setting a PEDDR bit to 1 makes the corresponding port E pin an output port, while clearing the bit to 0 makes the pin an input port. When 16-bit bus mode has been selected, the input/output direction specification by PEDDR is ignored, and port E is designated for data I/O. For details of 8-bit and 16-bit bus modes, see section 7, Bus Controller. #### Mode 7 Setting a PEDDR bit to 1 makes the corresponding port E pin an output port, while clearing the bit to 0 makes the pin an input port. #### Port E Data Register (PEDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | | | PE7DR | PE6DR | PE5DR | PE4DR | PE3DR | PE2DR | PE1DR | PE0DR | | Initial val | lue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PEDR is an 8-bit readable/writable register that stores output data for the port E pins (PE7 to PE0). PEDR is initialized to H'00 by a reset, and in hardware standby mode. It retains its prior state in software standby mode. ### **Port E Register (PORTE)** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|-----|-----|-----|-----|-----|-----|-----|-----| | | | PE7 | PE6 | PE5 | PE4 | PE3 | PE2 | PE1 | PE0 | | Initial va | lue : | * | * | * | * | * | * | * | * | | R/W | : | R | R | R | R | R | R | R | R | Determined by state of pins PE7 to PE0. Note: PORTE is an 8-bit read-only register that shows the pin states. It cannot be written to. Writing of output data for the port E pins (PE7 to PE0) must always be performed on PEDR. If a port E read is performed while PEDDR bits are set to 1, the PEDR values are read. If a port E read is performed while PEDDR bits are cleared to 0, the pin states are read. After a reset and in hardware standby mode, PORTE contents are determined by the pin states, as PEDDR and PEDR are initialized. PORTE retains its prior state in software standby mode. #### Port E MOS Pull-Up Control Register (PEPCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | PE7PCR | PE6PCR | PE5PCR | PE4PCR | PE3PCR | PE2PCR | PE1PCR | PE0PCR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PEPCR is an 8-bit readable/writable register that controls the MOS input pull-up function incorporated into port E on an individual bit basis. When a PEDDR bit is cleared to 0 (input port setting) with 8-bit bus mode selected in modes 4 to 6, or in mode 7, setting the corresponding PEPCR bit to 1 turns on the MOS input pull-up for the corresponding pin. PEPCR is initialized to H'00 by a reset, and in hardware standby mode. It retains its prior state in software standby mode. #### 9.9.3 Pin Functions Port E pins also function as data bus input/output pins (D7 to D0). If at least one of areas 0 to 7 is designated as 16-bit bus space in modes 4 to 6, port E pins automatically function as data bus input/output pins. If all areas are designated as 8-bit bus space in modes 4 to 6, or in mode 7, each pin in port E functions as an input/output port, and input or output can be specified individually for each pin. Port E pin functions are shown in table 9.19. **Table 9.19 Port E Pin Functions** | Pin | Selection Method and Pin Functions | | | | | | | | | | | |--------------------|----------------------------------------------------------------------------------------------------------------------|--------------|------------|----------------------------------|-----------|------------|--|--|--|--|--| | PE7/D7,<br>PE6/D6, | The pin function is switched as shown below according to the operating mode, ABWCR in the bus controller, and PEDDR. | | | | | | | | | | | | PE5/D5,<br>PE4/D4, | Operating mode | Modes 4 to 6 | | | Mode 7 | | | | | | | | PE3/D3, | ABWCR | H'I | FF | Not H'FF | _ | _ | | | | | | | PE2/D2, | PEnDDR | 0 | 1 | _ | 0 | 1 | | | | | | | PE1/D1,<br>PE0/D0 | Pin function | PEn input | PEn output | Data bus input/output (D7 to D0) | PEn input | PEn output | | | | | | n = 7 to 0 #### 9.9.4 **MOS Input Pull-Up Function** Port E has a built-in MOS input pull-up function that can be controlled by software. This MOS input pull-up function can be used in modes 4 to 6 when 8-bit bus mode is selected, or in mode 7, and can be specified as on or off on an individual bit basis. When a PEDDR bit is cleared to 0 in modes 4 to 6 when 8-bit bus mode is selected, or in mode 7, setting the corresponding PEPCR bit to 1 turns on the MOS input pull-up for that pin. The MOS input pull-up function is in the off state after a reset, and in hardware standby mode. The prior state is retained in software standby mode. Table 9.20 summarizes the MOS input pull-up states. Table 9.20 MOS Input Pull-Up States (Port E) | Modes | | Power-On<br>Reset | Hardware<br>Standby Mode | Software<br>Standby Mode | In Other<br>Operations | |--------|------------|-------------------|--------------------------|--------------------------|------------------------| | 7 | | OFF | OFF | ON/OFF | ON/OFF | | 4 to 6 | 8-bit bus | | | | | | | 16-bit bus | _ | | OFF | OFF | Legend: OFF : MOS input pull-up is always off. ON/OFF: On when PEDDR = 0 and PEPCR = 1; otherwise off. #### 9.10 Port F #### 9.10.1 Overview Port F is an 8-bit I/O port. Port F pins also function as external interrupt input pins ( $\overline{IRQ2}$ and $\overline{IRQ3}$ ), BUZZ output pin\*, A/D trigger input pin ( $\overline{ADTRG}$ ), bus control signal input/output pins ( $\overline{AS}$ , $\overline{RD}$ , $\overline{HWR}$ , $\overline{LWR}$ , $\overline{WAIT}$ , $\overline{BREQO}$ , $\overline{BREQ}$ , and $\overline{BACK}$ ) and the system clock ( $\phi$ ) output pin. Note: \* BUZZ output pin in the H8S/2626 Group only. Figure 9.9 shows the port F pin configuration. Figure 9.9 Port F Pin Functions #### 9.10.2 Register Configuration Table 9.21 shows the port F register configuration. **Table 9.21 Port F Registers** | Name | Abbreviation | R/W | Initial Value | Address*1 | |--------------------------------|--------------|-----|---------------|-----------| | Port F data direction register | PFDDR | W | H'80/H'00*2 | H'FE3E | | Port F data register | PFDR | R/W | H'00 | H'FF0E | | Port F register | PORTF | R | Undefined | H'FFBE | Notes: 1. Lower 16 bits of the address. 2. Initial value depends on the mode. ### **Port F Data Direction Register (PFDDR)** | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|--------|--------|--------|--------|--------|--------|--------|--------| | | PF7DDR | PF6DDR | PF5DDR | PF4DDR | PF3DDR | PF2DDR | PF1DDR | PF0DDR | | Modes 4 to 6 | | | - | | - | | | | | Initial value: | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W : | W | W | W | W | W | W | W | W | | Mode 7 | | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W : | W | W | W | W | W | W | W | W | PFDDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port F. PFDDR cannot be read; if it is, an undefined value will be read. PFDDR is initialized by a reset, and in hardware standby mode, to H'80 in modes 4 to 6, and to H'00 in mode 7. It retains its prior state in software standby mode. The OPE bit in SBYCR is used to select whether the bus control output pins retain their output state or become high-impedance when a transition is made to software standby mode. #### Modes 4 to 6 Pin PF7 functions as the $\phi$ output pin when the corresponding PFDDR bit is set to 1, and as an input port when the bit is cleared to 0. The input/output direction specified by PFDDR is ignored for pins PF6 to PF3, which are automatically designated as bus control outputs $(\overline{AS}, \overline{RD}, \overline{HWR}, \text{ and } \overline{LWR})$ . Pins PF2 to PF0 are designated as bus control input/output pins (WAIT, BREQO, BACK, BREQ) by means of bus controller settings. At other times, setting a PFDDR bit to 1 makes the corresponding port F pin an output port, while clearing the bit to 0 makes the pin an input port. #### Mode 7 Setting a PFDDR bit to 1 makes the corresponding port F pin PF6 to PF0 an output port, or in the case of pin PF7, the $\phi$ output pin. Clearing the bit to 0 makes the pin an input port. #### Port F Data Register (PFDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-------|-----|-------|-------|-------|-------|-------|-------|-------| | | | _ | PF6DR | PF5DR | PF4DR | PF3DR | PF2DR | PF1DR | PF0DR | | Initial value | e : ¯ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PFDR is an 8-bit readable/writable register that stores output data for the port F pins (PF7 to PF0). PFDR is initialized to H'00 by a reset, and in hardware standby mode. It retains its prior state in software standby mode. Bit 7 in PFDR is reserved, and only 0 may be written to it. ### **Port F Register (PORTF)** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|-----|-----|-----|-----|-----|-----|-----|-----| | | | PF7 | PF6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 | | Initial va | lue : | * | * | * | * | * | * | * | * | | R/W | : | R | R | R | R | R | R | R | R | Note: \* Determined by state of pins PF7 to PF0. PORTF is an 8-bit read-only register that shows the pin states. It cannot be written to. Writing of output data for the port F pins (PF7 to PF0) must always be performed on PFDR. If a port F read is performed while PFDDR bits are set to 1, the PFDR values are read. If a port F read is performed while PFDDR bits are cleared to 0, the pin states are read. After a reset and in hardware standby mode, PORTF contents are determined by the pin states, as PFDDR and PFDR are initialized. PORTF retains its prior state in software standby mode. #### 9.10.3 **Pin Functions** Port F pins also function as external interrupt input pins ( $\overline{\text{IRQ2}}$ and $\overline{\text{IRQ3}}$ ), BUZZ output pin\*, A/D trigger input pin (ADTRG), bus control signal input/output pins (AS, RD, HWR, LWR, WAIT, BREOO, BREO, and BACK) and the system clock (\$\phi\$) output pin. The pin functions differ between modes 4 to 6, and mode 7. Port F pin functions are shown in table 9.22. Note: BUZZ output pin in the H8S/2626 Group only. Table 9.22 Port F Pin Functions | Pin | Selection Meth | od and Pin Functior | าร | | | | | | | |------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|---------------------|----------------------|--------------------|--|--|--|--|--| | PF7/φ | The pin function is switched as shown below according to bit PF7DDR. | | | | | | | | | | | PF7DDR | 0 | | 1 | | | | | | | | Pin function | PF7 input | | φ output | | | | | | | PF6/AS The pin function is switched as shown below according to the operating modern and bit PF6DDR. | | | | | | | | | | | | Operating<br>Mode | Modes 4 to 6 | Мо | de 7 | | | | | | | | PF6DDR | _ | 0 | 1 | | | | | | | | Pin function | AS output | PF6 input | PF6 output | | | | | | | PF5/RD | The pin function and bit PF5DDR | is switched as show | n below according to | the operating mode | | | | | | | | Operating | Modes 4 to 6 | Mo | de 7 | | | | | | | | Mode | 100063 4 10 0 | IVIO | ue i | | | | | | RD output #### PF4/HWR The pin function is switched as shown below according to the operating mode and bit PF4DDR. PF5 input PF5 output | Operating<br>Mode | Modes 4 to 6 | Mode 7 | | | |-------------------|--------------|-----------|------------|--| | PF4DDR | _ | 0 | 1 | | | Pin function | HWR output | PF4 input | PF4 output | | Pin function #### **Selection Method and Pin Functions** ### PF3/LWR/ ADTRG/IRQ3 The pin function is switched as shown below according to the operating mode, the bus mode, A/D converter bits TRGS1 and TRGS0, and bit PF3DDR. | Operating<br>Mode | | Modes 4 to 6 | 6 | Mode 7 | | | | |-------------------|--------------------|---------------|------------|--------------------|------------|--|--| | Bus mode | 16-bit bus<br>mode | 8-bit bu | is mode | _ | | | | | PF3DDR | _ | 0 | 1 | 0 | 1 | | | | Pin function | LWR | PF3 input | PF3 output | PF3 input | PF3 output | | | | | output | ADTRG input*1 | | | | | | | | | | ĪRQ3 i | nput* <sup>2</sup> | | | | Notes: 1. $\overline{ADTRG}$ input when TRGS0 = TRGS1 = 1. 2. When used as an external interrupt input pin, do not use as an I/O pin for another function. #### PF2/WAIT/ BREQO The pin function is switched as shown below according to the combination of the operating mode, and bits BREQOE, WAITE, ABW5 to ABW2, and PF2DDR | Operating<br>Mode | | Modes | | Мос | de 7 | | |-------------------|--------------|-------|---|--------------|--------------|---------------| | BREQOE | | 0 | | 1 | _ | | | WAITE | ( | ) | 1 | _ | _ | | | PF2DDR | 0 | 1 | _ | _ | 0 | 1 | | Pin function | PF2<br>input | – | | BREQO output | PF2<br>input | PF2<br>output | ### PF1/BACK/ BUZZ\* The pin function is switched as shown below according to the combination of the operating mode, and bits BRLE, BUZZE, and PF1DDR. | operag | | | | | | | | | |-------------------|--------------|---------------|-----------------|-------------|--------------|---------------|-----------------|--| | Operating<br>Mode | | Modes | s 4 to 6 | | Mode 7 | | | | | BRLE | | 0 | | 1 | | | | | | BUZZE | ( | ) | 1 | _ | 0 | | 1 | | | PF1DDR | 0 | 1 | _ | _ | 0 | 1 | _ | | | Pin function | PF1<br>input | PF1<br>output | BUZZ*<br>output | BACK output | PF1<br>input | PF1<br>output | BUZZ*<br>output | | Note: \* BUZZ output pin in the H8S/2626 Group only. #### **Selection Method and Pin Functions** #### PF0/BREQ/IRQ2 The pin function is switched as shown below according to the combination of the operating mode, and bits BRLE and PF0DDR. | Operating<br>Mode | | Modes 4 to 6 | Mod | de 7 | | |-------------------|------------|--------------|-------|-------|--------| | BRLE | ( | ) | 1 | _ | | | PF0DDR | 0 1 | | _ | 0 | 1 | | Pin function | PF0 | PF0 | BREQ | PF0 | PF0 | | | input | output | input | input | output | | | IRQ2 input | | | | | # Section 10 16-Bit Timer Pulse Unit (TPU) #### 10.1 Overview The H8S/2626 Group and H8S/2623 Group have an on-chip 16-bit timer pulse unit (TPU) that comprises six 16-bit timer channels. #### 10.1.1 Features - Maximum 16-pulse input/output - A total of 16 timer general registers (TGRs) are provided (four each for channels 0 and 3, and two each for channels 1, 2, 4, and 5), each of which can be set independently as an output compare/input capture register - TGRC and TGRD for channels 0 and 3 can also be used as buffer registers - Selection of 8 counter input clocks for each channel - The following operations can be set for each channel: - Waveform output at compare match: Selection of 0, 1, or toggle output - Input capture function: Selection of rising edge, falling edge, or both edge detection - Counter clear operation: Counter clearing possible by compare match or input capture - Synchronous operation: - Multiple timer counters (TCNT) can be written to simultaneously - Simultaneous clearing by compare match and input capture possible - Register simultaneous input/output possible by counter synchronous operation - PWM mode: Any PWM output duty can be set - Maximum of 15-phase PWM output possible by combination with synchronous operation - Buffer operation settable for channels 0 and 3 - Input capture register double-buffering possible - Automatic rewriting of output compare register possible - Phase counting mode settable independently for each of channels 1, 2, 4, and 5 - Two-phase encoder pulse up/down-count possible - Cascaded operation - Channel 2 (channel 5) input clock operates as 32-bit counter by setting channel 1 (channel 4) overflow/underflow - Fast access via internal 16-bit bus - Fast access is possible via a 16-bit bus interface - 26 interrupt sources - For channels 0 and 3, four compare match/input capture dual-function interrupts and one overflow interrupt can be requested independently - For channels 1, 2, 4, and 5, two compare match/input capture dual-function interrupts, one overflow interrupt, and one underflow interrupt can be requested independently - Automatic transfer of register data - Block transfer, 1-word data transfer, and 1-byte data transfer possible by data transfer controller (DTC) - Programmable pulse generator (PPG) output trigger can be generated - Channel 0 to 3 compare match/input capture signals can be used as PPG output trigger - A/D converter conversion start trigger can be generated - Channel 0 to 5 compare match A/input capture A signals can be used as A/D converter conversion start trigger - Module stop mode can be set - As the initial setting, TPU operation is halted. Register access is enabled by exiting module stop mode. Table 10.1 lists the functions of the TPU. **Table 10.1 TPU Functions** | Item | | Channel 0 | Channel 1 | Channel 2 | Channel 3 | Channel 4 | Channel 5 | | |---------------------------|---------------------|-------------------------------------------------------|-------------------------------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------|--| | Count cloc | ck | φ/1<br>φ/4<br>φ/16<br>φ/64<br>TCLKA<br>TCLKB<br>TCLKC | φ/1<br>φ/4<br>φ/16<br>φ/64<br>φ/256<br>TCLKA<br>TCLKB | φ/1<br>φ/4<br>φ/16<br>φ/64<br>φ/1024<br>ΤCLKA<br>ΤCLKB<br>ΤCLKC | φ/1<br>φ/4<br>φ/16<br>φ/64<br>φ/256<br>φ/1024<br>φ/4096<br>TCLKA | φ/1<br>φ/4<br>φ/16<br>φ/64<br>φ/1024<br>ΤCLKA<br>TCLKC | φ/1<br>φ/4<br>φ/16<br>φ/64<br>φ/256<br>ΤCLKA<br>ΤCLKC | | | General re | egisters | TGR0A<br>TGR0B | TGR1A<br>TGR1B | TGR2A<br>TGR2B | TGR3A<br>TGR3B | TGR4A<br>TGR4B | TGR5A<br>TGR5B | | | General re<br>buffer regi | | TGR0C<br>TGR0D | _ | _ | TGR3C<br>TGR3D | _ | _ | | | I/O pins | | TIOCA0<br>TIOCB0<br>TIOCC0<br>TIOCD0 | TIOCA1<br>TIOCB1 | TIOCA2<br>TIOCB2 | TIOCA3<br>TIOCB3<br>TIOCC3<br>TIOCD3 | TIOCA4<br>TIOCB4 | TIOCA5<br>TIOCB5 | | | Counter cl<br>function | ear | TGR compare match or input capture | TGR<br>compare<br>match or<br>input<br>capture | TGR compare match or input capture | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | TGR compare match or input capture | | | Compare | 0 output | 0 | 0 | 0 | 0 | 0 | 0 | | | match<br>output | 1 output | 0 | 0 | 0 | 0 | 0 | 0 | | | output | Toggle output | 0 | 0 | 0 | 0 | 0 | 0 | | | Input captor function | ure | 0 | 0 | 0 | 0 | 0 | 0 | | | Synchronous operation | | 0 | 0 | 0 | 0 | 0 | 0 | | | PWM mode | | 0 | 0 | 0 | 0 | 0 | 0 | | | Phase cou | Phase counting mode | | 0 | 0 | _ | 0 | 0 | | | Buffer ope | eration | 0 | _ | _ | 0 | _ | _ | | | Item | Channel 0 | Channel 1 | Channel 2 | Channel 3 | Channel 4 | Channel 5 | |-----------------------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------| | DTC<br>activation | TGR<br>compare<br>match or<br>input capture | TGR<br>compare<br>match or<br>input capture | TGR<br>compare<br>match or<br>input capture | TGR<br>compare<br>match or<br>input capture | TGR<br>compare<br>match or<br>input capture | TGR<br>compare<br>match or<br>input capture | | A/D<br>converter<br>trigger | TGR0A<br>compare<br>match or<br>input capture | TGR1A<br>compare<br>match or<br>input capture | TGR2A<br>compare<br>match or<br>input capture | TGR3A<br>compare<br>match or<br>input capture | TGR4A<br>compare<br>match or<br>input capture | TGR5A<br>compare<br>match or<br>input capture | | PPG<br>trigger | TGR0A/<br>TGR0B<br>compare<br>match or<br>input capture | TGR1A/<br>TGR1B<br>compare<br>match or<br>input capture | TGR2A/<br>TGR2B<br>compare<br>match or<br>input capture | TGR3A/<br>TGR3B<br>compare<br>match or<br>input capture | _ | _ | | Interrupt<br>sources | 5 sources • Compare match or input capture 0A | 4 sources • Compare match or input capture 1A | 4 sources • Compare match or input capture 2A | 5 sources • Compare match or input capture 3A | 4 sources • Compare match or input capture 4A | 4 sources • Compare match or input capture 5A | | | <ul> <li>Compare<br/>match or<br/>input<br/>capture 0B</li> </ul> | Compare<br>match or<br>input<br>capture 1B | <ul> <li>Compare<br/>match or<br/>input<br/>capture 2B</li> </ul> | <ul> <li>Compare<br/>match or<br/>input<br/>capture 3B</li> </ul> | <ul> <li>Compare<br/>match or<br/>input<br/>capture 4B</li> </ul> | <ul> <li>Compare<br/>match or<br/>input<br/>capture 5B</li> </ul> | | | <ul> <li>Compare match or input capture 0C</li> <li>Compare match or input capture 0D</li> <li>Overflow</li> </ul> | • Overflow • Underflow | • Overflow • Underflow | <ul> <li>Compare match or input capture 3C</li> <li>Compare match or input capture 3D</li> <li>Overflow</li> </ul> | • Overflow • Underflow | Overflow Underflow | Legend: ○ : Possible —: Not possible #### 10.1.2 Block Diagram Figure 10.1 shows a block diagram of the TPU. Figure 10.1 Block Diagram of TPU # 10.1.3 Pin Configuration Table 10.2 summarizes the TPU pins. Table 10.2 TPU Pins | Channel | Name | Symbol | I/O | Function | |---------|------------------------------------|--------|-------|---------------------------------------------------------------------------------| | All | Clock input A | TCLKA | Input | External clock A input pin (Channels 1 and 5 phase counting mode A phase input) | | | Clock input B | TCLKB | Input | External clock B input pin (Channels 1 and 5 phase counting mode B phase input) | | | Clock input C | TCLKC | Input | External clock C input pin (Channels 2 and 4 phase counting mode A phase input) | | | Clock input D | TCLKD | Input | External clock D input pin (Channels 2 and 4 phase counting mode B phase input) | | 0 | Input capture/out compare match A0 | TIOCA0 | I/O | TGR0A input capture input/output compare output/PWM output pin | | | Input capture/out compare match B0 | TIOCB0 | I/O | TGR0B input capture input/output compare output/PWM output pin | | | Input capture/out compare match C0 | TIOCC0 | I/O | TGR0C input capture input/output compare output/PWM output pin | | | Input capture/out compare match D0 | TIOCD0 | I/O | TGR0D input capture input/output compare output/PWM output pin | | 1 | Input capture/out compare match A1 | TIOCA1 | I/O | TGR1A input capture input/output compare output/PWM output pin | | | Input capture/out compare match B1 | TIOCB1 | I/O | TGR1B input capture input/output compare output/PWM output pin | | 2 | Input capture/out compare match A2 | TIOCA2 | I/O | TGR2A input capture input/output compare output/PWM output pin | | | Input capture/out compare match B2 | TIOCB2 | I/O | TGR2B input capture input/output compare output/PWM output pin | | Channel | Name | Symbol | I/O | Function | |---------|------------------------------------|--------|-----|----------------------------------------------------------------| | 3 | Input capture/out compare match A3 | TIOCA3 | I/O | TGR3A input capture input/output compare output/PWM output pin | | | Input capture/out compare match B3 | TIOCB3 | I/O | TGR3B input capture input/output compare output/PWM output pin | | | Input capture/out compare match C3 | TIOCC3 | I/O | TGR3C input capture input/output compare output/PWM output pin | | | Input capture/out compare match D3 | TIOCD3 | I/O | TGR3D input capture input/output compare output/PWM output pin | | 4 | Input capture/out compare match A4 | TIOCA4 | I/O | TGR4A input capture input/output compare output/PWM output pin | | | Input capture/out compare match B4 | TIOCB4 | I/O | TGR4B input capture input/output compare output/PWM output pin | | 5 | Input capture/out compare match A5 | TIOCA5 | I/O | TGR5A input capture input/output compare output/PWM output pin | | | Input capture/out compare match B5 | TIOCB5 | I/O | TGR5B input capture input/output compare output/PWM output pin | # 10.1.4 Register Configuration Table 10.3 summarizes the TPU registers. Table 10.3 TPU Registers | Channel | Name | Abbreviation | R/W | Initial Value | Address*1 | |---------|-----------------------------------|--------------|---------|---------------|-----------| | 0 | Timer control register 0 | TCR0 | R/W | H'00 | H'FF10 | | | Timer mode register 0 | TMDR0 | R/W | H'C0 | H'FF11 | | | Timer I/O control register 0H | TIOR0H | R/W | H'00 | H'FF12 | | | Timer I/O control register 0L | TIOR0L | R/W | H'00 | H'FF13 | | | Timer interrupt enable register 0 | TIER0 | R/W | H'40 | H'FF14 | | | Timer status register 0 | TSR0 | R/(W)*2 | H'C0 | H'FF15 | | | Timer counter 0 | TCNT0 | R/W | H'0000 | H'FF16 | | | Timer general register 0A | TGR0A | R/W | H'FFFF | H'FF18 | | | Timer general register 0B | TGR0B | R/W | H'FFFF | H'FF1A | | | Timer general register 0C | TGR0C | R/W | H'FFFF | H'FF1C | | | Timer general register 0D | TGR0D | R/W | H'FFFF | H'FF1E | | 1 | Timer control register 1 | TCR1 | R/W | H'00 | H'FF20 | | | Timer mode register 1 | TMDR1 | R/W | H'C0 | H'FF21 | | | Timer I/O control register 1 | TIOR1 | R/W | H'00 | H'FF22 | | | Timer interrupt enable register 1 | TIER1 | R/W | H'40 | H'FF24 | | | Timer status register 1 | TSR1 | R/(W)*2 | H'C0 | H'FF25 | | | Timer counter 1 | TCNT1 | R/W | H'0000 | H'FF26 | | | Timer general register 1A | TGR1A | R/W | H'FFFF | H'FF28 | | | Timer general register 1B | TGR1B | R/W | H'FFFF | H'FF2A | | 2 | Timer control register 2 | TCR2 | R/W | H'00 | H'FF30 | | | Timer mode register 2 | TMDR2 | R/W | H'C0 | H'FF31 | | | Timer I/O control register 2 | TIOR2 | R/W | H'00 | H'FF32 | | | Timer interrupt enable register 2 | TIER2 | R/W | H'40 | H'FF34 | | | Timer status register 2 | TSR2 | R/(W)*2 | H'C0 | H'FF35 | | | Timer counter 2 | TCNT2 | R/W | H'0000 | H'FF36 | | | Timer general register 2A | TGR2A | R/W | H'FFFF | H'FF38 | | | Timer general register 2B | TGR2B | R/W | H'FFFF | H'FF3A | | Channel | Name | Abbreviation | R/W | Initial Value | Address*1 | |---------|-----------------------------------|--------------|---------|---------------|-----------| | 3 | Timer control register 3 | TCR3 | R/W | H'00 | H'FE80 | | | Timer mode register 3 | TMDR3 | R/W | H'C0 | H'FE81 | | | Timer I/O control register 3H | TIOR3H | R/W | H'00 | H'FE82 | | | Timer I/O control register 3L | TIOR3L | R/W | H'00 | H'FE83 | | | Timer interrupt enable register 3 | TIER3 | R/W | H'40 | H'FE84 | | | Timer status register 3 | TSR3 | R/(W)*2 | H'C0 | H'FE85 | | | Timer counter 3 | TCNT3 | R/W | H'0000 | H'FE86 | | | Timer general register 3A | TGR3A | R/W | H'FFFF | H'FE88 | | | Timer general register 3B | TGR3B | R/W | H'FFFF | H'FE8A | | | Timer general register 3C | TGR3C | R/W | H'FFFF | H'FE8C | | | Timer general register 3D | TGR3D | R/W | H'FFFF | H'FE8E | | 4 | Timer control register 4 | TCR4 | R/W | H'00 | H'FE90 | | | Timer mode register 4 | TMDR4 | R/W | H'C0 | H'FE91 | | | Timer I/O control register 4 | TIOR4 | R/W | H'00 | H'FE92 | | | Timer interrupt enable register 4 | TIER4 | R/W | H'40 | H'FE94 | | | Timer status register 4 | TSR4 | R/(W)*2 | H'C0 | H'FE95 | | | Timer counter 4 | TCNT4 | R/W | H'0000 | H'FE96 | | | Timer general register 4A | TGR4A | R/W | H'FFFF | H'FE98 | | | Timer general register 4B | TGR4B | R/W | H'FFFF | H'FE9A | | 5 | Timer control register 5 | TCR5 | R/W | H'00 | H'FEA0 | | | Timer mode register 5 | TMDR5 | R/W | H'C0 | H'FEA1 | | | Timer I/O control register 5 | TIOR5 | R/W | H'00 | H'FEA2 | | | Timer interrupt enable register 5 | TIER5 | R/W | H'40 | H'FEA4 | | | Timer status register 5 | TSR5 | R/(W)*2 | H'C0 | H'FEA5 | | | Timer counter 5 | TCNT5 | R/W | H'0000 | H'FEA6 | | | Timer general register 5A | TGR5A | R/W | H'FFFF | H'FEA8 | | | Timer general register 5B | TGR5B | R/W | H'FFFF | H'FEAA | | All | Timer start register | TSTR | R/W | H'00 | H'FEB0 | | | Timer synchro register | TSYR | R/W | H'00 | H'FEB1 | | | Module stop control register A | MSTPCRA | R/W | H'3F | H'FDE8 | Notes: 1. Lower 16 bits of the address. 2. Only 0 can be written, for flag clearing. ### 10.2 Register Descriptions ### 10.2.1 Timer Control Register (TCR) Channel 0: TCR0 Channel 3: TCR3 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|------|-------|-------|-------|-------|-------|-------|-------|-------| | | | CCLR2 | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | | Initial valu | ue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W Channel 1: TCR1 Channel 2: TCR2 Channel 4: TCR4 Channel 5: TCR5 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|---|-------|-------|-------|-------|-------|-------|-------| | | | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | | Initial valu | ue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | R/W The TCR registers are 8-bit registers that control the TCNT channels. The TPU has six TCR registers, one for each of channels 0 to 5. The TCR registers are initialized to H'00 by a reset, and in hardware standby mode. TCR register settings should be made only when TCNT operation is stopped. Bits 7 to 5—Counter Clear 2 to 0 (CCLR2 to CCLR0): These bits select the TCNT counter clearing source. | Channel | Bit 7<br>CCLR2 | Bit 6<br>CCLR1 | Bit 5<br>CCLR0 | Description | | | | | |---------|----------------|----------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--| | 0, 3 | 0 | 0 | 0 | TCNT clearing disabled (Initial value | | | | | | | | | 1 | TCNT cleared by TGRA compare match/input capture | | | | | | | 1 | 0 | TCNT cleared by TGRB compare match/input capture | | | | | | | | | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/ synchronous operation*1 | | | | | | | | 0 | 0 | TCNT clearing disabled | | | | | | | | | | 1 | TCNT cleared by TGRC compare match/input capture*2 | | | | | | | | 1 | 0 | TCNT cleared by TGRD compare match/input capture*2 | | | | | | | | | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/ synchronous operation*1 | | | | | | | | | | | | | | | | Channel | Bit 7<br>Reserved*3 | Bit 6<br>CCLR1 | Bit 5<br>CCLR0 | Description | |------------|---------------------|----------------|----------------|---------------------------------------------------------------------------------------------------------------| | 1, 2, 4, 5 | 0 | 0 | 0 | TCNT clearing disabled (Initial value) | | | | | 1 | TCNT cleared by TGRA compare match/input capture | | | | 1 | 0 | TCNT cleared by TGRB compare match/input capture | | | | | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/ synchronous operation*1 | Notes: 1. Synchronous operation setting is performed by setting the SYNC bit in TSYR to 1. - 2. When TGRC or TGRD is used as a buffer register, TCNT is not cleared because the buffer register setting has priority, and compare match/input capture does not occur. - 3. Bit 7 is reserved in channels 1, 2, 4, and 5. It is always read as 0 and cannot be modified. Bits 4 and 3—Clock Edge 1 and 0 (CKEG1, CKEG0): These bits select the input clock edge. When the input clock is counted using both edges, the input clock period is halved (e.g. $\phi/4$ both edges = $\phi/2$ rising edge). If phase counting mode is used on channels 1, 2, 4, and 5, this setting is ignored and the phase counting mode setting has priority. | Bit 4<br>CKEG1 | Bit 3<br>CKEG0 | Description | | |----------------|----------------|-----------------------|-----------------| | 0 | 0 | Count at rising edge | (Initial value) | | | 1 | Count at falling edge | | | 1 | _ | Count at both edges | | Note: Internal clock edge selection is valid when the input clock is φ/4 or slower. This setting is ignored if the input clock is φ/1, or when overflow/underflow of another channel is selected. Bits 2 to 0—Time Prescaler 2 to 0 (TPSC2 to TPSC0): These bits select the TCNT counter clock. The clock source can be selected independently for each channel. Table 10.4 shows the clock sources that can be set for each channel. Table 10.4 TPU Clock Sources | Channel | Internal Clock | | | | | | | External Clock | | | | Overflow/<br>Underflow | |---------|----------------|-----|------|------|-------|--------|--------|----------------|-------|-------|-------|------------------------| | Chamer | φ/1 | φ/4 | ф/16 | φ/64 | φ/256 | ф/1024 | ф/4096 | TCLKA | TCLKB | TCLKC | TCLKD | on Another<br>Channel | | 0 | 0 | 0 | 0 | 0 | | | | 0 | 0 | 0 | 0 | | | 1 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | | | 0 | | 2 | 0 | 0 | 0 | 0 | | 0 | | 0 | 0 | 0 | | | | 3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | 4 | 0 | 0 | 0 | 0 | | 0 | | 0 | | 0 | | 0 | | 5 | 0 | 0 | 0 | 0 | 0 | | | 0 | | 0 | 0 | | Legend: SettingBlank : No setting | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | |---------|----------------|----------------|----------------|----------------------------------------------------| | 0 | 0 | 0 | 0 | Internal clock: counts on $\phi/1$ (Initial value) | | | | | 1 | Internal clock: counts on $\phi/4$ | | | | 1 | 0 | Internal clock: counts on $\phi/16$ | | | | | 1 | Internal clock: counts on $\phi/64$ | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | | 1 | External clock: counts on TCLKB pin input | | | | 1 | 0 | External clock: counts on TCLKC pin input | | | | | 1 | External clock: counts on TCLKD pin input | | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | |---------|----------------|----------------|----------------|----------------------------------------------------| | 1 | 0 | 0 | 0 | Internal clock: counts on $\phi/1$ (Initial value) | | | | | 1 | Internal clock: counts on φ/4 | | | | 1 | 0 | Internal clock: counts on φ/16 | | | | | 1 | Internal clock: counts on φ/64 | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | | 1 | External clock: counts on TCLKB pin input | | | | 1 | 0 | Internal clock: counts on $\phi/256$ | | | | | 1 | Counts on TCNT2 overflow/underflow | Note: This setting is ignored when channel 1 is in phase counting mode. | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | |---------|----------------|----------------|----------------|----------------------------------------------------| | 2 | 0 | 0 | 0 | Internal clock: counts on $\phi/1$ (Initial value) | | | | | 1 | Internal clock: counts on $\phi/4$ | | | | 1 | 0 | Internal clock: counts on $\phi/16$ | | | | | 1 | Internal clock: counts on $\phi/64$ | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | | 1 | External clock: counts on TCLKB pin input | | | | 1 | 0 | External clock: counts on TCLKC pin input | | | | | 1 | Internal clock: counts on $\phi/1024$ | Note: This setting is ignored when channel 2 is in phase counting mode. | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | |---------|----------------|----------------|----------------|----------------------------------------------------| | 3 | 0 | 0 | 0 | Internal clock: counts on $\phi/1$ (Initial value) | | | | | 1 | Internal clock: counts on $\phi/4$ | | | | 1 | 0 | Internal clock: counts on $\phi/16$ | | | | | 1 | Internal clock: counts on $\phi/64$ | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | | 1 | Internal clock: counts on $\phi/1024$ | | | | 1 | 0 | Internal clock: counts on $\phi/256$ | | | | | 1 | Internal clock: counts on | | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | |---------|----------------|----------------|----------------|----------------------------------------------------| | 4 | 0 | 0 | 0 | Internal clock: counts on $\phi/1$ (Initial value) | | | | | 1 | Internal clock: counts on $\phi/4$ | | | | 1 | 0 | Internal clock: counts on $\phi/16$ | | | | | 1 | Internal clock: counts on | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | | 1 | External clock: counts on TCLKC pin input | | | | 1 | 0 | Internal clock: counts on | | | | | 1 | Counts on TCNT5 overflow/underflow | Note: This setting is ignored when channel 4 is in phase counting mode. | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | |---------|----------------|----------------|----------------|----------------------------------------------------| | 5 | 0 | 0 | 0 | Internal clock: counts on $\phi/1$ (Initial value) | | | | | 1 | Internal clock: counts on $\phi/4$ | | | | 1 | 0 | Internal clock: counts on $\phi/16$ | | | | | 1 | Internal clock: counts on | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | | 1 | External clock: counts on TCLKC pin input | | | | 1 | 0 | Internal clock: counts on $\phi/256$ | | | | | 1 | External clock: counts on TCLKD pin input | Note: This setting is ignored when channel 5 is in phase counting mode. ## 10.2.2 Timer Mode Register (TMDR) Channel 0: TMDR0 Channel 3: TMDR3 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|---|---|-----|-----|-----|-----|-----|-----| | | | _ | _ | BFB | BFA | MD3 | MD2 | MD1 | MD0 | | Initial value | e : | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | Channel 1: TMDR1 Channel 2: TMDR2 Channel 4: TMDR4 Channel 5: TMDR5 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|---|---|---|---|-----|-----|-----|-----| | | | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | | Initial valu | ue: | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | _ | _ | R/W | R/W | R/W | R/W | The TMDR registers are 8-bit readable/writable registers that are used to set the operating mode for each channel. The TPU has six TMDR registers, one for each channel. The TMDR registers are initialized to H'C0 by a reset, and in hardware standby mode. TMDR register settings should be made only when TCNT operation is stopped. Bits 7 and 6—Reserved: These bits are always read as 1 and cannot be modified. **Bit 5—Buffer Operation B (BFB):** Specifies whether TGRB is to operate in the normal way, or TGRB and TGRD are to be used together for buffer operation. When TGRD is used as a buffer register, TGRD input capture/output compare is not generated. In channels 1, 2, 4, and 5, which have no TGRD, bit 5 is reserved. It is always read as 0 and cannot be modified. | Bit 5<br>BFB | Description | | |--------------|--------------------------------------------------|-----------------| | 0 | TGRB operates normally | (Initial value) | | 1 | TGRB and TGRD used together for buffer operation | | **Bit 4—Buffer Operation A (BFA):** Specifies whether TGRA is to operate in the normal way, or TGRA and TGRC are to be used together for buffer operation. When TGRC is used as a buffer register, TGRC input capture/output compare is not generated. In channels 1, 2, 4, and 5, which have no TGRC, bit 4 is reserved. It is always read as 0 and cannot be modified. Bit 4 BFA Description TGRA operates normally (Initial value) TGRA and TGRC used together for buffer operation Bits 3 to 0—Modes 3 to 0 (MD3 to MD0): These bits are used to set the timer operating mode. | Bit 3<br>MD3*1 | Bit 2<br>MD2*2 | Bit 1<br>MD1 | Bit 0<br>MD0 | Description | | |----------------|----------------|--------------|--------------|-----------------------|-----------------| | 0 | 0 | 0 | 0 | Normal operation | (Initial value) | | | | | 1 | Reserved | | | | | 1 | 0 | PWM mode 1 | | | | | | 1 | PWM mode 2 | | | | 1 | 0 | 0 | Phase counting mode 1 | | | | | | 1 | Phase counting mode 2 | | | | | 1 | 0 | Phase counting mode 3 | | | | | | 1 | Phase counting mode 4 | | | 1 | * | * | * | _ | | Notes: 1. MD3 is a reserved bit. In a write, it should always be written with 0. <sup>2.</sup> Phase counting mode cannot be set for channels 0 and 3. In this case, 0 should always be written to MD2. ## 10.2.3 Timer I/O Control Register (TIOR) Channel 0: TIOR0H Channel 1: TIOR1 Channel 2: TIOR2 Channel 3: TIOR3H Channel 4: TIOR4 Channel 5: TIOR5 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|------|------|------|------|------|------|------|------| | | | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | | Initial valu | ie: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W Channel 0: TIOR0L Channel 3: TIOR3L | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|------|------|------|------|------|------|------|------| | | | IOD3 | IOD2 | IOD1 | IOD0 | IOC3 | IOC2 | IOC1 | IOC0 | | Initial val | ue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W Note: When TGRC or TGRD is designated for buffer operation, this setting is invalid and the register operates as a buffer register. The TIOR registers are 8-bit registers that control the TGR registers. The TPU has eight TIOR registers, two each for channels 0 and 3, and one each for channels 1, 2, 4, and 5. The TIOR registers are initialized to H'00 by a reset, and in hardware standby mode. Care is required since TIOR is affected by the TMDR setting. The initial output specified by TIOR is valid when the counter is stopped (the CST bit in TSTR is cleared to 0). Note also that, in PWM mode 2, the output at the point at which the counter is cleared to 0 is specified. # Bits 7 to 4— I/O Control B3 to B0 (IOB3 to IOB0) I/O Control D3 to D0 (IOD3 to IOD0): Bits IOB3 to IOB0 specify the function of TGRB. Bits IOD3 to IOD0 specify the function of TGRD. Bit 7 Bit 6 Bit 5 Bit 4 | Channel | IOB3 | IOB2 | IOB1 | IOB0 | Descripti | on | | |---------|------------------------------------|-----------------------------|------------------------------|------|-----------------|-------------------------|--------------------------------| | 0 | 0 0 | 0 | 0 | 0 | TGR0B | Output disabled | (Initial value) | | | | | | 1 | is output | Initial output is 0 | 0 output at compare match | | | | | 1 | 0 | register | compare output register | 1 output at compare match | | | | | | 1 | | | Toggle output at compare match | | | | 1 | 0 | 0 | Output disabled | Output disabled | | | | | | | 1 | - | Initial output is 1 | 0 output at compare match | | | | | 1 | 0 | - | output | 1 output at compare match | | | | | | 1 | - | | Toggle output at compare match | | | 1 0 0 0 TGR0B Capture input | Capture input | Input capture at rising edge | | | | | | | | | | 1 | is input | source is | Input capture at falling edge | | | capture TIOCB0 pin<br>1 * register | Input capture at both edges | | | | | | Capture input 1/count clock \*: Don't care Input capture at TCNT1 source is channel count-up/count-down\*1 | Channel | Bit 7<br>IOD3 | Bit 6<br>IOD2 | Bit 5<br>IOD1 | Bit 4<br>IOD0 | Description | on | | |---------|---------------|---------------------|---------------------------|---------------|--------------------------------|-----------------------------------------------|----------------------------------------------| | 0 | 0 | 0 | 0 | 0 | TGR0D | Output disabled | (Initial value) | | | | | | 1 | is output<br>compare | Initial output is 0 | 0 output at compare match | | | | | 1 | 0 | register*2 | output | 1 output at compare match | | | | | 1 | | Toggle output at compare match | | | | | | 1 | 0 | 0 | Oı | Output disabled | | | | 1 Initial ou | Initial output is 1 | 0 output at compare match | | | | | | | | | 1 | 0 | - | output | 1 output at compare match | | | | | | 1 | - | | Toggle output at compare match | | | 1 | 0 | 0 | 0 | TGR0D | Capture input | Input capture at rising edge | | | | | | 1 | is input<br>capture | source is<br>TIOCD0 pin | Input capture at falling edge | | | | | 1 | * | register*2 | ПООВО РІП | Input capture at both edges | | | | 1 | * | * | - | Capture input source is channel 1/count clock | Input capture at TCNT1 count-up/count-down*1 | - Notes: 1. When bits TPSC2 to TPSC0 in TCR1 are set to B'000 and φ/1 is used as the TCNT1 count clock, this setting is invalid and input capture is not generated. - 2. When the BFB bit in TMDR0 is set to 1 and TGR0D is used as a buffer register, this setting is invalid and input capture/output compare is not generated. | Channel | Bit 7<br>IOB3 | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | Description | on | | | | | | | | | | | | | | | | | | | | |---------|---------------|---------------|---------------|---------------|------------------|---------------------------------------------------------------------|-------------------------------------------------------------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|-------|---------------|------------------------------| | 1 | 0 | 0 | 0 | 0 | TGR1B | Output disabled | (Initial value) | | | | | | | | | | | | | | | | | | | | | | | | 1 | is output | Initial output is 0 | 0 output at compare match | | | | | | | | | | | | | | | | | | | | | | | 1 | 0 | compare register | output | 1 output at compare match | | | | | | | | | | | | | | | | | | | | | | | | 1 | - | | Toggle output at compare match | | | | | | | | | | | | | | | | | | | | | | 1 | 0 | 0 | - | · | | | | | | | | | | | | | | | | | | | | | | | | | 1 | - | | 0 output at compare match | | | | | | | | | | | | | | | | | | | | | | | 1 | 0 | = | output | 1 output at compare match | | | | | | | | | | | | | | | | | | | | | | | | 1 | - | | Toggle output at compare match | | | | | | | | | | | | | | | | | | | | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | TGR1B | Capture input | Input capture at rising edge | | | | | | 1 | is input | • | Input capture at falling edge | | | | | | | | | | | | | | | | | | | | | | | 1 | * | capture register | TIOCB1 pin | Input capture at both edges | | | | | | | | | | | | | | | | | | | | | | 1 | * | * | | Capture input<br>source is TGR0C<br>compare match/<br>input capture | Input capture at generation of TGR0C compare match/ input capture | | | | | | | | | | | | | | | | | | | | Channel | Bit 7<br>IOB3 | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | Description | on | | |---------|-----------------------------|---------------|------------------------------|---------------|-------------------------------|-------------------------------|--------------------------------| | 2 | 0 | 0 | 0 | 0 | TGR2B | Output disabled | (Initial value) | | | | | | 1 | is output<br>compare | Initial output is 0 | 0 output at compare match | | | | | 1 | 0 | register | output | 1 output at compare match | | | | | | 1 | _ | | Toggle output at compare match | | | | 1 | 0 | 0 | | Output disabled | | | | | | | 1 | - | Initial output is 1 | 0 output at compare match | | | | | 1 | 0 | - | output | 1 output at compare match | | | | | | 1 | - | | Toggle output at compare match | | | 1 * 0 0 TGR2B Capture input | Capture input | Input capture at rising edge | | | | | | | | | | 1 | is input source is TIOCB2 pin | Input capture at falling edge | | | | | | 1 | * | register | 1100b2 pii1 | Input capture at both edges | RENESAS | Channel | Bit 7<br>IOB3 | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | Description | on | | |---------|---------------|---------------|---------------|---------------------|---------------------------|-----------------------------------------------------|----------------------------------------------| | 3 | 0 | 0 | 0 | 0 | TGR3B | Output disabled | (Initial value) | | | | | | 1 | is output<br>compare | ililiai oulpul is o | 0 output at compare match | | | | | 1 | 0 | register | output | 1 output at compare match | | | | | | 1 | - | | Toggle output at compare match | | | | 1 | 0 | 0 | | Output disabled | | | | | 1 | - | Initial output is 1 | 0 output at compare match | | | | | | | 1 | 0 | = | output | 1 output at compare match | | | | | | 1 | - | | Toggle output at compare match | | | 1 | 0 | 0 | 0 | TGR3B | Capture input | Input capture at rising edge | | | | | | 1 | is input<br>capture | source is<br>TIOCB3 pin | Input capture at falling edge | | | | | 1 | * | register | ПОСВЗ РІП | Input capture at both edges | | | | 1 | * | * | - | Capture input<br>source is channel<br>4/count clock | Input capture at TCNT4 count-up/count-down*1 | | Channel | Bit 7<br>IOD3 | Bit 6<br>IOD2 | Bit 5<br>IOD1 | Bit 4<br>IOD0 | Description | on | | |---------|---------------|---------------|--------------------------------|---------------|------------------------|-----------------------------------------------------|----------------------------------------------| | 3 | 0 | 0 | 0 | 0 | TGR3D | Output disabled | (Initial value) | | | | | | 1 | is output<br>compare | Initial output is 0 | 0 output at compare match | | | | | 1 | 0 | register*2 | output | 1 output at compare match | | | 1 | | Toggle output at compare match | | | | | | | | 1 | 0 | 0 | _ | Output disabled | | | | | | | 1 | = | Initial output is 1 | 0 output at compare match | | | | | 1 | 0 | = | output | 1 output at compare match | | | | | | 1 | _ | | Toggle output at compare match | | | 1 | 0 | 0 | 0 | TGR3D | Capture input | Input capture at rising edge | | | | | | 1 | ⁻is input<br>- capture | source is<br>TIOCD3 pin | Input capture at falling edge | | | | | 1 | * | register*2 | ПОСЬЗ РІП | Input capture at both edges | | | | 1 | * | * | _ | Capture input<br>source is channel<br>4/count clock | Input capture at TCNT4 count-up/count-down*1 | <sup>\*:</sup> Don't care - Notes: 1. When bits TPSC2 to TPSC0 in TCR4 are set to B'000 and φ/1 is used as the TCNT4 count clock, this setting is invalid and input capture is not generated. - 2. When the BFB bit in TMDR3 is set to 1 and TGR3D is used as a buffer register, this setting is invalid and input capture/output compare is not generated. | Channel | Bit 7<br>IOB3 | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | Description | on | | |---------|---------------|---------------|----------------------------------|--------------------------------|------------------------------------------------------------------|----------------------------|--------------------------------| | 4 | 0 | 0 | 0 | 0 | TGR4B | Output disabled | (Initial value) | | | | | | 1 | is output | Initial output is 0 | 0 output at compare match | | | | | 1 | 0 | compare register | output | 1 output at compare match | | | | | | 1 | - | | Toggle output at compare match | | | | 1 | 0 | 0 | - | Output disabled | | | | | | | 1 | - | Initial output is 1 output | 0 output at compare match | | | | | 1 | 0 | _ | | 1 output at compare match | | | | | | 1 | | | Toggle output at compare match | | | 1 | 0 | 0 | 0 | TGR4B | Capture input | Input capture at rising edge | | | | | | 1 | is input | source is | Input capture at falling edge | | | | | 1 | * | capture register | TIOCB4 pin | Input capture at both edges | | | | 1 | * * Capture input source is TGR3 | source is TGR3C compare match/ | Input capture at generation of TGR3C compare match/input capture | | | | Channel | Bit 7<br>IOB3 | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | Description | on | | |---------|---------------|---------------|---------------|---------------|----------------------|----------------------------|--------------------------------| | 5 | 0 | 0 | 0 | 0 | TGR5B | Output disabled | (Initial value) | | | | | | 1 | is output<br>compare | Initial output is 0 output | 0 output at compare match | | | | | 1 | 0 | register | | 1 output at compare match | | | | | | 1 | | | Toggle output at compare match | | | | 1 | 0 | 0 | = | Output disabled | | | | | | | 1 | = | Initial output is 1 output | 0 output at compare match | | | | | 1 | 0 | = | | 1 output at compare match | | | | | | 1 | _ | | Toggle output at compare match | | | 1 | * | 0 | 0 | TGR5B | Capture input | Input capture at rising edge | | | | | | 1 | is input<br>capture | | Input capture at falling edge | | | | | 1 | * | register | 1 | Input capture at both edges | | | | | | | | | *: Don't care | # Bits 3 to 0— I/O Control A3 to A0 (IOA3 to IOA0) I/O Control C3 to C0 (IOC3 to IOC0): IOA3 to IOA0 specify the function of TGRA. IOC3 to IOC0 specify the function of TGRC. 0 1 Bit 3 Bit 2 Bit 1 Bit 0 1 0 1 1 TGR0A is input capture register | Channel | IOA3 | IOA2 | IOA1 | IOA0 | Description | | | | |---------|------|------|------|------|----------------------|----------------------------|--------------------------------|--| | 0 | 0 | 0 | 0 | 0 | TGR0A | Output disabled | (Initial value) | | | | | | | 1 | is output<br>compare | Initial output is 0 output | 0 output at compare match | | | | | | 1 | 0 | register | 1 output at compare match | | | | | | | | 1 | _ | | Toggle output at compare match | | | | | 1 | 0 | 0 | _ | Output disabled | | | | | | | | 1 | = | Initial output is 1 | 0 output at compare match | | | | | | 1 | 0 | = | output | 1 output at compare match | | Capture input source is TIOCA0 pin Capture input 1/count clock \*: Don't care Toggle output at compare Input capture at rising edge Input capture at falling edge Input capture at both edges Input capture at TCNT1 match source is channel count-up/count-down | Channel | Bit 3<br>IOC3 | Bit 2<br>IOC2 | Bit 1<br>IOC1 | Bit 0<br>IOC0 | Description | on | | | |---------|---------------|---------------|---------------|---------------|----------------------|----------------------------|-----------------------------------------------|--------------------------------------------| | 0 | 0 | 0 | 0 | 0 | TGR0C | Output disabled | (Initial value) | | | | | | | 1 | is output<br>compare | Initial output is 0 | 0 output at compare match | | | | | | 1 | 0 | register*1 | output | 1 output at compare match | | | | | | | 1 | -<br>-<br>- | | Toggle output at compare match | | | | | 1 | 0 | 0 | | Output disabled | | | | | | | | 1 | | Initial output is 1 output | 0 output at compare match | | | | | | 1 | 0 | | | 1 output at compare match | | | | | | | 1 | - | | Toggle output at compare match | | | | 1 | 0 | 0 | 0 | TGR0C | Capture input | Input capture at rising edge | | | | | | | 1 | is input<br>∟capture | source is<br>TIOCC0 pin | Input capture at falling edge | | | | | | 1 | * | register*1 | | Input capture at both edges | | | | | | 1 | * | * | - | Capture input source is channel 1/count clock | Input capture at TCNT1 count-up/count-down | Note: 1. When the BFA bit in TMDR0 is set to 1 and TGR0C is used as a buffer register, this setting is invalid and input capture/output compare is not generated. | Channel | Bit 3<br>IOA3 | Bit 2<br>IOA2 | | Bit 0<br>IOA0 | Description | on | | |---------|---------------|---------------|---|---------------|-------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------| | 1 | 0 | 0 | 0 | 0 | TGR1A | Output disabled | (Initial value) | | | | | | 1 | is output<br>compare | Initial output is 0 | 0 output at compare match | | | | | 1 | 0 | register | output | 1 output at compare match | | | | | | 1 | _ | | Toggle output at compare match | | | | 1 | 0 | 0 | _ | Output disabled | | | | | | | 1 | = | Initial output is 1 | 0 output at compare match | | | | | 1 | 0 | _ | output | 1 output at compare match | | | | | | 1 | | | Toggle output at compare match | | | 1 | 0 | 0 | 0 | TGR1A | Capture input | Input capture at rising edge | | | | | | 1 | ⁻ is input<br>₋ capture | source is<br>TIOCA1 pin | Input capture at falling edge | | | | | 1 | * | register | 1100/11 piii | Input capture at both edges | | | | 1 | * | * | _ | Capture input<br>source is TGR0A<br>compare match/<br>input capture | Input capture at generation of channel 0/TGR0A compare match/input capture | | | | | | | | | *: Don't care | | Channel | Bit 3<br>IOA3 | Bit 2<br>IOA2 | | Bit 0<br>IOA0 | Description | on | | | 2 | 0 | 0 | 0 | 0 | TGR2A | Output disabled | (Initial value) | | | | | | 1 | is output<br>compare | Initial output is 0 | 0 output at compare match | | | | | 1 | 0 | register | output | 1 output at compare match | | | | | | 1 | = | | Toggle output at compare match | | | | 1 | 0 | 0 | - | Output disabled | | | | | | | 1 | = | Initial output is 1 | 0 output at compare match | | | | | 1 | 0 | _ | output | 1 output at compare match | | | | | | 1 | | | Toggle output at compare match | | - | 1 | * | 0 | 0 | TGR2A | Capture input | Input capture at rising edge | | | | | | - | is input | source is | Input capture at falling edge | | | | | | 1 | • | TIOCA2 pin | input capture at failing edge | | | | | 1 | * | capture register | TIOCA2 pin | Input capture at both edges | Rev. 5.00 Jan 10, 2006 page 310 of 1042 REJ09B0275-0500 | Channel | Bit 3<br>IOA3 | Bit 2<br>IOA2 | Bit 1<br>IOA1 | Bit 0<br>IOA0 | Description | on | | |---------|---------------------|---------------|-------------------|--------------------------------------------|--------------------------------------------|--------------------------------|--------------------------------| | 3 | 0 | 0 | 0 | 0 | TGR3A | Output disabled | (Initial value) | | | | | | 1 | is output Initial output | Initial output is 0 | 0 output at compare match | | | | | 1 | 0 | register | output | 1 output at compare match | | | | | | 1 | Output disabled Initial output is 1 output | Toggle output at compare match | | | | | 1 | 0 | 0 | | Output disabled | | | | | | | 1 | | • | 0 output at compare match | | | | | 1 | 0 | | | 1 output at compare match | | | | | | 1 | - | | Toggle output at compare match | | | 1 | 0 | 0 | 0 | TGR3A | Capture input | Input capture at rising edge | | | | | | 1 | is input<br>∟capture | source is<br>TIOCA3 pin | Input capture at falling edge | | | | | 1 * register | ποοπο μπ | Input capture at both edges | | | | | 1 * * Capture input | | source is channel | Input capture at TCNT4 count-up/count-down | | | | | Channel | Bit 3<br>IOC3 | Bit 2<br>IOC2 | Bit 1<br>IOC1 | Bit 0<br>IOC0 | Description | on | | |---------|---------------|---------------|---------------|-----------------------------------------------------|--------------------------------------------|----------------------------|--------------------------------| | 3 | 0 | 0 | 0 | 0 | TGR3C | Output disabled | (Initial value) | | | | | | 1 | is output compare register*1 - | output | 0 output at compare match | | | | | 1 | 0 | | | 1 output at compare match | | | | | | 1 | | | Toggle output at compare match | | | | 1 | 0 | 0 | | Output disabled | | | | | | | 1 | | Initial output is 1 output | 0 output at compare match | | | | | 1 | 0 | | | 1 output at compare match | | | | | | 1 | _ | | Toggle output at compare match | | | 1 | 0 | 0 | 0 | TGR3C | Capture input | Input capture at rising edge | | | | | | 1 | is input<br>∟capture | source is<br>TIOCC3 pin | Input capture at falling edge | | | | | 1 | * | register*1 | | Input capture at both edges | | | | 1 * * | _ | Capture input<br>source is channel<br>4/count clock | Input capture at TCNT4 count-up/count-down | | | Note: 1. When the BFA bit in TMDR3 is set to 1 and TGR3C is used as a buffer register, this setting is invalid and input capture/output compare is not generated. | Channel | Bit 3<br>IOA3 | Bit 2<br>IOA2 | | Bit 0<br>IOA0 | Description | on | | |---------|---------------|---------------|---------------|---------------|----------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------| | 4 | 0 | 0 | 0 | 0 | TGR4A | Output disabled | (Initial value) | | | | | | 1 | is output compare | Initial output is 0 | 0 output at compare match | | | | | 1 | 0 | register | output | 1 output at compare match | | | | | | 1 | = | | Toggle output at compare match | | | | 1 | 0 | 0 | - | Output disabled | | | | | | | 1 | = | Initial output is 1 | 0 output at compare match | | | | | 1 | 0 | - | output | 1 output at compare match | | | | | | 1 | | | Toggle output at compare match | | | 1 | 0 | 0 | 0 | TGR4A | Capture input | Input capture at rising edge | | | | | | 1 | is input<br>capture | source is<br>TIOCA4 pin | Input capture at falling edge | | | | | 1 | * | register | 1100/11 piii | Input capture at both edges | | | | 1 | * | * | | Capture input<br>source is TGR3A<br>compare match/<br>input capture | Input capture at generation of TGR3A compare match/input capture | | | | | | | | | *: Don't care | | Channel | Bit 3<br>IOA3 | Bit 2<br>IOA2 | Bit 1<br>IOA1 | Bit 0<br>IOA0 | Description | on | | | 5 | 0 | 0 | 0 | 0 | TGR5A | Output disabled | (Initial value) | | | | | | 1 | is output<br>compare | Initial output is 0 output | 0 output at compare match | | | | | 1 | 0 | register | output | 1 output at compare match | | | | | | 1 | - | | Toggle output at compare match | | | | 1 | 0 | 0 | | Output disabled | | | | | | | | _ | Initial output is 1 | | | | | | | 1 | _ | • | 0 output at compare match | | | | | 1 | 0 | - | Initial output is 1 output | 0 output at compare match 1 output at compare match | | | | | 1 | | - | • | | | | 1 | * | 1 0 | 0 | TGR5A | output Capture input | 1 output at compare match Toggle output at compare | | | 1 | * | | 0 1 | is input | Capture input source is | 1 output at compare match Toggle output at compare match | | | 1 | * | | 0 1 | | output Capture input | 1 output at compare match Toggle output at compare match Input capture at rising edge | R/W Channel 0: TIER0 Channel 1: TIER1 #### 10.2.4 Timer Interrupt Enable Register (TIER) | Channel 3: TIER3 | | | | | | | | | | | |------------------|---|------|---|---|-------|-------|-------|-------|-------|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | TTGE | _ | _ | TCIEV | TGIED | TGIEC | TGIEB | TGIEA | | | Initial value | : | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | : | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | | Channel 2: TIFR2 Channel 4: TIER4 **Channel 5: TIER5** Rit 1 7 6 5 4 3 2 0 TTGE TCIEU **TCIEV TGIEB TGIEA** Initial value: 0 1 0 0 0 0 0 0 R/W R/W R/W R/W The TIER registers are 8-bit registers that control enabling or disabling of interrupt requests for each channel. The TPU has six TIER registers, one for each channel. The TIER registers are initialized to H'40 by a reset, and in hardware standby mode. R/W Bit 7—A/D Conversion Start Request Enable (TTGE): Enables or disables generation of A/D conversion start requests by TGRA input capture/compare match. | Bit 7 | | | |-------|--------------------------------------------------|-----------------| | TTGE | Description | | | 0 | A/D conversion start request generation disabled | (Initial value) | | 1 | A/D conversion start request generation enabled | | Bit 6—Reserved: This bit is always read as 1 and cannot be modified. **Bit 5—Underflow Interrupt Enable (TCIEU):** Enables or disables interrupt requests (TCIU) by the TCFU flag when the TCFU flag in TSR is set to 1 in channels 1, 2, 4, and 5. In channels 0 and 3, bit 5 is reserved. It is always read as 0 and cannot be modified. | Bit 5 | | | |-------|--------------------------------------------|-----------------| | TCIEU | Description | | | 0 | Interrupt requests (TCIU) by TCFU disabled | (Initial value) | | 1 | Interrupt requests (TCIU) by TCFU enabled | | **Bit 4—Overflow Interrupt Enable (TCIEV):** Enables or disables interrupt requests (TCIV) by the TCFV flag when the TCFV flag in TSR is set to 1. | Bit 4 | | | |-------|--------------------------------------------|-----------------| | TCIEV | Description | | | 0 | Interrupt requests (TCIV) by TCFV disabled | (Initial value) | | 1 | Interrupt requests (TCIV) by TCFV enabled | | **Bit 3—TGR Interrupt Enable D (TGIED):** Enables or disables interrupt requests (TGID) by the TGFD bit when the TGFD bit in TSR is set to 1 in channels 0 and 3. In channels 1, 2, 4, and 5, bit 3 is reserved. It is always read as 0 and cannot be modified. | Bit 3 | | | |-------|------------------------------------------------|-----------------| | TGIED | Description | | | 0 | Interrupt requests (TGID) by TGFD bit disabled | (Initial value) | | 1 | Interrupt requests (TGID) by TGFD bit enabled | | **Bit 2—TGR Interrupt Enable C (TGIEC):** Enables or disables interrupt requests (TGIC) by the TGFC bit when the TGFC bit in TSR is set to 1 in channels 0 and 3. In channels 1, 2, 4, and 5, bit 2 is reserved. It is always read as 0 and cannot be modified. | Bit 2 | | | |-------|------------------------------------------------|-----------------| | TGIEC | Description | | | 0 | Interrupt requests (TGIC) by TGFC bit disabled | (Initial value) | | 1 | Interrupt requests (TGIC) by TGFC bit enabled | | Bit 1—TGR Interrupt Enable B (TGIEB): Enables or disables interrupt requests (TGIB) by the TGFB bit when the TGFB bit in TSR is set to 1. | Bit 1<br>TGIEB | Description | | |----------------|------------------------------------------------|-----------------| | 0 | Interrupt requests (TGIB) by TGFB bit disabled | (Initial value) | | 1 | Interrupt requests (TGIB) by TGFB bit enabled | | Bit 0—TGR Interrupt Enable A (TGIEA): Enables or disables interrupt requests (TGIA) by the TGFA bit when the TGFA bit in TSR is set to 1. | Bit 0 | | | |-------|------------------------------------------------|-----------------| | TGIEA | Description | | | 0 | Interrupt requests (TGIA) by TGFA bit disabled | (Initial value) | | 1 | Interrupt requests (TGIA) by TGFA bit enabled | | #### 10.2.5 Timer Status Register (TSR) Channel 0: TSR0 Channel 3: TSR3 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|----|---|---|---|--------|--------|--------|--------|--------| | | | _ | _ | _ | TCFV | TGFD | TGFC | TGFB | TGFA | | Initial value | э: | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | _ | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R/(W)* | Note: Only 0 can be written, for flag clearing. Channel 1: TSR1 Channel 2: TSR2 Channel 4: TSR4 Channel 5: TSR5 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|------|---|--------|--------|---|---|--------|--------| | | | TCFD | _ | TCFU | TCFV | _ | _ | TGFB | TGFA | | Initial va | lue : | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R | _ | R/(W)* | R/(W)* | _ | _ | R/(W)* | R/(W)* | Note: Only 0 can be written, for flag clearing. The TSR registers are 8-bit registers that indicate the status of each channel. The TPU has six TSR registers, one for each channel. The TSR registers are initialized to H'C0 by a reset, and in hardware standby mode. **Bit 7—Count Direction Flag (TCFD):** Status flag that shows the direction in which TCNT counts in channels 1, 2, 4, and 5. In channels 0 and 3, bit 7 is reserved. It is always read as 1 and cannot be modified. | Bit 7 | | | |-------|------------------|-----------------| | TCFD | Description | | | 0 | TCNT counts down | | | 1 | TCNT counts up | (Initial value) | Bit 6—Reserved: This bit is always read as 1 and cannot be modified. **Bit 5—Underflow Flag (TCFU):** Status flag that indicates that TCNT underflow has occurred when channels 1, 2, 4, and 5 are set to phase counting mode. In channels 0 and 3, bit 5 is reserved. It is always read as 0 and cannot be modified. | Bit 5<br>TCFU | Description | | |---------------|------------------------------------------------------------------------------------|-----------------| | 0 | [Clearing condition] When 0 is written to TCFU after reading TCFU = 1 | (Initial value) | | 1 | [Setting condition] When the TCNT value underflows (changes from H'0000 to H'FFFF) | | Bit 4—Overflow Flag (TCFV): Status flag that indicates that TCNT overflow has occurred. | Bit 4<br>TCFV | Description | | |---------------|---------------------------------------------------------------|-----------------| | 0 | [Clearing condition] | (Initial value) | | | When 0 is written to TCFV after reading TCFV = 1 | | | 1 | [Setting condition] | | | | When the TCNT value overflows (changes from H'FFFF to H'0000) | | Bit 3—Input Capture/Output Compare Flag D (TGFD): Status flag that indicates the occurrence of TGRD input capture or compare match in channels 0 and 3. In channels 1, 2, 4, and 5, bit 3 is reserved. It is always read as 0 and cannot be modified. | Bit 3<br>TGFD | Description | |---------------|--------------------------------------------------------------------------------------------------| | 0 | [Clearing conditions] (Initial value) | | | <ul> <li>When DTC is activated by TGID interrupt while DISEL bit of MRB in DTC is 0</li> </ul> | | | <ul> <li>When 0 is written to TGFD after reading TGFD = 1</li> </ul> | | 1 | [Setting conditions] | | | <ul> <li>When TCNT = TGRD while TGRD is functioning as output compare register</li> </ul> | | | <ul> <li>When TCNT value is transferred to TGRD by input capture signal while TGRD is</li> </ul> | | | functioning as input capture register | Bit 2—Input Capture/Output Compare Flag C (TGFC): Status flag that indicates the occurrence of TGRC input capture or compare match in channels 0 and 3. In channels 1, 2, 4, and 5, bit 2 is reserved. It is always read as 0 and cannot be modified. | Bit 2<br>TGFC | Description | |---------------|--------------------------------------------------------------------------------------------------| | 0 | [Clearing conditions] (Initial value) | | | When DTC is activated by TGIC interrupt while DISEL bit of MRB in DTC is 0 | | | <ul> <li>When 0 is written to TGFC after reading TGFC = 1</li> </ul> | | 1 | [Setting conditions] | | | <ul> <li>When TCNT = TGRC while TGRC is functioning as output compare register</li> </ul> | | | <ul> <li>When TCNT value is transferred to TGRC by input capture signal while TGRC is</li> </ul> | | | functioning as input capture register | Bit 1—Input Capture/Output Compare Flag B (TGFB): Status flag that indicates the occurrence of TGRB input capture or compare match. | Bit 1<br>TGFB | Description | |---------------|--------------------------------------------------------------------------------------------------| | 0 | [Clearing conditions] (Initial value) | | | <ul> <li>When DTC is activated by TGIB interrupt while DISEL bit of MRB in DTC is 0</li> </ul> | | | <ul> <li>When 0 is written to TGFB after reading TGFB = 1</li> </ul> | | 1 | [Setting conditions] | | | <ul> <li>When TCNT = TGRB while TGRB is functioning as output compare register</li> </ul> | | | <ul> <li>When TCNT value is transferred to TGRB by input capture signal while TGRB is</li> </ul> | | | functioning as input capture register | Bit 0—Input Capture/Output Compare Flag A (TGFA): Status flag that indicates the occurrence of TGRA input capture or compare match. | Bit 0<br>TGFA | Description | |---------------|--------------------------------------------------------------------------------------------------| | 0 | [Clearing conditions] (Initial value) | | | <ul> <li>When DTC is activated by TGIA interrupt while DISEL bit of MRB in DTC is 0</li> </ul> | | | <ul> <li>When 0 is written to TGFA after reading TGFA = 1</li> </ul> | | 1 | [Setting conditions] | | | <ul> <li>When TCNT = TGRA while TGRA is functioning as output compare register</li> </ul> | | | <ul> <li>When TCNT value is transferred to TGRA by input capture signal while TGRA is</li> </ul> | | | functioning as input capture register | #### 10.2.6 **Timer Counter (TCNT)** Channel 0: TCNT0 (up-counter) Channel 1: TCNT1 (up/down-counter\*) Channel 2: TCNT2 (up/down-counter\*) Channel 3: TCNT3 (up-counter) Channel 4: TCNT4 (up/down-counter\*) Channel 5: TCNT5 (up/down-counter\*) Bit O Initial value: R/W These counters can be used as up/down-counters only in phase counting mode or Note: when counting overflow/underflow on another channel. In other cases they function as up-counters. The TCNT registers are 16-bit counters. The TPU has six TCNT counters, one for each channel. The TCNT counters are initialized to H'0000 by a reset, and in hardware standby mode. The TCNT counters cannot be accessed in 8-bit units; they must always be accessed as a 16-bit unit. #### 10.2.7 **Timer General Register (TGR)** Bit Initial value: R/W The TGR registers are 16-bit registers with a dual function as output compare and input capture registers. The TPU has 16 TGR registers, four each for channels 0 and 3 and two each for channels 1, 2, 4, and 5. TGRC and TGRD for channels 0 and 3 can also be designated for operation as buffer registers\*. The TGR registers are initialized to H'FFFF by a reset, and in hardware standby mode. The TGR registers cannot be accessed in 8-bit units; they must always be accessed as a 16-bit unit. Note: TGR buffer register combinations are TGRA—TGRC and TGRB—TGRD. ## 10.2.8 Timer Start Register (TSTR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|--------|---|---|------|------|------|------|------|------| | | | _ | _ | CST5 | CST4 | CST3 | CST2 | CST1 | CST0 | | Initial va | alue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | TSTR is an 8-bit readable/writable register that selects operation/stoppage for channels 0 to 5. TSTR is initialized to H'00 by a reset, and in hardware standby mode. When setting the operating mode in TMDR or setting the count clock in TCR, first stop the TCNT counter. Bits 7 and 6—Reserved: Should always be written with 0. Bits 5 to 0—Counter Start 5 to 0 (CST5 to CST0): These bits select operation or stoppage for TCNT. | Bit n<br>CSTn | Description | | |---------------|----------------------------------|-----------------| | 0 | TCNTn count operation is stopped | (Initial value) | | 1 | TCNTn performs count operation | | | | | n = 5 to 0 | Note: If 0 is written to the CST bit during operation with the TIOC pin designated for output, the counter stops but the TIOC pin output compare output level is retained. If TIOR is written to when the CST bit is cleared to 0, the pin output level will be changed to the set initial output value. # 10.2.9 Timer Synchro Register (TSYR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|---|---|-------|-------|-------|-------|-------|-------| | | | _ | _ | SYNC5 | SYNC4 | SYNC3 | SYNC2 | SYNC1 | SYNC0 | | Initial va | lue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | | R/W | R/W | R/W | R/W | R/W | R/W | TSYR is an 8-bit readable/writable register that selects independent operation or synchronous operation for the channel 0 to 4 TCNT counters. A channel performs synchronous operation when the corresponding bit in TSYR is set to 1. TSYR is initialized to H'00 by a reset, and in hardware standby mode. **Bits 7 and 6—Reserved:** Should always be written with 0. Bits 5 to 0—Timer Synchro 5 to 0 (SYNC5 to SYNC0): These bits select whether operation is independent of or synchronized with other channels. When synchronous operation is selected, synchronous presetting of multiple channels\*1, and synchronous clearing through counter clearing on another channel\*2 are possible. - Notes: 1. To set synchronous operation, the SYNC bits for at least two channels must be set to 1. - 2. To set synchronous clearing, in addition to the SYNC bit, the TCNT clearing source must also be set by means of bits CCLR2 to CCLR0 in TCR. | Bit n<br>SYNCn | Description | | |----------------|----------------------------------------------------------------------------------------|-----------------| | 0 | TCNTn operates independently (TCNT presetting/clearing is unrelated to other channels) | (Initial value) | | 1 | TCNTn performs synchronous operation | | | | TCNT synchronous presetting/synchronous clearing is possible | | | | | n = 5 to 0 | ## 10.2.10 Module Stop Control Register A (MSTPCRA) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|--------|--------|--------|--------|--------|--------|--------|--------| | | | MSTPA7 | MSTPA6 | MSTPA5 | MSTPA4 | MSTPA3 | MSTPA2 | MSTPA1 | MSTPA0 | | Initial val | ue: | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W MSTPCRA is an 8-bit readable/writable register that performs module stop mode control. When the MSTPA5 bit in MSTPCRA is set to 1, TPU operation stops at the end of the bus cycle and a transition is made to module stop mode. Registers cannot be read or written to in module stop mode. For details, see sections 21A.5, 21B.5, Module Stop Mode. MSTPCRA is initialized to H'3F by a reset and in hardware standby mode. It is not initialized in software standby mode. **Bit 5—Module Stop (MSTPA5):** Specifies the TPU module stop mode. | Bit 5<br>MSTPA5 | Description | | |-----------------|------------------------------|-----------------| | 0 | TPU module stop mode cleared | | | 1 | TPU module stop mode set | (Initial value) | #### 10.3 Interface to Bus Master #### 10.3.1 **16-Bit Registers** TCNT and TGR are 16-bit registers. As the data bus to the bus master is 16 bits wide, these registers can be read and written to in 16-bit units. These registers cannot be read or written to in 8-bit units; 16-bit access must always be used. An example of 16-bit register access operation is shown in figure 10.2. Figure 10.2 16-Bit Register Access Operation [Bus Master ↔ TCNT (16 Bits)] #### 10.3.2 8-Bit Registers Registers other than TCNT and TGR are 8-bit. As the data bus to the CPU is 16 bits wide, these registers can be read and written to in 16-bit units. They can also be read and written to in 8-bit units. RENESAS Examples of 8-bit register access operation are shown in figures 10.3 to 10.5. Figure 10.3 8-Bit Register Access Operation [Bus Master ↔ TCR (Upper 8 Bits)] Figure 10.4 8-Bit Register Access Operation [Bus Master ↔ TMDR (Lower 8 Bits)] Figure 10.5 8-Bit Register Access Operation [Bus Master $\leftrightarrow$ TCR and TMDR (16 Bits)] # 10.4 Operation ### 10.4.1 Overview Operation in each mode is outlined below. **Normal Operation:** Each channel has a TCNT and TGR register. TCNT performs up-counting, and is also capable of free-running operation, synchronous counting, and external event counting. Each TGR can be used as an input capture register or output compare register. **Synchronous Operation:** When synchronous operation is designated for a channel, TCNT for that channel performs synchronous presetting. That is, when TCNT for a channel designated for synchronous operation is rewritten, the TCNT counters for the other channels are also rewritten at the same time. Synchronous clearing of the TCNT counters is also possible by setting the timer synchronization bits in TSYR for channels designated for synchronous operation. ## **Buffer Operation** - When TGR is an output compare register When a compare match occurs, the value in the buffer register for the relevant channel is transferred to TGR. - When TGR is an input capture register When input capture occurs, the value in TCNT is transfer to TGR and the value previously held in TGR is transferred to the buffer register. **Cascaded Operation:** The channel 1 counter (TCNT1), channel 2 counter (TCNT2), channel 4 counter (TCNT4), and channel 5 counter (TCNT5) can be connected together to operate as a 32-bit counter. **PWM Mode:** In this mode, a PWM waveform is output. The output level can be set by means of TIOR. A PWM waveform with a duty of between 0% and 100% can be output, according to the setting of each TGR register. **Phase Counting Mode:** In this mode, TCNT is incremented or decremented by detecting the phases of two clocks input from the external clock input pins in channels 1, 2, 4, and 5. When phase counting mode is set, the corresponding TCLK pin functions as the clock pin, and TCNT performs up- or down-counting. This can be used for two-phase encoder pulse input. ### 10.4.2 Basic Functions **Counter Operation:** When one of bits CST0 to CST5 is set to 1 in TSTR, the TCNT counter for the corresponding channel starts counting. TCNT can operate as a free-running counter, periodic counter, and so on. Example of count operation setting procedure Figure 10.6 shows an example of the count operation setting procedure. Figure 10.6 Example of Counter Operation Setting Procedure Free-running count operation and periodic count operation Immediately after a reset, the TPU's TCNT counters are all designated as free-running counters. When the relevant bit in TSTR is set to 1 the corresponding TCNT counter starts upcount operation as a free-running counter. When TCNT overflows (from H'FFFF to H'0000), the TCFV bit in TSR is set to 1. If the value of the corresponding TCIEV bit in TIER is 1 at this point, the TPU requests an interrupt. After overflow, TCNT starts counting up again from H'0000. Figure 10.7 Free-Running Counter Operation When compare match is selected as the TCNT clearing source, the TCNT counter for the relevant channel performs periodic count operation. The TGR register for setting the period is designated as an output compare register, and counter clearing by compare match is selected by means of bits CCLR2 to CCLR0 in TCR. After the settings have been made, TCNT starts up-count operation as periodic counter when the corresponding bit in TSTR is set to 1. When the count value matches the value in TGR, the TGF bit in TSR is set to 1 and TCNT is cleared to H'0000. If the value of the corresponding TGIE bit in TIER is 1 at this point, the TPU requests an interrupt. After a compare match, TCNT starts counting up again from H'0000. Figure 10.8 illustrates periodic counter operation. Figure 10.8 Periodic Counter Operation **Waveform Output by Compare Match:** The TPU can perform 0, 1, or toggle output from the corresponding output pin using compare match. • Example of setting procedure for waveform output by compare match Figure 10.9 shows an example of the setting procedure for waveform output by compare match Figure 10.9 Example of Setting Procedure for Waveform Output by Compare Match • Examples of waveform output operation Figure 10.10 shows an example of 0 output/1 output. In this example TCNT has been designated as a free-running counter, and settings have been made so that 1 is output by compare match A, and 0 is output by compare match B. When the set level and the pin level coincide, the pin level does not change. Figure 10.10 Example of 0 Output/1 Output Operation Figure 10.11 shows an example of toggle output. In this example TCNT has been designated as a periodic counter (with counter clearing performed by compare match B), and settings have been made so that output is toggled by both compare match A and compare match B. Figure 10.11 Example of Toggle Output Operation **Input Capture Function:** The TCNT value can be transferred to TGR on detection of the TIOC pin input edge. Rising edge, falling edge, or both edges can be selected as the detected edge. For channels 0, 1, 3, and 4, it is also possible to specify another channel's counter input clock or compare match signal as the input capture source. Note: When another channel's counter input clock is used as the input capture input for channels 0 and 3, $\phi/1$ should not be selected as the counter input clock used for input capture input. Input capture will not be generated if $\phi/1$ is selected. • Example of input capture operation setting procedure Figure 10.12 shows an example of the input capture operation setting procedure. Figure 10.12 Example of Input Capture Operation Setting Procedure Rev. 5.00 Jan 10, 2006 page 330 of 1042 • Example of input capture operation Figure 10.13 shows an example of input capture operation. In this example both rising and falling edges have been selected as the TIOCA pin input capture input edge, falling edge has been selected as the TIOCB pin input capture input edge, and counter clearing by TGRB input capture has been designated for TCNT. Figure 10.13 Example of Input Capture Operation # 10.4.3 Synchronous Operation In synchronous operation, the values in a number of TCNT counters can be rewritten simultaneously (synchronous presetting). Also, a number of TCNT counters can be cleared simultaneously by making the appropriate setting in TCR (synchronous clearing). Synchronous operation enables TGR to be incremented with respect to a single time base. Channels 0 to 5 can all be designated for synchronous operation. **Example of Synchronous Operation Setting Procedure:** Figure 10.14 shows an example of the synchronous operation setting procedure. Figure 10.14 Example of Synchronous Operation Setting Procedure **Example of Synchronous Operation:** Figure 10.15 shows an example of synchronous operation. In this example, synchronous operation and PWM mode 1 have been designated for channels 0 to 2, TGR0B compare match has been set as the channel 0 counter clearing source, and synchronous clearing has been set for the channel 1 and 2 counter clearing sources. Three-phase PWM waveforms are output from pins TIOC0A, TIOC1A, and TIOC2A. At this time, synchronous presetting, and synchronous clearing by TGR0B compare match, is performed for channel 0 to 2 TCNT counters, and the data set in TGR0B is used as the PWM cycle. For details of PWM modes, see section 10.4.6, PWM Modes. Figure 10.15 Example of Synchronous Operation ## 10.4.4 Buffer Operation Buffer operation, provided for channels 0 and 3, enables TGRC and TGRD to be used as buffer registers. Buffer operation differs depending on whether TGR has been designated as an input capture register or as a compare match register. Table 10.5 shows the register combinations used in buffer operation. **Table 10.5** Register Combinations in Buffer Operation | Channel | Timer General Register | Buffer Register | |---------|------------------------|-----------------| | 0 | TGR0A | TGR0C | | | TGR0B | TGR0D | | 3 | TGR3A | TGR3C | | | TGR3B | TGR3D | ## • When TGR is an output compare register When a compare match occurs, the value in the buffer register for the corresponding channel is transferred to the timer general register. This operation is illustrated in figure 10.16. Figure 10.16 Compare Match Buffer Operation • When TGR is an input capture register When input capture occurs, the value in TCNT is transferred to TGR and the value previously held in the timer general register is transferred to the buffer register. This operation is illustrated in figure 10.17. Figure 10.17 Input Capture Buffer Operation **Example of Buffer Operation Setting Procedure:** Figure 10.18 shows an example of the buffer operation setting procedure. Figure 10.18 Example of Buffer Operation Setting Procedure ### **Examples of Buffer Operation** • When TGR is an output compare register Figure 10.19 shows an operation example in which PWM mode 1 has been designated for channel 0, and buffer operation has been designated for TGRA and TGRC. The settings used in this example are TCNT clearing by compare match B, 1 output at compare match A, and 0 output at compare match B. As buffer operation has been set, when compare match A occurs the output changes and the value in buffer register TGRC is simultaneously transferred to timer general register TGRA. This operation is repeated each time compare match A occurs. For details of PWM modes, see section 10.4.6, PWM Modes. Figure 10.19 Example of Buffer Operation (1) • When TGR is an input capture register Figure 10.20 shows an operation example in which TGRA has been designated as an input capture register, and buffer operation has been designated for TGRA and TGRC. Counter clearing by TGRA input capture has been set for TCNT, and both rising and falling edges have been selected as the TIOCA pin input capture input edge. As buffer operation has been set, when the TCNT value is stored in TGRA upon occurrence of input capture A, the value previously stored in TGRA is simultaneously transferred to TGRC. Figure 10.20 Example of Buffer Operation (2) ### 10.4.5 Cascaded Operation In cascaded operation, two 16-bit counters for different channels are used together as a 32-bit counter. This function works by counting the channel 1 (channel 4) counter clock upon overflow/underflow of TCNT2 (TCNT5) as set in bits TPSC2 to TPSC0 in TCR. Underflow occurs only when the lower 16-bit TCNT is in phase-counting mode. Table 10.6 shows the register combinations used in cascaded operation. Note: When phase counting mode is set for channel 1 or 4, the counter clock setting is invalid and the counter operates independently in phase counting mode. Table 10.6 Cascaded Combinations | Combination | Upper 16 Bits | Lower 16 Bits | |------------------|---------------|---------------| | Channels 1 and 2 | TCNT1 | TCNT2 | | Channels 4 and 5 | TCNT4 | TCNT5 | **Example of Cascaded Operation Setting Procedure:** Figure 10.21 shows an example of the setting procedure for cascaded operation. Figure 10.21 Cascaded Operation Setting Procedure **Examples of Cascaded Operation:** Figure 10.22 illustrates the operation when counting upon TCNT2 overflow/underflow has been set for TCNT1, TGR1A and TGR2A have been designated as input capture registers, and TIOC pin rising edge has been selected. When a rising edge is input to the TIOCA1 and TIOCA2 pins simultaneously, the upper 16 bits of the 32-bit data are transferred to TGR1A, and the lower 16 bits to TGR2A. Figure 10.22 Example of Cascaded Operation (1) Figure 10.23 illustrates the operation when counting upon TCNT2 overflow/underflow has been set for TCNT1, and phase counting mode has been designated for channel 2. TCNT1 is incremented by TCNT2 overflow and decremented by TCNT2 underflow. Figure 10.23 Example of Cascaded Operation (2) #### 10.4.6 **PWM Modes** In PWM mode, PWM waveforms are output from the output pins. 0, 1, or toggle output can be selected as the output level in response to compare match of each TGR. Designating TGR compare match as the counter clearing source enables the period to be set in that register. All channels can be designated for PWM mode independently. Synchronous operation is also possible. There are two PWM modes, as described below. #### PWM mode 1 PWM output is generated from the TIOCA and TIOCC pins by pairing TGRA with TGRB and TGRC with TGRD. The output specified by bits IOA3 to IOA0 and IOC3 to IOC0 in TIOR is output from the TIOCA and TIOCC pins at compare matches A and C, and the output specified by bits IOB3 to IOB0 and IOD3 to IOD0 in TIOR is output at compare matches B and D. The initial output value is the value set in TGRA or TGRC. If the set values of paired TGRs are identical, the output value does not change when a compare match occurs. In PWM mode 1, a maximum 8-phase PWM output is possible. #### PWM mode 2 PWM output is generated using one TGR as the cycle register and the others as duty registers. The output specified in TIOR is performed by means of compare matches. Upon counter clearing by a synchronization register compare match, the output value of each pin is the initial value set in TIOR. If the set values of the cycle and duty registers are identical, the output value does not change when a compare match occurs. In PWM mode 2, a maximum 15-phase PWM output is possible by combined use with synchronous operation. The correspondence between PWM output pins and registers is shown in table 10.7. Table 10.7 PWM Output Registers and Output Pins TGR5B | | Registers | Output Pins | | |---------|-----------|-------------|------------| | Channel | | PWM Mode 1 | PWM Mode 2 | | 0 | TGR0A | TIOCA0 | TIOCA0 | | | TGR0B | | TIOCB0 | | | TGR0C | TIOCC0 | TIOCC0 | | | TGR0D | | TIOCD0 | | 1 | TGR1A | TIOCA1 | TIOCA1 | | | TGR1B | | TIOCB1 | | 2 | TGR2A | TIOCA2 | TIOCA2 | | | TGR2B | | TIOCB2 | | 3 | TGR3A | TIOCA3 | TIOCA3 | | | TGR3B | | TIOCB3 | | | TGR3C | TIOCC3 | TIOCC3 | | | TGR3D | | TIOCD3 | | 4 | TGR4A | TIOCA4 | TIOCA4 | | | TGR4B | | TIOCB4 | | 5 | TGR5A | TIOCA5 | TIOCA5 | Note: In PWM mode 2, PWM output is not possible for the TGR register in which the period is set. TIOCB5 **Example of PWM Mode Setting Procedure:** Figure 10.24 shows an example of the PWM mode setting procedure. Figure 10.24 Example of PWM Mode Setting Procedure **Examples of PWM Mode Operation:** Figure 10.25 shows an example of PWM mode 1 operation. In this example, TGRA compare match is set as the TCNT clearing source, 0 is set for the TGRA initial output value and output value, and 1 is set as the TGRB output value. In this case, the value set in TGRA is used as the period, and the values set in TGRB registers as the duty. Figure 10.25 Example of PWM Mode Operation (1) Figure 10.26 shows an example of PWM mode 2 operation. In this example, synchronous operation is designated for channels 0 and 1, TGR1B compare match is set as the TCNT clearing source, and 0 is set for the initial output value and 1 for the output value of the other TGR registers (TGR0A to TGR0D, TGR1A), to output a 5-phase PWM waveform. In this case, the value set in TGR1B is used as the cycle, and the values set in the other TGRs as the duty. Figure 10.26 Example of PWM Mode Operation (2) Figure 10.27 shows examples of PWM waveform output with 0% duty and 100% duty in PWM mode. Figure 10.27 Example of PWM Mode Operation (3) ### 10.4.7 Phase Counting Mode In phase counting mode, the phase difference between two external clock inputs is detected and TCNT is incremented/decremented accordingly. This mode can be set for channels 1, 2, 4, and 5. When phase counting mode is set, an external clock is selected as the counter input clock and TCNT operates as an up/down-counter regardless of the setting of bits TPSC2 to TPSC0 and bits CKEG1 and CKEG0 in TCR. However, the functions of bits CCLR1 and CCLR0 in TCR, and of TIOR, TIER, and TGR are valid, and input capture/compare match and interrupt functions can be used When overflow occurs while TCNT is counting up, the TCFV flag in TSR is set; when underflow occurs while TCNT is counting down, the TCFU flag is set. The TCFD bit in TSR is the count direction flag. Reading the TCFD flag provides an indication of whether TCNT is counting up or down. Table 10.8 shows the correspondence between external clock pins and channels. **Table 10.8 Phase Counting Mode Clock Input Pins** | | External Clock Pins | | | |---------------------------------------------------|---------------------|---------|--| | Channels | A-Phase | B-Phase | | | When channel 1 or 5 is set to phase counting mode | TCLKA | TCLKB | | | When channel 2 or 4 is set to phase counting mode | TCLKC | TCLKD | | **Example of Phase Counting Mode Setting Procedure:** Figure 10.28 shows an example of the phase counting mode setting procedure. Figure 10.28 Example of Phase Counting Mode Setting Procedure Examples of Phase Counting Mode Operation: In phase counting mode, TCNT counts up or down according to the phase difference between two external clocks. There are four modes, according to the count conditions. Phase counting mode 1 Figure 10.29 shows an example of phase counting mode 1 operation, and table 10.9 summarizes the TCNT up/down-count conditions. Figure 10.29 Example of Phase Counting Mode 1 Operation Table 10.9 Up/Down-Count Conditions in Phase Counting Mode 1 | TCLKA (Channels 1 and 5) TCLKC (Channels 2 and 4) | TCLKB (Channels 1 and 5) TCLKD (Channels 2 and 4) | Operation | |---------------------------------------------------|---------------------------------------------------|------------| | High level | | Up-count | | Low level | Ŧ_ | Up-count | | <u>_</u> | Low level | Up-count | | ₹_ | High level | Up-count | | High level | Ŧ_ | Down-count | | Low level | | Down-count | | | High level | Down-count | | 7_ | Low level | Down-count | Legend: ₹: Falling edge ## • Phase counting mode 2 Figure 10.30 shows an example of phase counting mode 2 operation, and table 10.10 summarizes the TCNT up/down-count conditions. Figure 10.30 Example of Phase Counting Mode 2 Operation Table 10.10 Up/Down-Count Conditions in Phase Counting Mode 2 | TCLKA (Channels 1 and 5) TCLKC (Channels 2 and 4) | TCLKB (Channels 1 and 5) TCLKD (Channels 2 and 4) | Operation | |---------------------------------------------------|---------------------------------------------------|------------| | High level | | Don't care | | Low level | 7_ | Don't care | | <u>_</u> | Low level | Don't care | | ₹_ | High level | Up-count | | High level | Ŧ. | Don't care | | Low level | | Don't care | | <u>_</u> | High level | Don't care | | ₹ | Low level | Down-count | # Legend: **★**: Rising edge**★**: Falling edge Phase counting mode 3 Figure 10.31 shows an example of phase counting mode 3 operation, and table 10.11 summarizes the TCNT up/down-count conditions. Figure 10.31 Example of Phase Counting Mode 3 Operation Table 10.11 Up/Down-Count Conditions in Phase Counting Mode 3 | TCLKA (Channels 1 and 5) TCLKC (Channels 2 and 4) | TCLKB (Channels 1 and 5) TCLKD (Channels 2 and 4) | Operation | |---------------------------------------------------|---------------------------------------------------|------------| | High level | | Don't care | | Low level | 7_ | Don't care | | <u>_</u> | Low level | Don't care | | ₹_ | High level | Up-count | | High level | 7_ | Down-count | | Low level | | Don't care | | <u>_</u> | High level | Don't care | | ₹_ | Low level | Don't care | Legend: ⁺\_: Falling edge • Phase counting mode 4 Figure 10.32 shows an example of phase counting mode 4 operation, and table 10.12 summarizes the TCNT up/down-count conditions. Figure 10.32 Example of Phase Counting Mode 4 Operation Table 10.12 Up/Down-Count Conditions in Phase Counting Mode 4 | TCLKA (Channels 1 and 5) TCLKC (Channels 2 and 4) | TCLKB (Channels 1 and 5) TCLKD (Channels 2 and 4) | Operation | |---------------------------------------------------|---------------------------------------------------|------------| | High level | <u>_</u> | Up-count | | Low level | Ŧ. | Up-count | | <u>_</u> | Low level | Don't care | | <u></u> | High level | Don't care | | High level | Ŧ. | Down-count | | Low level | | Down-count | | <u>_</u> | High level | Don't care | | 7_ | Low level | Don't care | ### Legend: \_F: Rising edge →: Falling edge **Phase Counting Mode Application Example:** Figure 10.33 shows an example in which phase counting mode is designated for channel 1, and channel 1 is coupled with channel 0 to input servo motor 2-phase encoder pulses in order to detect the position or speed. Channel 1 is set to phase counting mode 1, and the encoder pulse A-phase and B-phase are input to TCLKA and TCLKB. Channel 0 operates with TCNT counter clearing by TGR0C compare match; TGR0A and TGR0C are used for the compare match function, and are set with the speed control period and position control period. TGR0B is used for input capture, with TGR0B and TGR0D operating in buffer mode. The channel 1 counter input clock is designated as the TGR0B input capture source, and detection of the pulse width of 2-phase encoder 4-multiplication pulses is performed. TGR1A and TGR1B for channel 1 are designated for input capture, channel 0 TGR0A and TGR0C compare matches are selected as the input capture source, and store the up/down-counter values for the control periods. This procedure enables accurate position/speed detection to be achieved. Figure 10.33 Phase Counting Mode Application Example # 10.5 Interrupts # 10.5.1 Interrupt Sources and Priorities There are three kinds of TPU interrupt source: TGR input capture/compare match, TCNT overflow, and TCNT underflow. Each interrupt source has its own status flag and enable/disabled bit, allowing generation of interrupt request signals to be enabled or disabled individually. When an interrupt request is generated, the corresponding status flag in TSR is set to 1. If the corresponding enable/disable bit in TIER is set to 1 at this time, an interrupt is requested. The interrupt request is cleared by clearing the status flag to 0. Relative channel priorities can be changed by the interrupt controller, but the priority order within a channel is fixed. For details, see section 5, Interrupt Controller. Table 10.13 lists the TPU interrupt sources. **Table 10.13 TPU Interrupts** | Channel | Interrupt<br>Source | Description | DTC Activation | Priority | |---------|---------------------|-----------------------------------|----------------|----------| | 0 | TGI0A | TGR0A input capture/compare match | Possible | High | | | TGI0B | TGR0B input capture/compare match | Possible | _ ↑ | | | TGI0C | TGR0C input capture/compare match | Possible | _ | | | TGI0D | TGR0D input capture/compare match | Possible | _ | | | TCI0V | TCNT0 overflow | Not possible | _ | | 1 | TGI1A | TGR1A input capture/compare match | Possible | _ | | | TGI1B | TGR1B input capture/compare match | Possible | _ | | | TCI1V | TCNT1 overflow | Not possible | _ | | | TCI1U | TCNT1 underflow | Not possible | _ | | 2 | TGI2A | TGR2A input capture/compare match | Possible | _ | | | TGI2B | TGR2B input capture/compare match | Possible | _ | | | TCI2V | TCNT2 overflow | Not possible | _ | | | TCI2U | TCNT2 underflow | Not possible | _ | | 3 | TGI3A | TGR3A input capture/compare match | Possible | _ | | | TGI3B | TGR3B input capture/compare match | Possible | _ | | | TGI3C | TGR3C input capture/compare match | Possible | _ | | | TGI3D | TGR3D input capture/compare match | Possible | _ | | | TCI3V | TCNT3 overflow | Not possible | _ | | 4 | TGI4A | TGR4A input capture/compare match | Possible | _ | | | TGI4B | TGR4B input capture/compare match | Possible | _ | | | TCI4V | TCNT4 overflow | Not possible | _ | | | TCI4U | TCNT4 underflow | Not possible | _ | | 5 | TGI5A | TGR5A input capture/compare match | Possible | _ | | | TGI5B | TGR5B input capture/compare match | Possible | _ | | | TCI5V | TCNT5 overflow | Not possible | _ | | | TCI5U | TCNT5 underflow | Not possible | Low | Note: This table shows the initial state immediately after a reset. The relative channel priorities can be changed by the interrupt controller. **Input Capture/Compare Match Interrupt:** An interrupt is requested if the TGIE bit in TIER is set to 1 when the TGF flag in TSR is set to 1 by the occurrence of a TGR input capture/compare match on a particular channel. The interrupt request is cleared by clearing the TGF flag to 0. The TPU has 16 input capture/compare match interrupts, four each for channels 0 and 3, and two each for channels 1, 2, 4, and 5. **Overflow Interrupt:** An interrupt is requested if the TCIEV bit in TIER is set to 1 when the TCFV flag in TSR is set to 1 by the occurrence of TCNT overflow on a channel. The interrupt request is cleared by clearing the TCFV flag to 0. The TPU has six overflow interrupts, one for each channel. **Underflow Interrupt:** An interrupt is requested if the TCIEU bit in TIER is set to 1 when the TCFU flag in TSR is set to 1 by the occurrence of TCNT underflow on a channel. The interrupt request is cleared by clearing the TCFU flag to 0. The TPU has four underflow interrupts, one each for channels 1, 2, 4, and 5. ### 10.5.2 DTC Activation The DTC can be activated by the TGR input capture/compare match interrupt for a channel. For details, see section 8, Data Transfer Controller (DTC). A total of 16 TPU input capture/compare match interrupts can be used as DTC activation sources, four each for channels 0 and 3, and two each for channels 1, 2, 4, and 5. ### 10.5.3 A/D Converter Activation The A/D converter can be activated by the TGRA input capture/compare match for a channel. If the TTGE bit in TIER is set to 1 when the TGFA flag in TSR is set to 1 by the occurrence of a TGRA input capture/compare match on a particular channel, a request to start A/D conversion is sent to the A/D converter. If the TPU conversion start trigger has been selected on the A/D converter side at this time, A/D conversion is started. In the TPU, a total of six TGRA input capture/compare match interrupts can be used as A/D converter conversion start sources, one for each channel. # **10.6** Operation Timing ### 10.6.1 Input/Output Timing **TCNT Count Timing:** Figure 10.34 shows TCNT count timing in internal clock operation, and figure 10.35 shows TCNT count timing in external clock operation. Figure 10.34 Count Timing in Internal Clock Operation Figure 10.35 Count Timing in External Clock Operation **Output Compare Output Timing:** A compare match signal is generated in the final state in which TCNT and TGR match (the point at which the count value matched by TCNT is updated). When a compare match signal is generated, the output value set in TIOR is output at the output compare output pin. After a match between TCNT and TGR, the compare match signal is not generated until the TCNT input clock is generated. Figure 10.36 Output Compare Output Timing **Input Capture Signal Timing:** Figure 10.37 shows input capture signal timing. Figure 10.37 Input Capture Input Signal Timing **Timing for Counter Clearing by Compare Match/Input Capture:** Figure 10.38 shows the timing when counter clearing by compare match occurrence is specified, and figure 10.39 shows the timing when counter clearing by input capture occurrence is specified. Figure 10.38 Counter Clear Timing (Compare Match) Figure 10.39 Counter Clear Timing (Input Capture) **Buffer Operation Timing:** Figures 10.40 and 10.41 show the timing in buffer operation. Figure 10.40 Buffer Operation Timing (Compare Match) **Figure 10.41 Buffer Operation Timing (Input Capture)** ### 10.6.2 Interrupt Signal Timing **TGF Flag Setting Timing in Case of Compare Match:** Figure 10.42 shows the timing for setting of the TGF flag in TSR by compare match occurrence, and TGI interrupt request signal timing. **Figure 10.42 TGI Interrupt Timing (Compare Match)** **TGF Flag Setting Timing in Case of Input Capture:** Figure 10.43 shows the timing for setting of the TGF flag in TSR by input capture occurrence, and TGI interrupt request signal timing. Figure 10.43 TGI Interrupt Timing (Input Capture) TCFV Flag/TCFU Flag Setting Timing: Figure 10.44 shows the timing for setting of the TCFV flag in TSR by overflow occurrence, and TCIV interrupt request signal timing. Figure 10.45 shows the timing for setting of the TCFU flag in TSR by underflow occurrence, and TCIU interrupt request signal timing. Figure 10.44 TCIV Interrupt Setting Timing Figure 10.45 TCIU Interrupt Setting Timing **Status Flag Clearing Timing:** After a status flag is read as 1 by the CPU, it is cleared by writing 0 to it. When the DTC is activated, the flag is cleared automatically. Figure 10.46 shows the timing for status flag clearing by the CPU, and figure 10.47 shows the timing for status flag clearing by the DTC. Figure 10.46 Timing for Status Flag Clearing by CPU Figure 10.47 Timing for Status Flag Clearing by DTC Activation # 10.7 Usage Notes Note that the kinds of operation and contention described below occur during TPU operation. **Input Clock Restrictions:** The input clock pulse width must be at least 1.5 states in the case of single-edge detection, and at least 2.5 states in the case of both-edge detection. The TPU will not operate properly with a narrower pulse width. In phase counting mode, the phase difference and overlap between the two input clocks must be at least 1.5 states, and the pulse width must be at least 2.5 states. Figure 10.48 shows the input clock conditions in phase counting mode. Figure 10.48 Phase Difference, Overlap, and Pulse Width in Phase Counting Mode **Caution on Period Setting:** When counter clearing by compare match is set, TCNT is cleared in the final state in which it matches the TGR value (the point at which the count value matched by TCNT is updated). Consequently, the actual counter frequency is given by the following formula: $$f = \frac{\phi}{(N+1)}$$ Where f: Counter frequency φ: Operating frequency N: TGR set value Rev. 5.00 Jan 10, 2006 page 362 of 1042 **Contention between TCNT Write and Clear Operations:** If the counter clear signal is generated in the T2 state of a TCNT write cycle, TCNT clearing takes precedence and the TCNT write is not performed. Figure 10.49 shows the timing in this case. Figure 10.49 Contention between TCNT Write and Clear Operations **Contention between TCNT Write and Increment Operations:** If incrementing occurs in the T2 state of a TCNT write cycle, the TCNT write takes precedence and TCNT is not incremented. Figure 10.50 shows the timing in this case. Figure 10.50 Contention between TCNT Write and Increment Operations **Contention between TGR Write and Compare Match:** If a compare match occurs in the T2 state of a TGR write cycle, the TGR write takes precedence and the compare match signal is inhibited. A compare match does not occur even if the same value as before is written. Figure 10.51 shows the timing in this case. Figure 10.51 Contention between TGR Write and Compare Match Contention between Buffer Register Write and Compare Match: If a compare match occurs in the T2 state of a TGR write cycle, the data transferred to TGR by the buffer operation will be the data prior to the write. Figure 10.52 shows the timing in this case. Figure 10.52 Contention between Buffer Register Write and Compare Match Rev. 5.00 Jan 10, 2006 page 366 of 1042 Contention between TGR Read and Input Capture: If the input capture signal is generated in the T1 state of a TGR read cycle, the data that is read will be the data after input capture transfer. Figure 10.53 shows the timing in this case. Figure 10.53 Contention between TGR Read and Input Capture **Contention between TGR Write and Input Capture:** If the input capture signal is generated in the T2 state of a TGR write cycle, the input capture operation takes precedence and the write to TGR is not performed. Figure 10.54 shows the timing in this case. Figure 10.54 Contention between TGR Write and Input Capture **Contention between Buffer Register Write and Input Capture:** If the input capture signal is generated in the T2 state of a buffer write cycle, the buffer operation takes precedence and the write to the buffer register is not performed. Figure 10.55 shows the timing in this case. Figure 10.55 Contention between Buffer Register Write and Input Capture Contention between Overflow/Underflow and Counter Clearing: If overflow/underflow and counter clearing occur simultaneously, the TCFV/TCFU flag in TSR is not set and TCNT clearing takes precedence. Figure 10.56 shows the operation timing when a TGR compare match is specified as the clearing source, and H'FFFF is set in TGR. Figure 10.56 Contention between Overflow and Counter Clearing **Contention between TCNT Write and Overflow/Underflow:** If there is an up-count or down-count in the T2 state of a TCNT write cycle, and overflow/underflow occurs, the TCNT write takes precedence and the TCFV/TCFU flag in TSR is not set. Figure 10.57 shows the operation timing when there is contention between TCNT write and overflow. Figure 10.57 Contention between TCNT Write and Overflow **Multiplexing of I/O Pins:** In the H8S/2626 Group and H8S/2623 Group, the TCLKA input pin is multiplexed with the TIOCC0 I/O pin, the TCLKB input pin with the TIOCD0 I/O pin, the TCLKC input pin with the TIOCB1 I/O pin, and the TCLKD input pin with the TIOCB2 I/O pin. When an external clock is input, compare match output should not be performed from a multiplexed pin. **Interrupts and Module Stop Mode:** If module stop mode is entered when an interrupt has been requested, it will not be possible to clear the CPU interrupt source or the DTC activation source. Interrupts should therefore be disabled before entering module stop mode. RENESAS # Section 11 Programmable Pulse Generator (PPG) #### 11.1 Overview The H8S/2626 Group and H8S/2623 Group have an on-chip programmable pulse generator (PPG) that provides pulse outputs by using the 16-bit timer pulse unit (TPU) as a time base. The PPG pulse outputs are divided into 4-bit groups (group 3 and group 2) that can operate both simultaneously and independently. #### 11.1.1 Features PPG features are listed below. - 8-bit output data - Maximum 8-bit data can be output, and output can be enabled on a bit-by-bit basis - Two output groups - Output trigger signals can be selected in 4-bit groups to provide up to two different 4-bit outputs - Selectable output trigger signals - Output trigger signals can be selected for each group from the compare match signals of four TPU channels - Non-overlap mode - A non-overlap margin can be provided between pulse outputs - Can operate together with the data transfer controller (DTC) - The compare match signals selected as output trigger signals can activate the DTC for sequential output of data without CPU intervention - Settable inverted output - Inverted data can be output for each group - Module stop mode can be set - As the initial setting, PPG operation is halted. Register access is enabled by exiting module stop mode #### 11.1.2 Block Diagram Figure 11.1 shows a block diagram of the PPG. Figure 11.1 Block Diagram of PPG # 11.1.3 Pin Configuration Table 11.1 summarizes the PPG pins. Table 11.1 PPG Pins | Name | Symbol | I/O | Function | | |-----------------|--------|--------|----------------------|--| | Pulse output 8 | PO8 | Output | Group 2 pulse output | | | Pulse output 9 | PO9 | Output | | | | Pulse output 10 | PO10 | Output | | | | Pulse output 11 | PO11 | Output | | | | Pulse output 12 | PO12 | Output | Group 3 pulse output | | | Pulse output 13 | PO13 | Output | | | | Pulse output 14 | PO14 | Output | | | | Pulse output 15 | PO15 | Output | | | #### 11.1.4 Registers Table 11.2 summarizes the PPG registers. Table 11.2 PPG Registers | Name | Abbreviation | R/W | Initial Value | Address*1 | |--------------------------------|--------------|---------|---------------|--------------------------------| | PPG output control register | PCR | R/W | H'FF | H'FE26 | | PPG output mode register | PMR | R/W | H'F0 | H'FE27 | | Next data enable register H | NDERH | R/W | H'00 | H'FE28 | | Next data enable register L*4 | NDERL | R/W | H'00 | H'FE29 | | Output data register H | PODRH | R/(W)*2 | H'00 | H'FE2A | | Output data register L*4 | PODRL | R/(W)*2 | H'00 | H'FE2B | | Next data register H | NDRH | R/W | H'00 | H'FE2C*3<br>H'FE2E | | Next data register L*4 | NDRL | R/W | H'00 | H'FE2D <sup>*3</sup><br>H'FE2F | | Port 1 data direction register | P1DDR | W | H'00 | H'FE30 | | Module stop control register A | MSTPCRA | R/W | H'3F | H'FDE8 | Notes: 1. Lower 16 bits of the address. - 2. Bits used for pulse output cannot be written to. - 3. When the same output trigger is selected for pulse output groups 2 and 3 by the PCR setting, the NDRH address is H'FE2C. When the output triggers are different, the NDRH address is H'FE2E for group 2 and H'FE2C for group 3 Similarly, when the same output trigger is selected for pulse output groups 0 and 1 by the PCR setting, the NDRL address is H'FE2D. When the output triggers are different, the NDRL address is H'FE2F for group 0 and H'FE2D for group 1. - 4. The H8S/2626 Group and H8S/2623 Group have no pins corresponding to PODRL (pulse output groups 0 and 1). # 11.2 Register Descriptions ## 11.2.1 Next Data Enable Registers H and L (NDERH, NDERL) #### **NDERH** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|--------|--------|--------|--------|--------|--------|--------|-------|-------| | | | NDER15 | NDER14 | NDER13 | NDER12 | NDER11 | NDER10 | NDER9 | NDER8 | | Initial va | alue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W | | | | | | | | | | | | NDERL | - | | | | | | | | | | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | NDER7 | NDER6 | NDER5 | NDER4 | NDER3 | NDER2 | NDER1 | NDER0 | | Initial va | alue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W NDERH and NDERL are 8-bit readable/writable registers that enable or disable pulse output on a bit-by-bit basis. If a bit is enabled for pulse output by NDERH or NDERL, the NDR value is automatically transferred to the corresponding PODR bit when the TPU compare match event specified by PCR occurs, updating the output value. If pulse output is disabled, the bit value is not transferred from NDR to PODR and the output value does not change. NDERH and NDERL are each initialized to H'00 by a reset and in hardware standby mode. They are not initialized in software standby mode. **NDERH Bits 7 to 0—Next Data Enable 15 to 8 (NDER15 to NDER8):** These bits enable or disable pulse output on a bit-by-bit basis. | Bits 7 to 0<br>NDER15 to NDER8 | Description | | |--------------------------------|--------------------------------------------------------------------------------|---------------------------------| | 0 | Pulse outputs PO15 to PO8 are disabled (NDR15 to transferred to POD15 to POD8) | NDR8 are not<br>(Initial value) | | 1 | Pulse outputs PO15 to PO8 are enabled (NDR15 to POD15 to POD8) | NDR8 are transferred | NDERL Bits 7 to 0—Next Data Enable 7 to 0 (NDER7 to NDER0): These bits enable or disable pulse output on a bit-by-bit basis. | Bits 7 to 0<br>NDER7 to NDER0 | Description | | |-------------------------------|------------------------------------------------------------------------------------------------------|-------| | 0 | Pulse outputs PO7 to PO0 are disabled (NDR7 to NDR0 are not transferred to POD7 to POD0) (Initial va | ılue) | | 1 | Pulse outputs PO7 to PO0 are enabled (NDR7 to NDR0 are transferre POD7 to POD0) | d to | ## 11.2.2 Output Data Registers H and L (PODRH, PODRL) #### **PODRH** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | POD15 | POD14 | POD13 | POD12 | POD11 | POD10 | POD9 | POD8 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/(W)* #### **PODRL** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|------|--------|--------|--------|--------|--------|--------|--------|--------| | | | POD7 | POD6 | POD5 | POD4 | POD3 | POD2 | POD1 | POD0 | | Initial valu | ue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/(W)* Note: \* A bit that has been set for pulse output by NDER is read-only. PODRH and PODRL are 8-bit readable/writable registers that store output data for use in pulse output. However, the H8S/2626 Group and H8S/2623 Group have no pins corresponding to PODRL. #### 11.2.3 Next Data Registers H and L (NDRH, NDRL) NDRH and NDRL are 8-bit readable/writable registers that store the next data for pulse output. During pulse output, the contents of NDRH and NDRL are transferred to the corresponding bits in PODRH and PODRL when the TPU compare match event specified by PCR occurs. The NDRH and NDRL addresses differ depending on whether pulse output groups have the same output trigger or different output triggers. For details see section 11.2.4, Notes on NDR Access. NDRH and NDRL are each initialized to H'00 by a reset and in hardware standby mode. They are not initialized in software standby mode. #### 11.2.4 Notes on NDR Access The NDRH and NDRL addresses differ depending on whether pulse output groups have the same output trigger or different output triggers. **Same Trigger for Pulse Output Groups:** If pulse output groups 2 and 3 are triggered by the same compare match event, the NDRH address is H'FE2C. The upper 4 bits belong to group 3 and the lower 4 bits to group 2. Address H'FE2E consists entirely of reserved bits that cannot be modified and are always read as 1. #### Address H'FE2C | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------|-------|-------|-------|-------|-------|------|------| | | NDR15 | NDR14 | NDR13 | NDR12 | NDR11 | NDR10 | NDR9 | NDR8 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W : | R/W ## Address H'FE2E | Bit | : _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|------|---|---|---|---|---|---|---|---| | | | _ | _ | _ | _ | _ | _ | _ | _ | | Initial val | ue : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | _ | _ | _ | _ | _ | _ | _ | _ | If pulse output groups 0 and 1 are triggered by the same compare match event, the NDRL address is HFE2D. The upper 4 bits belong to group 1 and the lower 4 bits to group 0. Address HFE2F consists entirely of reserved bits that cannot be modified and are always read as 1. However, the H8S/2626 Group and H8S/2623 Group have no output pins corresponding to pulse output groups 0 and 1. Address H'FE2D | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|----|------|------|------|------|------|------|------|------| | | | NDR7 | NDR6 | NDR5 | NDR4 | NDR3 | NDR2 | NDR1 | NDR0 | | Initial value | э: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W Address H'FE2F | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|---|---|---|---|---|---|---|---| | | | _ | _ | | _ | _ | | _ | _ | | Initial va | lue : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | _ | _ | _ | | _ | _ | _ | _ | **Different Triggers for Pulse Output Groups:** If pulse output groups 2 and 3 are triggered by different compare match events, the address of the upper 4 bits in NDRH (group 3) is H'FE2C and the address of the lower 4 bits (group 2) is H'FE2E. Bits 3 to 0 of address H'FE2C and bits 7 to 4 of address H'FE2E are reserved bits that cannot be modified and are always read as 1. #### Address H'FE2C | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------|-------|-------|-------|---|---|---|---| | | NDR15 | NDR14 | NDR13 | NDR12 | _ | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | R/W : | R/W | R/W | R/W | R/W | _ | _ | _ | _ | Address H'FE2E | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |------------|-------|---|---|---|---|-------|-------|------|------|---| | | | _ | _ | _ | _ | NDR11 | NDR10 | NDR9 | NDR8 | | | Initial va | lue : | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | - | | R/W | : | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | If pulse output groups 0 and 1 are triggered by different compare match event, the address of the upper 4 bits in NDRL (group 1) is H'FE2D and the address of the lower 4 bits (group 0) is H'FE2F. Bits 3 to 0 of address H'FE2D and bits 7 to 4 of address H'FE2F are reserved bits that cannot be modified and are always read as 1. However, the H8S/2626 Group and H8S/2623 Group have no output pins corresponding to pulse output groups 0 and 1. • Address H'FE2D | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|----|------|------|------|------|---|---|---|---| | | Ī | NDR7 | NDR6 | NDR5 | NDR4 | _ | _ | _ | _ | | Initial value | ): | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | R/W | : | R/W | R/W | R/W | R/W | _ | _ | _ | _ | Address H'FE2F | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|--------|---|---|---|---|------|------|------|------| | | | _ | _ | _ | _ | NDR3 | NDR2 | NDR1 | NDR0 | | Initial va | ılue : | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | _ | _ | R/W | R/W | R/W | R/W | ## 11.2.5 PPG Output Control Register (PCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|------|--------|--------|--------|--------|--------|--------|--------|--------| | | | G3CMS1 | G3CMS0 | G2CMS1 | G2CMS0 | G1CMS1 | G1CMS0 | G0CMS1 | G0CMS0 | | Initial val | ue : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W PCR is an 8-bit readable/writable register that selects output trigger signals for PPG outputs on a group-by-group basis. PCR is initialized to H'FF by a reset and in hardware standby mode. It is not initialized in software standby mode. Bits 7 and 6—Group 3 Compare Match Select 1 and 0 (G3CMS1, G3CMS0): These bits select the compare match that triggers pulse output group 3 (pins PO15 to PO12). | Bit 7 | Bit 6 | Description | | | | | | |--------|--------|-----------------------------------------|-----------------|--|--|--|--| | G3CMS1 | G3CMS0 | Output Trigger for Pulse Output Group 3 | | | | | | | 0 | 0 | Compare match in TPU channel 0 | | | | | | | | 1 | Compare match in TPU channel 1 | | | | | | | 1 | 0 | Compare match in TPU channel 2 | | | | | | | | 1 | Compare match in TPU channel 3 | (Initial value) | | | | | Bits 5 and 4—Group 2 Compare Match Select 1 and 0 (G2CMS1, G2CMS0): These bits select the compare match that triggers pulse output group 2 (pins PO11 to PO8). | Bit 5 | Bit 4 | Description | | | | | | |--------|--------|-----------------------------------------|-----------------|--|--|--|--| | G2CMS1 | G2CMS0 | Output Trigger for Pulse Output Group 2 | | | | | | | 0 | 0 | Compare match in TPU channel 0 | | | | | | | | 1 | Compare match in TPU channel 1 | | | | | | | 1 | 0 | Compare match in TPU channel 2 | | | | | | | | 1 | Compare match in TPU channel 3 | (Initial value) | | | | | Bits 3 and 2—Group 1 Compare Match Select 1 and 0 (G1CMS1, G1CMS0): These bits select the compare match that triggers pulse output group 1 (pins PO7 to PO4). However, the H8S/2626 Group and H8S/2623 Group have no output pins corresponding to pulse output group 1. | Bit 3 | Bit 2 | Description | | |--------|--------|-----------------------------------------|-----------------| | G1CMS1 | G1CMS0 | Output Trigger for Pulse Output Group 1 | | | 0 | 0 | Compare match in TPU channel 0 | | | | 1 | Compare match in TPU channel 1 | | | 1 | 0 | Compare match in TPU channel 2 | | | | 1 | Compare match in TPU channel 3 | (Initial value) | **Bits 1 and 0—Group 0 Compare Match Select 1 and 0 (G0CMS1, G0CMS0):** These bits select the compare match that triggers pulse output group 0 (pins PO3 to PO0). However, the H8S/2626 Group and H8S/2623 Group have no output pins corresponding to pulse output group 0. | Bit 1 | Bit 0 | Description | | | | | |--------|--------|-----------------------------------------|-----------------|--|--|--| | G0CMS1 | G0CMS0 | Output Trigger for Pulse Output Group 0 | | | | | | 0 0 | | Compare match in TPU channel 0 | | | | | | | 1 | Compare match in TPU channel 1 | | | | | | 1 | 0 | Compare match in TPU channel 2 | | | | | | | 1 | Compare match in TPU channel 3 | (Initial value) | | | | ### 11.2.6 PPG Output Mode Register (PMR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|--------|-------|-------|-------|-------|-------|-------|-------|-------| | | | G3INV | G2INV | G1INV | G0INV | G3NOV | G2NOV | G1NOV | G0NOV | | Initial va | ılue : | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | R/W | : | R/W PMR is an 8-bit readable/writable register that selects pulse output inversion and non-overlapping operation for each group. The output trigger period of a non-overlapping operation PPG output waveform is set in TGRB and the non-overlap margin is set in TGRA. The output values change at compare match A and B. For details, see section 11.3.4, Non-Overlapping Pulse Output. PMR is initialized to H'F0 by a reset and in hardware standby mode. It is not initialized in software standby mode. **Bit 7—Group 3 Inversion (G3INV):** Selects direct output or inverted output for pulse output group 3 (pins PO15 to PO12). | Bit 7<br>G3INV | Description | |----------------|-----------------------------------------------------------------------------------------------------| | 0 | Inverted output for pulse output group 3 (low-level output at pin for a 1 in PODRH) | | 1 | Direct output for pulse output group 3 (high-level output at pin for a 1 in PODRH) (Initial value) | Bit 6—Group 2 Inversion (G2INV): Selects direct output or inverted output for pulse output group 2 (pins PO11 to PO8). | Bit 6<br>G2INV | Description | |----------------|-----------------------------------------------------------------------------------------------------| | 0 | Inverted output for pulse output group 2 (low-level output at pin for a 1 in PODRH) | | 1 | Direct output for pulse output group 2 (high-level output at pin for a 1 in PODRH) (Initial value) | **Bit 5—Group 1 Inversion (G1INV):** Selects direct output or inverted output for pulse output group 1 (pins PO7 to PO4). However, the H8S/2626 Group and H8S/2623 Group have no pins corresponding to pulse output group 1. | Bit 5<br>G1INV | Description | |----------------|----------------------------------------------------------------------------------------------------| | 0 | Inverted output for pulse output group 1 (low-level output at pin for a 1 in PODRL) | | 1 | Direct output for pulse output group 1 (high-level output at pin for a 1 in PODRL) (Initial value) | **Bit 4—Group 0 Inversion (G0INV):** Selects direct output or inverted output for pulse output group 0 (pins PO3 to PO0). However, the H8S/2626 Group and H8S/2623 Group have no pins corresponding to pulse output group 0. | Bit 4<br>G0INV | Description | |----------------|-----------------------------------------------------------------------------------------------------| | 0 | Inverted output for pulse output group 0 (low-level output at pin for a 1 in PODRL) | | 1 | Direct output for pulse output group 0 (high-level output at pin for a 1 in PODRL) (Initial value) | Bit 3—Group 3 Non-Overlap (G3NOV): Selects normal or non-overlapping operation for pulse output group 3 (pins PO15 to PO12). | Bit 3<br>G3NOV | Description | |----------------|------------------------------------------------------------------------------------------------------------------------------------| | 0 | Normal operation in pulse output group 3 (output values updated at compare match A in the selected TPU channel) (Initial value) | | 1 | Non-overlapping operation in pulse output group 3 (independent 1 and 0 output at compare match A or B in the selected TPU channel) | Bit 2—Group 2 Non-Overlap (G2NOV): Selects normal or non-overlapping operation for pulse output group 2 (pins PO11 to PO8). | Bit 2<br>G2NOV | Description | | |----------------|------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | Normal operation in pulse output group 2 (output values updated at compare match in the selected TPU channel) (Initial val | | | 1 | Non-overlapping operation in pulse output group 2 (independent 1 and 0 output at compare match A or B in the selected TPU channel) | | Rev. 5.00 Jan 10, 2006 page 384 of 1042 REJ09B0275-0500 **Bit 1—Group 1 Non-Overlap (G1NOV):** Selects normal or non-overlapping operation for pulse output group 1 (pins PO7 to PO4). However, the H8S/2626 Group and H8S/2623 Group have no pins corresponding to pulse output group 1. | Bit 1<br>G1NOV | Description | |----------------|------------------------------------------------------------------------------------------------------------------------------------| | 0 | Normal operation in pulse output group 1 (output values updated at compare match A in the selected TPU channel) (Initial value) | | 1 | Non-overlapping operation in pulse output group 1 (independent 1 and 0 output at compare match A or B in the selected TPU channel) | **Bit 0—Group 0 Non-Overlap (G0NOV):** Selects normal or non-overlapping operation for pulse output group 0 (pins PO3 to PO0). However, the H8S/2626 Group and H8S/2623 Group have no pins corresponding to pulse output group 0. | Bit 0<br>G0NOV | Description | |----------------|------------------------------------------------------------------------------------------------------------------------------------| | 0 | Normal operation in pulse output group 0 (output values updated at compare match A in the selected TPU channel) (Initial value) | | 1 | Non-overlapping operation in pulse output group 0 (independent 1 and 0 output at compare match A or B in the selected TPU channel) | ## 11.2.7 Port 1 Data Direction Register (P1DDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|--------|--------|--------|--------|--------|--------|--------|--------| | | | P17DDR | P16DDR | P15DDR | P14DDR | P13DDR | P12DDR | P11DDR | P10DDR | | Initial va | lue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | P1DDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port 1. Port 1 is multiplexed with pins PO15 to PO8. Bits corresponding to pins used for PPG output must be set to 1. For further information about P1DDR, see section 9.2, Port 1. #### 11.2.8 Module Stop Control Register A (MSTPCRA) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|------|--------|--------|--------|--------|--------|--------|--------|--------| | | | MSTPA7 | MSTPA6 | MSTPA5 | MSTPA4 | MSTPA3 | MSTPA2 | MSTPA1 | MSTPA0 | | Initial valu | ue : | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W MSTPCRA is a 16-bit readable/writable register that performs module stop mode control. When the MSTPA3 bit in MSTPCRA is set to 1, PPG operation stops at the end of the bus cycle and a transition is made to module stop mode. Registers cannot be read or written to in module stop mode. For details, see sections 21A.5, 21B.5, Module Stop Mode. MSTPCRA is initialized to H'3F by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 3—Module Stop (MSTPA3): Specifies the PPG module stop mode. Bit 3 MSTPA3 Description | 0 | PPG module stop mode cleared | | |---|------------------------------|-----------------| | 1 | PPG module stop mode set | (Initial value) | # 11.3 Operation #### 11.3.1 Overview PPG pulse output is enabled when the corresponding bits in P1DDR and NDER are set to 1. In this state the corresponding PODR contents are output. When the compare match event specified by PCR occurs, the corresponding NDR bit contents are transferred to PODR to update the output values. Figure 11.2 illustrates the PPG output operation and table 11.3 summarizes the PPG operating conditions. Figure 11.2 PPG Output Operation **Table 11.3 PPG Operating Conditions** | NDER | DDR | Pin Function | |------|-----|-------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Generic input port | | | 1 | Generic output port | | 1 | 0 | Generic input port (but the PODR bit is a read-only bit, and when compare match occurs, the NDR bit value is transferred to the PODR bit) | | | 1 | PPG pulse output | Sequential output of data of up to 16 bits is possible by writing new output data to NDR before the next compare match. For details of non-overlapping operation, see section 11.3.4, Non-Overlapping Pulse Output. ## 11.3.2 Output Timing If pulse output is enabled, NDR contents are transferred to PODR and output when the specified compare match event occurs. Figure 11.3 shows the timing of these operations for the case of normal output in groups 2 and 3, triggered by compare match A. Figure 11.3 Timing of Transfer and Output of NDR Contents (Example) ## 11.3.3 Normal Pulse Output **Sample Setup Procedure for Normal Pulse Output:** Figure 11.4 shows a sample procedure for setting up normal pulse output. Figure 11.4 Setup Procedure for Normal Pulse Output (Example) **Example of Normal Pulse Output (Example of Five-Phase Pulse Output):** Figure 11.5 shows an example in which pulse output is used for cyclic five-phase pulse output. Figure 11.5 Normal Pulse Output Example (Five-Phase Pulse Output) - [1] Set up the TPU channel to be used as the output trigger channel so that TGRA is an output compare register and the counter will be cleared by compare match A. Set the trigger period in TGRA and set the TGIEA bit in TIER to 1 to enable the compare match A (TGIA) interrupt. - [2] Write H'F8 in P1DDR and NDERH, and set the G3CMS1, G3CMS0, G2CMS1, and G2CMS0 bits in PCR to select compare match in the TPU channel set up in the previous step to be the output trigger. Write output data H'80 in NDRH. - [3] The timer counter in the TPU channel starts. When compare match A occurs, the NDRH contents are transferred to PODRH and output. The TGIA interrupt handling routine writes the next output data (H'C0) in NDRH. - [4] Five-phase overlapping pulse output (one or two phases active at a time) can be obtained subsequently by writing H'40, H'60, H'20, H'30. H'10, H'18, H'08, H'88, ... at successive TGIA interrupts. If the DTC is set for activation by this interrupt, pulse output can be obtained without imposing a load on the CPU. #### 11.3.4 Non-Overlapping Pulse Output **Sample Setup Procedure for Non-Overlapping Pulse Output:** Figure 11.6 shows a sample procedure for setting up non-overlapping pulse output. Figure 11.6 Setup Procedure for Non-Overlapping Pulse Output (Example) **Example of Non-Overlapping Pulse Output (Example of Four-Phase Complementary Non-Overlapping Output):** Figure 11.7 shows an example in which pulse output is used for four-phase complementary non-overlapping pulse output. Figure 11.7 Non-Overlapping Pulse Output Example (Four-Phase Complementary) - [1] Set up the TPU channel to be used as the output trigger channel so that TGRA and TGRB are output compare registers. Set the trigger period in TGRB and the non-overlap margin in TGRA, and set the counter to be cleared by compare match B. Set the TGIEA bit in TIER to 1 to enable the TGIA interrupt. - [2] Write H'FF in P1DDR and NDERH, and set the G3CMS1, G3CMS0, G2CMS1, and G2CMS0 bits in PCR to select compare match in the TPU channel set up in the previous step to be the output trigger. Set the G3NOV and G2NOV bits in PMR to 1 to select non-overlapping output. Write output data H'95 in NDRH. - [3] The timer counter in the TPU channel starts. When a compare match with TGRB occurs, outputs change from 1 to 0. When a compare match with TGRA occurs, outputs change from 0 to 1 (the change from 0 to 1 is delayed by the value set in TGRA). The TGIA interrupt handling routine writes the next output data (H'65) in NDRH. - [4] Four-phase complementary non-overlapping pulse output can be obtained subsequently by writing H'59, H'56, H'95, ... at successive TGIA interrupts. If the DTC is set for activation by this interrupt, pulse output can be obtained without imposing a load on the CPU. ## 11.3.5 Inverted Pulse Output If the G3INV, G2INV, G1INV, and G0INV bits in PMR are cleared to 0, values that are the inverse of the PODR contents can be output. Figure 11.8 shows the outputs when G3INV and G2INV are cleared to 0, in addition to the settings of figure 11.7. Figure 11.8 Inverted Pulse Output (Example) ## 11.3.6 Pulse Output Triggered by Input Capture Pulse output can be triggered by TPU input capture as well as by compare match. If TGRA functions as an input capture register in the TPU channel selected by PCR, pulse output will be triggered by the input capture signal. Figure 11.9 shows the timing of this output. Figure 11.9 Pulse Output Triggered by Input Capture (Example) ## 11.4 Usage Notes **Operation of Pulse Output Pins:** Pins PO8 to PO15 are also used for other peripheral functions such as the TPU. When output by another peripheral function is enabled, the corresponding pins cannot be used for pulse output. Note, however, that data transfer from NDR bits to PODR bits takes place, regardless of the usage of the pins. Pin functions should be changed only under conditions in which the output trigger event will not occur. **Note on Non-Overlapping Output:** During non-overlapping operation, the transfer of NDR bit values to PODR bits takes place as follows. - NDR bits are always transferred to PODR bits at compare match A. - At compare match B, NDR bits are transferred only if their value is 0. Bits are not transferred if their value is 1. Figure 11.10 illustrates the non-overlapping pulse output operation. Figure 11.10 Non-Overlapping Pulse Output Therefore, 0 data can be transferred ahead of 1 data by making compare match B occur before compare match A. The NDR contents should not be altered during the interval from compare match B to compare match A (the non-overlap margin). This can be accomplished by having the TGIA interrupt handling routine write the next data in NDR, or by having the TGIA interrupt activate the DTC. Note, however, that the next data must be written before the next compare match B occurs. Figure 11.11 shows the timing of this operation. Figure 11.11 Non-Overlapping Operation and NDR Write Timing # Section 12 Watchdog Timer ## 12.1 Overview A single on-chip watchdog timer channel (WDT0) is provided in the H8S/2623 Group, and two watchdog timer channels (WDT0 and WDT1) in the H8S/2626 Group. The WDT outputs an overflow signal ( $\overline{\text{WDTOVF}}$ ) if a system crash prevents the CPU from writing to the timer counter, allowing it to overflow. At the same time, the WDT can also generate an internal reset signal for the H8S/2626 Group or H8S/2623 Group. When this watchdog function is not needed, the WDT can be used as an interval timer. In interval timer operation, an interval timer interrupt is generated each time the counter overflows. #### 12.1.1 Features WDT features are listed below. - Switchable between watchdog timer mode and interval timer mode - WDTOVF output when in watchdog timer mode If the counter overflows, the WDT outputs WDTOVF. It is possible to select whether the LSI is internally reset or an NMI interrupt is generated at the same time. - Interrupt generation when in interval timer mode If the counter overflows, the WDT generates an interval timer interrupt. - WDT0 and WDT1 respectively allow eight and sixteen types of counter input clock to be selected The maximum interval of the WDT is given as a system clock cycle $\times$ 131072 $\times$ 256. A subclock may be selected for the input counter of WDT1. Where a subclock is selected, the maximum interval is given as a subclock cycle $\times$ 256 $\times$ 256. • Selected clock can be output from the BUZZ output pin (WDT1) ## 12.1.2 Block Diagram Figures 12.1 (a) and 12.1 (b) show block diagrams of the WDT. Figure 12.1 (a) Block Diagram of WDT0 Figure 12.1 (b) Block Diagram of WDT1 #### 12.1.3 Pin Configuration Table 12.1 describes the WDT output pin. Table 12.1 WDT Pin | Name | Symbol | I/O | Function | |-------------------------|--------|--------|--------------------------------------------------------| | Watchdog timer overflow | WDTOVF | Output | Outputs counter overflow signal in watchdog timer mode | | Buzzer output* | BUZZ | Output | Outputs clock selected by watchdog timer (WDT1) | Note: \* Cannot be used in the H8S/2623 Group. ## 12.1.4 Register Configuration Table 12.2 summarizes the WDT register configuration. These registers control clock selection, WDT mode switching, and the reset signal. Table 12.2 WDT Registers | | | | | | Addı | ess*1 | |---------|---------------------------------|--------------|---------|---------------|---------|--------| | Channel | Name | Abbreviation | R/W | Initial Value | Write*2 | Read | | 0 | Timer control/status register 0 | TCSR0 | R/(W)*3 | H'18 | H'FF74 | H'FF74 | | | Timer counter 0 | TCNT0 | R/W | H'00 | H'FF74 | H'FF75 | | | Reset control/status register | RSTCSR | R/(W)*3 | H'1F | H'FF76 | H'FF77 | | 1*4 | Timer control/status register 1 | TCSR1 | R/(W)*3 | H'00 | H'FFA2 | H'FFA2 | | | Timer counter 1 | TCNT1 | R/W | H'00 | H'FFA2 | H'FFA3 | | All | Pin function control register | PFCR | R/W | H'0D/H'00 | H'FDEB | | Notes: 1. Lower 16 bits of the address. - 2. For details of write operations, see section 12.2.5, Notes on Register Access. - 3. Only a write of 0 is permitted to bit 7, to clear the flag. - 4. Cannot be used in the H8S/2623 Group. # 12.2 Register Descriptions ## 12.2.1 Timer Counter (TCNT) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | | | | Initial value: | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W TCNT is an 8-bit readable/writable\* up-counter. When the TME bit is set to 1 in TCSR, TCNT starts counting pulses generated from the internal clock source selected by bits CKS2 to CKS0 in TCSR. When the count overflows (changes from H'FF to H'00), either the watchdog timer overflow signal (WDTOVF) or an interval timer interrupt (WOVI) is generated, depending on the mode selected by the WT/IT bit in TCSR. TCNT is initialized to H'00 by a reset, in hardware standby mode, or when the TME bit is cleared to 0. It is not initialized in software standby mode. Note: \* TCNT is write-protected by a password to prevent accidental overwriting. For details see section 12.2.5, Notes on Register Access. ## 12.2.2 Timer Control/Status Register (TCSR) #### TCSR0 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|--------|-------------------|-----|---|---|------|------|------| | | | OVF | WT/ <del>IT</del> | TME | _ | _ | CKS2 | CKS1 | CKS0 | | Initial value: | | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | | R/W | : | R/(W)* | R/W | R/W | _ | _ | R/W | R/W | R/W | Note: \* Only a 0 can be written, for flag clearing. ## TCSR1\*1 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|---------|-------|-----|-----|---------|------|------|------| | | | OVF | WT/IT | TME | PSS | RST/NMI | CKS2 | CKS1 | CKS0 | | Initial va | lue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/(W)*2 | R/W Notes: 1. Cannot be used in the H8S/2623 Group. 2. Only a 0 can be written, for flag clearing. TCSR is an 8-bit readable/writable\* register. Its functions include selecting the clock source to be input to TCNT, and the timer mode. TCSR0 (TCSR1) is initialized to H'18 (H'00) by a reset and in hardware standby mode. It is not initialized in software standby mode. Note: \* TCSR is write-protected by a password to prevent accidental overwriting. For details see section 12.2.5, Notes on Register Access. **Bit 7—Overflow Flag (OVF):** Indicates that TCNT has overflowed from H'FF to H'00. Bit 7 | OVF | Description | | | | | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 0 | [Clearing conditions] (Initial valu | | | | | | | <ul> <li>Cleared when 0 is written to the TME bit (Only applies to WDT1)</li> </ul> | | | | | | | <ul> <li>Cleared by reading TCSR when OVF = 1, then writing 0 to OVF</li> </ul> | | | | | | 1 | [Setting condition] | | | | | | | When TCNT overflows (changes from H'FF to H'00) When internal reset request generation is selected in watchdog timer mode, OVF is cleared automatically by the internal reset. | | | | | In interval timer mode, to clear OVF flag in WOVI handling routine, read TCSR when OVF = 1, then write with 0 to OVF, as stated above. When WOVI is masked and OVF flag is poling, if contention between OVF flag set and TCSR read is occurred, OVF = 1 is read but OVF can not be cleared by writing with 0 to OVF. In this case, reading TCSR when OVF = 1 two times meet the requirements of OVF clear condition. Please read TCSR when OVF = 1 two times before writing with 0 to OVF. Bit 6—Timer Mode Select (WT/TT): Selects whether the WDT is used as a watchdog timer or interval timer. When TCNT overflows, WDT0 generates the WDTOVF signal when in watchdog timer mode, or a WOVI interrupt request to the CPU when in interval timer mode. WDT1 generates a reset or NMI interrupt request when in watchdog timer mode, or a WOVI interrupt request to the CPU when in interval timer mode. #### WDT0 Mode Select #### WDT0 | WT/ <del>IT</del> | Description | | | |-------------------|--------------------------------------------------------------------------------------------------------------------|-----------------|--| | 0 | Interval timer mode: WDT0 requests an interval timer interrupt (WOVI) from the CPU when the TCNT overflows. | (Initial value) | | | 1 | Watchdog timer mode: WDT0 outputs a WDTOVF signal when the TCN | Toverflows.* | | | Note: * | For details on a TCNT overflow in watchdog timer mode, see section 12.2.3, Reset Control/Status Register (RSTCSR). | | | ## WDT1 Mode Select\* #### WDT1 | WT/IT | Description | | |-------|-------------------------------------------------------------------------------------------------------------|-----------------| | 0 | Interval timer mode: WDT1 requests an interval timer interrupt (WOVI) from the CPU when the TCNT overflows. | (Initial value) | | 1 | Watchdog timer mode: WDT1 requests a reset or an NMI interrupt from the CPU when the TCNT overflows. | | | Note: | * Cannot be used in the H8S/2623 Group. | | ## Bit 5—Timer Enable (TME): Selects whether TCNT runs or is halted. #### Bit 5 | TME | <br>Description | | |-----|----------------------------------------|-----------------| | 0 | TCNT is initialized to H'00 and halted | (Initial value) | | 1 | TCNT counts | | WDT0 TCSR Bit 4—Reserved Bit: This bit is always read as 1 and cannot be modified. **WDT1 TCSR Bit 4—Prescaler Select (PSS):** This bit is used to select an input clock source for the TCNT of WDT1. See the descriptions of Clock Select 2 to 0 for details. This bit cannot be used in the H8S/2623 Group. #### WDT1 TCSR Bit 4 | PSS | <br>Description | | | |-----|----------------------------------------------------------------------------------------------------------|-----------|--| | 0 | The TCNT counts frequency-division clock pulses of the φ based prescaler (PSM). (Initial | al value) | | | 1 | The TCNT counts frequency-division clock pulses of the $\boldsymbol{\varphi}$ SUB-based prescaler (PSS). | | | WDT0 TCSR Bit 3—Reserved Bit: This bit is always read as 1 and cannot be modified. **WDT1 TCSR Bit 3—Reset or NMI (RST/NMI):** This bit is used to choose between an internal reset request and an NMI request when the TCNT overflows during the watchdog timer mode. This bit cannot be used in the H8S/2623 Group. ## Bit 3 | RTS/NMI | Description | | |---------|-------------------------|-----------------| | 0 | NMI request. | (Initial value) | | 1 | Internal reset request. | | Bits 2 to 0—Clock Select 2 to 0 (CKS2 to CKS0): These bits select one of eight internal clock sources, obtained by dividing the system clock (φ) or subclock (φ SUB), for input to TCNT. ## • WDT0 Input Clock Select | Bit 2 | Bit 1 | Bit 0 | Description | | | | | | |-------|-------|-------|---------------------|-------------------------------------|--|--|--|--| | CKS2 | CKS1 | CKS0 | Clock | Overflow Period* (where φ = 20 MHz) | | | | | | 0 | 0 | 0 | φ/2 (Initial value) | 25.6 μs | | | | | | | | 1 | ф/64 | 819.2 µs | | | | | | | 1 | 0 | ф/128 | 1.6 ms | | | | | | | | 1 | φ/512 | 6.6 ms | | | | | | 1 | 0 | 0 | ф/2048 | 26.2 ms | | | | | | | | 1 | ф/8192 | 104.9 ms | | | | | | | 1 | 0 | ф/32768 | 419.4 ms | | | | | | | | 1 | ф/131072 | 1.68 s | | | | | Note: \* An overflow period is the time interval between the start of counting up from H'00 on the TCNT and the occurrence of a TCNT overflow. WDT1 Input Clock Select\*2 | | Overflow Deviced*1 (where + 20 MHz) | |---------------------|---------------------------------------------------------------------------------------------------------------------------| | | Overflow Period*1 (where $\phi = 20 \text{ MHz}$ ) | | 0 Clock | (where φ SUB = 32.768 kHz) | | φ/2 (Initial value) | 25.6 μs | | φ/64 | 819.2 µs | | ф/128 | 1.6 ms | | φ/512 | 6.6 ms | | ф/2048 | 26.2 ms | | φ/8192 | 104.9 ms | | ф/32768 | 419.4 ms | | ф/131072 | 1.68 s | | φSUB/2 | 15.6 ms | | φSUB/4 | 31.3 ms | | φSUB/8 | 62.5 ms | | φSUB/16 | 125 ms | | φSUB/32 | 250 ms | | φSUB/64 | 500 ms | | φSUB/128 | 1 s | | φSUB/256 | 2 s | | | φ/2 (Initial value) φ/64 φ/128 φ/512 φ/2048 φ/8192 φ/32768 φ/131072 φSUB/2 φSUB/4 φSUB/8 φSUB/16 φSUB/32 φSUB/64 φSUB/128 | Description Notes: 1. An overflow period is the time interval between the start of counting up from H'00 on the TCNT and the occurrence of a TCNT overflow. 2. Cannot be used in the H8S/2623 Group. #### 12.2.3 Reset Control/Status Register (RSTCSR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|--------|------|------|---|---|---|---|---| | | | WOVF | RSTE | RSTS | _ | _ | _ | _ | _ | | Initial value: | | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/(W)* | R/W | R/W | _ | _ | _ | _ | _ | Note: \* Only 0 can be written, for flag clearing. RSTCSR is an 8-bit readable/writable\* register that controls the generation of the internal reset signal when TCNT overflows, and selects the type of internal reset signal. RSTCSR is initialized to H'1F by a reset signal from the $\overline{RES}$ pin, but not by the WDT internal reset signal caused by overflows. Note: \* RSTCSR is write-protected by a password to prevent accidental overwriting. For details see section 12.2.5, Notes on Register Access. **Bit 7—Watchdog Overflow Flag (WOVF):** Indicates that TCNT has overflowed (changed from H'FF to H'00) during watchdog timer operation. This bit is not set in interval timer mode. #### Bit 7 | WOVF | Description | | | | | | |------|-----------------------------------------------------------------------------|-----------------|--|--|--|--| | 0 | [Clearing condition] | (Initial value) | | | | | | | Cleared by reading TCSR when WOVF = 1, then writing 0 to WOVF | | | | | | | 1 | [Setting condition] | | | | | | | | Set when TCNT overflows (changed from H'FF to H'00) during watchd operation | og timer | | | | | **Bit 6—Reset Enable (RSTE):** Specifies whether or not a reset signal is generated in the chip if TCNT overflows during watchdog timer operation. ### Bit 6 | RSTE | Description | | |---------|---------------------------------------------------------------------|--------------------| | 0 | Reset signal is not generated if TCNT overflows* | (Initial value) | | 1 | Reset signal is generated if TCNT overflows | | | Note: * | The modules within the chip are not reset, but TCNT and TCSR reset. | within the WDT are | **Bit 5—Reset Select (RSTS):** Selects the type of internal reset generated if TCNT overflows during watchdog timer operation. For details of the types of reset, see section 4, Exception Handling. #### Bit 5 | RSTS | Description | | |------|--------------------|-----------------| | 0 | Power-on reset | (Initial value) | | 1 | Setting prohibited | | **Bits 4 to 0—Reserved:** These bits are always read as 1 and cannot be modified. ### 12.2.4 Pin Function Control Register (PFCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|-----|-----|-------|-----|-----|-----|-----|-----| | | | _ | _ | BUZZE | _ | AE3 | AE2 | AE1 | AE0 | | Initial valu | e : | 0 | 0 | 0 | 0 | 1/0 | 1/0 | 0 | 1/0 | | R/W | : | R/W PFCR is an 8-bit readable/writable register that performs address output control in external expanded mode. Only bit 5 is described here. For details of the other bits, see section 7.2.6, Pin Function Control Register (PFCR). **Bit 5—BUZZ Output Enable (BUZZE)\*:** Enables or disables BUZZ output from the PF1 pin. The WDT1 input clock selected with bits PSS and CKS2 to CKS0 is output as the BUZZ signal. Note: \* In the H8S/2623 Group this bit is reserved, and must be written with 0. Bit 5 | BUZZE | Description | | |-------|------------------------------|-----------------| | 0 | Functions as PF1 I/O pin | (Initial value) | | 1 | Functions as BUZZ output pin | | ## 12.2.5 Notes on Register Access The watchdog timer's TCNT, TCSR, and RSTCSR registers differ from other registers in being more difficult to write to. The procedures for writing to and reading these registers are given below. **Writing to TCNT and TCSR:** These registers must be written to by a word transfer instruction. They cannot be written to with byte instructions. Figure 12.2 shows the format of data written to TCNT and TCSR. TCNT and TCSR both have the same write address. For a write to TCNT, the upper byte of the written word must contain H'5A and the lower byte must contain the write data. For a write to TCSR, the upper byte of the written word must contain H'A5 and the lower byte must contain the write data. This transfers the write data from the lower byte to TCNT or TCSR. Figure 12.2 Format of Data Written to TCNT and TCSR **Writing to RSTCSR:** RSTCSR must be written to by word transfer instruction to address H'FF76. It cannot be written to with byte instructions. Figure 12.3 shows the format of data written to RSTCSR. The method of writing 0 to the WOVF bit differs from that for writing to the RSTE and RSTS bits. To write 0 to the WOVF bit, the write data must have H'A5 in the upper byte and H'00 in the lower byte. This clears the WOVF bit to 0, but has no effect on the RSTE and RSTS bits. To write to the RSTE and RSTS bits, the upper byte must contain H'5A and the lower byte must contain the write data. This writes the values in bits 6 and 5 of the lower byte into the RSTE and RSTS bits, but has no effect on the WOVF bit. Figure 12.3 Format of Data Written to RSTCSR **Reading TCNT, TCSR, and RSTCSR (WDT0):** These registers are read in the same way as other registers. The read addresses are H'FF74 for TCSR, H'FF75 for TCNT, and H'FF77 for RSTCSR. # 12.3 Operation ## 12.3.1 Watchdog Timer Operation To use the WDT as a watchdog timer, set the WT/ $\overline{\text{IT}}$ bit in TCSR and TME bit to 1. Software must prevent TCNT overflows by rewriting the TCNT value (normally be writing H'00) before overflows occurs. This ensures that TCNT does not overflow while the system is operating normally. If TCNT overflows without being rewritten because of a system crash or other error, in the WDT0 the $\overline{\text{WDTOVF}}$ signal is output. This is shown in figure 12.4 (a). This $\overline{\text{WDTOVF}}$ signal can be used to reset the system. The $\overline{\text{WDTOVF}}$ signal is output for 132 states when RSTE = 1, and for 130 states when RSTE = 0. If TCNT overflows when 1 is set in the RSTE bit in RSTCSR, a signal that resets the chip internally is generated at the same time as the $\overline{WDTOVF}$ signal. This reset can be selected as a power-on reset or a manual reset, depending on the setting of the RSTS bit in RSTCSR. The internal reset signal is output for 518 states. If a reset caused by a signal input to the RES pin occurs at the same time as a reset caused by a WDT overflow, the RES pin reset has priority and the WOVF bit in RSTCSR is cleared to 0. In the case of WDT1, the chip is reset, or an NMI interrupt request is generated, for 516 system clock periods (516 $\phi$ ) (515 or 516 states when the clock source is $\phi$ SUB (PSS = 1)). This is illustrated in figure 12.4 (b). An NMI request from the watchdog timer and an interrupt request from the NMI pin are both treated as having the same vector. So, avoid handling an NMI request from the watchdog timer and an interrupt request from the NMI pin at the same time. Figure 12.4 (a) WDT0 Watchdog Timer Operation Figure 12.4 (b) WDT1 Operation in Watchdog Timer Mode #### 12.3.2 Interval Timer Operation To use the WDT as an interval timer, clear the WT/ $\overline{\text{IT}}$ bit in TCSR to 0 and set the TME bit to 1. An interval timer interrupt (WOVI) is generated each time TCNT overflows, provided that the WDT is operating as an interval timer, as shown in figure 12.5. This function can be used to generate interrupt requests at regular intervals. Figure 12.5 Interval Timer Operation # 12.3.3 Timing of Setting Overflow Flag (OVF) The OVF flag is set to 1 if TCNT overflows during interval timer operation. At the same time, an interval timer interrupt (WOVI) is requested. This timing is shown in figure 12.6. With WDT1, the OVF bit of the TCSR is set to 1 and a simultaneous NMI interrupt is requested when the TCNT overflows if the NMI request has been chosen in the watchdog timer mode. Figure 12.6 Timing of Setting of OVF ## 12.3.4 Timing of Setting of Watchdog Timer Overflow Flag (WOVF) In the WDT0, the WOVF flag is set to 1 if TCNT overflows during watchdog timer operation. At the same time, the $\overline{\text{WDTOVF}}$ signal goes low. If TCNT overflows while the RSTE bit in RSTCSR is set to 1, an internal reset signal is generated for the entire chip. Figure 12.7 shows the timing in this case. Figure 12.7 Timing of Setting of WOVF # 12.4 Interrupts During interval timer mode operation, an overflow generates an interval timer interrupt (WOVI). The interval timer interrupt is requested whenever the OVF flag is set to 1 in TCSR. OVF must be cleared to 0 in the interrupt handling routine. If an NMI request has been chosen in the watchdog timer mode, an NMI request is generated when a TCNT overflow occurs. # 12.5 Usage Notes ## 12.5.1 Contention between Timer Counter (TCNT) Write and Increment If a timer counter clock pulse is generated during the $T_2$ state of a TCNT write cycle, the write takes priority and the timer counter is not incremented. Figure 12.8 shows this operation. Figure 12.8 Contention between TCNT Write and Increment ### 12.5.2 Changing Value of PSS and CKS2 to CKS0 If bits PSS and CKS2 to CKS0 in TCSR are written to while the WDT is operating, errors could occur in the incrementation. Software must stop the watchdog timer (by clearing the TME bit to 0) before changing the value of bits PSS and CKS2 to CKS0. ## 12.5.3 Switching between Watchdog Timer Mode and Interval Timer Mode If the mode is switched from watchdog timer to interval timer, or vice versa, while the WDT is operating, errors could occur in the incrementation. Software must stop the watchdog timer (by clearing the TME bit to 0) before switching the mode. # 12.5.4 System Reset by WDTOVF Signal If the $\overline{WDTOVF}$ output signal is input to the $\overline{RES}$ pin of the $\overline{H8S/2626}$ Group or $\overline{H8S/2623}$ Group, the chip will not be initialized correctly. Make sure that the $\overline{WDTOVF}$ signal is not input logically to the $\overline{RES}$ pin. To reset the entire system by means of the $\overline{WDTOVF}$ signal, use the circuit shown in figure 12.9. Figure 12.9 Circuit for System Reset by WDTOVF Signal (Example) # 12.5.5 Internal Reset in Watchdog Timer Mode The H8S/2626 Group or H8S/2623 Group is not reset internally if TCNT overflows while the RSTE bit is cleared to 0 during watchdog timer operation, but TCNT and TCSR of the WDT are reset. TCNT, TCSR, and RSTCSR cannot be written to while the WDTOVF signal is low. Also note that a read of the WOVF flag is not recognized during this period. To clear the WOVF falg, therefore, read TCSR after the $\overline{\text{WDTOVF}}$ signal goes high, then write 0 to the WOVF flag. ## 12.5.6 OVF Flag Clearing in Interval Timer Mode When the OVF flag setting conflicts with the OVF flag reading in interval timer mode, writing 0 to the OVF bit may not clear the flag even though the OVF bit has been read while it is 1. If there is a possibility that the OVF flag setting and reading will conflict, such as when the OVF flag is polled with the interval timer interrupt disabled, read the OVF bit while it is 1 at least twice before writing 0 to the OVF bit to clear the flag. # Section 13 Serial Communication Interface (SCI) ## 13.1 Overview The H8S/2626 Group and H8S/2623 Group have three independent serial communication interface (SCI) channels. The SCI can handle both asynchronous and clocked synchronous serial communication. A function is also provided for serial communication between processors (multiprocessor communication function). #### 13.1.1 Features SCI features are listed below - Choice of asynchronous or clocked synchronous serial communication mode Asynchronous mode - Serial data communication executed using asynchronous system in which synchronization is achieved character by character - Serial data communication can be carried out with standard asynchronous communication chips such as a Universal Asynchronous Receiver/Transmitter (UART) or Asynchronous Communication Interface Adapter (ACIA) - A multiprocessor communication function is provided that enables serial data communication with a number of processors - Choice of 12 serial data transfer formats Data length : 7 or 8 bits Stop bit length : 1 or 2 bits Parity : Even, odd, or none Multiprocessor bit : 1 or 0 - Receive error detection: Parity, overrun, and framing errors — Break detection : Break can be detected by reading the RxD pin level directly in case of a framing error Clocked Synchronous mode Serial data communication synchronized with a clock Serial data communication can be carried out with other chips that have a synchronous communication function One serial data transfer formatData length : 8 bits — Receive error detection: Overrun errors detected - Full-duplex communication capability - The transmitter and receiver are mutually independent, enabling transmission and reception to be executed simultaneously - Double-buffering is used in both the transmitter and the receiver, enabling continuous transmission and continuous reception of serial data - Choice of LSB-first or MSB-first transfer - Can be selected regardless of the communication mode\* (except in the case of asynchronous mode 7-bit data) Note: \* Descriptions in this section refer to LSB-first transfer. - On-chip baud rate generator allows any bit rate to be selected - Choice of serial clock source: internal clock from baud rate generator or external clock from SCK pin - Four interrupt sources - Four interrupt sources transmit-data-empty, transmit-end, receive-data-full, and receive error that can issue requests independently - The transmit-data-empty interrupt and receive data full interrupts can activate the data transfer controller (DTC) to execute data transfer - Module stop mode can be set - As the initial setting, SCI operation is halted. Register access is enabled by exiting module stop mode. #### 13.1.2 Block Diagram Figure 13.1 shows a block diagram of the SCI. Figure 13.1 Block Diagram of SCI ## 13.1.3 Pin Configuration Table 13.1 shows the serial pins for each SCI channel. Table 13.1 SCI Pins | Channel | Pin Name | Symbol* | I/O | Function | |---------|---------------------|---------|--------|---------------------------| | 0 | Serial clock pin 0 | SCK0 | I/O | SCI0 clock input/output | | | Receive data pin 0 | RxD0 | Input | SCI0 receive data input | | | Transmit data pin 0 | TxD0 | Output | SCI0 transmit data output | | 1 | Serial clock pin 1 | SCK1 | I/O | SCI1 clock input/output | | | Receive data pin 1 | RxD1 | Input | SCI1 receive data input | | | Transmit data pin 1 | TxD1 | Output | SCI1 transmit data output | | 2 | Serial clock pin 2 | SCK2 | I/O | SCI2 clock input/output | | | Receive data pin 2 | RxD2 | Input | SCI2 receive data input | | | Transmit data pin 2 | TxD2 | Output | SCI2 transmit data output | Note: \* Pin names SCK, RxD, and TxD are used in the text for all channels, omitting the channel designation. ## 13.1.4 Register Configuration The SCI has the internal registers shown in table 13.2. These registers are used to specify asynchronous mode or clocked synchronous mode, the data format, and the bit rate, and to control transmitter/receiver. Table 13.2 SCI Registers | Channel | Name | Abbreviation | R/W | Initial Value | Address*1 | |---------|--------------------------------|--------------|---------|---------------|-----------| | 0 | Serial mode register 0 | SMR0 | R/W | H'00 | H'FF78 | | | Bit rate register 0 | BRR0 | R/W | H'FF | H'FF79 | | | Serial control register 0 | SCR0 | R/W | H'00 | H'FF7A | | | Transmit data register 0 | TDR0 | R/W | H'FF | H'FF7B | | | Serial status register 0 | SSR0 | R/(W)*2 | H'84 | H'FF7C | | | Receive data register 0 | RDR0 | R | H'00 | H'FF7D | | | Smart card mode register 0 | SCMR0 | R/W | H'F2 | H'FF7E | | 1 | Serial mode register 1 | SMR1 | R/W | H'00 | H'FF80 | | | Bit rate register 1 | BRR1 | R/W | H'FF | H'FF81 | | | Serial control register 1 | SCR1 | R/W | H'00 | H'FF82 | | | Transmit data register 1 | TDR1 | R/W | H'FF | H'FF83 | | | Serial status register 1 | SSR1 | R/(W)*2 | H'84 | H'FF84 | | | Receive data register 1 | RDR1 | R | H'00 | H'FF85 | | | Smart card mode register 1 | SCMR1 | R/W | H'F2 | H'FF86 | | 2 | Serial mode register 2 | SMR2 | R/W | H'00 | H'FF88 | | | Bit rate register 2 | BRR2 | R/W | H'FF | H'FF89 | | | Serial control register 2 | SCR2 | R/W | H'00 | H'FF8A | | | Transmit data register 2 | TDR2 | R/W | H'FF | H'FF8B | | | Serial status register 2 | SSR2 | R/(W)*2 | H'84 | H'FF8C | | | Receive data register 2 | RDR2 | R | H'00 | H'FF8D | | | Smart card mode register 2 | SCMR2 | R/W | H'F2 | H'FF8E | | All | Module stop control register B | MSTPCRB | R/W | H'FF | H'FDE9 | Notes: 1. Lower 16 bits of the address. 2. Only 0 can be written, for flag clearing. # 13.2 Register Descriptions ## 13.2.1 Receive Shift Register (RSR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|---|---|---|---|---|---|---|---| | | | | | | | | | | | | R/W | : | _ | _ | _ | _ | _ | _ | _ | _ | RSR is a register used to receive serial data. The SCI sets serial data input from the RxD pin in RSR in the order received, starting with the LSB (bit 0), and converts it to parallel data. When one byte of data has been received, it is transferred to RDR automatically. RSR cannot be directly read or written to by the CPU. ## 13.2.2 Receive Data Register (RDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |-------------|------|---|---|---|---|---|---|---|---|---| | | | | | | | | | | | | | Initial val | ue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | | R/W | : | R | R | R | R | R | R | R | R | | RDR is a register that stores received serial data. When the SCI has received one byte of serial data, it transfers the received serial data from RSR to RDR where it is stored, and completes the receive operation. After this, RSR is receive-enabled. Since RSR and RDR function as a double buffer in this way, enables continuous receive operations to be performed. RDR is a read-only register, and cannot be written to by the CPU. RDR is initialized to H'00 by a reset, in standby mode, watch mode, subactive mode, subsleep mode, or module stop mode. ### 13.2.3 Transmit Shift Register (TSR) TSR is a register used to transmit serial data. To perform serial data transmission, the SCI first transfers transmit data from TDR to TSR, then sends the data to the TxD pin starting with the LSB (bit 0). When transmission of one byte is completed, the next transmit data is transferred from TDR to TSR, and transmission started, automatically. However, data transfer from TDR to TSR is not performed if the TDRE bit in SSR is set to 1. TSR cannot be directly read or written to by the CPU. #### 13.2.4 Transmit Data Register (TDR) TDR is an 8-bit register that stores data for serial transmission. When the SCI detects that TSR is empty, it transfers the transmit data written in TDR to TSR and starts serial transmission. Continuous serial transmission can be carried out by writing the next transmit data to TDR during serial transmission of the data in TSR. TDR can be read or written to by the CPU at all times. TDR is initialized to H'FF by a reset, in standby mode, watch mode, subactive mode, subsleep mode, or module stop mode. ### 13.2.5 Serial Mode Register (SMR) | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|-----|-----|-----|------|-----|------|------| | | C/A | CHR | PE | O/E | STOP | MP | CKS1 | CKS0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W : | R/W SMR is an 8-bit register used to set the SCI's serial transfer format and select the baud rate generator clock source. SMR can be read or written to by the CPU at all times. SMR is initialized to H'00 by a reset and in hardware standby mode. It retains its previous state in module stop mode, software standby mode, watch mode, subactive mode, and subsleep mode. Bit 7—Communication Mode ( $C/\overline{A}$ ): Selects asynchronous mode or clocked synchronous mode as the SCI operating mode. #### Bit 7 | C/Ā | Description | | |-----|--------------------------|-----------------| | 0 | Asynchronous mode | (Initial value) | | 1 | Clocked synchronous mode | | **Bit 6—Character Length (CHR):** Selects 7 or 8 bits as the data length in asynchronous mode. In clocked synchronous mode, a fixed data length of 8 bits is used regardless of the CHR setting. Bit 6 | CHR | Description | | |-----|-------------|-----------------| | 0 | 8-bit data | (Initial value) | | 1 | 7-bit data* | | Note: \* When 7-bit data is selected, the MSB (bit 7) of TDR is not transmitted, and it is not possible to choose between LSB-first or MSB-first transfer. **Bit 5—Parity Enable (PE):** In asynchronous mode, selects whether or not parity bit addition is performed in transmission, and parity bit checking in reception. In clocked synchronous mode with a multiprocessor format, parity bit addition and checking is not performed, regardless of the PE bit setting. #### Bit 5 | PE | | Description | | |-------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | 0 | | Parity bit addition and checking disabled | (Initial value) | | 1 | | Parity bit addition and checking enabled* | | | Note: | * | When the PE bit is set to 1, the parity (even or odd) specified transmit data before transmission. In reception, the parity bit (even or odd) specified by the $O/\overline{E}$ bit. | | Bit 4—Parity Mode $(O/\overline{E})$ : Selects either even or odd parity for use in parity addition and checking. The $O/\overline{E}$ bit setting is only valid when the PE bit is set to 1, enabling parity bit addition and checking, in asynchronous mode. The $O/\overline{E}$ bit setting is invalid in clocked synchronous mode, when parity addition and checking is disabled in asynchronous mode, and when a multiprocessor format is used #### Bit 4 | O/Ē | Description | | |-----|---------------|-----------------| | 0 | Even parity*1 | (Initial value) | | 1 | Odd parity*2 | | Notes: 1. When even parity is set, parity bit addition is performed in transmission so that the total number of 1 bits in the transmit character plus the parity bit is even. In reception, a check is performed to see if the total number of 1 bits in the receive character plus the parity bit is even. When odd parity is set, parity bit addition is performed in transmission so that the total number of 1 bits in the transmit character plus the parity bit is odd. In reception, a check is performed to see if the total number of 1 bits in the receive character plus the parity bit is odd. **Bit 3—Stop Bit Length (STOP):** Selects 1 or 2 bits as the stop bit length in asynchronous mode. The STOP bits setting is only valid in asynchronous mode. If clocked synchronous mode is set the STOP bit setting is invalid since stop bits are not added. #### Bit 3 | STOP | Description | | |------|-----------------------------------------------------------------------------------------------------------------------|-----------------| | 0 | 1 stop bit: In transmission, a single 1 bit (stop bit) is added to the end of a transmit character before it is sent. | (Initial value) | | 1 | 2 stop bits: In transmission, two 1 bits (stop bits) are added to the end character before it is sent. | of a transmit | In reception, only the first stop bit is checked, regardless of the STOP bit setting. If the second stop bit is 1, it is treated as a stop bit; if it is 0, it is treated as the start bit of the next transmit character. Bit 2—Multiprocessor Mode (MP): Selects multiprocessor format. When multiprocessor format is selected, the PE bit and $O/\overline{E}$ bit parity settings are invalid. The MP bit setting is only valid in asynchronous mode; it is invalid in clocked synchronous mode. For details of the multiprocessor communication function, see section 13.3.3, Multiprocessor Communication Function. Bit 2 | MP | Description | | |----|----------------------------------|-----------------| | 0 | Multiprocessor function disabled | (Initial value) | | 1 | Multiprocessor format selected | | Bits 1 and 0—Clock Select 1 and 0 (CKS1, CKS0): These bits select the clock source for the baud rate generator. The clock source can be selected from $\phi$ , $\phi/4$ , $\phi/16$ , and $\phi/64$ , according to the setting of bits CKS1 and CKS0. For the relation between the clock source, the bit rate register setting, and the baud rate, see section 13.2.8, Bit Rate Register (BRR). | Bit 1 | Bit 0 | | | |-------|-------|-----------------|-----------------| | CKS1 | CKS0 | <br>Description | | | 0 | 0 | φ clock | (Initial value) | | | 1 | φ/4 clock | | | 1 | 0 | φ/16 clock | | | | 1 | φ/64 clock | | ## 13.2.6 Serial Control Register (SCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|------|-----|-----|-----|-----|------|------|------|------| | | | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | | Initial va | lue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W SCR is a register that performs enabling or disabling of SCI transfer operations, serial clock output in asynchronous mode, and interrupt requests, and selection of the serial clock source. SCR can be read or written to by the CPU at all times. SCR is initialized to H'00 by a reset and in hardware standby mode. It retains its previous state in module stop mode, software standby mode, watch mode, subactive mode, and subsleep mode. **Bit 7—Transmit Interrupt Enable** (**TIE**): Enables or disables transmit data empty interrupt (TXI) request generation when serial transmit data is transferred from TDR to TSR and the TDRE flag in SSR is set to 1. #### Bit 7 | TIE | Description | | |-----|-------------------------------------------------------|-----------------| | 0 | Transmit data empty interrupt (TXI) requests disabled | (Initial value) | | 1 | Transmit data empty interrupt (TXI) requests enabled | | Note: TXI interrupt request cancellation can be performed by reading 1 from the TDRE flag, then clearing it to 0, or clearing the TIE bit to 0. Bit 6—Receive Interrupt Enable (RIE): Enables or disables receive data full interrupt (RXI) request and receive error interrupt (ERI) request generation when serial receive data is transferred from RSR to RDR and the RDRF flag in SSR is set to 1. #### Bit 6 | RIE | | Description | | | | | |-------|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 0 | | Receive data full interrupt (RXI) request and receive error interrupt (ERI) request disabled* (Initial value) | | | | | | 1 | | Receive data full interrupt (RXI) request and receive error interrupt (ERI) request enabled | | | | | | Note: | * | RXI and ERI interrupt request cancellation can be performed by reading 1 from the RDRF flag, or the FER, PER, or ORER flag, then clearing the flag to 0, or clearing the RIE bit to 0. | | | | | Bit 5—Transmit Enable (TE): Enables or disables the start of serial transmission by the SCI. #### Rit 5 | TE | Description | | |----|-------------------------|-----------------| | 0 | Transmission disabled*1 | (Initial value) | | 1 | Transmission enabled*2 | | Notes: 1. The TDRE flag in SSR is fixed at 1. 2. In this state, serial transmission is started when transmit data is written to TDR and the TDRE flag in SSR is cleared to 0. SMR setting must be performed to decide the transfer format before setting the TE bit to 1. Bit 4—Receive Enable (RE): Enables or disables the start of serial reception by the SCI. #### Bit 4 | RE | Description | | |----|----------------------|-----------------| | 0 | Reception disabled*1 | (Initial value) | | 1 | Reception enabled*2 | | Notes: 1. Clearing the RE bit to 0 does not affect the RDRF, FER, PER, and ORER flags, which retain their states. 2. Serial reception is started in this state when a start bit is detected in asynchronous mode or serial clock input is detected in clocked synchronous mode. SMR setting must be performed to decide the transfer format before setting the RE bit to 1. Bit 3—Multiprocessor Interrupt Enable (MPIE): Enables or disables multiprocessor interrupts. The MPIE bit setting is only valid in asynchronous mode when the MP bit in SMR is set to 1. The MPIE bit setting is invalid in clocked synchronous mode or when the MP bit is cleared to 0. #### Bit 3 | MPIE | | Description | | |-------|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | 0 | | Multiprocessor interrupts disabled (normal reception performed) | (Initial value) | | | | [Clearing conditions] | | | | | When the MPIE bit is cleared to 0 | | | | | When MPB= 1 data is received | | | 1 | | Multiprocessor interrupts enabled* | | | | | Receive interrupt (RXI) requests, receive error interrupt (ERI) request of the RDRF, FER, and ORER flags in SSR are disabled until data with multiprocessor bit set to 1 is received. | • | | Note: | * | ' | | Bit 2—Transmit End Interrupt Enable (TEIE): Enables or disables transmit end interrupt (TEI) request generation when there is no valid transmit data in TDR in MSB data transmission. #### Bit 2 | TEIE | Description | | |-------|--------------------------------------------------------------------|-----------------| | 0 | Transmit end interrupt (TEI) request disabled* | (Initial value) | | 1 | Transmit end interrupt (TEI) request enabled* | | | Note: | * TEI cancellation can be performed by reading 1 from the TDRE fla | ag in SSR, then | clearing it to 0 and clearing the TEND flag to 0, or clearing the TEIE bit to 0. Bits 1 and 0—Clock Enable 1 and 0 (CKE1, CKE0): These bits are used to select the SCI clock source and enable or disable clock output from the SCK pin. The combination of the CKE1 and CKE0 bits determines whether the SCK pin functions as an I/O port, the serial clock output pin, or the serial clock input pin. The setting of the CKE0 bit, however, is only valid for internal clock operation (CKE1 = 0) in asynchronous mode. The CKE0 bit setting is invalid in clocked synchronous mode, and in the case of external clock operation (CKE1 = 1). Note that the SCI's operating mode must be decided using SMR before setting the CKE1 and CKE0 bits. For details of clock source selection, see table 13.9. | Bit 1 | Bit 0 | | | |-----------------------|-------|--------------------------|-----------------------------------------------------------| | CKE1 CKE0 Description | | | | | 0 | 0 | Asynchronous mode | Internal clock/SCK pin functions as I/O port*1 | | | | Clocked synchronous mode | Internal clock/SCK pin functions as serial clock output*1 | | | 1 | Asynchronous mode | Internal clock/SCK pin functions as clock output*2 | | | | Clocked synchronous mode | Internal clock/SCK pin functions as serial clock output | | 1 | 0 | Asynchronous mode | External clock/SCK pin functions as clock input*3 | | | | Clocked synchronous mode | External clock/SCK pin functions as serial clock input | | | 1 | Asynchronous mode | External clock/SCK pin functions as clock input*3 | | | | Clocked synchronous mode | External clock/SCK pin functions as serial clock input | Notes: 1. Initial value - 2. Outputs a clock of the same frequency as the bit rate. - 3. Inputs a clock with a frequency 16 times the bit rate. #### 13.2.7 Serial Status Register (SSR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|------|--------|--------|--------|--------|--------|------|-----|------| | | | TDRE | RDRF | ORER | FER | PER | TEND | MPB | MPBT | | Initial va | lue: | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | R/W | : | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R | R | R/W | Note: \* Only 0 can be written, for flag clearing. SSR is an 8-bit register containing status flags that indicate the operating status of the SCI, and multiprocessor bits. SSR can be read or written to by the CPU at all times. However, 1 cannot be written to flags TDRE, RDRF, ORER, PER, and FER. Also note that in order to clear these flags they must be read as 1 beforehand. The TEND flag and MPB flag are read-only flags and cannot be modified. SSR is initialized to H'84 by a reset, in standby mode, watch mode, subactive mode, subsleep mode, or module stop mode. **Bit 7—Transmit Data Register Empty (TDRE):** Indicates that data has been transferred from TDR to TSR and the next serial data can be written to TDR. #### Bit 7 | TDRE | Description | |------|---------------------------------------------------------------------------------------------| | 0 | [Clearing conditions] | | | <ul> <li>When 0 is written to TDRE after reading TDRE = 1</li> </ul> | | | <ul> <li>When the DTC is activated by a TXI interrupt and writes data to TDR</li> </ul> | | 1 | [Setting conditions] (Initial value) | | | When the TE bit in SCR is 0 | | | <ul> <li>When data is transferred from TDR to TSR and data can be written to TDR</li> </ul> | Bit 6—Receive Data Register Full (RDRF): Indicates that the received data is stored in RDR. #### Bit 6 | RDRF | <br>Description | | |------|----------------------------------------------------------------------|------------------------| | 0 | [Clearing conditions] | (Initial value) | | | <ul> <li>When 0 is written to RDRF after reading RDRF = 1</li> </ul> | | | | When the DTC is activated by an RXI interrupt and reads of | data from RDR | | 1 | [Setting condition] | | | | When serial reception ends normally and receive data is trans | ferred from RSR to RDR | Note: RDR and the RDRF flag are not affected and retain their previous values when an error is detected during reception or when the RE bit in SCR is cleared to 0. If reception of the next data is completed while the RDRF flag is still set to 1, an overrun error will occur and the receive data will be lost. Bit 5—Overrun Error (ORER): Indicates that an overrun error occurred during reception, causing abnormal termination. | Bit 5 | | |--------|------------------------------------------------------------------------------------------------------------------------------| | ORER | Description | | 0 | [Clearing condition] (Initial value)*1 | | | When 0 is written to ORER after reading ORER = 1 | | 1 | [Setting condition] | | | When the next serial reception is completed while RDRF = 1*2 | | Notes: | <ol> <li>The ORER flag is not affected and retains its previous state when the RE bit in SCR is<br/>cleared to 0.</li> </ol> | | 2 | 2. The receive data prior to the overrun error is retained in RDR, and the data received | subsequently is lost. Also, subsequent serial reception cannot be continued while the ORER flag is set to 1. In clocked synchronous mode, serial transmission cannot be continued, either. **Bit 4—Framing Error (FER):** Indicates that a framing error occurred during reception in asynchronous mode, causing abnormal termination. #### Bit 4 | FER | Description | | |-----|--------------------------------------------------------------------------------------------------------------|-------------------| | 0 | [Clearing condition] | (Initial value)*1 | | | When 0 is written to FER after reading FER = 1 | | | 1 | [Setting condition] | | | | When the SCI checks whether the stop bit at the end of the reception ends, and the stop bit is 0 $^{\ast 2}$ | ceive data when | - Notes: 1. The FER flag is not affected and retains its previous state when the RE bit in SCR is cleared to 0. - 2. In 2-stop-bit mode, only the first stop bit is checked for a value of 0; the second stop bit is not checked. If a framing error occurs, the receive data is transferred to RDR but the RDRF flag is not set. Also, subsequent serial reception cannot be continued while the FER flag is set to 1. In clocked synchronous mode, serial transmission cannot be continued, either. **Bit 3—Parity Error (PER):** Indicates that a parity error occurred during reception using parity addition in asynchronous mode, causing abnormal termination. #### Bit 3 | PER | Description | | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | 0 | [Clearing condition] | (Initial value)*1 | | | When 0 is written to PER after reading PER = 1 | | | 1 | [Setting condition] | | | | When, in reception, the number of 1 bits in the receive data plus match the parity setting (even or odd) specified by the $O/\overline{E}$ bit in | | - Notes: 1. The PER flag is not affected and retains its previous state when the RE bit in SCR is cleared to 0. - 2. If a parity error occurs, the receive data is transferred to RDR but the RDRF flag is not set. Also, subsequent serial reception cannot be continued while the PER flag is set to 1. In clocked synchronous mode, serial transmission cannot be continued, either. **Bit 2—Transmit End (TEND):** Indicates that there is no valid data in TDR when the last bit of the transmit character is sent, and transmission has been ended. The TEND flag is read-only and cannot be modified. #### Bit 2 | TEND | Description | | |------|----------------------------------------------------------|-------------------------------| | 0 | [Clearing conditions] | | | | • When 0 is written to TDRE after reading TDRE = 1 | | | | When the DTC is activated by a TXI interrupt and write | es data to TDR | | 1 | [Setting conditions] | (Initial value) | | | <ul> <li>When the TE bit in SCR is 0</li> </ul> | | | | • When TDRE = 1 at transmission of the last bit of a 1-b | yte serial transmit character | **Bit 1—Multiprocessor Bit (MPB):** When reception is performed using multiprocessor format in asynchronous mode, MPB stores the multiprocessor bit in the receive data. MPB is a read-only bit, and cannot be modified. Bit 1 | MPB | | Description | | |-------|---|---------------------------------------------------------------------------|---------------------| | 0 | | [Clearing condition] | (Initial value)* | | | | When data with a 0 multiprocessor bit is received | | | 1 | | [Setting condition] | | | | | When data with a 1 multiprocessor bit is received | | | Note: | * | Retains its previous state when the RE bit in SCR is cleared to 0 format. | with multiprocessor | **Bit 0—Multiprocessor Bit Transfer (MPBT):** When transmission is performed using multiprocessor format in asynchronous mode, MPBT stores the multiprocessor bit to be added to the transmit data. The MPBT bit setting is invalid when multiprocessor format is not used, when not transmitting, and in clocked synchronous mode. #### Bit 0 | MPBT | <br>Description | | |------|-------------------------------------------------|-----------------| | 0 | Data with a 0 multiprocessor bit is transmitted | (Initial value) | | 1 | Data with a 1 multiprocessor bit is transmitted | | #### 13.2.8 Bit Rate Register (BRR) BRR is an 8-bit register that sets the serial transfer bit rate in accordance with the baud rate generator operating clock selected by bits CKS1 and CKS0 in SMR. BRR can be read or written to by the CPU at all times. BRR is initialized to H'FF by a reset and in hardware standby mode. It retains its previous state in module stop mode, software standby mode, watch mode, subactive mode, and subsleep mode. As baud rate generator control is performed independently for each channel, different values can be set for each channel. Table 13.3 shows sample BRR settings in asynchronous mode, and table 13.4 shows sample BRR settings in clocked synchronous mode. Table 13.3 BRR Settings for Various Bit Rates (Asynchronous Mode) | $\phi = 4 \text{ MHz}$ | | | | | <b>)</b> = 4.915 | 2 MHz | | MHz | | |------------------------|---|-----|--------------|---|------------------|--------------|---|-----|--------------| | Bit Rate (bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | 110 | 2 | 70 | 0.03 | 2 | 86 | 0.31 | 2 | 88 | -0.25 | | 150 | 1 | 207 | 0.16 | 1 | 255 | 0.00 | 2 | 64 | 0.16 | | 300 | 1 | 103 | 0.16 | 1 | 127 | 0.00 | 1 | 129 | 0.16 | | 600 | 0 | 207 | 0.16 | 0 | 255 | 0.00 | 1 | 64 | 0.16 | | 1200 | 0 | 103 | 0.16 | 0 | 127 | 0.00 | 0 | 129 | 0.16 | | 2400 | 0 | 51 | 0.16 | 0 | 63 | 0.00 | 0 | 64 | 0.16 | | 4800 | 0 | 25 | 0.16 | 0 | 31 | 0.00 | 0 | 32 | -1.36 | | 9600 | 0 | 12 | 0.16 | 0 | 15 | 0.00 | 0 | 15 | 1.73 | | 19200 | _ | _ | _ | 0 | 7 | 0.00 | 0 | 7 | 1.73 | | 31250 | 0 | 3 | 0.00 | 0 | 4 | -1.70 | 0 | 4 | 0.00 | | 38400 | _ | _ | _ | 0 | 3 | 0.00 | 0 | 3 | 1.73 | | φ = 6 MHz | | | φ = 6.144 MHz | | | | φ = 7.372 | 28 MHz | φ = 8 MHz | | | | |---------------------|---|-----|---------------|---|-----|--------------|-----------|--------|--------------|---|-----|--------------| | Bit Rate<br>(bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | 110 | 2 | 106 | -0.44 | 2 | 108 | 0.08 | 2 | 130 | -0.07 | 2 | 141 | 0.03 | | 150 | 2 | 77 | 0.16 | 2 | 79 | 0.00 | 2 | 95 | 0.00 | 2 | 103 | 0.16 | | 300 | 1 | 155 | 0.16 | 1 | 159 | 0.00 | 1 | 191 | 0.00 | 1 | 207 | 0.16 | | 600 | 1 | 77 | 0.16 | 1 | 79 | 0.00 | 1 | 95 | 0.00 | 1 | 103 | 0.16 | | 1200 | 0 | 155 | 0.16 | 0 | 159 | 0.00 | 0 | 191 | 0.00 | 0 | 207 | 0.16 | | 2400 | 0 | 77 | 0.16 | 0 | 79 | 0.00 | 0 | 95 | 0.00 | 0 | 103 | 0.16 | | 4800 | 0 | 38 | 0.16 | 0 | 39 | 0.00 | 0 | 47 | 0.00 | 0 | 51 | 0.16 | | 9600 | 0 | 19 | -2.34 | 0 | 19 | 0.00 | 0 | 23 | 0.00 | 0 | 25 | 0.16 | | 19200 | 0 | 9 | -2.34 | 0 | 9 | 0.00 | 0 | 11 | 0.00 | 0 | 12 | 0.16 | | 31250 | 0 | 5 | 0.00 | 0 | 5 | 2.40 | _ | _ | _ | 0 | 7 | 0.00 | | 38400 | 0 | 4 | -2.34 | 0 | 4 | 0.00 | 0 | 5 | 0.00 | _ | _ | _ | | | ( | φ = 9.8304 MHz | | | φ = 10 MHz | | | φ = 12 | MHz | φ = 12.288 MHz | | | |---------------------|---|----------------|--------------|---|------------|--------------|---|--------|--------------|----------------|-----|--------------| | Bit Rate<br>(bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | 110 | 2 | 174 | -0.26 | 2 | 177 | -0.25 | 2 | 212 | 0.03 | 2 | 217 | 0.08 | | 150 | 2 | 127 | 0.00 | 2 | 129 | 0.16 | 2 | 155 | 0.16 | 2 | 159 | 0.00 | | 300 | 1 | 255 | 0.00 | 2 | 64 | 0.16 | 2 | 77 | 0.16 | 2 | 79 | 0.00 | | 600 | 1 | 127 | 0.00 | 1 | 129 | 0.16 | 1 | 155 | 0.16 | 1 | 159 | 0.00 | | 1200 | 0 | 255 | 0.00 | 1 | 64 | 0.16 | 1 | 77 | 0.16 | 1 | 79 | 0.00 | | 2400 | 0 | 127 | 0.00 | 0 | 129 | 0.16 | 0 | 155 | 0.16 | 0 | 159 | 0.00 | | 4800 | 0 | 63 | 0.00 | 0 | 64 | 0.16 | 0 | 77 | 0.16 | 0 | 79 | 0.00 | | 9600 | 0 | 31 | 0.00 | 0 | 32 | -1.36 | 0 | 38 | 0.16 | 0 | 39 | 0.00 | | 19200 | 0 | 15 | 0.00 | 0 | 15 | 1.73 | 0 | 19 | -2.34 | 0 | 19 | 0.00 | | 31250 | 0 | 9 | -1.70 | 0 | 9 | 0.00 | 0 | 11 | 0.00 | 0 | 11 | 2.40 | | 38400 | 0 | 7 | 0.00 | 0 | 7 | 1.73 | 0 | 9 | -2.34 | 0 | 9 | 0.00 | | | | $\phi = 14 \text{ MHz}$ | | | $\phi = 14.7456 \text{ MHz}$ | | | φ = 16 | MHz | $\phi = 17.2032 \text{ MHz}$ | | | |---------------------|---|-------------------------|--------------|---|------------------------------|--------------|---|--------|--------------|------------------------------|-----|--------------| | Bit Rate<br>(bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | 110 | 2 | 248 | -0.17 | 3 | 64 | 0.70 | 3 | 70 | 0.03 | 3 | 75 | 0.48 | | 150 | 2 | 181 | 0.13 | 2 | 191 | 0.00 | 2 | 207 | 0.13 | 2 | 223 | 0.00 | | 300 | 2 | 90 | 0.13 | 2 | 95 | 0.00 | 2 | 103 | 0.13 | 2 | 111 | 0.00 | | 600 | 1 | 181 | 0.13 | 1 | 191 | 0.00 | 1 | 207 | 0.13 | 1 | 223 | 0.00 | | 1200 | 1 | 90 | 0.13 | 1 | 95 | 0.00 | 1 | 103 | 0.13 | 1 | 111 | 0.00 | | 2400 | 0 | 181 | 0.13 | 0 | 191 | 0.00 | 0 | 207 | 0.13 | 0 | 223 | 0.00 | | 4800 | 0 | 90 | 0.13 | 0 | 95 | 0.00 | 0 | 103 | 0.13 | 0 | 111 | 0.00 | | 9600 | 0 | 45 | -0.93 | 0 | 47 | 0.00 | 0 | 51 | 0.13 | 0 | 55 | 0.00 | | 19200 | 0 | 22 | -0.93 | 0 | 23 | 0.00 | 0 | 25 | 0.13 | 0 | 27 | 0.00 | | 31250 | 0 | 13 | 0.00 | 0 | 14 | -1.70 | 0 | 15 | 0.00 | 0 | 13 | 1.20 | | 38400 | _ | _ | _ | 0 | 11 | 0.00 | 0 | 12 | 0.13 | 0 | 13 | 0.00 | | | | φ = 18 | MHz | ф | = 19.66 | 08 MHz | φ = 20 MHz | | | | |------------------|---|--------|--------------|---|---------|--------------|------------|-----|--------------|--| | Bit Rate (bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | | 110 | 3 | 79 | -0.12 | 3 | 86 | 0.31 | 3 | 88 | -0.25 | | | 150 | 2 | 233 | 0.16 | 2 | 255 | 0.00 | 3 | 64 | 0.16 | | | 300 | 2 | 116 | 0.16 | 2 | 127 | 0.00 | 2 | 129 | 0.16 | | | 600 | 1 | 233 | 0.16 | 1 | 255 | 0.00 | 2 | 64 | 0.16 | | | 1200 | 1 | 116 | 0.16 | 1 | 127 | 0.00 | 1 | 129 | 0.16 | | | 2400 | 0 | 233 | 0.16 | 0 | 255 | 0.00 | 1 | 64 | 0.16 | | | 4800 | 0 | 116 | 0.16 | 0 | 127 | 0.00 | 0 | 129 | 0.16 | | | 9600 | 0 | 58 | -0.69 | 0 | 63 | 0.00 | 0 | 64 | 0.16 | | | 19200 | 0 | 28 | 1.02 | 0 | 31 | 0.00 | 0 | 32 | -1.36 | | | 31250 | 0 | 17 | 0.00 | 0 | 19 | -1.70 | 0 | 19 | 0.00 | | | 38400 | 0 | 14 | -2.34 | 0 | 15 | 0.00 | 0 | 15 | 1.73 | | Table 13.4 BRR Settings for Various Bit Rates (Clocked Synchronous Mode) | Bit Rate | ф | = 4 MHz | ¢ | ) = 8 MHz | φ: | φ = 10 MHz | | = 16 MHz | ф | = 20 MHz | |----------|---|---------|---|-----------|----|------------|---|----------|---|----------| | (bit/s) | n | N | n | N | n | N | n | N | n | N | | 110 | _ | _ | | | | | | | | | | 250 | 2 | 249 | 3 | 124 | _ | _ | 3 | 249 | | | | 500 | 2 | 124 | 2 | 249 | _ | _ | 3 | 124 | _ | _ | | 1 k | 1 | 249 | 2 | 124 | _ | _ | 2 | 249 | _ | _ | | 2.5 k | 1 | 99 | 1 | 199 | 1 | 249 | 2 | 99 | 2 | 124 | | 5 k | 0 | 199 | 1 | 99 | 1 | 124 | 1 | 199 | 1 | 249 | | 10 k | 0 | 99 | 0 | 199 | 0 | 249 | 1 | 99 | 1 | 124 | | 25 k | 0 | 39 | 0 | 79 | 0 | 99 | 0 | 159 | 0 | 199 | | 50 k | 0 | 19 | 0 | 39 | 0 | 49 | 0 | 79 | 0 | 99 | | 100 k | 0 | 9 | 0 | 19 | 0 | 24 | 0 | 39 | 0 | 49 | | 250 k | 0 | 3 | 0 | 7 | 0 | 9 | 0 | 15 | 0 | 19 | | 500 k | 0 | 1 | 0 | 3 | 0 | 4 | 0 | 7 | 0 | 9 | | 1 M | 0 | 0* | 0 | 1 | | | 0 | 3 | 0 | 4 | | 2.5 M | | | | | 0 | 0* | | | 0 | 1 | | 5 M | | | | | | | | | 0 | 0* | # Legend: Blank: Cannot be set. —: Can be set, but there will be a degree of error. \*: Continuous transfer is not possible. Note: As far as possible, the setting should be made so that the error is no more than 1%. The BRR setting is found from the following formulas. Asynchronous mode: $$N = \frac{\phi}{64 \times 2^{2n-1} \times B} \times 10^6 - 1$$ Clocked synchronous mode: $$N = \frac{\phi}{8 \times 2^{2n-1} \times B} \times 10^6 - 1$$ Where B: Bit rate (bit/s) N: BRR setting for baud rate generator $(0 \le N \le 255)$ φ: Operating frequency (MHz) n: Baud rate generator input clock (n = 0 to 3) (See the table below for the relation between n and the clock.) | | | SMR Setting | | | | | | |---|-------|-------------|------|--|--|--|--| | n | Clock | CKS1 | CKS0 | | | | | | 0 | ф | 0 | 0 | | | | | | 1 | φ/4 | 0 | 1 | | | | | | 2 | ф/16 | 1 | 0 | | | | | | 3 | φ/64 | 1 | 1 | | | | | The bit rate error in asynchronous mode is found from the following formula: Error (%) = $$\left\{ \frac{\phi \times 10^6}{(N+1) \times B \times 64 \times 2^{2n-1}} - 1 \right\} \times 100$$ Table 13.5 shows the maximum bit rate for each frequency in asynchronous mode. Tables 13.6 and 13.7 show the maximum bit rates with external clock input. Table 13.5 Maximum Bit Rate for Each Frequency (Asynchronous Mode) | φ (MHz) | Maximum Bit Rate (bit/s) | n | N | | |---------|--------------------------|---|---|--| | 4 | 125000 | 0 | 0 | | | 4.9152 | 153600 | 0 | 0 | | | 5 | 156250 | 0 | 0 | | | 6 | 187500 | 0 | 0 | | | 6.144 | 192000 | 0 | 0 | | | 7.3728 | 230400 | 0 | 0 | | | 8 | 250000 | 0 | 0 | | | 9.8304 | 307200 | 0 | 0 | | | 10 | 312500 | 0 | 0 | | | 12 | 375000 | 0 | 0 | | | 12.288 | 384000 | 0 | 0 | | | 14 | 437500 | 0 | 0 | | | 14.7456 | 460800 | 0 | 0 | | | 16 | 500000 | 0 | 0 | | | 17.2032 | 537600 | 0 | 0 | | | 18 | 562500 | 0 | 0 | | | 19.6608 | 614400 | 0 | 0 | | | 20 | 625000 | 0 | 0 | | Table 13.6 Maximum Bit Rate with External Clock Input (Asynchronous Mode) | φ (MHz) | External Input Clock (MHz) | Maximum Bit Rate (bit/s) | |---------|----------------------------|--------------------------| | 4 | 1.0000 | 62500 | | 4.9152 | 1.2288 | 76800 | | 5 | 1.2500 | 78125 | | 6 | 1.5000 | 93750 | | 6.144 | 1.5360 | 96000 | | 7.3728 | 1.8432 | 115200 | | 8 | 2.0000 | 125000 | | 9.8304 | 2.4576 | 153600 | | 10 | 2.5000 | 156250 | | 12 | 3.0000 | 187500 | | 12.288 | 3.0720 | 192000 | | 14 | 3.5000 | 218750 | | 14.7456 | 3.6864 | 230400 | | 16 | 4.0000 | 250000 | | 17.2032 | 4.3008 | 268800 | | 18 | 4.5000 | 281250 | | 19.6608 | 4.9152 | 307200 | | 20 | 5.0000 | 312500 | Table 13.7 Maximum Bit Rate with External Clock Input (Clocked Synchronous Mode) | φ (MHz) | External Input Clock (MHz) | Maximum Bit Rate (bit/s) | |---------|----------------------------|--------------------------| | 4 | 0.6667 | 666666.7 | | 6 | 1.0000 | 1000000.0 | | 8 | 1.3333 | 1333333.3 | | 10 | 1.6667 | 1666666.7 | | 12 | 2.0000 | 2000000.0 | | 14 | 2.3333 | 2333333.3 | | 16 | 2.6667 | 2666666.7 | | 18 | 3.0000 | 3000000.0 | | 20 | 3.3333 | 3333333.3 | ### 13.2.9 Smart Card Mode Register (SCMR) | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|------|------|---|------| | | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | | Initial value: | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | | R/W : | | | | | R/W | R/W | | R/W | SCMR selects LSB-first or MSB-first by means of bit SDIR. Except in the case of asynchronous mode 7-bit data, LSB-first or MSB-first can be selected regardless of the serial communication mode. The descriptions in this chapter refer to LSB-first transfer. For details of the other bits in SCMR, see 14.2.1, Smart Card Mode Register (SCMR). SCMR is initialized to H'F2 by a reset and in hardware standby mode. It retains its previous state in module stop mode, software standby mode, watch mode, subactive mode, and subsleep mode. Bits 7 to 4—Reserved: These bits are always read as 1 and cannot be modified. **Bit 3—Smart Card Data Transfer Direction (SDIR):** Selects the serial/parallel conversion format. This bit is valid when 8-bit data is used as the transmit/receive format. Bit 3 | SDIR | Description | | |------|-----------------------------------------|-----------------| | 0 | TDR contents are transmitted LSB-first | (Initial value) | | | Receive data is stored in RDR LSB-first | | | 1 | TDR contents are transmitted MSB-first | | | | Receive data is stored in RDR MSB-first | | Bit 2—Smart Card Data Invert (SINV): Specifies inversion of the data logic level. The SINV bit does not affect the logic level of the parity bit(s): parity bit inversion requires inversion of the $O/\overline{E}$ bit in SMR. ### Bit 2 | SINV | Description | | |------|------------------------------------------------------------------------------------------------------|-----------------| | 0 | TDR contents are transmitted without modification Receive data is stored in RDR without modification | (Initial value) | | 1 | TDR contents are inverted before being transmitted Receive data is stored in RDR in inverted form | | Bit 1—Reserved: This bit is always read as 1 and cannot be modified. **Bit 0—Smart Card Interface Mode Select (SMIF):** When the smart card interface operates as a normal SCI, 0 should be written in this bit. ### Bit 0 | SMIF | Description | | |------|-----------------------------------------------------------------|-----------------| | 0 | Operates as normal SCI (smart card interface function disabled) | (Initial value) | | 1 | Smart card interface function enabled | | ## 13.2.10 Module Stop Control Register B (MSTPCRB) ### **MSTPCRB** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | MSTPB7 | MSTPB6 | MSTPB5 | MSTPB4 | МЅТРВ3 | MSTPB2 | MSTPB1 | МЅТРВ0 | | Initial value | : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W MSTPCRB is 8-bit readable/writable registers that perform module stop mode control. When one of bits MSTPB7 to MSTPB5 is set to 1, SCI0, SCI1, or SCI2, respectively, stops operation at the end of the bus cycle, and enters module stop mode. For details, see sections 21A.5, 21B.5, Module Stop Mode. MSTPCRB is initialized to H'FF by a reset and in hardware standby mode. They are not initialized in software standby mode. # Bit 7—Module Stop (MSTPB7): Specifies the SCI0 module stop mode. ## Bit 7 | MSTPB7 | Description | | |--------|----------------------------------|-----------------| | 0 | SCI0 module stop mode is cleared | | | 1 | SCI0 module stop mode is set | (Initial value) | # Bit 6—Module Stop (MSTPB6): Specifies the SCI1 module stop mode. ## Bit 6 | MSTPB6 | Description | | |--------|----------------------------------|-----------------| | 0 | SCI1 module stop mode is cleared | | | 1 | SCI1 module stop mode is set | (Initial value) | # Bit 5—Module Stop (MSTPB5): Specifies the SCI2 module stop mode. ## Bit 5 | MSTPB5 | Description | | |--------|----------------------------------|-----------------| | 0 | SCI2 module stop mode is cleared | | | 1 | SCI2 module stop mode is set | (Initial value) | # 13.3 Operation ### 13.3.1 Overview The SCI can carry out serial communication in two modes: asynchronous mode in which synchronization is achieved character by character, and clocked synchronous mode in which synchronization is achieved with clock pulses. Selection of asynchronous or clocked synchronous mode and the transmission format is made using SMR as shown in table 13.8. The SCI clock is determined by a combination of the $C/\overline{A}$ bit in SMR and the CKE1 and CKE0 bits in SCR, as shown in table 13.9. ### Asynchronous Mode - Data length: Choice of 7 or 8 bits - Choice of parity addition, multiprocessor bit addition, and addition of 1 or 2 stop bits (the combination of these parameters determines the transfer format and character length) - Detection of framing, parity, and overrun errors, and breaks, during reception - Choice of internal or external clock as SCI clock source - When internal clock is selected: - The SCI operates on the baud rate generator clock and a clock with the same frequency as the bit rate can be output - When external clock is selected: - A clock with a frequency of 16 times the bit rate must be input (the on-chip baud rate generator is not used) # **Clocked Synchronous Mode** - Transfer format: Fixed 8-bit data - Detection of overrun errors during reception - Choice of internal or external clock as SCI clock source - When internal clock is selected: - The SCI operates on the baud rate generator clock and a serial clock is output off-chip - When external clock is selected: - The on-chip baud rate generator is not used, and the SCI operates on the input serial clock Table 13.8 SMR Settings and Serial Transfer Format Selection | SMR Settings | | | | | | | SCI Transfer Format | | | |--------------|-------|-------------|-------|-------|-----------------------------------|----------------|---------------------------|---------------|--------------------| | | Bit 6 | Bit 2 | Bit 5 | Bit 3 | -<br>Mode | Data<br>Length | Multi<br>Processor<br>Bit | Parity<br>Bit | Stop Bit<br>Length | | | CHR | MP | PE | STOP | | | | | | | 0 | 0 | 0 | 0 | 0 | Asynchronous<br>mode<br>- | 8-bit data | No | No | 1 bit | | | | | | 1 | | | | | 2 bits | | | | | 1 | 0 | | | | Yes | 1 bit | | | | | | 1 | | | | | 2 bits | | | 1 | <del></del> | 0 | 0 | _ | 7-bit data | <del>_</del> | No | 1 bit | | | | | | 1 | _ | | | | 2 bits | | | | | 1 | 0 | _ | | | Yes | 1 bit | | | | | | 1 | _ | | | | 2 bits | | | 0 | 1 | _ | 0 | Asynchronous | 8-bit data | Yes | No | 1 bit | | | | | _ | 1 | mode (multi-<br>processor format) | | | | 2 bits | | | 1 | | _ | 0 | - processor format) | 7-bit data | | | 1 bit | | | | | _ | 1 | _ | | | | 2 bits | | 1 | _ | _ | _ | _ | Clocked synchronous mode | 8-bit data | No | _ | None | Table 13.9 SMR and SCR Settings and SCI Clock Source Selection | SMR | SCR Setting | | | SCI Transmit/Receive Clock | | | | |-------|-------------|---------------|----------------------|----------------------------|------------------------------------------------------|--|--| | Bit 7 | Bit 1 | Bit 0<br>CKE0 | _ | Clock<br>Source | SCK Pin Function | | | | C/Ā | CKE1 | | Mode | | | | | | 0 | 0 | 0 | Asynchronous<br>mode | Internal | SCI does not use SCK pin | | | | | | 1 | | | Outputs clock with same frequency as bit rate | | | | | 1 | 0 | _ | External | Inputs clock with frequency of 16 times the bit rate | | | | | | 1 | _ | | | | | | 1 | 0 | 0 | Clocked | Internal | Outputs serial clock | | | | | | 1 | synchronous<br>mode | | | | | | | 1 | 0 | | External | Inputs serial clock | | | | | | 1 | _ | | | | | ### 13.3.2 Operation in Asynchronous Mode In asynchronous mode, characters are sent or received, each preceded by a start bit indicating the start of communication and stop bits indicating the end of communication. Serial communication is thus carried out with synchronization established on a character-by-character basis. Inside the SCI, the transmitter and receiver are independent units, enabling full-duplex communication. Both the transmitter and the receiver also have a double-buffered structure, so that data can be read or written during transmission or reception, enabling continuous data transfer Figure 13.2 shows the general format for asynchronous serial communication. In asynchronous serial communication, the transmission line is usually held in the mark state (high level). The SCI monitors the transmission line, and when it goes to the space state (low level), recognizes a start bit and starts serial communication. One serial communication character consists of a start bit (low level), followed by data (in LSB-first order), a parity bit (high or low level), and finally stop bits (high level). In asynchronous mode, the SCI performs synchronization at the falling edge of the start bit in reception. The SCI samples the data on the 8th pulse of a clock with a frequency of 16 times the length of one bit, so that the transfer data is latched at the center of each bit. Figure 13.2 Data Format in Asynchronous Communication (Example with 8-Bit Data, Parity, Two Stop Bits) ### **Data Transfer Format** Table 13.10 shows the data transfer formats that can be used in asynchronous mode. Any of 12 transfer formats can be selected according to the SMR setting. **Table 13.10 Serial Transfer Formats (Asynchronous Mode)** | SMR Settings | | | | Serial Transfer Format and Frame Length | | | | |--------------|----|----|------|-----------------------------------------|--|--|--| | CHR | PE | MP | STOP | 1 2 3 4 5 6 7 8 9 10 11 12 | | | | | 0 | 0 | 0 | 0 | S 8-bit data STOP | | | | | 0 | 0 | 0 | 1 | S 8-bit data STOP STOP | | | | | 0 | 1 | 0 | 0 | S 8-bit data P STOP | | | | | 0 | 1 | 0 | 1 | S 8-bit data P STOP STOP | | | | | 1 | 0 | 0 | 0 | S 7-bit data STOP | | | | | 1 | 0 | 0 | 1 | S 7-bit data STOP STOP | | | | | 1 | 1 | 0 | 0 | S 7-bit data P STOP | | | | | 1 | 1 | 0 | 1 | S 7-bit data P STOP STOP | | | | | 0 | _ | 1 | 0 | S 8-bit data MPB STOP | | | | | 0 | _ | 1 | 1 | S 8-bit data MPB STOP STOP | | | | | 1 | _ | 1 | 0 | S 7-bit data MPB STOP | | | | | 1 | _ | 1 | 1 | S 7-bit data MPB STOP STOP | | | | # Legend: S : Start bit STOP : Stop bit P : Parity bit MPB : Multiprocessor bit #### Clock Either an internal clock generated by the on-chip baud rate generator or an external clock input at the SCK pin can be selected as the SCI's serial clock, according to the setting of the $C/\overline{A}$ bit in SMR and the CKE1 and CKE0 bits in SCR. For details of SCI clock source selection, see table 13.9. When an external clock is input at the SCK pin, the clock frequency should be 16 times the bit rate used When the SCI is operated on an internal clock, the clock can be output from the SCK pin. The frequency of the clock output in this case is equal to the bit rate, and the phase is such that the rising edge of the clock is in the middle of the transmit data, as shown in figure 13.3. Figure 13.3 Relation between Output Clock and Transfer Data Phase (Asynchronous Mode) # **Data Transfer Operations** **SCI** initialization (asynchronous mode): Before transmitting and receiving data, you should first clear the TE and RE bits in SCR to 0, then initialize the SCI as described below. When the operating mode, transfer format, etc., is changed, the TE and RE bits must be cleared to 0 before making the change using the following procedure. When the TE bit is cleared to 0, the TDRE flag is set to 1 and TSR is initialized. Note that clearing the RE bit to 0 does not change the contents of the RDRF, PER, FER, and ORER flags, or the contents of RDR. When an external clock is used the clock should not be stopped during operation, including initialization, since operation is uncertain. Figure 13.4 shows a sample SCI initialization flowchart. Figure 13.4 Sample SCI Initialization Flowchart **Serial data transmission (asynchronous mode):** Figure 13.5 shows a sample flowchart for serial transmission. The following procedure should be used for serial data transmission. Figure 13.5 Sample Serial Transmission Flowchart In serial transmission, the SCI operates as described below. - [1] The SCI monitors the TDRE flag in SSR, and if is 0, recognizes that data has been written to TDR, and transfers the data from TDR to TSR. - [2] After transferring data from TDR to TSR, the SCI sets the TDRE flag to 1 and starts transmission. If the TIE bit is set to 1 at this time, a transmit data empty interrupt (TXI) is generated. The serial transmit data is sent from the TxD pin in the following order. [a] Start bit: One 0-bit is output. [b] Transmit data: 8-bit or 7-bit data is output in LSB-first order. [c] Parity bit or multiprocessor bit: One parity bit (even or odd parity), or one multiprocessor bit is output. A format in which neither a parity bit nor a multiprocessor bit is output can also be selected. [d] Stop bit(s): One or two 1-bits (stop bits) are output. [e] Mark state: 1 is output continuously until the start bit that starts the next transmission is sent. [3] The SCI checks the TDRE flag at the timing for sending the stop bit. If the TDRE flag is cleared to 0, the data is transferred from TDR to TSR, the stop bit is sent, and then serial transmission of the next frame is started. If the TDRE flag is set to 1, the TEND flag in SSR is set to 1, the stop bit is sent, and then the "mark state" is entered in which 1 is output continuously. If the TEIE bit in SCR is set to 1 at this time, a TEI interrupt request is generated. Figure 13.6 shows an example of the operation for transmission in asynchronous mode. Figure 13.6 Example of Operation in Transmission in Asynchronous Mode (Example with 8-Bit Data, Parity, One Stop Bit) **Serial data reception (asynchronous mode):** Figure 13.7 shows a sample flowchart for serial reception. The following procedure should be used for serial data reception. Figure 13.7 Sample Serial Reception Data Flowchart Figure 13.7 Sample Serial Reception Data Flowchart (cont) In serial reception, the SCI operates as described below. - [1] The SCI monitors the transmission line, and if a 0 stop bit is detected, performs internal synchronization and starts reception. - [2] The received data is stored in RSR in LSB-to-MSB order. - [3] The parity bit and stop bit are received. After receiving these bits, the SCI carries out the following checks. [a] Parity check: The SCI checks whether the number of 1 bits in the receive data agrees with the parity (even or odd) set in the $O/\overline{E}$ bit in SMR. [b] Stop bit check: The SCI checks whether the stop bit is 1. If there are two stop bits, only the first is checked. [c] Status check: The SCI checks whether the RDRF flag is 0, indicating that the receive data can be transferred from RSR to RDR. If all the above checks are passed, the RDRF flag is set to 1, and the receive data is stored in RDR. If a receive error\* is detected in the error check, the operation is as shown in table 13.11. - Note: \* Subsequent receive operations cannot be performed when a receive error has occurred. Also note that the RDRF flag is not set to 1 in reception, and so the error flags must be cleared to 0. - [4] If the RIE bit in SCR is set to 1 when the RDRF flag changes to 1, a receive data full interrupt (RXI) request is generated. Also, if the RIE bit in SCR is set to 1 when the ORER, PER, or FER flag changes to 1, a receive error interrupt (ERI) request is generated. **Table 13.11 Receive Errors and Conditions for Occurrence** | Receive Error | Abbreviation | Occurrence Condition | Data Transfer | |---------------|--------------|----------------------------------------------------------------------------------|--------------------------------------------------| | Overrun error | ORER | When the next data reception is completed while the RDRF flag in SSR is set to 1 | Receive data is not transferred from RSR to RDR. | | Framing error | FER | When the stop bit is 0 | Receive data is transferred from RSR to RDR. | | Parity error | PER | When the received data differs from the parity (even or odd) set in SMR | Receive data is transferred from RSR to RDR. | Figure 13.8 shows an example of the operation for reception in asynchronous mode. Figure 13.8 Example of SCI Operation in Reception (Example with 8-Bit Data, Parity, One Stop Bit) ### 13.3.3 Multiprocessor Communication Function The multiprocessor communication function performs serial communication using the multiprocessor format, in which a multiprocessor bit is added to the transfer data, in asynchronous mode. Use of this function enables data transfer to be performed among a number of processors sharing transmission lines. When multiprocessor communication is carried out, each receiving station is addressed by a unique ID code. The serial communication cycle consists of two component cycles: an ID transmission cycle which specifies the receiving station, and a data transmission cycle. The multiprocessor bit is used to differentiate between the ID transmission cycle and the data transmission cycle. The transmitting station first sends the ID of the receiving station with which it wants to perform serial communication as data with a 1 multiprocessor bit added. It then sends transmit data as data with a 0 multiprocessor bit added. The receiving station skips the data until data with a 1 multiprocessor bit is sent. When data with a 1 multiprocessor bit is received, the receiving station compares that data with its own ID. The station whose ID matches then receives the data sent next. Stations whose ID does not match continue to skip the data until data with a 1 multiprocessor bit is again received. In this way, data communication is carried out among a number of processors. Figure 13.9 shows an example of inter-processor communication using the multiprocessor format. #### **Data Transfer Format** There are four data transfer formats. When the multiprocessor format is specified, the parity bit specification is invalid. For details, see table 13.10. ### Clock See the section on asynchronous mode. Figure 13.9 Example of Inter-Processor Communication Using Multiprocessor Format (Transmission of Data H'AA to Receiving Station A) # **Data Transfer Operations** **Multiprocessor serial data transmission:** Figure 13.10 shows a sample flowchart for multiprocessor serial data transmission. The following procedure should be used for multiprocessor serial data transmission. Figure 13.10 Sample Multiprocessor Serial Transmission Flowchart In serial transmission, the SCI operates as described below. - [1] The SCI monitors the TDRE flag in SSR, and if is 0, recognizes that data has been written to TDR, and transfers the data from TDR to TSR. - [2] After transferring data from TDR to TSR, the SCI sets the TDRE flag to 1 and starts transmission. If the TIE bit in SCR is set to 1 at this time, a transmit data empty interrupt (TXI) is generated. The serial transmit data is sent from the TxD pin in the following order. [a] Start bit: One 0-bit is output. [b] Transmit data: 8-bit or 7-bit data is output in LSB-first order. [c] Multiprocessor bit One multiprocessor bit (MPBT value) is output. [d] Stop bit(s): One or two 1-bits (stop bits) are output. [e] Mark state: 1 is output continuously until the start bit that starts the next transmission is sent. [3] The SCI checks the TDRE flag at the timing for sending the stop bit. If the TDRE flag is cleared to 0, data is transferred from TDR to TSR, the stop bit is sent, and then serial transmission of the next frame is started. If the TDRE flag is set to 1, the TEND flag in SSR is set to 1, the stop bit is sent, and then the mark state is entered in which 1 is output continuously. If the TEIE bit in SCR is set to 1 at this time, a transmission end interrupt (TEI) request is generated. Figure 13.11 shows an example of SCI operation for transmission using the multiprocessor format. Figure 13.11 Example of SCI Operation in Transmission (Example with 8-Bit Data, Multiprocessor Bit, One Stop Bit) **Multiprocessor serial data reception:** Figure 13.12 shows a sample flowchart for multiprocessor serial reception. The following procedure should be used for multiprocessor serial data reception. Figure 13.12 Sample Multiprocessor Serial Reception Flowchart Figure 13.12 Sample Multiprocessor Serial Reception Flowchart (cont) Figure 13.13 shows an example of SCI operation for multiprocessor format reception. Figure 13.13 Example of SCI Operation in Reception (Example with 8-Bit Data, Multiprocessor Bit, One Stop Bit) #### 13.3.4 **Operation in Clocked Synchronous Mode** In clocked synchronous mode, data is transmitted or received in synchronization with clock pulses, making it suitable for high-speed serial communication. Inside the SCI, the transmitter and receiver are independent units, enabling full-duplex communication by use of a common clock. Both the transmitter and the receiver also have a double-buffered structure, so that data can be read or written during transmission or reception, enabling continuous data transfer. Figure 13.14 shows the general format for clocked synchronous serial communication. Figure 13.14 Data Format in Synchronous Communication In clocked synchronous serial communication, data on the transmission line is output from one falling edge of the serial clock to the next. Data confirmation is guaranteed at the rising edge of the serial clock. In clocked serial communication, one character consists of data output starting with the LSB and ending with the MSB. After the MSB is output, the transmission line holds the MSB state. In clocked synchronous mode, the SCI receives data in synchronization with the rising edge of the serial clock. RENESAS ### **Data Transfer Format** A fixed 8-bit data format is used. No parity or multiprocessor bits are added. ### Clock Either an internal clock generated by the on-chip baud rate generator or an external serial clock input at the SCK pin can be selected, according to the setting of the $C/\overline{A}$ bit in SMR and the CKE1 and CKE0 bits in SCR. For details of SCI clock source selection, see table 13.9. When the SCI is operated on an internal clock, the serial clock is output from the SCK pin. Eight serial clock pulses are output in the transfer of one character, and when no transfer is performed the clock is fixed high. When only receive operations are performed, however, the serial clock is output until an overrun error occurs or the RE bit is cleared to 0. If you want to perform receive operations in units of one character, you should select an external clock as the clock source. ### **Data Transfer Operations** **SCI initialization (clocked synchronous mode):** Before transmitting and receiving data, you should first clear the TE and RE bits in SCR to 0, then initialize the SCI as described below. When the operating mode, transfer format, etc., is changed, the TE and RE bits must be cleared to 0 before making the change using the following procedure. When the TE bit is cleared to 0, the TDRE flag is set to 1 and TSR is initialized. Note that clearing the RE bit to 0 does not change the contents of the RDRF, PER, FER, and ORER flags, or the contents of RDR. Figure 13.15 shows a sample SCI initialization flowchart. Figure 13.15 Sample SCI Initialization Flowchart **Serial data transmission (clocked synchronous mode):** Figure 13.16 shows a sample flowchart for serial transmission. The following procedure should be used for serial data transmission. Figure 13.16 Sample Serial Transmission Flowchart In serial transmission, the SCI operates as described below. - [1] The SCI monitors the TDRE flag in SSR, and if is 0, recognizes that data has been written to TDR, and transfers the data from TDR to TSR. - [2] After transferring data from TDR to TSR, the SCI sets the TDRE flag to 1 and starts transmission. If the TIE bit in SCR is set to 1 at this time, a transmit data empty interrupt (TXI) is generated. - When clock output mode has been set, the SCI outputs 8 serial clock pulses. When use of an external clock has been specified, data is output synchronized with the input clock. - The serial transmit data is sent from the TxD pin starting with the LSB (bit 0) and ending with the MSB (bit 7). - [3] The SCI checks the TDRE flag at the timing for sending the MSB (bit 7). - If the TDRE flag is cleared to 0, data is transferred from TDR to TSR, and serial transmission of the next frame is started. - If the TDRE flag is set to 1, the TEND flag in SSR is set to 1, the MSB (bit 7) is sent, and the TxD pin maintains its state. - If the TEIE bit in SCR is set to 1 at this time, a TEI interrupt request is generated. - [4] After completion of serial transmission, the SCK pin is fixed high. Figure 13.17 shows an example of SCI operation in transmission. Figure 13.17 Example of SCI Operation in Transmission **Serial data reception (clocked synchronous mode):** Figure 13.18 shows a sample flowchart for serial reception. The following procedure should be used for serial data reception. When changing the operating mode from asynchronous to clocked synchronous, be sure to check that the ORER, PER, and FER flags are all cleared to 0. The RDRF flag will not be set if the FER or PER flag is set to 1, and neither transmit nor receive operations will be possible. Figure 13.18 Sample Serial Reception Flowchart In serial reception, the SCI operates as described below. - [1] The SCI performs internal initialization in synchronization with serial clock input or output. - [2] The received data is stored in RSR in LSB-to-MSB order. After reception, the SCI checks whether the RDRF flag is 0 and the receive data can be transferred from RSR to RDR. If this check is passed, the RDRF flag is set to 1, and the receive data is stored in RDR. If a receive error is detected in the error check, the operation is as shown in table 13.11. Neither transmit nor receive operations can be performed subsequently when a receive error has been found in the error check. [3] If the RIE bit in SCR is set to 1 when the RDRF flag changes to 1, a receive data full interrupt (RXI) request is generated. Also, if the RIE bit in SCR is set to 1 when the ORER flag changes to 1, a receive error interrupt (ERI) request is generated. Figure 13.19 shows an example of SCI operation in reception. Figure 13.19 Example of SCI Operation in Reception **Simultaneous serial data transmission and reception (clocked synchronous mode):** Figure 13.20 shows a sample flowchart for simultaneous serial transmit and receive operations. The following procedure should be used for simultaneous serial data transmit and receive operations. Figure 13.20 Sample Flowchart of Simultaneous Serial Transmit and Receive Operations ## 13.4 SCI Interrupts The SCI has four interrupt sources: the transmit-end interrupt (TEI) request, receive-error interrupt (ERI) request, receive-data-full interrupt (RXI) request, and transmit-data-empty interrupt (TXI) request. Table 13.12 shows the interrupt sources and their relative priorities. Individual interrupt sources can be enabled or disabled with the TIE, RIE, and TEIE bits in the SCR. Each kind of interrupt request is sent to the interrupt controller independently. When the TDRE flag in SSR is set to 1, a TXI interrupt request is generated. When the TEND flag in SSR is set to 1, a TEI interrupt request is generated. A TXI interrupt can activate the DTC to perform data transfer. The TDRE flag is cleared to 0 automatically when data transfer is performed by the DTC. The DTC cannot be activated by a TEI interrupt request. When the RDRF flag in SSR is set to 1, an RXI interrupt request is generated. When the ORER, PER, or FER flag in SSR is set to 1, an ERI interrupt request is generated. An RXI interrupt can activate the DTC to perform data transfer. The RDRF flag is cleared to 0 automatically when data transfer is performed by the DTC. The DTC cannot be activated by an ERI interrupt request. **Table 13.12 SCI Interrupt Sources** | Channel | Interrupt<br>Source | Description | DTC<br>Activation | Priority* | |---------|---------------------|----------------------------------------------------|-------------------|------------------| | 0 | ERI | Interrupt due to receive error (ORER, FER, or PER) | Not possible | High<br><b>∱</b> | | | RXI | Interrupt due to receive data full state (RDRF) | Possible | _ | | | TXI | Interrupt due to transmit data empty state (TDRE) | Possible | _ | | | TEI | Interrupt due to transmission end (TEND) | Not possible | _ | | 1 | ERI | Interrupt due to receive error (ORER, FER, or PER) | Not possible | | | | RXI | Interrupt due to receive data full state (RDRF) | Possible | _ | | | TXI | Interrupt due to transmit data empty state (TDRE) | Possible | | | | TEI | Interrupt due to transmission end (TEND) | Not possible | _ | | 2 | ERI | Interrupt due to receive error (ORER, FER, or PER) | Not possible | | | | RXI | Interrupt due to receive data full state (RDRF) | Possible | _ | | | TXI | Interrupt due to transmit data empty state (TDRE) | Possible | _ | | | TEI | Interrupt due to transmission end (TEND) | Not possible | Low | Note: This table shows the initial state immediately after a reset. Relative priorities among channels can be changed by means of the interrupt controller. A TEI interrupt is requested when the TEND flag is set to 1 while the TEIE bit is set to 1. The TEND flag is cleared at the same time as the TDRE flag. Consequently, if a TEI interrupt and a TXI interrupt are requested simultaneously, the TXI interrupt may have priority for acceptance, with the result that the TDRE and TEND flags are cleared. Note that the TEI interrupt will not be accepted in this case. ## 13.5 Usage Notes The following points should be noted when using the SCI. #### Relation between Writes to TDR and the TDRE Flag The TDRE flag in SSR is a status flag that indicates that transmit data has been transferred from TDR to TSR. When the SCI transfers data from TDR to TSR, the TDRE flag is set to 1. Data can be written to TDR regardless of the state of the TDRE flag. However, if new data is written to TDR when the TDRE flag is cleared to 0, the data stored in TDR will be lost since it has not yet been transferred to TSR. It is therefore essential to check that the TDRE flag is set to 1 before writing transmit data to TDR. ### Operation when Multiple Receive Errors Occur Simultaneously If a number of receive errors occur at the same time, the state of the status flags in SSR is as shown in table 13.13. If there is an overrun error, data is not transferred from RSR to RDR, and the receive data is lost. Table 13.13 State of SSR Status Flags and Transfer of Receive Data | SSR Status Flags | | | | Receive Data Transfer | | | | |------------------|------|-----|-----|-----------------------|----------------------------------------------|--|--| | RDRF | ORER | FER | PER | RSR to RDR | Receive Error Status | | | | 1 | 1 | 0 | 0 | Х | Overrun error | | | | 0 | 0 | 1 | 0 | 0 | Framing error | | | | 0 | 0 | 0 | 1 | 0 | Parity error | | | | 1 | 1 | 1 | 0 | Х | Overrun error + framing error | | | | 1 | 1 | 0 | 1 | Х | Overrun error + parity error | | | | 0 | 0 | 1 | 1 | 0 | Framing error + parity error | | | | 1 | 1 | 1 | 1 | X | Overrun error + framing error + parity error | | | Notes: O: Receive data is transferred from RSR to RDR. X: Receive data is not transferred from RSR to RDR. **Break Detection and Processing (Asynchronous Mode Only):** When framing error (FER) detection is performed, a break can be detected by reading the RxD pin value directly. In a break, the input from the RxD pin becomes all 0s, and so the FER flag is set, and the parity error flag (PER) may also be set. Note that, since the SCI continues the receive operation after receiving a break, even if the FER flag is cleared to 0, it will be set to 1 again. **Sending a Break** (**Asynchronous Mode Only**): The TxD pin has a dual function as an I/O port whose direction (input or output) is determined by DR and DDR. This can be used to send a break. Between serial transmission initialization and setting of the TE bit to 1, the mark state is replaced by the value of DR (the pin does not function as the TxD pin until the TE bit is set to 1). Consequently, DDR and DR for the port corresponding to the TxD pin are first set to 1. To send a break during serial transmission, first clear DR to 0, then clear the TE bit to 0. When the TE bit is cleared to 0, the transmitter is initialized regardless of the current transmission state, the TxD pin becomes an I/O port, and 0 is output from the TxD pin. ## Receive Error Flags and Transmit Operations (Clocked Synchronous Mode Only): Transmission cannot be started when a receive error flag (ORER, PER, or FER) is set to 1, even if the TDRE flag is cleared to 0. Be sure to clear the receive error flags to 0 before starting transmission. Note also that receive error flags cannot be cleared to 0 even if the RE bit is cleared to 0. ## Receive Data Sampling Timing and Reception Margin in Asynchronous Mode: In asynchronous mode, the SCI operates on a basic clock with a frequency of 16 times the transfer rate. In reception, the SCI samples the falling edge of the start bit using the basic clock, and performs internal synchronization. Receive data is latched internally at the rising edge of the 8th pulse of the basic clock. This is illustrated in figure 13.21. Figure 13.21 Receive Data Sampling Timing in Asynchronous Mode Thus the reception margin in asynchronous mode is given by formula (1) below. $$M = \mid (0.5 - \frac{1}{2N}) - (L - 0.5) \; F - \frac{\mid D - 0.5 \mid}{N} \; (1 + F) \mid \times \; 100\% \qquad \qquad ... \; Formula \; (1)$$ Where M: Reception margin (%) N: Ratio of bit rate to clock (N = 16) D: Clock duty (D = 0 to 1.0) L: Frame length (L = 9 to 12) F: Absolute value of clock rate deviation Assuming values of F = 0 and D = 0.5 in formula (1), a reception margin of 46.875% is given by formula (2) below. When D = 0.5 and F = 0, $$M = (0.5 - \frac{1}{2 \times 16}) \times 100\%$$ = 46.875% ... Formula (2) However, this is only the computed value, and a margin of 20% to 30% should be allowed in system design. #### Restrictions on Use of DTC - When an external clock source is used as the serial clock, the transmit clock should not be input until at least 5 φ clock cycles after TDR is updated by the DTC. Misoperation may occur if the transmit clock is input within 4 φ clocks after TDR is updated. (Figure 13.22) - When RDR is read by the DTC, be sure to set the activation source to the relevant SCI reception end interrupt (RXI). Figure 13.22 Example of Clocked Synchronous Transmission by DTC #### **Operation in Case of Mode Transition** #### Transmission Operation should be stopped (by clearing TE, TIE, and TEIE to 0) before making a module stop mode, software standby mode, watch mode, subactive mode, or subsleep mode transition. TSR, TDR, and SSR are reset. The output pin states in module stop mode, software standby mode, watch mode, subactive mode, or subsleep mode depend on the port settings, and becomes high-level output after the relevant mode is cleared. If a transition is made during transmission, the data being transmitted will be undefined. When transmitting without changing the transmit mode after the relevant mode is cleared, transmission can be started by setting TE to 1 again, and performing the following sequence: SSR read -> TDR write -> TDRE clearance. To transmit with a different transmit mode after clearing the relevant mode, the procedure must be started again from initialization. Figure 13.23 shows a sample flowchart for mode transition during transmission. Port pin states are shown in figures 13.24 and 13.25. Operation should also be stopped (by clearing TE, TIE, and TEIE to 0) before making a transition from transmission by DTC transfer to module stop mode, software standby mode, watch mode, subactive mode, or subsleep mode transition. To perform transmission with the DTC after the relevant mode is cleared, setting TE and TIE to 1 will set the TXI flag and start DTC transmission. #### Reception Receive operation should be stopped (by clearing RE to 0) before making a module stop mode, software standby mode, watch mode, subactive mode, or subsleep mode transition. RSR, RDR, and SSR are reset. If a transition is made without stopping operation, the data being received will be invalid. To continue receiving without changing the reception mode after the relevant mode is cleared, set RE to 1 before starting reception. To receive with a different receive mode, the procedure must be started again from initialization. Figure 13.26 shows a sample flowchart for mode transition during reception. Figure 13.23 Sample Flowchart for Mode Transition during Transmission Figure 13.24 Asynchronous Transmission Using Internal Clock Figure 13.25 Synchronous Transmission Using Internal Clock Figure 13.26 Sample Flowchart for Mode Transition during Reception ## **Switching from SCK Pin Function to Port Pin Function:** - Problem in Operation: When switching the SCK pin function to the output port function (high-level output) by making the following settings while DDR = 1, DR = 1, C/A = 1, CKE1 = 0, CKE0 = 0, and TE = 1 (synchronous mode), low-level output occurs for one half-cycle. - 1. End of serial data transmission - 2. TE bit = 0 - 3. $C/\overline{A}$ bit = 0 ... switchover to port output - 4. Occurrence of low-level output (see figure 13.27) Figure 13.27 Operation when Switching from SCK Pin Function to Port Pin Function • Sample Procedure for Avoiding Low-Level Output: As this sample procedure temporarily places the SCK pin in the input state, the SCK/port pin should be pulled up beforehand with an external circuit. With DDR = 1, DR = 1, $C/\overline{A}$ = 1, CKE1 = 0, CKE0 = 0, and TE = 1, make the following settings in the order shown. - 1. End of serial data transmission - 2. TE bit = 0 - 3. CKE1 bit = 1 - 4. $C/\overline{A}$ bit = 0 ... switchover to port output - 5. CKE1 bit = 0 Figure 13.28 Operation when Switching from SCK Pin Function to Port Pin Function (Example of Preventing Low-Level Output) # Section 14 Smart Card Interface #### 14.1 Overview The SCI supports an IC card (Smart Card) interface conforming to ISO/IEC 7816-3 (Identification Card) as a serial communication interface extension function. Switching between the normal serial communication interface and the Smart Card interface is carried out by means of a register setting. #### 14.1.1 Features Features of the Smart Card interface supported by the H8S/2626 Group and H8S/2623 Group are as follows. - Asynchronous mode - Data length: 8 bits - Parity bit generation and checking - Transmission of error signal (parity error) in receive mode - Error signal detection and automatic data retransmission in transmit mode - Direct convention and inverse convention both supported - On-chip baud rate generator allows any bit rate to be selected - Three interrupt sources - Three interrupt sources (transmit data empty, receive data full, and transmit/receive error) that can issue requests independently - The transmit data empty interrupt and receive data full interrupt can activate the data transfer controller (DTC) to execute data transfer ## 14.1.2 Block Diagram Figure 14.1 shows a block diagram of the Smart Card interface. Figure 14.1 Block Diagram of Smart Card Interface # 14.1.3 Pin Configuration Table 14.1 shows the Smart Card interface pin configuration. **Table 14.1 Smart Card Interface Pins** | Channel | Pin Name | Symbol | I/O | Function | |---------|---------------------|--------|--------|---------------------------| | 0 | Serial clock pin 0 | SCK0 | I/O | SCI0 clock input/output | | | Receive data pin 0 | RxD0 | Input | SCI0 receive data input | | | Transmit data pin 0 | TxD0 | Output | SCI0 transmit data output | | 1 | Serial clock pin 1 | SCK1 | I/O | SCI1 clock input/output | | | Receive data pin 1 | RxD1 | Input | SCI1 receive data input | | | Transmit data pin 1 | TxD1 | Output | SCI1 transmit data output | | 2 | Serial clock pin 2 | SCK2 | I/O | SCI2 clock input/output | | | Receive data pin 2 | RxD2 | Input | SCI2 receive data input | | | Transmit data pin 2 | TxD2 | Output | SCI2 transmit data output | ## 14.1.4 Register Configuration Table 14.2 shows the registers used by the Smart Card interface. Details of SMR, BRR, SCR, TDR, RDR, and MSTPCR are the same as for the normal SCI function: see the register descriptions in section 13, Serial Communication Interface (SCI). **Table 14.2 Smart Card Interface Registers** | Channel | Name | Abbreviation | R/W | Initial Value | Address*1 | |---------|--------------------------------|--------------|---------|---------------|-----------| | 0 | Serial mode register 0 | SMR0 | R/W | H'00 | H'FF78 | | | Bit rate register 0 | BRR0 | R/W | H'FF | H'FF79 | | | Serial control register 0 | SCR0 | R/W | H'00 | H'FF7A | | | Transmit data register 0 | TDR0 | R/W | H'FF | H'FF7B | | | Serial status register 0 | SSR0 | R/(W)*2 | H'84 | H'FF7C | | | Receive data register 0 | RDR0 | R | H'00 | H'FF7D | | | Smart card mode register 0 | SCMR0 | R/W | H'F2 | H'FF7E | | 1 | Serial mode register 1 | SMR1 | R/W | H'00 | H'FF80 | | | Bit rate register 1 | BRR1 | R/W | H'FF | H'FF81 | | | Serial control register 1 | SCR1 | R/W | H'00 | H'FF82 | | | Transmit data register 1 | TDR1 | R/W | H'FF | H'FF83 | | | Serial status register 1 | SSR1 | R/(W)*2 | H'84 | H'FF84 | | | Receive data register 1 | RDR1 | R | H'00 | H'FF85 | | | Smart card mode register 1 | SCMR1 | R/W | H'F2 | H'FF86 | | 2 | Serial mode register 2 | SMR2 | R/W | H'00 | H'FF88 | | | Bit rate register 2 | BRR2 | R/W | H'FF | H'FF89 | | | Serial control register 2 | SCR2 | R/W | H'00 | H'FF8A | | | Transmit data register 2 | TDR2 | R/W | H'FF | H'FF8B | | | Serial status register 2 | SSR2 | R/(W)*2 | H'84 | H'FF8C | | | Receive data register 2 | RDR2 | R | H'00 | H'FF8D | | | Smart card mode register 2 | SCMR2 | R/W | H'F2 | H'FF8E | | All | Module stop control register B | MSTPCRB | R/W | H'FF | H'FDE9 | Notes: 1. Lower 16 bits of the address. 2. Only 0 can be written, for flag clearing. ## 14.2 Register Descriptions Registers added with the Smart Card interface and bits for which the function changes are described here. #### 14.2.1 Smart Card Mode Register (SCMR) | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|------|------|---|------| | | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | | Initial value: | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | | R/W : | _ | _ | _ | _ | R/W | R/W | _ | R/W | SCMR is an 8-bit readable/writable register that selects the Smart Card interface function. SCMR is initialized to H'F2 by a reset and in standby mode. Bits 7 to 4—Reserved: These bits are always read as 1 and cannot be modified. # **Bit 3—Smart Card Data Transfer Direction (SDIR):** Selects the serial/parallel conversion format. | Bit 3<br>SDIR | Description | | |---------------|-----------------------------------------|-----------------| | 0 | TDR contents are transmitted LSB-first | (Initial value) | | | Receive data is stored in RDR LSB-first | | | 1 | TDR contents are transmitted MSB-first | | | | Receive data is stored in RDR MSB-first | | **Bit 2—Smart Card Data Invert (SINV):** Specifies inversion of the data logic level. This function is used together with the SDIR bit for communication with an inverse convention card. The SINV bit does not affect the logic level of the parity bit. For parity-related setting procedures, see section 14.3.4, Register Settings. | Bit 2<br>SINV | Description | | |---------------|----------------------------------------------------|-----------------| | 0 | TDR contents are transmitted as they are | (Initial value) | | | Receive data is stored as it is in RDR | | | 1 | TDR contents are inverted before being transmitted | | | | Receive data is stored in inverted form in RDR | | **Bit 1—Reserved:** This bit is always read as 1 and cannot be modified. Bit 0—Smart Card Interface Mode Select (SMIF): Enables or disables the Smart Card interface function | Bit 0<br>SMIF | Description | | |---------------|-------------------------------------------|-----------------| | 0 | Smart Card interface function is disabled | (Initial value) | | 1 | Smart Card interface function is enabled | | ## 14.2.2 Serial Status Register (SSR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|--------|--------|--------|--------|--------|------|-----|------| | | | TDRE | RDRF | ORER | ERS | PER | TEND | MPB | MPBT | | Initial val | ue: | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | R/W | : | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R | R | R/W | Note: \* Only 0 can be written, for flag clearing. Bit 4 of SSR has a different function in Smart Card interface mode. Coupled with this, the setting conditions for bit 2, TEND, are also different. **Bits 7 to 5**—Operate in the same way as for the normal SCI. For details, see section 13.2.7, Serial Status Register (SSR). **Bit 4—Error Signal Status (ERS):** In Smart Card interface mode, bit 4 indicates the status of the error signal sent back from the receiving end in transmission. Framing errors are not detected in Smart Card interface mode. | Bit 4 | | |-------|------------------------------------------------------------------------------------------| | ERS | Description | | 0 | Normal reception, with no error signal | | | [Clearing conditions] (Initial value) | | | <ul> <li>Upon reset, and in standby mode or module stop mode</li> </ul> | | | <ul> <li>When 0 is written to ERS after reading ERS = 1</li> </ul> | | 1 | Error signal sent from receiver indicating detection of parity error | | | [Setting condition] | | | When the low level of the error signal is sampled | | Note: | Clearing the TE bit in SCR to 0 does not affect the ERS flag, which retains its previous | state. **Bits 3 to 0**—Operate in the same way as for the normal SCI. For details, see section 13.2.7, Serial Status Register (SSR). However, the setting conditions for the TEND bit, are as shown below. | Bit 2<br>TEND | Description | | | | | | |---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 0 | Transmission is in progress | | | | | | | | [Clearing conditions] | | | | | | | | <ul> <li>When 0 is written to TDRE after reading TDRE = 1</li> </ul> | | | | | | | | <ul> <li>When the DTC is activated by a TXI interrupt and write data to TDR</li> </ul> | | | | | | | 1 | Transmission has ended (Initial value) | | | | | | | | [Setting conditions] | | | | | | | | <ul> <li>Upon reset, and in standby mode or module stop mode</li> </ul> | | | | | | | | <ul> <li>When the TE bit in SCR is 0 and the ERS bit is also 0</li> </ul> | | | | | | | | <ul> <li>When TDRE = 1 and ERS = 0 (normal transmission) 2.5 etu after transmission of a<br/>1-byte serial character when GM = 0 and BLK = 0</li> </ul> | | | | | | | | <ul> <li>When TDRE = 1 and ERS = 0 (normal transmission) 1.5 etu after transmission of a<br/>1-byte serial character when GM = 0 and BLK = 1</li> </ul> | | | | | | | | <ul> <li>When TDRE = 1 and ERS = 0 (normal transmission) 1.0 etu after transmission of a<br/>1-byte serial character when GM = 1 and BLK = 0</li> </ul> | | | | | | | | <ul> <li>When TDRE = 1 and ERS = 0 (normal transmission) 1.0 etu after transmission of a<br/>1-byte serial character when GM = 1 and BLK = 1</li> </ul> | | | | | | Note: etu: Elementary Time Unit (time for transfer of 1 bit) #### 14.2.3 Serial Mode Register (SMR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|-----|-----|-----|-----|------|------|------|------| | | | GM | BLK | PE | O/E | BCP1 | BCP0 | CKS1 | CKS0 | | Initial va | lue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W Note: When the smart card interface is used, be sure to make the 1 setting shown for bit 5. The function of bits 7, 6, 3, and 2 of SMR changes in Smart Card interface mode. Bit 7—GSM Mode (GM): Sets the smart card interface function to GSM mode. This bit is cleared to 0 when the normal smart card interface is used. In GSM mode, this bit is set to 1, the timing of setting of the TEND flag that indicates transmission completion is advanced and clock output control mode addition is performed. The contents of the clock output control mode addition are specified by bits 1 and 0 of the serial control register (SCR). | Bit 7<br>GM | Description | | | | | | | |-------------|----------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 0 | Normal smart card interface mode operation (Initial value) | | | | | | | | | <ul> <li>TEND flag generation 12.5 etu (11.5 etu in block transfer mode) after beginning of<br/>start bit</li> </ul> | | | | | | | | | Clock output ON/OFF control only | | | | | | | | 1 | GSM mode smart card interface mode operation | | | | | | | | | <ul> <li>TEND flag generation 11.0 etu after beginning of start bit</li> </ul> | | | | | | | | | <ul> <li>High/low fixing control possible in addition to clock output ON/OFF control (set by<br/>SCR)</li> </ul> | | | | | | | Note: etu: Elementary time unit (time for transfer of 1 bit) Bit 6—Block Transfer Mode (BLK): Selects block transfer mode. #### Bit 6 | BLK | Description | |-----|---------------------------------------------------------------------------------------------------------| | 0 | Normal Smart Card interface mode operation | | | Error signal transmission/detection and automatic data retransmission performed | | | TXI interrupt generated by TEND flag | | | <ul> <li>TEND flag set 12.5 etu after start of transmission (11.0 etu in GSM mode)</li> </ul> | | 1 | Block transfer mode operation | | | <ul> <li>Error signal transmission/detection and automatic data retransmission not performed</li> </ul> | | | TXI interrupt generated by TDRE flag | | | <ul> <li>TEND flag set 11.5 etu after start of transmission (11.0 etu in GSM mode)</li> </ul> | Note: etu: Elementary Time Unit (time for transfer of 1 bit) **Bits 3 and 2—Basic Clock Pulse 1 and 2 (BCP1, BCP0):** These bits specify the number of basic clock periods in a 1-bit transfer interval on the Smart Card interface. | Bit 3 | Bit 2 | | | |-------|-------|-------------------|-----------------| | BCP1 | BCP0 | Description | | | 0 | 1 | 32 clock periods | (Initial value) | | | 0 | 64 clock periods | | | 1 | 1 | 372 clock periods | | | | 0 | 256 clock periods | | **Bits 5, 4, 1, and 0:** Operate in the same way as for the normal SCI. For details, see section 13.2.5, Serial Mode Register (SMR). ## 14.2.4 Serial Control Register (SCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|-----|-----|-----|-----|------|------|------|------| | | | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | | Initial va | lue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W In smart card interface mode, the function of bits 1 and 0 of SCR changes when bit 7 of the serial mode register (SMR) is set to 1. Bits 7 to 2—Operate in the same way as for the normal SCI. For details, see section 13.2.6, Serial Control Register (SCR). Bits 1 and 0—Clock Enable 1 and 0 (CKE1, CKE0): These bits are used to select the SCI clock source and enable or disable clock output from the SCK pin. In smart card interface mode, in addition to the normal switching between clock output enabling and disabling, the clock output can be specified as to be fixed high or low. | SCMR | SMR | SMR SCR Setting | | SCK Pin Function | | | |------|---------|-----------------|------|----------------------------------------------------|--|--| | SMIF | C/A, GM | CKE1 | CKE0 | SCR PIN FUNCTION | | | | 0 | | 11 | | See the SCI | | | | 1 | 0 | 0 | 0 | Operates as port I/O pin | | | | 1 | 0 | 0 | 1 | Outputs clock as SCK output pin | | | | 1 | 1 | 0 | 0 | Operates as SCK output pin, with output fixed low | | | | 1 | 1 | 0 | 1 | Outputs clock as SCK output pin | | | | 1 | 1 | 1 | 0 | Operates as SCK output pin, with output fixed high | | | | 1 | 1 | 1 | 1 | Outputs clock as SCK output pin | | | # 14.3 Operation #### 14.3.1 Overview The main functions of the Smart Card interface are as follows. - One frame consists of 8-bit data plus a parity bit. - In transmission, a guard time of at least 2 etu (Elementary Time Unit: the time for transfer of 1 bit) is left between the end of the parity bit and the start of the next frame. - If a parity error is detected during reception, a low error signal level is output for one etu period, 10.5 etu after the start bit. - If the error signal is sampled during transmission, the same data is transmitted automatically after the elapse of 2 etu or longer. (except in block transfer mode) - Only asynchronous communication is supported; there is no clocked synchronous communication function. #### 14.3.2 Pin Connections Figure 14.2 shows a schematic diagram of Smart Card interface related pin connections. In communication with an IC card, since both transmission and reception are carried out on a single data transmission line, the TxD pin and RxD pin should be connected with the LSI pin. The data transmission line should be pulled up to the $V_{\rm CC}$ power supply with a resistor. When the clock generated on the Smart Card interface is used by an IC card, the SCK pin output is input to the CLK pin of the IC card. No connection is needed if the IC card uses an internal clock. LSI port output is used as the reset signal. Other pins must normally be connected to the power supply or ground. Figure 14.2 Schematic Diagram of Smart Card Interface Pin Connections Note: If an IC card is not connected, and the TE and RE bits are both set to 1, closed transmission/reception is possible, enabling self-diagnosis to be carried out. #### 14.3.3 Data Format #### (1) Normal Transfer Mode Figure 14.3 shows the normal Smart Card interface data format. In reception in this mode, a parity check is carried out on each frame, and if an error is detected an error signal is sent back to the transmitting end, and retransmission of the data is requested. If an error signal is sampled during transmission, the same data is retransmitted. Figure 14.3 Normal Smart Card Interface Data Format The operation sequence is as follows. - [1] When the data line is not in use it is in the high-impedance state, and is fixed high with a pull-up resistor. - [2] The transmitting station starts transfer of one frame of data. The data frame starts with a start bit (Ds, low-level), followed by 8 data bits (D0 to D7) and a parity bit (Dp). - [3] With the Smart Card interface, the data line then returns to the high-impedance state. The data line is pulled high with a pull-up resistor. - [4] The receiving station carries out a parity check. If there is no parity error and the data is received normally, the receiving station waits for reception of the next data. If a parity error occurs, however, the receiving station outputs an error signal (DE, low-level) to request retransmission of the data. After outputting the error signal for the prescribed length of time, the receiving station places the signal line in the high-impedance state again. The signal line is pulled high again by a pull-up resistor. [5] If the transmitting station does not receive an error signal, it proceeds to transmit the next data frame. If it does receive an error signal, however, it returns to step [2] and retransmits the erroneous data. #### (2) Block Transfer Mode The operation sequence in block transfer mode is as follows. - [1] When the data line in not in use it is in the high-impedance state, and is fixed high with a pull-up resistor. - [2] The transmitting station starts transfer of one frame of data. The data frame starts with a start bit (Ds, low-level), followed by 8 data bits (D0 to D7) and a parity bit (Dp). - [3] With the Smart Card interface, the data line then returns to the high-impedance state. The data line is pulled high with a pull-up resistor. - [4] After reception, a parity error check is carried out, but an error signal is not output even if an error has occurred. When an error occurs reception cannot be continued, so the error flag should be cleared to 0 before the parity bit of the next frame is received. - [5] The transmitting station proceeds to transmit the next data frame. #### 14.3.4 Register Settings Table 14.3 shows a bit map of the registers used by the smart card interface. Bits indicated as 0 or 1 must be set to the value shown. The setting of other bits is described below. **Table 14.3 Smart Card Interface Register Settings** | | Bit | | | | | | | | |----------|-------|-------|-------|-------|-------|-------|-------|-------| | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | SMR | GM | BLK | 1 | O/E | BCP1 | BCP0 | CKS1 | CKS0 | | BRR | BRR7 | BRR6 | BRR5 | BRR4 | BRR3 | BRR2 | BRR1 | BRR0 | | SCR | TIE | RIE | TE | RE | 0 | 0 | CKE1* | CKE0 | | TDR | TDR7 | TDR6 | TDR5 | TDR4 | TDR3 | TDR2 | TDR1 | TDR0 | | SSR | TDRE | RDRF | ORER | ERS | PER | TEND | 0 | 0 | | RDR | RDR7 | RDR6 | RDR5 | RDR4 | RDR3 | RDR2 | RDR1 | RDR0 | | SCMR | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | Notes: —: Unused bit. **SMR Setting:** The GM bit is cleared to 0 in normal smart card interface mode, and set to 1 in GSM mode. The $O/\overline{E}$ bit is cleared to 0 if the IC card is of the direct convention type, and set to 1 if of the inverse convention type. Bits CKS1 and CKS0 select the clock source of the on-chip baud rate generator. Bits BCP1 and BCP0 select the number of basic clock periods in a 1-bit transfer interval. For details, see section 14.3.5, Clock. The BLK bit is cleared to 0 in normal smart card interface mode, and set to 1 in block transfer mode. **BRR Setting:** BRR is used to set the bit rate. See section 14.3.5, Clock, for the method of calculating the value to be set. **SCR Setting:** The function of the TIE, RIE, TE, and RE bits is the same as for the normal SCI. For details, see section 13, Serial Communication Interface (SCI). Bits CKE1 and CKE0 specify the clock output. When the GM bit in SMR is cleared to 0, set these bits to B'00 if a clock is not to be output, or to B'01 if a clock is to be output. When the GM bit in SMR is set to 1, clock output is performed. The clock output can also be fixed high or low. <sup>\*:</sup> The CKE1 bit must be cleared to 0 when the GM bit in SMR is cleared to 0. **Smart Card Mode Register (SCMR) Setting:** The SDIR bit is cleared to 0 if the IC card is of the direct convention type, and set to 1 if of the inverse convention type. The SINV bit is cleared to 0 if the IC card is of the direct convention type, and set to 1 if of the inverse convention type. The SMIF bit is set to 1 in the case of the Smart Card interface. Examples of register settings and the waveform of the start character are shown below for the two types of IC card (direct convention and inverse convention). • Direct convention (SDIR = SINV = $O/\overline{E} = 0$ ) With the direct convention type, the logic 1 level corresponds to state Z and the logic 0 level to state A, and transfer is performed in LSB-first order. The start character data above is H'3B. The parity bit is 1 since even parity is stipulated for the Smart Card. • Inverse convention (SDIR = SINV = $O/\overline{E} = 1$ ) With the inverse convention type, the logic 1 level corresponds to state A and the logic 0 level to state Z, and transfer is performed in MSB-first order. The start character data above is H'3F. The parity bit is 0, corresponding to state Z, since even parity is stipulated for the Smart Card. With the H8S/2626 Group and H8S/2623 Group, inversion specified by the SINV bit applies only to the data bits, D7 to D0. For parity bit inversion, the $O/\overline{E}$ bit in SMR is set to odd parity mode (the same applies to both transmission and reception). #### 14.3.5 Clock Only an internal clock generated by the on-chip baud rate generator can be used as the transmit/receive clock for the smart card interface. The bit rate is set with BRR and the CKS1, CKS0, BCP1 and BCP0 bits in SMR. The formula for calculating the bit rate is as shown below. Table 14.5 shows some sample bit rates. If clock output is selected by setting CKE0 to 1, a clock is output from the SCK pin. The clock frequency is determined by the bit rate and the setting of bits BCP1 and BCP0. $$B = \frac{\phi}{S \times 2^{2n+1} \times (N+1)} \times 10^{6}$$ Where: $N = Value set in BRR (0 \le N \le 255)$ B = Bit rate (bit/s) $\phi$ = Operating frequency (MHz) n = See table 14.4 S = Number of internal clocks in 1-bit period, set by BCP1 and BCP0 Table 14.4 Correspondence between n and CKS1, CKS0 | n | CKS1 | CKS0 | |---|--------------|------| | 0 | 0 | 0 | | 1 | - | 1 | | 2 | 1 | 0 | | 3 | <del>-</del> | 1 | Table 14.5 Examples of Bit Rate B (bit/s) for Various BRR Settings (When n=0 and S=372) | φ ( | M | Hz) | |-----|---|-----| | Ψ1 | | , | | N | 10.00 | 10.714 | 13.00 | 14.285 | 16.00 | 18.00 | 20.00 | | |---|-------|--------|-------|--------|-------|-------|-------|--| | 0 | 13441 | 14400 | 17473 | 19200 | 21505 | 24194 | 26882 | | | 1 | 6720 | 7200 | 8737 | 9600 | 10753 | 12097 | 13441 | | | 2 | 4480 | 4800 | 5824 | 6400 | 7168 | 8065 | 8961 | | Note: Bit rates are rounded to the nearest whole number. The method of calculating the value to be set in the bit rate register (BRR) from the operating frequency and bit rate, on the other hand, is shown below. N is an integer, $0 \le N \le 255$ , and the smaller error is specified. $$N = \frac{\phi}{S \times 2^{2n+1} \times B} \times 10^6 - 1$$ Table 14.6 Examples of BRR Settings for Bit Rate B (bit/s) (When n = 0 and S = 372) | | | φ (MHz) | | | | | | | | | | | | | | | |-------|-----|---------|----|-------|-----|-------|----|-------|-----|-------|----|-------|----|-------|----|-------| | bit/s | 7.1 | 1424 | 10 | 0.00 | 10. | 7136 | 1: | 3.00 | 14. | 2848 | 16 | 6.00 | 18 | 3.00 | 20 | 0.00 | | | N | Error | 9600 | 0 | 0.00 | 1 | 30 | 1 | 25 | 1 | 8.99 | 1 | 0.00 | 1 | 12.01 | 2 | 15.99 | 2 | 6.60 | Table 14.7 Maximum Bit Rate at Various Frequencies (Smart Card Interface Mode) (when S = 372) | φ (MHz) | Maximum Bit Rate (bit/s) | N | n | |---------|--------------------------|---|---| | 7.1424 | 9600 | 0 | 0 | | 10.00 | 13441 | 0 | 0 | | 10.7136 | 14400 | 0 | 0 | | 13.00 | 17473 | 0 | 0 | | 14.2848 | 19200 | 0 | 0 | | 16.00 | 21505 | 0 | 0 | | 18.00 | 24194 | 0 | 0 | | 20.00 | 26882 | 0 | 0 | The bit rate error is given by the following formula: Error (%) = $$(\frac{\phi}{S \times 2^{2n+1} \times B \times (N+1)} \times 10^6 - 1) \times 100$$ #### **14.3.6** Data Transfer Operations **Initialization:** Before transmitting and receiving data, initialize the SCI as described below. Initialization is also necessary when switching from transmit mode to receive mode, or vice versa. - [1] Clear the TE and RE bits in SCR to 0. - [2] Clear the error flags ERS, PER, and ORER in SSR to 0. - [3] Set the GM, BLK, O/E, BCP1, BCP0, CKS1, CKS0 bits in SMR. Set the PE bit to 1. - [4] Set the SMIF, SDIR, and SINV bits in SCMR. When the SMIF bit is set to 1, the TxD and RxD pins are both switched from ports to SCI pins, and are placed in the high-impedance state. - [5] Set the value corresponding to the bit rate in BRR. - [6] Set the CKE0 and CKE1 bits in SCR. Clear the TIE, RIE, TE, RE, MPIE, and TEIE bits to 0. If the CKE0 bit is set to 1, the clock is output from the SCK pin. - [7] Wait at least one bit interval, then set the TIE, RIE, TE, and RE bits in SCR. Do not set the TE bit and RE bit at the same time, except for self-diagnosis. **Serial Data Transmission:** As data transmission in smart card mode involves error signal sampling and retransmission processing, the processing procedure is different from that for the normal SCI. Figure 14.4 shows a flowchart for transmitting, and figure 14.5 shows the relation between a transmit operation and the internal registers. - [1] Perform Smart Card interface mode initialization as described above in Initialization. - [2] Check that the ERS error flag in SSR is cleared to 0. - [3] Repeat steps [2] and [3] until it can be confirmed that the TEND flag in SSR is set to 1. - [4] Write the transmit data to TDR, clear the TDRE flag to 0, and perform the transmit operation. The TEND flag is cleared to 0. - [5] When transmitting data continuously, go back to step [2]. - [6] To end transmission, clear the TE bit to 0. With the above processing, interrupt servicing or data transfer by the DTC is possible. If transmission ends and the TEND flag is set to 1 while the TIE bit is set to 1 and interrupt requests are enabled, a transmit data empty interrupt (TXI) request will be generated. If an error occurs in transmission and the ERS flag is set to 1 while the RIE bit is set to 1 and interrupt requests are enabled, a transfer error interrupt (ERI) request will be generated. The timing for setting the TEND flag depends on the value of the GM bit in SMR. The TEND flag set timing is shown in figure 14.6. If the DTC is activated by a TXI request, the number of bytes set in the DTC can be transmitted automatically, including automatic retransmission. For details, see Interrupt Operation (Except Block Transfer Mode) and Data Transfer Operation by DTC below. Note: For block transfer mode, see section 13.3.2, Operation in Asynchronous Mode. Figure 14.4 Example of Transmission Processing Flow Figure 14.5 Relation between Transmit Operation and Internal Registers Figure 14.6 TEND Flag Generation Timing in Transmission Operation **Serial Data Reception (Except Block Transfer Mode):** Data reception in Smart Card mode uses the same processing procedure as for the normal SCI. Figure 14.7 shows an example of the transmission processing flow. - [1] Perform Smart Card interface mode initialization as described above in Initialization. - [2] Check that the ORER flag and PER flag in SSR are cleared to 0. If either is set, perform the appropriate receive error processing, then clear both the ORER and the PER flag to 0. - [3] Repeat steps [2] and [3] until it can be confirmed that the RDRF flag is set to 1. - [4] Read the receive data from RDR. - [5] When receiving data continuously, clear the RDRF flag to 0 and go back to step [2]. - [6] To end reception, clear the RE bit to 0. Figure 14.7 Example of Reception Processing Flow With the above processing, interrupt servicing or data transfer by the DTC is possible. If reception ends and the RDRF flag is set to 1 while the RIE bit is set to 1 and interrupt requests are enabled, a receive data full interrupt (RXI) request will be generated. If an error occurs in reception and either the ORER flag or the PER flag is set to 1, a transfer error interrupt (ERI) request will be generated. If the DTC is activated by an RXI request, the receive data in which the error occurred is skipped, and only the number of bytes of receive data set in the DTC are transferred. For details, see Interrupt Operation (Except Block Transfer Mode) and Data Transfer Operation by DTC below. If a parity error occurs during reception and the PER is set to 1, the received data is still transferred to RDR, and therefore this data can be read. Note: For block transfer mode, see section 13.3.2, Operation in Asynchronous Mode. **Mode Switching Operation:** When switching from receive mode to transmit mode, first confirm that the receive operation has been completed, then start from initialization, clearing RE bit to 0 and setting TE bit to 1. The RDRF flag or the PER and ORER flags can be used to check that the receive operation has been completed. When switching from transmit mode to receive mode, first confirm that the transmit operation has been completed, then start from initialization, clearing TE bit to 0 and setting RE bit to 1. The TEND flag can be used to check that the transmit operation has been completed. **Fixing Clock Output Level:** When the GM bit in SMR is set to 1, the clock output level can be fixed with bits CKE1 and CKE0 in SCR. At this time, the minimum clock pulse width can be made the specified width. Figure 14.8 shows the timing for fixing the clock output level. In this example, GSM is set to 1, CKE1 is cleared to 0, and the CKE0 bit is controlled. Figure 14.8 Timing for Fixing Clock Output Level **Interrupt Operation (Except Block Transfer Mode):** There are three interrupt sources in smart card interface mode: transmit data empty interrupt (TXI) requests, transfer error interrupt (ERI) requests, and receive data full interrupt (RXI) requests. The transmit end interrupt (TEI) request is not used in this mode. When the TEND flag in SSR is set to 1, a TXI interrupt request is generated. When the RDRF flag in SSR is set to 1, an RXI interrupt request is generated. When any of flags ORER, PER, and ERS in SSR is set to 1, an ERI interrupt request is generated. The relationship between the operating states and interrupt sources is shown in table 14.8. Note: For block transfer mode, see section 13.4, SCI Interrupts. **Table 14.8 Smart Card Mode Operating States and Interrupt Sources** | Operating | State | Flag | Enable Bit | Interrupt Source | DTC Activation | |------------------|------------------|-----------|------------|------------------|----------------| | Transmit<br>Mode | Normal operation | TEND | TIE | TXI | Possible | | | Error | ERS | RIE | ERI | Not possible | | Receive<br>Mode | Normal operation | RDRF | RIE | RXI | Possible | | | Error | PER, ORER | RIE | ERI | Not possible | **Data Transfer Operation by DTC:** In smart card mode, as with the normal SCI, transfer can be carried out using the DTC. In a transmit operation, the TDRE flag is also set to 1 at the same time as the TEND flag in SSR, and a TXI interrupt is generated. If the TXI request is designated beforehand as a DTC activation source, the DTC will be activated by the TXI request, and transfer of the transmit data will be carried out. The TDRE and TEND flags are automatically cleared to 0 when data transfer is performed by the DTC. In the event of an error, the SCI retransmits the same data automatically. During this period, TEND remains cleared to 0 and the DTC is not activated. Therefore, the SCI and DTC will automatically transmit the specified number of bytes, including retransmission in the event of an error. However, the ERS flag is not cleared automatically when an error occurs, and so the RIE bit should be set to 1 beforehand so that an ERI request will be generated in the event of an error, and the ERS flag will be cleared. When performing transfer using the DTC, it is essential to set and enable the DTC before carrying out SCI setting. For details of the DTC setting procedures, see section 8, Data Transfer Controller (DTC). In a receive operation, an RXI interrupt request is generated when the RDRF flag in SSR is set to 1. If the RXI request is designated beforehand as a DTC activation source, the DTC will be activated by the RXI request, and transfer of the receive data will be carried out. The RDRF flag is cleared to 0 automatically when data transfer is performed by the DTC. If an error occurs, an error flag is set but the RDRF flag is not. Consequently, the DTC is not activated, but instead, an ERI interrupt request is sent to the CPU. Therefore, the error flag should be cleared. For block transfer mode, see section 13.4, SCI Interrupts. #### 14.3.7 **Operation in GSM Mode** **Switching the Mode:** When switching between smart card interface mode and software standby mode, the following switching procedure should be followed in order to maintain the clock duty. - When changing from smart card interface mode to software standby mode - [1] Set the data register (DR) and data direction register (DDR) corresponding to the SCK pin to the value for the fixed output state in software standby mode. - [2] Write 0 to the TE bit and RE bit in the serial control register (SCR) to halt transmit/receive operation. At the same time, set the CKE1 bit to the value for the fixed output state in software standby mode. - [3] Write 0 to the CKE0 bit in SCR to halt the clock. - [4] Wait for one serial clock period. During this interval, clock output is fixed at the specified level, with the duty preserved. - [5] Make the transition to the software standby state. - When returning to smart card interface mode from software standby mode - [6] Exit the software standby state. - [7] Write 1 to the CKE0 bit in SCR and output the clock. Signal generation is started with the normal duty. Figure 14.9 Clock Halt and Restart Procedure **Powering On:** To secure the clock duty from power-on, the following switching procedure should be followed. - [1] The initial state is port input and high impedance. Use a pull-up resistor or pull-down resistor to fix the potential. - [2] Fix the SCK pin to the specified output level with the CKE1 bit in SCR. - [3] Set SMR and SCMR, and switch to smart card mode operation. - [4] Set the CKE0 bit in SCR to 1 to start clock output. #### 14.3.8 Operation in Block Transfer Mode Operation in block transfer mode is the same as in SCI asynchronous mode, except for the following points. For details, see section 13.3.2, Operation in Asynchronous Mode. #### (1) Data Format The data format is 8 bits with parity. There is no stop bit, but there is a 2-bit (1-bit or more in reception) error guard time. Also, except during transmission (with start bit, data bits, and parity bit), the transmission pins go to the high-impedance state, so the signal lines must be fixed high with a pull-up resistor. #### (2) Transmit/Receive Clock Only an internal clock generated by the on-chip baud rate generator can be used as the transmit/receive clock. The number of basic clock periods in a 1-bit transfer interval can be set to 32, 64, 372, or 256 with bits BCP1 and BCP0. For details, see section 14.3.5, Clock. #### (3) ERS (FER) Flag As with the normal Smart Card interface, the ERS flag indicates the error signal status, but since error signal transmission and reception is not performed, this flag is always cleared to 0. # 14.4 Usage Notes The following points should be noted when using the SCI as a Smart Card interface. Receive Data Sampling Timing and Reception Margin in Smart Card Interface Mode: In Smart Card interface mode, the SCI operates on a basic clock with a frequency of 32, 64, 372, or 256 times the transfer rate (as determined by bits BCP1 and BCP0). In reception, the SCI samples the falling edge of the start bit using the basic clock, and performs internal synchronization. Receive data is latched internally at the rising edge of the 16th, 32nd, 186th, or 128th pulse of the basic clock. Figure 14.10 shows the receive data sampling timing when using a clock of 372 times the transfer rate. Figure 14.10 Receive Data Sampling Timing in Smart Card Mode (Using Clock of 372 Times the Transfer Rate) Thus the reception margin in asynchronous mode is given by the following formula. Formula for reception margin in smart card interface mode $$M = \left| (0.5 - \frac{1}{2N}) - (L - 0.5) F - \frac{\left| D - 0.5 \right|}{N} (1 + F) \right| \times 100\%$$ Where M: Reception margin (%) N: Ratio of bit rate to clock (N = 32, 64, 372, and 256) D: Clock duty (D = 0 to 1.0) L: Frame length (L = 10) F: Absolute value of clock frequency deviation Assuming values of F = 0, D = 0.5 and N = 372 in the above formula, the reception margin formula is as follows. When D = 0.5 and F = 0, $$M = (0.5 - 1/2 \times 372) \times 100\%$$ = 49.866% **Retransfer Operations (Except Block Transfer Mode):** Retransfer operations are performed by the SCI in receive mode and transmit mode as described below. - Retransfer operation when SCI is in receive mode Figure 14.11 illustrates the retransfer operation when the SCI is in receive mode. - [1] If an error is found when the received parity bit is checked, the PER bit in SSR is automatically set to 1. If the RIE bit in SCR is enabled at this time, an ERI interrupt request is generated. The PER bit in SSR should be kept cleared to 0 until the next parity bit is sampled. - [2] The RDRF bit in SSR is not set for a frame in which an error has occurred. - [3] If no error is found when the received parity bit is checked, the PER bit in SSR is not set to 1. - [4] If no error is found when the received parity bit is checked, the receive operation is judged to have been completed normally, and the RDRF flag in SSR is automatically set to 1. If the RIE bit in SCR is enabled at this time, an RXI interrupt request is generated. If DTC data transfer by an RXI source is enabled, the contents of RDR can be read automatically. When the RDR data is read by the DTC, the RDRF flag is automatically cleared to 0. - [5] When a normal frame is received, the pin retains the high-impedance state at the timing for error signal transmission. Figure 14.11 Retransfer Operation in SCI Receive Mode - Retransfer operation when SCI is in transmit mode Figure 14.12 illustrates the retransfer operation when the SCI is in transmit mode. - [6] If an error signal is sent back from the receiving end after transmission of one frame is completed, the ERS bit in SSR is set to 1. If the RIE bit in SCR is enabled at this time, an ERI interrupt request is generated. The ERS bit in SSR should be kept cleared to 0 until the next parity bit is sampled. - [7] The TEND bit in SSR is not set for a frame for which an error signal indicating an abnormality is received. - [8] If an error signal is not sent back from the receiving end, the ERS bit in SSR is not set. - [9] If an error signal is not sent back from the receiving end, transmission of one frame, including a retransfer, is judged to have been completed, and the TEND bit in SSR is set to 1. If the TIE bit in SCR is enabled at this time, a TXI interrupt request is generated. - If data transfer by the DTC by means of the TXI source is enabled, the next data can be written to TDR automatically. When data is written to TDR by the DTC, the TDRE bit is automatically cleared to 0. Figure 14.12 Retransfer Operation in SCI Transmit Mode # Section 15 Controller Area Network (HCAN) #### 15.1 Overview The HCAN is a module for controlling a controller area network (CAN) for realtime communication in vehicular and industrial equipment systems, etc. The H8S/2626 Group and H8S/2623 Group have a single-channel on-chip HCAN module. Reference: BOSCH CAN Specification Version 2.0 1991, Robert Bosch GmbH #### 15.1.1 Features - CAN version: Bosch 2.0B active compatible - Communication systems: NRZ (Non-Return to Zero) system (with bit-stuffing function) Broadcast communication system - Transmission path: Bidirectional 2-wire serial communication - Communication speed: Max. 1 Mbps - Data length: 0 to 8 bytes - Number of channels: 1 - Data buffers: 16 (one receive-only buffer and 15 buffers settable for transmission/reception) - Data transmission: Choice of two methods: - Mailbox (buffer) number order (low-to-high) - Message priority (identifier) high-to-low order - Data reception: Two methods: - Message identifier match (transmit/receive-setting buffers) - Reception with message identifier masked (receive-only) - CPU interrupts: Five interrupt vectors: - Error interrupt - Reset processing interrupt - Message reception interrupt (mailboxes 1 to 15) - Message reception interrupt (mailbox 0) - Message transmission interrupt - HCAN operating modes: Support for various modes: - Hardware reset - Software reset - Normal status (error-active, error-passive) - Bus off status - HCAN configuration mode - HCAN sleep mode - HCAN halt mode - Other features: DTC can be activated by message reception mailbox (HCAN mailbox 0 only) #### 15.1.2 Block Diagram Figure 15.1 shows a block diagram of the HCAN. Figure 15.1 HCAN Block Diagram **Message Buffer Interface (MBI):** The MBI, consisting of mailboxes and a local acceptance filter mask (LAFM), stores CAN transmit/receive messages (identifiers, data, etc.) Transmit messages are written by the CPU. For receive messages, the data received by the CDLC is stored automatically. **Microprocessor Interface (MPI):** The MPI, consisting of a bus interface, control register, status register, etc., controls HCAN internal data, statuses, and so forth. **CAN Data Link Controller (CDLC):** The CDLC performs transmission and reception of messages conforming to the Bosch CAN Ver. 2.0B active standard (data frames, remote frames, error frames, overload frames, inter-frame spacing), as well as CRC checking, bus arbitration, and other functions. ## 15.1.3 Pin Configuration Table 15.1 shows the HCAN's pins. When using HCAN pins, settings must be made in the HCAN configuration mode (during initialization: MCR0 = 1 and GSR3 = 1). Table 15.1 HCAN Pins | Name | Abbreviation | Input/Output | Function | |------------------------|--------------|--------------|--------------------------| | HCAN transmit data pin | HTxD | Output | CAN bus transmission pin | | HCAN receive data pin | HRxD | Input | CAN bus reception pin | A bus driver is necessary between the pins and the CAN bus. A Philips PCA82C250 compatible model is recommended. # 15.1.4 Register Configuration Table 15.2 lists the HCAN's registers. **Table 15.2 HCAN Registers** | Name | Abbreviation | R/W | Initial Value | Address* | Access Size | |---------------------------------|--------------|-----|---------------|----------|----------------| | Master control register | MCR | R/W | H'01 | H'F800 | 8 bits 16 bits | | General status register | GSR | R/W | H'0C | H'F801 | 8 bits | | Bit configuration register | BCR | R/W | H'0000 | H'F802 | 8/16 bits | | Mailbox configuration register | MBCR | R/W | H'0100 | H'F804 | 8/16 bits | | Transmit wait register | TXPR | R/W | H'0000 | H'F806 | 8/16 bits | | Transmit wait cancel register | TXCR | R/W | H'0000 | H'F808 | 8/16 bits | | Transmit acknowledge register | TXACK | R/W | H'0000 | H'F80A | 8/16 bits | | Abort acknowledge register | ABACK | R/W | H'0000 | H'F80C | 8/16 bits | | Receive complete register | RXPR | R/W | H'0000 | H'F80E | 8/16 bits | | Remote request register | RFPR | R/W | H'0000 | H'F810 | 8/16 bits | | Interrupt register | IRR | R/W | H'0100 | H'F812 | 8/16 bits | | Mailbox interrupt mask register | MBIMR | R/W | H'FFFF | H'F814 | 8/16 bits | | Interrupt mask register | IMR | R/W | H'FEFF | H'F816 | 8/16 bits | | Receive error counter | REC | R | H'00 | H'F818 | 8 bits 16 bits | | Transmit error counter | TEC | R | H'00 | H'F819 | 8 bits | | Unread message status register | UMSR | R/W | H'0000 | H'F81A | 8/16 bits | | Local acceptance filter mask L | LAFML | R/W | H'0000 | H'F81C | 8/16 bits | | Local acceptance filter mask H | LAFMH | R/W | H'0000 | H'F81E | 8/16 bits | | Name | Abbreviation | R/W | Initial Value | Address* | Access Size | |--------------------------------|--------------|-----|---------------|----------|-------------| | Message control 0 [1:8] | MC0 [1:8] | R/W | Undefined | H'F820 | 8/16 bits | | Message control 1 [1:8] | MC1 [1:8] | R/W | Undefined | H'F828 | 8/16 bits | | Message control 2 [1:8] | MC2 [1:8] | R/W | Undefined | H'F830 | 8/16 bits | | Message control 3 [1:8] | MC3 [1:8] | R/W | Undefined | H'F838 | 8/16 bits | | Message control 4 [1:8] | MC4 [1:8] | R/W | Undefined | H'F840 | 8/16 bits | | Message control 5 [1:8] | MC5 [1:8] | R/W | Undefined | H'F848 | 8/16 bits | | Message control 6 [1:8] | MC6 [1:8] | R/W | Undefined | H'F850 | 8/16 bits | | Message control 7 [1:8] | MC7 [1:8] | R/W | Undefined | H'F858 | 8/16 bits | | Message control 8 [1:8] | MC8 [1:8] | R/W | Undefined | H'F860 | 8/16 bits | | Message control 9 [1:8] | MC9 [1:8] | R/W | Undefined | H'F868 | 8/16 bits | | Message control 10 [1:8] | MC10 [1:8] | R/W | Undefined | H'F870 | 8/16 bits | | Message control 11 [1:8] | MC11 [1:8] | R/W | Undefined | H'F878 | 8/16 bits | | Message control 12 [1:8] | MC12 [1:8] | R/W | Undefined | H'F880 | 8/16 bits | | Message control 13 [1:8] | MC13 [1:8] | R/W | Undefined | H'F888 | 8/16 bits | | Message control 14 [1:8] | MC14 [1:8] | R/W | Undefined | H'F890 | 8/16 bits | | Message control 15 [1:8] | MC15 [1:8] | R/W | Undefined | H'F898 | 8/16 bits | | Message data 0 [1:8] | MD0 [1:8] | R/W | Undefined | H'F8B0 | 8/16 bits | | Message data 1 [1:8] | MD1 [1:8] | R/W | Undefined | H'F8B8 | 8/16 bits | | Message data 2 [1:8] | MD2 [1:8] | R/W | Undefined | H'F8C0 | 8/16 bits | | Message data 3 [1:8] | MD3 [1:8] | R/W | Undefined | H'F8C8 | 8/16 bits | | Message data 4 [1:8] | MD4 [1:8] | R/W | Undefined | H'F8D0 | 8/16 bits | | Message data 5 [1:8] | MD5 [1:8] | R/W | Undefined | H'F8D8 | 8/16 bits | | Message data 6 [1:8] | MD6 [1:8] | R/W | Undefined | H'F8E0 | 8/16 bits | | Message data 7 [1:8] | MD7 [1:8] | R/W | Undefined | H'F8E8 | 8/16 bits | | Message data 8 [1:8] | MD8 [1:8] | R/W | Undefined | H'F8F0 | 8/16 bits | | Message data 9 [1:8] | MD9 [1:8] | R/W | Undefined | H'F8F8 | 8/16 bits | | Message data 10 [1:8] | MD10 [1:8] | R/W | Undefined | H'F900 | 8/16 bits | | Message data 11 [1:8] | MD11 [1:8] | R/W | Undefined | H'F908 | 8/16 bits | | Message data 12 [1:8] | MD12 [1:8] | R/W | Undefined | H'F910 | 8/16 bits | | Message data 13 [1:8] | MD13 [1:8] | R/W | Undefined | H'F918 | 8/16 bits | | Message data 14 [1:8] | MD14 [1:8] | R/W | Undefined | H'F920 | 8/16 bits | | Message data 15 [1:8] | MD15 [1:8] | R/W | Undefined | H'F928 | 8/16 bits | | Module stop control register C | MSTPCRC | R/W | H'FF | H'FDEA | 8/16 bits | Note: \* Lower 16 bits of the address. # 15.2 Register Descriptions ## 15.2.1 Master Control Register (MCR) The master control register (MCR) is an 8-bit readable/writable register that controls the CAN interface. #### MCR | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------|---|------|---|---|------|------|------| | | MCR7 | _ | MCR5 | _ | | MCR2 | MCR1 | MCR0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | R/W: | R/W | R | R/W | R | R | R/W | R/W | R/W | **Bit 7—HCAN Sleep Mode Release (MCR7):** Enables or disables HCAN sleep mode release by bus operation. #### Bit 7 | MCR7 | Description | | |------|-------------------------------------------------------|-----------------| | 0 | HCAN sleep mode release by CAN bus operation disabled | (Initial value) | | 1 | HCAN sleep mode release by CAN bus operation enabled | | **Bit 6—Reserved:** This bit always reads 0. The write value should always be 0. Bit 5—HCAN Sleep Mode (MCR5): Enables or disables HCAN sleep mode transition. #### Bit 5 | MCR5 | Description | | |------|---------------------------------------|-----------------| | 0 | HCAN sleep mode released | (Initial value) | | 1 | Transition to HCAN sleep mode enabled | | # **Bit 2—Message Transmission Method (MCR2):** Selects the transmission method for transmit messages. #### Bit 2 | MCR2 | Description | | |------|------------------------------------------------------------------------------------|-----------------| | 0 | Transmission order determined by message identifier priority | (Initial value) | | 1 | Transmission order determined by mailbox (buffer) number priority (TXPR1 > TXPR15) | | ## Bit 1—Halt Request (MCR1): Controls halting of the HCAN module. #### Bit 1 | MCR1 | Description | | |------|-----------------------------------|-----------------| | 0 | HCAN normal operating mode | (Initial value) | | 1 | HCAN halt mode transition request | | # Bit 0—Reset Request (MCR0): Controls resetting of the HCAN module. #### Bit 0 | MCR0 | Description | | |------|-----------------------------------------------|-----------------| | 0 | Normal operating mode (MCR0 = 0 and GSR3 = 0) | | | | [Setting condition] | | | | When 0 is written after an HCAN reset | | | 1 | HCAN reset mode transition request | (Initial value) | In order for GSR3 to change from 1 to 0 after 0 is written to MCR0, time is required before the HCAN is internally reset. There is consequently a delay before GSR3 is cleared to 0 after MCR0 is cleared to 0. ## 15.2.2 General Status Register (GSR) The general status register (GSR) is an 8-bit readable register that indicates the status of the CAN bus. | GSR | | | | | | | | | |----------------|---|---|---|---|------|------|------|------| | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | GSR3 | GSR2 | GSR1 | GSR0 | | Initial value: | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | **Bits 7 to 4—Reserved:** These bits always read 0. **Bit 3—Reset Status Bit (GSR3):** Indicates whether the HCAN module is in the normal operating state or the reset state. Writes are invalid. Bit 3 | GSR3 | <br>Description | | |------|--------------------------------|-----------------| | 0 | Normal operating state | | | | [Setting condition] | | | | After an HCAN internal reset | | | 1 | Configuration mode | | | | [Reset condition] | | | | MCR0 reset mode and sleep mode | (Initial value) | **Bit 2—Message Transmission Status Flag (GSR2):** Flag that indicates whether the module is currently in the message transmission period. The "message transmission period" is the period from the start of message transmission (SOF) until the end of a 3-bit intermission interval after EOF (End of Frame). Writes are invalid. Bit 2 | GSR2 | Description | | |------|-----------------------------|-----------------| | 0 | Message transmission period | | | 1 | [Reset Condition] | | | | Idle period | (Initial value) | Bit 1—Transmit/Receive Warning Flag (GSR1): Flag that indicates an error warning. Writes are invalid. Bit 1 | GSR1 | Description | | |------|-----------------------------------------|-----------------| | 0 | [Reset condition] | | | | When TEC < 96 and REC < 96 or TEC ≥ 256 | (Initial value) | | 1 | When TEC ≥ 96 or REC ≥ 96 | | Bit 0—Bus Off Flag (GSR0): Flag that indicates the bus off state. Writes are invalid. Bit 0 | GSR0 | Description | | |------|--------------------------------|-----------------| | 0 | [Reset condition] | | | | Recovery from bus off state | (Initial value) | | 1 | When TEC ≥ 256 (bus off state) | | # 15.2.3 Bit Configuration Register (BCR) The bit configuration register (BCR) is a 16-bit readable/writable register that is used to set CAN bit timing parameters and the baud rate prescaler. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |----------------|-------|-------|-------|-------|-------|-------|------|------| | | BCR7 | BCR6 | BCR5 | BCR4 | BCR3 | BCR2 | BCR1 | BCR0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | BCR15 | BCR14 | BCR13 | BCR12 | BCR11 | BCR10 | BCR9 | BCR8 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W **Bits 15 and 14—Resynchronization Jump Width (SJW):** These bits set the bit synchronization range. | Bit 15 | Bit 14 | | | |--------|--------|--------------------------------------------|-----------------| | BCR7 | BCR6 | <br>Description | | | 0 | 0 | Bit synchronization width = 1 time quantum | (Initial value) | | | 1 | Bit synchronization width = 2 time quanta | | | 1 | 0 | Bit synchronization width = 3 time quanta | | | | 1 | Bit synchronization width = 4 time quanta | | Bits 13 to 8—Baud Rate Prescaler (BRP): These bits are used to set the CAN bus baud rate. | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | |--------|--------|--------|--------|-------|-------|--------------------|-----------------| | BCR5 | BCR4 | BCR3 | BCR2 | BCR1 | BCR0 | Description | | | 0 | 0 | 0 | 0 | 0 | 0 | 2 × system clock | (Initial value) | | 0 | 0 | 0 | 0 | 0 | 1 | 4 × system clock | | | 0 | 0 | 0 | 0 | 1 | 0 | 6 × system clock | | | • | | | | | | | | | | | | | | | • | | | • | | | | • | | • | | | 1 | 1 | 1 | 1 | 1 | 1 | 128 × system clock | | Bit 7—Bit Sample Point (BSP): Sets the point at which data is sampled. #### Bit 7 | BCR15 | Description | | |-------|-----------------------------------------------------------------------------|-----------------| | 0 | Bit sampling at one point (end of time segment 1 (TSEG1)) | (Initial value) | | 1 | Bit sampling at three points (end of TSEG1 and preceding and follo quantum) | owing time | Bits 6 to 4—Time Segment 2 (TSEG2): These bits are used to set the segment for correcting 1bit time error. A value from 2 to 8 can be set. | Bit 5 | Bit 4 | | | |-------|-----------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BCR13 | BCR12 | Description | | | 0 | 0 | Setting prohibited | (Initial value) | | | 1 | TSEG2 = 2 time quanta | | | 1 | 0 | TSEG2 = 3 time quanta | | | | 1 | TSEG2 = 4 time quanta | | | 0 | 0 | TSEG2 = 5 time quanta | | | | 1 | TSEG2 = 6 time quanta | | | 1 | 0 | TSEG2 = 7 time quanta | | | | 1 | TSEG2 = 8 time quanta | | | | BCR13<br>0<br>1 | BCR13 BCR12 0 0 1 1 0 1 0 1 0 1 | BCR13 BCR12 Description 0 0 Setting prohibited 1 TSEG2 = 2 time quanta 1 0 TSEG2 = 3 time quanta 1 TSEG2 = 4 time quanta 0 TSEG2 = 5 time quanta 1 TSEG2 = 6 time quanta 1 TSEG2 = 7 time quanta | Bits 3 to 0—Time Segment 1 (TSEG1): These bits are used to set the segment for absorbing output buffer, CAN bus, and input buffer delay. A value from 1 to 16 can be set. | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | |-------|-------|-------|-------|------------------------|-----------------| | BCR11 | BCR10 | BCR9 | BCR8 | Description | | | 0 | 0 | 0 | 0 | Setting prohibited | (Initial value) | | 0 | 0 | 0 | 1 | Setting prohibited | | | 0 | 0 | 1 | 0 | Setting prohibited | | | 0 | 0 | 1 | 1 | TSEG1 = 4 time quanta | | | 0 | 1 | 0 | 0 | TSEG1 = 5 time quanta | | | | • | | | | | | • | • | | • | • | | | | • | | • | • | | | 1 | 1 | 1 | 1 | TSEG1 = 16 time quanta | | ## 15.2.4 Mailbox Configuration Register (MBCR) The mailbox configuration register (MBCR) is a 16-bit readable/writable register that is used to set mailbox (buffer) transmission/reception. | MBCR | | | | | | | | | |----------------|--------|--------|--------|--------|--------|--------|-------|-------| | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | MBCR7 | MBCR6 | MBCR5 | MBCR4 | MBCR3 | MBCR2 | MBCR1 | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | R/W: | R/W R | | | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | MBCR15 | MBCR14 | MBCR13 | MBCR12 | MBCR11 | MBCR10 | MBCR9 | MBCR8 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W Bits 15 to 9 and 7 to 0—Mailbox Setting Register (MBCR7 to MBCR1, MBCR15 to MBCR8): These bits set the polarity of the corresponding mailboxes. #### Bit x | MBCRx | Description | | |-------|-----------------------------------------------|-----------------| | 0 | Corresponding mailbox is set for transmission | (Initial value) | | 1 | Corresponding mailbox is set for reception | | ## 15.2.5 Transmit Wait Register (TXPR) The transmit wait register (TXPR) is a 16-bit readable/writable register that is used to set a transmit wait after a transmit message is stored in a mailbox (buffer) (CAN bus arbitration wait). | IXPR | | | | | | | | | |----------------|--------|--------|--------|--------|--------|--------|-------|-------| | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | TXPR7 | TXPR6 | TXPR5 | TXPR4 | TXPR3 | TXPR2 | TXPR1 | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W R | | | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | TXPR15 | TXPR14 | TXPR13 | TXPR12 | TXPR11 | TXPR10 | TXPR9 | TXPR8 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W Bits 15 to 9 and 7 to 0—Transmit Wait Register (TXPR7 to TXPR1, TXPR15 to TXPR8): These bits set a transmit wait for the corresponding mailboxes. #### Bit x | TXPRx | Description | | | | | | |-------|-------------------------------------------------------------------------------|-----------------|--|--|--|--| | 0 | Transmit message idle state in corresponding mailbox | (Initial value) | | | | | | | [Clearing condition] | | | | | | | | Message transmission completion and cancellation completion | | | | | | | 1 | Transmit message transmit wait in corresponding mailbox (CAN bus arbitration) | | | | | | #### 15.2.6 Transmit Wait Cancel Register (TXCR) The transmit wait cancel register (TXCR) is a 16-bit readable/writable register that controls cancellation of transmit wait messages in mailboxes (buffers). | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TXCR7 | TXCR6 | TXCR5 | TXCR4 | TXCR3 | TXCR2 | TXCR1 | _ | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W R | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | TXCR15 | TXCR14 | TXCR13 | TXCR12 | TXCR11 | TXCR10 | TXCR9 | TXCR8 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | | TXCR7 0 R/W 7 TXCR15 | TXCR7 TXCR6 0 0 R/W R/W 7 6 TXCR15 TXCR14 0 0 | TXCR7 TXCR6 TXCR5 0 0 0 R/W R/W R/W 7 6 5 TXCR15 TXCR14 TXCR13 0 0 0 | TXCR7 TXCR6 TXCR5 TXCR4 0 0 0 0 R/W R/W R/W R/W 7 6 5 4 TXCR15 TXCR14 TXCR13 TXCR12 0 0 0 0 | TXCR7 TXCR6 TXCR5 TXCR4 TXCR3 0 0 0 0 0 R/W R/W R/W R/W R/W 7 6 5 4 3 TXCR15 TXCR14 TXCR13 TXCR12 TXCR11 0 0 0 0 0 | TXCR7 TXCR6 TXCR5 TXCR4 TXCR3 TXCR2 0 0 0 0 0 0 R/W R/W R/W R/W R/W R/W 7 6 5 4 3 2 TXCR15 TXCR14 TXCR13 TXCR12 TXCR11 TXCR10 0 0 0 0 0 0 | TXCR7 TXCR6 TXCR5 TXCR4 TXCR3 TXCR2 TXCR1 0 0 0 0 0 0 0 0 R/W R/W R/W R/W R/W R/W R/W 7 6 5 4 3 2 1 TXCR15 TXCR14 TXCR13 TXCR12 TXCR11 TXCR10 TXCR9 0 0 0 0 0 0 0 | Bits 15 to 9 and 7 to 0—Transmit Wait Cancel Register (TXCR7 to TXCR1, TXCR15 to TXCR8): These bits control cancellation of transmit wait messages in the corresponding HCAN mailboxes. ### Bit x | TXCRx | Description | |-------|--------------------------------------------------------------------------| | 0 | Transmit message cancellation idle state in corresponding mailbox | | | (Initial value) | | | [Clearing condition] | | | Completion of TXPR clearing (when transmit message is canceled normally) | | 1 | TXPR cleared for corresponding mailbox (transmit message cancellation) | #### 15.2.7 Transmit Acknowledge Register (TXACK) **TXACK** The transmit acknowledge register (TXACK) is a 16-bit readable/writable register containing status flags that indicate normal transmission of mailbox (buffer) transmit messages. | 17071011 | | | | | | | | | |----------------|---------|---------|---------|---------|---------|---------|--------|--------| | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | TXACK7 | TXACK6 | TXACK5 | TXACK4 | TXACK3 | TXACK2 | TXACK1 | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/(W)* R | | | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | TXACK15 | TXACK14 | TXACK13 | TXACK12 | TXACK11 | TXACK10 | TXACK9 | TXACK8 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/(W)* | | | | | | | | | | Note: \* Can only be written with 1 for flag clearing. Bits 15 to 9 and 7 to 0—Transmit Acknowledge Register (TXACK7 to TXACK1, TXACK15 to TXACK8): These bits indicate that a transmit message in the corresponding HCAN mailbox has been transmitted normally. Bit x | TXACKx | | | |--------|--------------------------------------------------------------|-----------------| | 0 | [Clearing condition] | | | | Writing 1 | (Initial value) | | 1 | Completion of message transmission for corresponding mailbox | | #### 15.2.8 Abort Acknowledge Register (ABACK) The abort acknowledge register (ABACK) is a 16-bit readable/writable register containing status flags that indicate normal cancellation (aborting) of a mailbox (buffer) transmit messages. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------|--------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ABACK7 | ABACK6 | ABACK5 | ABACK4 | ABACK3 | ABACK2 | ABACK1 | _ | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/(W)* R | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ABACK15 | ABACK14 | ABACK13 | ABACK12 | ABACK11 | ABACK10 | ABACK9 | ABACK8 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/(W)* | | ABACK7<br>0<br>R/(W)*<br>7<br>ABACK15<br>0 | ABACK7 ABACK6 0 0 R/(W)* R/(W)* 7 6 ABACK15 ABACK14 0 0 | ABACK7 ABACK6 ABACK5 0 0 0 0 R/(W)* R/(W)* R/(W)* 7 6 5 ABACK15 ABACK14 ABACK13 0 0 0 | ABACK7 ABACK6 ABACK5 ABACK4 0 0 0 0 0 R/(W)* R/(W)* R/(W)* R/(W)* 7 6 5 4 ABACK15 ABACK14 ABACK13 ABACK12 0 0 0 0 | ABACK7 ABACK6 ABACK5 ABACK4 ABACK3 0 0 0 0 0 R/(W)* R/(W)* R/(W)* R/(W)* R/(W)* 7 6 5 4 3 ABACK15 ABACK14 ABACK13 ABACK12 ABACK11 0 0 0 0 0 | ABACK7 ABACK6 ABACK5 ABACK4 ABACK3 ABACK2 0 0 0 0 0 0 R/(W)* R/(W)* R/(W)* R/(W)* R/(W)* R/(W)* 7 6 5 4 3 2 ABACK15 ABACK14 ABACK13 ABACK12 ABACK11 ABACK10 0 0 0 0 0 0 | ABACK7 ABACK6 ABACK5 ABACK4 ABACK3 ABACK2 ABACK1 0 0 0 0 0 0 0 R/(W)* R/(W)* R/(W)* R/(W)* R/(W)* R/(W)* R/(W)* 7 6 5 4 3 2 1 ABACK15 ABACK14 ABACK13 ABACK12 ABACK11 ABACK10 ABACK9 0 0 0 0 0 0 0 | Note: \* Can only be written with 1 for flag clearing. Bits 15 to 9 and 7 to 0—Abort Acknowledge Register (ABACK7 to ABACK1, ABACK15 to ABACK8): These bits indicate that a transmit message in the corresponding mailbox has been canceled (aborted) normally. Bit x | ABACKx | Description | | |--------|-----------------------------------------------------------------------|-----------------| | 0 | [Clearing condition] | | | | Writing 1 | (Initial value) | | 1 | Completion of transmit message cancellation for corresponding mailbox | | #### 15.2.9 Receive Complete Register (RXPR) The receive complete register (RXPR) is a 16-bit readable/writable register containing status flags that indicate normal reception of messages (data frame or remote frame) in mailboxes (buffers). In the case of remote frame reception, the corresponding remote request register (RFPR) is also set simultaneously. | RXPR | | | | | | | | | |----------------|--------|--------|--------|--------|--------|--------|--------|--------| | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | RXPR7 | RXPR6 | RXPR5 | RXPR4 | RXPR3 | RXPR2 | RXPR1 | RXPR0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/(W)* | | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RXPR15 | RXPR14 | RXPR13 | RXPR12 | RXPR11 | RXPR10 | RXPR9 | RXPR8 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/(W)* Note: \* Can only be written with 1 for flag clearing. Bits 15 to 0—Receive Complete Register (RXPR7 to RXPR0, RXPR15 to RXPR8): These bits indicate that a receive message has been received normally in the corresponding mailbox. Bit x | RXPRx | Description | | |-------|------------------------------------------------------------------|-----------------------| | 0 | [Clearing condition] | | | | Writing 1 | (Initial value) | | 1 | Completion of message (data frame or remote frame) recep mailbox | tion in corresponding | #### 15.2.10 Remote Request Register (RFPR) The remote request register (RFPR) is a 16-bit readable/writable register containing status flags that indicate normal reception of remote frames in mailboxes (buffers). When a bit in this register is set, the corresponding reception complete bit is set simultaneously. | RFPR | | | | | | | | | |----------------|--------|--------|--------|--------|--------|--------|--------|--------| | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | RFPR7 | RFPR6 | RFPR5 | RFPR4 | RFPR3 | RFPR2 | RFPR1 | RFPR0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/(W)* | | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RFPR15 | RFPR14 | RFPR13 | RFPR12 | RFPR11 | RFPR10 | RFPR9 | RFPR8 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/(W)* Note: \* Can only be written with 1 for flag clearing. Bits 15 to 0—Remote Request Register (RFPR7 to PFPR0, RFPR15 to PFDR8): These bits indicate that a remote frame has been received normally in the corresponding mailbox. Bit x | RFPRx | Description | | |-------|---------------------------------------------------------------|-----------------| | 0 | [Clearing condition] | | | | Writing 1 | (Initial value) | | 1 | Completion of remote frame reception in corresponding mailbox | | ## 15.2.11 Interrupt Register (IRR) IRR The interrupt register (IRR) is a 16-bit readable/writable register containing status flags for the various interrupt sources. | IIVIV | | | | | | | | | |----------------|--------|--------|--------|--------|--------|------|------|--------| | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | IRR7 | IRR6 | IRR5 | IRR4 | IRR3 | IRR2 | IRR1 | IRR0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | R/W: | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R | R | R/(W)* | | | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | IRR12 | _ | _ | IRR9 | IRR8 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | _ | _ | _ | R/(W)* | _ | _ | R | R/(W)* | | | | | | | | | | | Note: \* Can only be written with 1 for flag clearing. **Bit 15—Overload Frame/Bus Off Recovery Interrupt Flag (IRR7):** Status flag indicating that the HCAN has transmitted an overload frame or recovered from the bus off state. **Bit 15** | IRR7 | Description | | |------|------------------------------------------------------------------------------|-----------------| | 0 | [Clearing condition] | | | | Writing 1 | (Initial value) | | 1 | Overload frame transmission or recovery from bus off state | | | | [Setting conditions] | | | | Error active/passive state | | | | When overload frame is transmitted | | | | Bus off state | | | | <ul> <li>When 11 recessive bits is received 128 times (REC ≥ 128)</li> </ul> | | Bit 14—Bus Off Interrupt Flag (IRR6): Status flag indicating the bus off state caused by the transmit error counter. #### **Bit 14** | IRR6 | Description | | |------|----------------------------------------|-----------------| | 0 | [Clearing condition] | | | | Writing 1 | (Initial value) | | 1 | Bus off state caused by transmit error | | | | [Setting condition] | | | | When TEC ≥ 256 | | Bit 13—Error Passive Interrupt Flag (IRR5): Status flag indicating the error passive state caused by the transmit/receive error counter. #### **Bit 13** | IRR5 | Description | | |------|------------------------------------------------------|-----------------| | 0 | [Clearing condition] | | | | Writing 1 | (Initial value) | | 1 | Error passive state caused by transmit/receive error | | | | [Setting condition] | | | | When TEC ≥ 128 or REC ≥ 128 | | Bit 12—Receive Overload Warning Interrupt Flag (IRR4): Status flag indicating the error warning state caused by the receive error counter. **Bit 12** | IRR4 | Description | | |------|---------------------------------------------|-----------------| | 0 | [Clearing condition] | | | | Writing 1 | (Initial value) | | 1 | Error warning state caused by receive error | | | | [Setting condition] | | | | When REC ≥ 96 | | Bit 11—Transmit Overload Warning Interrupt Flag (IRR3): Status flag indicating the error warning state caused by the transmit error counter. #### Bit 11 | IRR3 | Description | | |------|----------------------------------------------|-----------------| | 0 | [Clearing condition] | | | | Writing 1 | (Initial value) | | 1 | Error warning state caused by transmit error | | | | [Setting condition] | | | | When TEC ≥ 96 | | **Bit 10—Remote Frame Request Interrupt Flag (IRR2):** Status flag indicating that a remote frame has been received in a mailbox (buffer). #### Bit 10 | IRR2 | Description | |------|---------------------------------------------------------------------------------------------------------------------------------------------| | 0 | [Clearing condition] | | | Clearing of all bits in RFPR (remote request register) of mailbox for which receive interrupt requests are enabled by MBIMR (Initial value) | | 1 | Remote frame received and stored in mailbox | | | [Setting conditions] | | | When remote frame reception is completed, when corresponding $MBIMR = 0$ | **Bit 9—Receive Message Interrupt Flag (IRR1):** Status flag indicating that a mailbox (buffer) receive message has been received normally. #### Bit 9 | IRR1 | <br>Description | |------|----------------------------------------------------------------------------------------------------------------------------------------------| | 0 | [Clearing condition] | | | Clearing of all bits in RXPR (receive complete register) of mailbox for which receive interrupt requests are enabled by MBIMR (Initial value | | 1 | Data frame or remote frame received and stored in mailbox | | | [Setting conditions] | | | When data frame or remote frame reception is completed, when corresponding $\ensuremath{MBIMR} = 0$ | **Bit 8—Reset Interrupt Flag (IRR0):** Status flag indicating that the HCAN module has been reset. This bit cannot be masked in the interrupt mask register (IMR). If this bit is not cleared after reset input or recovery from software standby mode, interrupt handling will be performed as soon as interrupts are enabled by the interrupt controller. Bit 8 | IRR0 | | <br>Description | | |-------|---|-----------------------------------------------------------------------------------------------------------------|---------------------| | 0 | | [Clearing condition] | | | | | Writing 1 | | | 1 | | Hardware reset (HCAN module stop*, software standby) | (Initial value) | | | | [Setting condition] | | | | | When reset processing is completed after a hardware reset (HCA software standby) | N module stop*, | | Note: | * | After reset or hardware standby release, the module stop bit is initiate the HCAN enters the module stop state. | alized to 1, and so | Bits 7 to 5, 3, and 2—Reserved: These bits always read 0. The write value should always be 0. **Bit 4—Bus Operation Interrupt Flag (IRR12):** Status flag indicating detection of a dominant bit due to bus operation when the HCAN module is in HCAN sleep mode. Bit 4 | IRR12 | Description | | |-------|-----------------------------------------------------------|-----------------| | 0 | CAN bus idle state | (Initial value) | | | [Clearing condition] | | | | Writing 1 | | | 1 | CAN bus operation in HCAN sleep mode | | | | [Setting condition] | | | | Bus operation (dominant bit detection) in HCAN sleep mode | | **Bit 1—Unread Interrupt Flag (IRR9):** Status flag indicating that a receive message has been overwritten while still unread. #### Bit 1 | IRR9 | Description | | |------|---------------------------------------------------------------|-----------------| | 0 | [Clearing condition] | | | | Clearing of all bits in UMSR (unread message status register) | (Initial value) | | 1 | Unread message overwrite | | | | [Setting condition] | | | | When UMSR (unread message status register) is set | | **Bit 0—Mailbox Empty Interrupt Flag (IRR8):** Status flag indicating that the next transmit message can be stored in the mailbox. Bit 0 | IRR8 | Description | | |------|------------------------------------------------------------------------------------------------|-----------------------| | 0 | [Clearing condition] | | | | Writing 1 | (Initial value) | | 1 | Transmit message has been transmitted or aborted, and new r | message can be stored | | | [Setting condition] | | | | When TXPR (transmit wait register) is cleared by completion o completion of transmission abort | f transmission or | # 15.2.12 Mailbox Interrupt Mask Register (MBIMR) The mailbox interrupt mask register (MBIMR) is a 16-bit readable/writable register containing flags that enable or disable individual mailbox (buffer) interrupt requests. #### **MBIMR** | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |----------------|---------|---------|---------|---------|---------|---------|--------|--------| | | MBIMR7 | MBIMR6 | MBIMR5 | MBIMR4 | MBIMR3 | MBIMR2 | MBIMR1 | MBIMR0 | | Initial value: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W: | R/W | | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | MBIMR15 | MBIMR14 | MBIMR13 | MBIMR12 | MBIMR11 | MBIMR10 | MBIMR9 | MBIMR8 | | Initial value: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W: | R/W | | | | | | | | | | # Bits 15 to 0—Mailbox Interrupt Mask (MBIMRx) (MBIMR7 to MBIMR0, MBIMR15 to MBIMR8): Flags that enable or disable individual mailbox interrupt requests. | • | | |---|--| | | | | | | | MBIMRx | Description | | |--------|-----------------------------------------------|-----------------| | 0 | [Transmitting] | _ | | | Interrupt request to CPU due to TXPR clearing | | | | [Receiving] | | | | Interrupt request to CPU due to RXPR setting | | | 1 | Interrupt requests to CPU disabled | (Initial value) | # 15.2.13 Interrupt Mask Register (IMR) The interrupt mask register (IMR) is a 16-bit readable/writable register containing flags that enable or disable requests by individual interrupt sources. | IMR | | | | | | | | | |----------------|------|------|------|-------|------|------|------|------| | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | IMR7 | IMR6 | IMR5 | IMR4 | IMR3 | IMR2 | IMR1 | _ | | Initial value: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | | R/W: | R/W R | | | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | IMR12 | _ | _ | IMR9 | IMR8 | | Initial value: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W: | R | R | R | R/W | R | R | R/W | R/W | | | | | | | | | | | Bit 15—Overload Frame/Bus Off Recovery Interrupt Mask (IMR7): Enables or disables overload frame/bus off recovery interrupt requests. **Bit 15** | IMR7 | Description | |------|--------------------------------------------------------------------------------------------------| | 0 | Overload frame/bus off recovery interrupt request (OVR0) to CPU by IRR7 enabled | | 1 | Overload frame/bus off recovery interrupt request (OVR0) to CPU by IRR7 disabled (Initial value) | RENESAS Bit 14—Bus Off Interrupt Mask (IMR6): Enables or disables bus off interrupt requests caused by the transmit error counter. #### **Bit 14** | IMR6 | Description | | |------|----------------------------------------------------------|-----------------| | 0 | Bus off interrupt request (ERS0) to CPU by IRR6 enabled | _ | | 1 | Bus off interrupt request (ERS0) to CPU by IRR6 disabled | (Initial value) | Bit 13—Error Passive Interrupt Mask (IMR5): Enables or disables error passive interrupt requests caused by the transmit/receive error counter. #### Bit 13 | IMR5 | | | |------|----------------------------------------------------------------|-----------------| | 0 | Error passive interrupt request (ERS0) to CPU by IRR5 enabled | | | 1 | Error passive interrupt request (ERS0) to CPU by IRR5 disabled | (Initial value) | Bit 12—Receive Overload Warning Interrupt Mask (IMR4): Enables or disables error warning interrupt requests caused by the receive error counter. #### **Bit 12** | IMR4 | Description | | |------|--------------------------------------------------------------------|-----------------| | 0 | REC error warning interrupt request (OVR0) to CPU by IRR4 enabled | _ | | 1 | REC error warning interrupt request (OVR0) to CPU by IRR4 disabled | (Initial value) | Bit 11—Transmit Overload Warning Interrupt Mask (IMR3): Enables or disables error warning interrupt requests caused by the transmit error counter. #### **Bit 11** | IMR3 | Description | | |------|--------------------------------------------------------------------|-----------------| | 0 | TEC error warning interrupt request (OVR0) to by IRR3 CPU enabled | | | 1 | TEC error warning interrupt request (OVR0) to by IRR3 CPU disabled | (Initial value) | Bit 10—Remote Frame Request Interrupt Mask (IMR2): Enables or disables remote frame reception interrupt requests. #### **Bit 10** | IMR2 | <br>Description | |------|-------------------------------------------------------------------------| | 0 | Remote frame reception interrupt request (OVR0) to CPU by IRR2 enabled | | 1 | Remote frame reception interrupt request (OVR0) to CPU by IRR2 disabled | | | (Initial value) | Bit 9—Receive Message Interrupt Mask (IMR1): Enables or disables message reception interrupt requests. #### Bit 9 | IMR1 | Description | | |------|-------------------------------------------------------------------|-----------------| | 0 | Message reception interrupt request (RM1) to CPU by IRR1 enabled | | | 1 | Message reception interrupt request (RM1) to CPU by IRR1 disabled | (Initial value) | **Bit 8—Reserved:** This bit always reads 0. The write value should always be 0. Bits 7 to 5, 3, and 2—Reserved: These bits always read 1. The write value should always be 1. Bit 4—Bus Operation Interrupt Mask (IMR12): Enables or disables interrupt requests due to bus operation in sleep mode. #### Bit 4 | IMR12 | Description | | |-------|-----------------------------------------------------------------|-----------------| | 0 | Bus operation interrupt request (OVR0) to CPU by IRR12 enabled | | | 1 | Bus operation interrupt request (OVR0) to CPU by IRR12 disabled | (Initial value) | Bit 1—Unread Interrupt Mask (IMR9): Enables or disables unread receive message overwrite interrupt requests. #### Bit 1 | IMR9 | Description | |------|-------------------------------------------------------------------------------------------| | 0 | Unread message overwrite interrupt request (OVR0) to CPU by IRR9 enabled | | 1 | Unread message overwrite interrupt request (OVR0) to CPU by IRR9 disabled (Initial value) | **Bit 0—Mailbox Empty Interrupt Mask (IMR8):** Enables or disables mailbox empty interrupt requests. Bit 0 | IMR8 | Description | | |------|----------------------------------------------------------------|-----------------| | 0 | Mailbox empty interrupt request (SLE0) to CPU by IRR8 enabled | | | 1 | Mailbox empty interrupt request (SLE0) to CPU by IRR8 disabled | (Initial value) | ## 15.2.14 Receive Error Counter (REC) The receive error counter (REC) is an 8-bit read-only register that functions as a counter indicating the number of receive message errors on the CAN bus. The count value is stipulated in the CAN protocol. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|---|---|---|---| | | | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | ## 15.2.15 Transmit Error Counter (TEC) The transmit error counter (TEC) is an 8-bit read-only register that functions as a counter indicating the number of transmit message errors on the CAN bus. The count value is stipulated in the CAN protocol. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|---|---|---|---| | | | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | #### 15.2.16 Unread Message Status Register (UMSR) The unread message status register (UMSR) is a 16-bit readable/writable register containing status flags that indicate, for individual mailboxes (buffers), that a received message has been overwritten by a new receive message before being read. When a message is overwritten by a new receive message, the old data is lost. | UMSR | | | | | | | | | |----------------|--------|--------|--------|--------|--------|--------|--------|--------| | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | UMSR7 | UMSR6 | UMSR5 | UMSR4 | UMSR3 | UMSR2 | UMSR1 | UMSR0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/(W)* | | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | UMSR15 | UMSR14 | UMSR13 | UMSR12 | UMSR11 | UMSR10 | UMSR9 | UMSR8 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/(W)* Note: \* Can only be written with 1 for flag clearing. # Bits 15 to 0—Unread Message Status Flags (UMSR7 to UMSR0, UMSR15 to UMSR8): Status flags indicating that an unread receive message has been overwritten. Bit x | UMSRx | Description | | |-------|---------------------------------------------------------------------------|-----------------| | 0 | [Clearing condition] Writing 1 | (Initial value) | | 1 | Unread receive message is overwritten by a new message | | | | [Setting condition] When a new message is received before RXPR is cleared | | x = 0 to 15 ### 15.2.17 Local Acceptance Filter Masks (LAFML, LAFMH) The local acceptance filter masks (LAFML, LAFMH) are 16-bit readable/writable registers that filter receive messages to be stored in the receive-only mailbox (MC0, MD0) according to the identifier. In these registers, consist of LAFMH15 (MSB) to LAFMH5 (LSB) are 11 standard/extended identifier bits, and LAFMH1 (MSB) to LAFML0 (LSB) are 18 extended identifier bits. | LAFML | | | | | | | | | |----------------|---------|---------|---------|---------|---------|---------|--------|--------| | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | LAFML7 | LAFML6 | LAFML5 | LAFML4 | LAFML3 | LAFML2 | LAFML1 | LAFML0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | LAFML15 | LAFML14 | LAFML13 | LAFML12 | LAFML11 | LAFML10 | LAFML9 | LAFML8 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | | | | | | | | | | | LAFMH | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | LAFMH7 | LAFMH6 | LAFMH5 | _ | _ | _ | LAFMH1 | LAFMH0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | R/W | R/W | R | R | R | R/W | R/W | | | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | LAFMH15 | LAFMH14 | LAFMH13 | LAFMH12 | LAFMH11 | LAFMH10 | LAFMH9 | LAFMH8 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W # LAFMH Bits 7 to 0 and 15 to 13—11-Bit Identifier Filter (LAFMH7 to LAFMH5, **LAFMH15 to LAFMH8):** Filter mask bits for the first 11 bits of the receive message identifier (for both standard and extended identifiers). #### Bit x | LAFMHx | Description | | |--------|-----------------------------------------------------------------------------------------------------------------------------------------------|----| | 0 | Stored in MC0, MD0 (receive-only mailbox) depending on bit match between MC0 message identifier and receive message identifier (Initial value | e) | | 1 | Stored in MC0, MD0 (receive-only mailbox) regardless of bit match between MC0 message identifier and receive message identifier | | **LAFMH Bits 12 to 10—Reserved:** These bits always read 0. The write value should always be 0. LAFMH Bits 9 and 8, LAFML Bits 15 to 0—18-Bit Identifier Filter (LAFMH1, LAFMH0, LAFML7 to LAFML0, LAFML15 to LAFML8): Filter mask bits for the 18 bits of the receive message identifier (extended). #### Bit x | Dit X | | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | LAFMHx<br>LAFMLx | Description | | 0 | Stored in MC0 (receive-only mailbox) depending on bit match between MC0 message identifier and receive message identifier (Initial value) | | 1 | Stored in MC0 (receive-only mailbox) regardless of bit match between MC0 message identifier and receive message identifier | # 15.2.18 Message Control (MC0 to MC15) The message control register sets (MC0 to MC15) consist of eight 8-bit readable/writable registers (MCx[1] to MCx[8]). The HCAN has 16 sets of these registers (MC0 to MC15). The initial value of these registers is undefined, so they must be initialized (by writing 0 or 1). | MCx [1] | | | | | | | | | |----------------|-----|-----|-----|-----|------|------|------|------| | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | DLC3 | DLC2 | DLC1 | DLC0 | | Initial value: | * | * | * | * | * | * | * | * | | R/W: | R/W | MCx [2] | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | _ | _ | _ | _ | _ | _ | | Initial value: | * | * | * | * | * | * | * | * | | R/W: | R/W | MCx [3] | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | _ | _ | _ | | | Initial value: | * | * | * | * | * | * | * | * | | R/W: | R/W | MCx [4] | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | _ | _ | _ | _ | | Initial value: | * | * | * | * | * | * | * | * | | R/W: | R/W | MCx [5] | | | | | | | | | |----------------|----------|----------|----------|----------|----------|----------|----------|---------------| | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | STD_ID2 | STD_ID1 | STD_ID0 | RTR | IDE | _ | EXD_ID17 | EXD_ID16 | | Initial value: | * | * | * | * | * | * | * | * | | R/W: | R/W | | | | | | | | | | | MCx [6] | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | STD_ID10 | STD_ID9 | STD_ID8 | STD_ID7 | STD_ID6 | STD_ID5 | STD_ID4 | STD_ID3 | | Initial value: | * | * | * | * | * | * | * | * | | R/W: | R/W | | | | | | | | | | | MCx [7] | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | EXD_ID7 | EXD_ID6 | EXD_ID5 | EXD_ID4 | EXD_ID3 | EXD_ID2 | EXD_ID1 | EXD_ID0 | | Initial value: | * | * | * | * | * | * | * | * | | R/W: | R/W | | | | | | | | | | | MCx [8] | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | EXD_ID15 | EXD_ID14 | EXD_ID13 | EXD_ID12 | EXD_ID11 | EXD_ID10 | EXD_ID9 | EXD_ID8 | | Initial value: | * | * | * | * | * | * | * | * | | R/W: | R/W | | | | | | | | | Jndefined | | | | | | | | | Х | t = 0 to 15 | MCx[1] Bits 7 to 4—Reserved: The initial value of these bits is undefined; they must be initialized (by writing 0 or 1). MCx[1] Bits 3 to 0—Data Length Code (DLC): These bits indicate the required length of data frames and remote frames. | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |-------|-------|-------|-------|-----------------------| | DLC3 | DLC2 | DLC1 | DLC0 | <br>Description | | 0 | 0 | 0 | 0 | Data length = 0 bytes | | | | | 1 | Data length = 1 byte | | | | 1 | 0 | Data length = 2 bytes | | | | | 1 | Data length = 3 bytes | | | 1 | 0 | 0 | Data length = 4 bytes | | | | | 1 | Data length = 5 bytes | | | | 1 | 0 | Data length = 6 bytes | | | | | 1 | Data length = 7 bytes | | 1 | 0/1 | 0/1 | 0/1 | Data length = 8 bytes | | | | | | | MCx[2] Bits 7 to 0—Reserved: The initial value of these bits is undefined; they must be initialized (by writing 0 or 1). MCx[3] Bits 7 to 0—Reserved: The initial value of these bits is undefined; they must be initialized (by writing 0 or 1). MCx[4] Bits 7 to 0—Reserved: The initial value of these bits is undefined; they must be initialized (by writing 0 or 1). $MCx[6] \ Bits \ 7 \ to \ 0 \\ --Standard \ Identifier \ (STD\_ID10 \ to \ STD\_ID3);$ MCx[5] Bits 7 to 5—Standard Identifier (STD\_ID2 to STD\_ID0): These bits set the identifier (standard identifier) of data frames and remote frames. Figure 15.2 Standard Identifier MCx[5] Bit 4—Remote Transmission Request (RTR): Used to distinguish between data frames and remote frames. Bit 4 | RTR | Description | |-----|--------------| | 0 | Data frame | | 1 | Remote frame | MCx[5] Bit 3—Identifier Extension (IDE): Used to distinguish between the standard format and extended format of data frames and remote frames Bit 3 | IDE | Description | |-----|-----------------| | 0 | Standard format | | 1 | Extended format | MCx[5] Bit 2—Reserved: The initial value of this bit is undefined; it must be initialized (by writing 0 or 1). MCx[5] Bits 1 and 0—Extended Identifier (EXD ID17, EXD ID16): MCx[8] Bits 7 to 0—Extended Identifier (EXD ID15 to EXD ID8): MCx[7] Bits 7 to 0—Extended Identifier (EXD ID7 to EXD ID0): These bits set the identifier (extended identifier) of data frames and remote frames. Figure 15.3 Extended Identifier # 15.2.19 Message Data (MD0 to MD15) The message data register sets (MD0 to MD15) consist of eight 8-bit readable/writable registers (MDx[1] to MDx[8]). The HCAN has 16 sets of these registers (MD0 to MD15). The initial value of these registers is undefined, so they must be initialized (by writing 0 or 1). | MDx [1] | | | | | | | | | |----------------|-----|-----|-----|-----|-----|-----|-----|-----| | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Initial value: | * | * | * | * | * | * | * | * | | R/W: | R/W | | | | | | | | | | | MDx [2] | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Initial value: | * | * | * | * | * | * | * | * | | R/W: | R/W | | | | | | | | | | | MDx [3] | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Initial value: | * | * | * | * | * | * | * | * | | R/W: | R/W | | | | | | | | | | | MDx [4] | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Initial value: | * | * | * | * | * | * | * | * | | R/W: | R/W | MDx [5] | | | | | | | | | |----------------|-----|-----|-----|-----|-----|-----|-----|-----------| | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Initial value: | * | * | * | * | * | * | * | * | | R/W: | R/W | | | | | | | | | | | MDx [6] | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Initial value: | * | * | * | * | * | * | * | * | | R/W: | R/W | | | | | | | | | | | MDx [7] | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Initial value: | * | * | * | * | * | * | * | * | | R/W: | R/W | | | | | | | | | | | MDx [8] | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Initial value: | * | * | * | * | * | * | * | * | | R/W: | R/W | | | | | | | | *: | Undefined | x = 0 to 15 ### 15.2.20 Module Stop Control Register C (MSTPCRC) | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|--------|--------|--------|--------|--------|--------|--------|--------| | | MSTPC7 | MSTPC6 | MSTPC5 | MSTPC4 | MSTPC3 | MSTPC2 | MSTPC1 | MSTPC0 | | Initial value: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W: | R/W MSTPCRC is an 8-bit readable/writable register that performs module stop mode control. When the MSTPC3 bit is set to 1, HCAN operation is stopped at the end of the bus cycle, and module stop mode is entered. Register read/write accesses are not possible in module stop mode. For details, see sections 21A.5, 21B.5, Module Stop Mode. MSTPCRC is initialized to H'FF by a reset, and in hardware standby mode. It is not initialized in software standby mode. Bit 3—Module Stop (MSTPC3): Specifies the HCAN module stop mode. #### Bit 3 | MSTPC3 | Description | | |--------|----------------------------------|-----------------| | 0 | HCAN module stop mode is cleared | | | 1 | HCAN module stop mode is set | (Initial value) | # 15.3 Operation #### 15.3.1 Hardware and Software Resets The HCAN can be reset by a hardware reset or software reset. Hardware Reset (HCAN Module Stop, Reset\*, Hardware\*/Software Standby): Initialization is performed by automatic setting of the MCR reset request bit (MCR0) in MCR and the reset state bit (GSR3) in GSR within the HCAN (hardware reset). At the same time, all internal registers are initialized. However mailbox contents are retained. A flowchart of this reset is shown in figure 15.4. Note: \* In a reset and in hardware standby mode, the module stop bit is initialized to 1 and the HCAN enters the module stop state. **Software Reset (Write to MCR0):** In normal operation initialization is performed by setting the MCR reset request bit (MCR0) in MCR (Software reset). With this kind of reset, if the CAN controller is performing a communication operation (transmission or reception), the initialization state is not entered until the message has been completed. During initialization, the reset state bit (GSR3) in GSR is set. In this kind of initialization, the error counters (TEC and REC) are initialized but other registers and RAM (mailboxes) are not. A flowchart of this reset is shown in figure 15.5. Figure 15.4 Hardware Reset Flowchart Figure 15.5 Software Reset Flowchart #### 15.3.2 Initialization after Hardware Reset After a hardware reset, the following initialization processing should be carried out: - Clearing of IRR0 bit in interrupt register (IRR) - Bit rate setting - Mailbox transmit/receive settings - Mailbox (RAM) initialization - Message transmission method setting These initial settings must be made while the HCAN is in bit configuration mode. Configuration mode is a state in which the reset request bit (MCR0) in the master control register (MCR) is 1 and the reset status bit in the general status register (GSR) is also 1 (GSR3 = 1). Configuration mode is exited by clearing the reset request bit in MCR to 0; when MCR0 is cleared to 0, the HCAN automatically clears the reset state bit (GSR3) in the general status register (GSR). The power-up sequence then begins, and communication with the CAN bus is possible as soon as the sequence ends. The power-up sequence consists of the detection of 11 consecutive recessive bits. **IRR0 Clearing:** The reset interrupt flag (IRR0) is always set after a reset or recovery from software standby mode. As an HCAN interrupt is initiated immediately when interrupts are enabled. IRR0 should be cleared. **Bit Rate and Bit Timing Settings:** As bit rate settings, a baud rate setting and bit timing setting must be made each time a CAN node begins communication. The baud rate and bit timing settings are made in the bit configuration register (BCR). #### a. Note BCR can be written to at all times, but should only be modified in configuration mode. Settings should be made so that all CAN controllers connected to the CAN bus have the same baud rate and bit width. Refer to table 15.3 for the range of values that can be used as settings (TSEG1, TSEG2, BRP, sample point, and SJW) for BCR. Table 15.3 BCR Register Value Setting Ranges | Name | Abbreviation | Min. Value | Max. Value | |-------------------------------|--------------|------------|------------| | Time segment 1 | TSEG1 | B'0000 | B'1111 | | Time segment 2 | TSEG2 | B'000 | B'111 | | Baud rate prescaler | BRP | B'000000 | B'111111 | | Sample point | SAM | B'0 | B'1 | | Re-synchronization jump width | SJW | B'00 | B'11 | # b. Value Setting Ranges • The bit width consists of the total of the settable Time Quanta (TQ). TQ (number of system clocks) is determined by the baud rate prescaler (BRP). $$TQ = \frac{2 \times (BRP + 1)}{f_{CLK}}$$ • The value of SJW is stipulated in the CAN specifications. $$3 \ge SJW \ge 0$$ • The minimum value of TSEG1 is stipulated in the CAN specifications. • The minimum value of TSEG2 is stipulated in the CAN specifications. The following formula is used to calculate the baud rate. Bit rate [b/s] = $$\frac{f_{CLK}}{2 \times (BRP + 1) \times (3 + TSEG1 + TSEG2)}$$ Note: $$f_{CLK} = \phi$$ (system clock) The BCR values are used for BRP, TSEG1, and TSEG2. Example: With a 1 Mb/s baud rate and a 20 MHz input clock: 1 Mb/s = $$\frac{20 \text{ MHz}}{2 \times (0+1) \times (3+4+3)}$$ | Item | Set Values | Actual Values | |------------------|--------------|------------------| | f <sub>CLK</sub> | 20 MHz | _ | | BRP | 0 (B'000000) | System clock × 2 | | TSEG1 | 4 (B'0100) | 5TQ | | TSEG2 | 3 (B'011) | 4TQ | Legend: SYNC\_SEG: Segment for establishing synchronization of nodes on the CAN bus. (Normal bit edge transitions occur in this segment.) PRSEG: Segment for compensating for physical delay between networks. PHSEG1: Buffer segment for correcting phase drift (positive). (This segment is extended when synchronization (resynchronization) is established.) PHSEG2: Buffer segment for correcting phase drift (negative). (This segment is shortened when synchronization (resynchronization) is established.) Note: \* The Time Quanta value for TSEG1 and TSEG2 is the TSEG value + 1. Figure 15.6 Detailed Description of One Bit #### HCAN bit rate calculation: Bit rate = $$\frac{f_{CLK}}{2 \times (BRP + 1) \times (3 + TSEG1 + TSEG2)}$$ Note: $f_{CLK} = \phi$ (system clock) The BCR values are used for BRP, TSEG1, and TSEG2. # BCR Setting Constraints TSEG1 > TSEG2 $$\geq$$ SJW (SJW = 0 to 3) TSEG2 > B'001 (BRP = B'000000) TSEG2 > B'000 (BRP > B'000000) These constraints allow the setting range shown in table 15.4 for TSEG1 and TSEG2 in BCR. Table 15.4 Setting Range for TSEG1 and TSEG2 in BCR | | | TSEG2 (BCR [14:12]) | | | | | | | |--------------|------|---------------------|-----|-----|-----|-----|-----|-----| | | | 001 | 010 | 011 | 100 | 101 | 110 | 111 | | TSEG1 | 0011 | No | Yes | No | No | No | No | No | | (BCR [11:8]) | 0100 | Yes* | Yes | Yes | No | No | No | No | | | 0101 | Yes* | Yes | Yes | Yes | No | No | No | | | 0110 | Yes* | Yes | Yes | Yes | Yes | No | No | | | 0111 | Yes* | Yes | Yes | Yes | Yes | Yes | No | | | 1000 | Yes* | Yes | Yes | Yes | Yes | Yes | Yes | | | 1001 | Yes* | Yes | Yes | Yes | Yes | Yes | Yes | | | 1010 | Yes* | Yes | Yes | Yes | Yes | Yes | Yes | | | 1011 | Yes* | Yes | Yes | Yes | Yes | Yes | Yes | | | 1100 | Yes* | Yes | Yes | Yes | Yes | Yes | Yes | | | 1101 | Yes* | Yes | Yes | Yes | Yes | Yes | Yes | | | 1110 | Yes* | Yes | Yes | Yes | Yes | Yes | Yes | | | 1111 | Yes* | Yes | Yes | Yes | Yes | Yes | Yes | Notes: The time quanta value for TSEG1 and TSEG2 is the TSEG value + 1. **Mailbox Transmit/Receive Settings:** HCAN0, 1 each have 16 mailboxes. Mailbox 0 is receive-only, while mailboxes 1 to 15 can be set for transmission or reception. Mailboxes that can be set for transmission or reception must be designated either for transmission use or for reception use before communication begins. The Initial status of mailboxes 1 to 15 is for transmission (while mailbox 0 is for reception only). Mailbox transmit/receive settings are not initialized by a software reset. # • Setting for transmission Transmit mailbox setting (mailboxes 1 to 15) Clearing a bit to 0 in the mailbox configuration register (MBCR) designates the corresponding mailbox for transmission use. After a reset, mailboxes are initialized for transmission use, so this setting is not necessary. ### Setting for reception Transmit/receive mailbox setting (mailboxes 1 to 15) <sup>\*</sup> Setting is enabled except when BRP [13:8] = B'000000. Setting a bit to 1 in the mailbox configuration register (MBCR) designates the corresponding mailbox for reception use. When setting mailboxes for reception, to improve message transmission efficiency, high-priority messages should be set in low-to-high mailbox order (priority order: mailbox 1 (MCx[1]) > mailbox 15 (MCx[15]). Receive-only mailbox (mailbox 0) No setting is necessary, as this mailbox is always used for reception. Mailbox (Message Control/Data (MCx[x], MDx[x]) Initial Settings: After power is supplied, all registers and RAM (message control/data, control registers, status registers, etc.) are initialized. Message control/data (MCx[x], MDx[x]) only are in RAM, and so their values are undefined. Initial values must therefore be set in all the mailboxes (by writing 0s or 1s). **Setting the Message Transmission Method:** Either of the following message transmission methods can be selected with the message transmission method bit (MCR2) in the master control register (MCR): - a. Transmission order determined by message identifier priority - b. Transmission order determined by mailbox number priority When a is selected, if a number of messages are designated as waiting for transmission (TXPR = 1), the message with the highest priority set in the message identifier (MCx[5]–MCx[8]) is stored in the transmit buffer. CAN bus arbitration is then carried out for the message in the transmit buffer, and message transmission is performed when the transmission right is acquired. When the TXPR bit is set, internal arbitration is performed again, and the highest-priority message is found and stored in the transmit buffer. When b is selected, if a number of messages are designated as waiting for transmission (TXPR = 1), messages are stored in the transmit buffer in low-to-high mailbox order (priority order: mailbox 1 > mailbox 15). CAN bus arbitration is then carried out for the messages in the transmit buffer, and message transmission is performed when the bus is acquired. #### 15.3.3 Transmit Mode Message transmission is performed using mailboxes 1 to 15. The transmission procedure is described below, and a transmission flowchart is shown in figure 15.7. # Initialization (after hardware reset only) - a. Clearing of IRR0 bit in interrupt register (IRR) - b. Bit rate settings - c. Mailbox transmit/receive settings - d. Mailbox initialization - e. Message transmission method setting ### Interrupt and transmit data settings - a. CPU interrupt source setting - b. Arbitration field setting - c. Control field setting - d. Data field setting ### Message transmission and interrupts - a. Message transmission wait - b. Message transmission completion and interrupt - c. Message transmission abort - d. Message retransmission **Initialization (After Hardware Reset Only):** These settings should be made while the HCAN is in bit configuration mode. #### • IRR0 clearing The reset interrupt flag (IRR0) is always set after a reset or recovery from software standby mode. As an HCAN interrupt is initiated immediately when interrupts are enabled, IRR0 should be cleared #### • Bit rate settings Set values relating to the CAN bus communication speed and resynchronization. Refer to Bit Rate and Bit Timing Settings in 15.3.2, Initialization after Hardware Reset, for details. #### Mailbox transmit/receive settings Mailbox transmit/receive settings should be made in advance. A total of 15 mailboxes can be set for transmission or reception (mailboxes 1 to 15). To set a mailbox for transmission, clear the corresponding bit to 0 in the mailbox configuration register (MBCR). Refer to Mailbox Transmit/Receive Settings in 15.3.2, Initialization after Hardware Reset, for details. #### • Mailbox initialization As message control/data registers (MCx[x], MDx[x]) are configured in RAM, their initial values after powering on are undefined, and so bit initialization is necessary. Write 0s or 1s to the mailboxes. See Mailbox (Message Control/Data (MCx[x], MDx[x]) Initial Settings in 15.3.2, Initialization after Hardware Reset, for details. #### • Message transmission method setting Set the transmission method for mailboxes designated for transmission. The following two transmission methods can be used. Refer to Setting the Message Transmission Method in 15.3.2, Initialization after Hardware Reset, for details. - a. Transmission order determined by message identifier priority - b. Transmission order determined by mailbox number priority Figure 15.7 Transmission Flowchart **Interrupt and Transmit Data Settings:** When mailbox initialization is finished, CPU interrupt source settings and data settings must be made. Interrupt source settings are made in the mailbox interrupt register (MBIMR) and interrupt mask register (IMR), while transmit data settings are made by writing the necessary data from the arbitration field, control field, and data field, described below, in the corresponding message control (MCx[1]–MCx[8]) and message data (MDx[1]–MDx[8]). #### • CPU interrupt source settings Transmission acknowledge and transmission abort acknowledge interrupts can be masked for individual mailboxes in the mailbox interrupt mask register (MBIMR). Interrupt register (IRR) interrupts can be masked in the interrupt mask register (IMR). #### Arbitration field setting In the arbitration field, the 11-bit identifier (STD\_ID0-STD\_ID10) and RTR bit (standard format) or 29-bit identifier (STD\_ID0-STD\_ID10, EXT\_ID0-EXT\_ID17) and IDE.RTR bit (extended format) are set. The registers to be set are MCx[5]-MCx[8]. ### • Control field setting In the control field, the byte length of the data to be transmitted is set in DLC0–DLC3. The register to be set is MCx[1]. #### Data field setting In the data field, the data to be transmitted is set in byte units in the range of 0 to 8 bytes. The registers to be set are MDx[1]–MDx[8]. The number of bytes in the data actually transmitted depends on the data length code (DLC) in the control field. If a value exceeding the value set in DLC is set in the data field, only the number of bytes set in DLC will actually be transmitted. # **Message Transmission and Interrupts:** ### • Message transmission wait If message transmission is to be performed after completion of the message control (MCx[1]–MCx[8]) and message data (MDx[1]–MDx[8]) settings, transmission is started by setting the corresponding mailbox transmit wait bit (TXPR1–TXPR15) to 1 in the transmit wait register (TXPR). The following two transmission methods can be used: - a. Transmission order determined by message identifier priority - b. Transmission order determined by mailbox number priority When a is selected, if a number of messages are designated as waiting for transmission (TXPR = 1), messages are stored in the transmit buffer in low-to-high mailbox order (priority order: mailbox 1 > mailbox 15). CAN bus arbitration is then carried out for the messages in the transmit buffer, and message transmission is performed when the bus is acquired. When b is selected, if a number of messages are designated as waiting for transmission (TXPR = 1), the message with the highest priority set in the message identifier (MCx[5]–MCx[8]) is stored in the transmit buffer. CAN bus arbitration is then carried out for the message in the transmit buffer, and message transmission is performed when the transmission right is acquired. When the TXPR bit is set, internal arbitration is performed again, the highest-priority message is found and stored in the transmit buffer, CAN bus arbitration is carried out in the same way, and message transmission is performed when the transmission right is acquired. ### Message transmission completion and interrupt When a message is transmitted error-free using the above procedure, the corresponding acknowledge bit (TXACK1-TXACK15) in the transmit acknowledge register (TXACK) and transmit wait bit (TXPR1-TXPR15) in the transmit wait register (TXPR) are automatically initialized. Also, if the corresponding bit (MBIMR1-MBIMR15) in the mailbox interrupt mask register (MBIMR) and the mailbox empty interrupt bit (IRR8) in the interrupt mask register (IMR) are set to the interrupt enable state at the same time, an interrupt can be sent to the CPU. #### • Message transmission cancellation Transmission cancellation can be specified for a message stored in a mailbox as a transmit wait message. A transmit wait message is canceled by setting the bit for the corresponding mailbox (TXCR1–TXCR15) to 1 in the transmit cancel register (TXCR). When cancellation is executed, the transmit wait register (TXPR) is automatically reset, and the corresponding bit is set to 1 in the abort acknowledge register (ABACK). An interrupt to the CPU can be requested. Also, if the mailbox empty interrupt (IRR8) is enabled for the bits (MBIMR1–MBIMR15) corresponding to the mailbox interrupt mask register (MBIMR) and interrupt mask register (IMR), interrupts may be sent to the CPU. However, a transmit wait message cannot be canceled at the following times: - a. During internal arbitration or CAN bus arbitration - b. During data frame or remote frame transmission Also, transmission cannot be canceled by clearing the transmit wait register (TXPR). Figure 15.8 shows a flowchart of transmit message cancellation. #### • Message retransmission If transmission of a transmit message is aborted in the following cases, the message is retransmitted automatically: - a. CAN bus arbitration failure (failure to acquire the bus) - b. Error during transmission (bit error, stuff error, CRC error, frame error, ACK error) Figure 15.8 Transmit Message Cancellation Flowchart #### 15.3.4 Receive Mode Message reception is performed using mailboxes 0 and 1 to 15. The reception procedure is described below, and a reception flowchart is shown in figure 15.9. #### Initialization (after hardware reset only) - Clearing of IRR0 bit in interrupt register (IRR) - b. Bit rate settings - c. Mailbox transmit/receive settings - d. Mailbox (RAM) initialization #### Interrupt and receive message settings - a. CPU interrupt source setting - b. Arbitration field setting - c. Local acceptance filter mask (LAFM) settings #### Message reception and interrupts - a. Message reception CRC check - b. Data frame reception - c. Remote frame reception - d. Unread message reception **Initialization (After Hardware Reset Only):** These settings should be made while the HCAN is in bit configuration mode. # IRR0 clearing The reset interrupt flag (IRR0) is always set after a reset or recovery from software standby mode. As an HCAN interrupt is initiated immediately when interrupts are enabled, IRR0 should be cleared. # Bit rate settings Set values relating to the CAN bus communication speed and resynchronization. Refer to Bit Rate and Bit Timing Setting in 15.3.2, Initialization after Hardware Reset, for details. # Mailbox transmit/receive settings Each channel has one receive-only mailbox (mailbox 0) plus 15 mailboxes that can be set for reception. Thus a total of 16 mailboxes can be used for reception. To set a mailbox for reception, set the corresponding bit to 1 in the mailbox configuration register (MBCR). The Rev. 5.00 Jan 10, 2006 page 574 of 1042 REJ09B0275-0500 initial setting for mailboxes is 0, designating transmission use. Refer to Mailbox transmit/receive settings in 15.3.2, Initialization after Hardware Reset, for details. # • Mailbox (RAM) initialization As message control/data registers (MCx[x], MDx[x]) are configured in RAM, their initial values after powering on are undefined, and so bit initialization is necessary. Write 0s or 1s to the mailboxes. See Mailbox (Message Control/Data (MCx[x], MDx[x]) Initial Settings in 15.3.2, Initialization after a Hardware Reset, for details. Figure 15.9 Reception Flowchart Interrupt and Receive Message Settings: When mailbox initialization is finished, CPU interrupt source settings and receive message specifications must be made. Interrupt source settings are made in the mailbox interrupt register (MBIMR) and interrupt mask register (IMR). To receive a message, the identifier must be set in advance in the message control (MCx[1]–MCx[8]) for the receiving mailbox. When a message is received, all the bits in the receive message identifier are compared, and if a 100% match is found, the message is stored in the matching mailbox. Mailbox 0 (MC0[x], MD0[x]) has a local acceptance filter mask (LAFM) that allows Don't care settings to be made. ### • CPU interrupt source settings When transmitting, transmission acknowledge and transmission abort acknowledge interrupts can be masked for individual mailboxes in the mailbox interrupt mask register (MBIMR). When receiving, data frame and remote frame receive wait interrupts can be masked. Interrupt register (IRR) interrupts can be masked in the interrupt mask register (IMR). ### Arbitration field setting In the arbitration field, the identifier (STD\_ID0-STD\_ID10, EXT\_ID0-EXT\_ID17) of the message to be received is set. If all the bits in the set identifier do not match, the message is not stored in a mailbox. Example: Mailbox 1 010\_1010\_1010 (standard identifier) Only one kind of message identifier can be received by MB1 Identifier 1: 010\_1010\_1010 # • Local acceptance filter mask (LAFM) setting The local acceptance filter mask is provided for mailbox 0 (MC0[x], MD0[x]) only, enabling a Don't care specification to be made for all bits in the received identifier. This allows various kinds of messages to be received. Example: Mailbox 0 010\_1010\_1010 (standard identifier) LAFM 000\_0000\_0011 (0: Care, 1: Don't care) A total of four kinds of message identifiers can be received by MB0 Identifier 1: 010\_1010\_1000 Identifier 2: 010\_1010\_1001 Identifier 3: 010\_1010\_1010 Identifier 4: 010\_1010\_1011 #### **Message Reception and Interrupts:** ### Message reception CRC check When a message is received, a CRC check is performed automatically (by hardware). If the result of the CRC check is normal, ACK is transmitted in the ACK field irrespective of whether or not the message can be received. ### • Data frame reception If the received message is confirmed to be error-free by the CRC check, etc., the identifier in the mailbox (and also LAFM in the case of mailbox 0 only) and the identifier of the receive message are compared, and if a complete match is found, the message is stored in the mailbox. The message identifier comparison is carried out on each mailbox in turn, starting with mailbox 0 and ending with mailbox 15. If a complete match is found, the comparison ends at that point, the message is stored in the matching mailbox, and the corresponding receive complete bit (RXPR0–RXPR15) is set in the receive complete register (RXPR). However, when a mailbox 0 LAFM comparison is carried out, even if the identifier matches, the mailbox comparison sequence does not end at that point, but continues with mailbox 1 and then the remaining mailboxes. It is therefore possible for a message matching mailbox 0 to be received by another mailbox (however, the same message cannot be stored in more than one of mailboxes 1 to 15). If the corresponding bit (MBIMR0–MBIMR15) in the mailbox interrupt mask register (MBIMR) and the receive message interrupt mask (IMR1) in the interrupt mask register (IMR) are set to the interrupt enable value at this time, an interrupt can be sent to the CPU. #### • Remote frame reception Two kinds of messages—data frames and remote frames—can be stored in mailboxes. A remote frame differs from a data frame in that the remote reception request bit (RTR) in the message control register (MC[x]5) and the data field are 0 bytes. The data length to be returned in a data frame must be stored in the data length code (DLC) in the control field. When a remote frame (RTR = recessive) is received, the corresponding bit is set in the remote request wait register (RFPR). If the corresponding bit (MBIMR0–MBIMR15) in the mailbox interrupt mask register (MBIMR) and the remote frame request interrupt mask (IRR2) in the interrupt mask register (IMR) are set to the interrupt enable value at this time, an interrupt can be sent to the CPU. ### Unread message reception When the identifier in a mailbox matches a receive message, the message is stored in the mailbox. If a message overwrite occurs before the CPU reads the message, the corresponding bit (UMSR0–UMSR15) is set in the unread message register (UMSR). In overwriting of an unread message, when a new message is received before the corresponding bit in the receive complete register (RXPR) has been cleared, the unread message register (UMSR) is set. If the unread interrupt flag (IRR9) in the interrupt mask register (IMR) is set to the interrupt enable value at this time, an interrupt can be sent to the CPU. Figure 15.10 shows a flowchart of unread message overwriting. Figure 15.10 Unread Message Overwrite Flowchart # 15.3.5 HCAN Sleep Mode The HCAN is provided with an HCAN sleep mode that places the HCAN module in the sleep state to reduce current dissipation. Figure 15.11 shows a flowchart of the HCAN sleep mode. Figure 15.11 HCAN Sleep Mode Flowchart HCAN sleep mode is entered by setting the HCAN sleep mode bit (MCR5) to 1 in the master control register (MCR). If the CAN bus is operating, the transition to HCAN sleep mode is delayed until the bus becomes idle. Either of the following methods of clearing HCAN sleep mode can be selected by making a setting in the MCR7 bit. - 1. Clearing by software - 2. Clearing by CAN bus operation Eleven recessive bits must be received after HCAN sleep mode is cleared before CAN bus communication is enabled again. Clearing by software: HCAN sleep mode is cleared by writing a 0 to MCR5 from the CPU. Clearing by CAN bus operation: Clearing by CAN bus operation occurs automatically when the CAN bus performs an operation and this change is detected. In this case, the first message is not received in the mailbox, and normal reception starts from the next message. When a change is detected on the CAN bus in HCAN sleep mode, the bus operation interrupt flag (IRR12) is set in the interrupt register (IRR). If the bus interrupt mask (IMR12) in the interrupt mask register (IMR) is set to the interrupt enable value at this time, an interrupt can be sent to the CPU. #### 15.3.6 HCAN Halt Mode The HCAN halt mode is provided to enable mailbox settings to be changed without performing an HCAN hardware or software reset. Figure 15.12 shows a flowchart of the HCAN halt mode. Figure 15.12 HCAN Halt Mode Flowchart HCAN halt mode is entered by setting the halt request bit (MCR1) to 1 in the master control register (MCR). If the CAN bus is operating, the transition to HCAN halt mode is delayed until the bus becomes idle. HCAN halt mode is cleared by clearing MCR1 to 0. # 15.3.7 Interrupt Interface There are 12 HCAN interrupt sources, to which five independent interrupt vectors are assigned. Table 15.5 lists the HCAN interrupt sources. With the exception of the reset processing vector (IRR0), these sources can be masked. Masking is implemented using the mailbox interrupt mask register (MBIMR) and interrupt mask register (IMR). **Table 15.5 HCAN Interrupt Sources** | IPR Bits | Vector | Vector<br>Number | IRR Bit | Description | |------------|--------|------------------|---------|--------------------------------------------------------------------------------------------------| | IPRM (6-4) | ERS0 | 104 | IRR5 | Error passive interrupt (TEC ≥ 128 or REC ≥ 128) | | | | | IRR6 | Bus off interrupt (TEC ≥ 256) | | | OVR0 | 105 | IRR0 | Hardware reset processing interrupt | | | | | IRR2 | Remote frame reception interrupt | | | | | IRR3 | Error warning interrupt (TEC ≥ 96) | | | | | IRR4 | Error warning interrupt (REC ≥ 96) | | | | | IRR7 | Overload frame transmission interrupt/bus off recovery interrupt (11 recessive bits × 128 times) | | | | | IRR9 | Unread message overwrite interrupt | | | | | IRR12 | HCAN sleep mode CAN bus operation interrupt | | | RM0 | 106 | IRR1 | Mailbox 0 message reception interrupt | | | RM1 | 107 | IRR1 | Mailbox 1–15 message reception interrupt | | IPRM (2-0) | SLE0 | 108 | IRR8 | Message transmission/cancellation interrupt | #### 15.3.8 DTC Interface The DTC can be activated by reception of a message in the HCAN's mailbox 0. When DTC transfer ends after DTC activation has been set, the RXPR0 and RFPR0 flags are acknowledge signal automatically. An interrupt request due to a receive interrupt from the HCAN cannot be sent to the CPU in this case. Figure 15.13 shows a DTC transfer flowchart. Figure 15.13 DTC Transfer Flowchart #### 15.4 CAN Bus Interface A bus transceiver IC is necessary to connect the H8S/2626 Group or H8S/2623 Group chip to a CAN bus. A Philips PCA82C250 transceiver IC, or compatible device, is recommended. Figure 15.14 shows a sample connection diagram. Figure 15.14 High-Speed Interface Using PCA82C250 # 15.5 Usage Notes #### 1. Reset The HCAN is reset by a reset, and in hardware standby mode and software standby mode. All the registers are initialized in a reset, but mailboxes (message control (MCx[x])/message data (MDx[x]) are not. However, after powering on, mailboxes (message control (MCx[x])/message data (MDx[x]) are initialized, and their values are undefined. Therefore, mailbox initialization must always be carried out after a reset or a transition to hardware standby mode or software standby mode. Also, the reset interrupt flag (IRR0) is always set after reset input or recovery from software standby mode. As this bit cannot be masked in the interrupt mask register (IMR), if HCAN interrupts are set as enabled by the interrupt controller without this flag having been cleared, an HCAN interrupt will be initiated immediately. IRR0 must therefore be cleared during initialization. # 2. HCAN sleep mode The bus operation interrupt flag (IRR12) in the interrupt register (IRR) is set by bus operation in HCAN sleep mode. Therefore, this flag is not used by the HCAN to indicate sleep mode release. Also note that the reset status bit (GSR3) in the general status register (GSR) is set in sleep mode. #### 3. Interrupts When the mailbox interrupt mask register (MBIMR) is set, the interrupt register (IRR8.2.1) is not set by reception completion, transmission completion, or transmission cancellation for the set mailboxes #### 4. Error counters In the case of error active and error passive, REC and TEC normally count up and down. In the bus off state, 11-bit recessive sequences are counted (REC + 1) using REC. If REC reaches 96 during the count, IRR4 and GSR1 are set, and if REC reaches 128, IRR7 is set. ### 5. Register access Byte or word access can be used on all HCAN registers. Longword access cannot be used. ### 6. HCAN medium-speed mode HCAN registers cannot be read or written to in medium-speed mode. # 7. Register retention during standby All HCAN registers are initialized in hardware standby mode and software standby mode. # 8. Using bit operation instructions Start flags in HCAN are cleared by writing 1 to them; there is no need to use bit operation instructions to clear them. To clear a flag, use the MOV instruction to write a 1 to the bit to be cleared. ### 9. HTxD pin output in error passive state If the HRxD pin becomes fixed at 1 during message transmission or reception when the HCAN is in the error active state, the HTxD pin will output 0 continuously while in the error passive state. To stop continuous 0 output to the CAN bus, disable the HCAN by means of an error warning interrupt or by setting the HCAN module stop mode through detection of a fixed 1 state by the HxRD pin monitor. # 10. Transition to HCAN sleep mode The HCAN stops (transmission/reception stops) when MCR0 is cleared to 0 immediately after an HCAN sleep mode transition effected by setting TXPR of the HCAN to 1 and setting MCR5 to 1. When a transition is made to the HCAN sleep mode by means of the above steps, a 10-cycle wait should be inserted after the TxPR setting. After an HCAN sleep mode transition, release the HCAN sleep mode by clearing MCR5 to 0. Rev. 5.00 Jan 10, 2006 page 586 of 1042 #### 11. Message transmission cancellation (TxCR) If all the following conditions are met when cancellation of a transmission message is performed by means of TxCR of the HCAN, the TxCR or TxPR bit indicating cancellation is not cleared even though internal transmission is canceled. When canceling a message using TxCR, 1 should be written continuously until TxCR or TxPR becomes 0. #### 12. TxCR in the bus off state If TxPR is set before the HCAN goes to the bus off state, and a transition is made to the bus off state with transmission incomplete, cancellation will be performed even if TxCR is set during the bus off period, and the message will be transmitted after a transition to the error active state. # Section 16 A/D Converter #### 16.1 Overview The H8S/2626 Group and H8S/2623 Group include a successive approximation type 10-bit A/D converter that allows up to sixteen analog input channels to be selected. #### 16.1.1 Features A/D converter features are listed below. - 10-bit resolution - Sixteen input channels - Settable analog conversion voltage range - Conversion of analog voltages with the reference voltage pin (Vref) as the analog reference voltage - High-speed conversion - Minimum conversion time: 13.3 µs per channel (at 20-MHz operation) - Choice of single mode or scan mode - Single mode: Single-channel A/D conversion - Scan mode: Continuous A/D conversion on 1 to 4 channels - Four data registers - Conversion results are held in a 16-bit data register for each channel - Sample and hold function - Three kinds of conversion start - Choice of software or timer conversion start trigger (TPU), or ADTRG pin - A/D conversion end interrupt generation - A/D conversion end interrupt (ADI) request can be generated at the end of A/D conversion - Module stop mode can be set - As the initial setting, A/D converter operation is halted. Register access is enabled by exiting module stop mode. #### **Block Diagram** 16.1.2 Figure 16.1 shows a block diagram of the A/D converter. Figure 16.1 Block Diagram of A/D Converter #### 16.1.3 Pin Configuration Table 16.1 summarizes the input pins used by the A/D converter. The AVCC and AVSS pins are the power supply pins for the analog block in the A/D converter. The Vref pin is the A/D conversion reference voltage pin. The 16 analog input pins are divided into two channel sets and two groups, with analog input pins 0 to 7 (AN0 to AN7) comprising channel set 0, analog input pins 8 to 15 (AN8 to AN15) comprising channel set 1, analog input pins 0 to 3 and 8 to 11 (AN0 to AN3, AN8 to AN11) comprising group 0, and analog input pins 4 to 7 and 12 to 15 (AN4 to AN7, AN12 to AN15) comprising group 1. Table 16.1 A/D Converter Pins | Pin Name | Symbol | I/O | Function | |--------------------------------|--------|-------|----------------------------------------------------| | Analog power supply pin | AVCC | Input | Analog block power supply | | Analog ground pin | AVSS | Input | Analog block ground and reference voltage | | Reference voltage pin | Vref | Input | A/D conversion reference voltage | | Analog input pin 0 | AN0 | Input | Channel set 0 (CH3 = 0) group 0 analog inputs | | Analog input pin 1 | AN1 | Input | | | Analog input pin 2 | AN2 | Input | | | Analog input pin 3 | AN3 | Input | _ | | Analog input pin 4 | AN4 | Input | Channel set 0 (CH3 = 0) group 1 analog inputs | | Analog input pin 5 | AN5 | Input | _ | | Analog input pin 6 | AN6 | Input | _ | | Analog input pin 7 | AN7 | Input | _ | | Analog input pin 8 | AN8 | Input | Channel set 1 (CH3 = 1) group 0 analog inputs | | Analog input pin 9 | AN9 | Input | _ | | Analog input pin 10 | AN10 | Input | _ | | Analog input pin 11 | AN11 | Input | _ | | Analog input pin 12 | AN12 | Input | Channel set 1 (CH3 = 1) group 1 analog inputs | | Analog input pin 13 | AN13 | Input | _ | | Analog input pin 14 | AN14 | Input | _ | | Analog input pin 15 | AN15 | Input | _ | | A/D external trigger input pin | ADTRG | Input | External trigger input for starting A/D conversion | ## 16.1.4 Register Configuration Table 16.2 summarizes the registers of the A/D converter. Table 16.2 A/D Converter Registers | Name | Abbreviation | R/W | Initial Value | Address*1 | |--------------------------------|--------------|---------|---------------|-----------| | A/D data register AH | ADDRAH | R | H'00 | H'FF90 | | A/D data register AL | ADDRAL | R | H'00 | H'FF91 | | A/D data register BH | ADDRBH | R | H'00 | H'FF92 | | A/D data register BL | ADDRBL | R | H'00 | H'FF93 | | A/D data register CH | ADDRCH | R | H'00 | H'FF94 | | A/D data register CL | ADDRCL | R | H'00 | H'FF95 | | A/D data register DH | ADDRDH | R | H'00 | H'FF96 | | A/D data register DL | ADDRDL | R | H'00 | H'FF97 | | A/D control/status register | ADCSR | R/(W)*2 | H'00 | H'FF98 | | A/D control register | ADCR | R/W | H'33 | H'FF99 | | Module stop control register A | MSTPCRA | R/W | H'3F | H'FDE8 | Notes: 1. Lower 16 bits of the address. 2. Bit 7 can only be written with 0 for flag clearing. ## 16.2 Register Descriptions #### 16.2.1 A/D Data Registers A to D (ADDRA to ADDRD) | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|---|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|---|--| | | | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | _ | _ | _ | _ | _ | _ | | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | : | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | There are four 16-bit read-only ADDR registers, ADDRA to ADDRD, used to store the results of A/D conversion. The 10-bit data resulting from A/D conversion is transferred to the ADDR register for the selected channel and stored there. The upper 8 bits of the converted data are transferred to the upper byte (bits 15 to 8) of ADDR, and the lower 2 bits are transferred to the lower byte (bits 7 and 6) and stored. Bits 5 to 0 are always read as 0. The correspondence between the analog input channels and ADDR registers is shown in table 16.3. ADDR can always be read by the CPU. The upper byte can be read directly, but for the lower byte, data transfer is performed via a temporary register (TEMP). For details, see section 16.3, Interface to Bus Master. The ADDR registers are initialized to H'0000 by a reset, and in standby mode or module stop mode. Table 16.3 Analog Input Channels and Corresponding ADDR Registers **Analog Input Channel** #### Channel Set 0 (CH3 = 0) Channel Set 1 (CH3 = 1) Group 0 Group 1 Group 0 Group 1 A/D Data Register AN0 AN4 AN8 AN12 **ADDRA** AN5 AN1 AN9 AN13 **ADDRB** AN<sub>2</sub> AN14 AN<sub>6</sub> AN10 ADDRC AN<sub>3</sub> AN7 AN11 AN15 **ADDRD** ## 16.2.2 A/D Control/Status Register (ADCSR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|------|------|------|-----|-----|-----|-----| | | | ADF | ADIE | ADST | SCAN | СНЗ | CH2 | CH1 | CH0 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/(W)* | R/W Note: \* Only 0 can be written to bit 7, to clear this flag. ADCSR is an 8-bit readable/writable register that controls A/D conversion operations. ADCSR is initialized to H'00 by a reset, and in hardware standby mode or module stop mode. Bit 7—A/D End Flag (ADF): Status flag that indicates the end of A/D conversion. Bit 7 | ADF | Description | | |-----|-----------------------------------------------------------------------------|-----------------| | 0 | [Clearing conditions] | (Initial value) | | | <ul> <li>When 0 is written to the ADF flag after reading ADF = 1</li> </ul> | | | | When the DTC is activated by an ADI interrupt and ADDR is read | | | 1 | [Setting conditions] | | | | <ul> <li>Single mode: When A/D conversion ends</li> </ul> | | | | Scan mode: When A/D conversion ends on all specified channels | | **Bit 6—A/D Interrupt Enable (ADIE):** Selects enabling or disabling of interrupt (ADI) requests at the end of A/D conversion. Bit 6 | ADIE | Description | | |------|-----------------------------------------------------|-----------------| | 0 | A/D conversion end interrupt (ADI) request disabled | (Initial value) | | 1 | A/D conversion end interrupt (ADI) request enabled | | **Bit 5—A/D Start (ADST):** Selects starting or stopping on A/D conversion. Holds a value of 1 during A/D conversion. The ADST bit can be set to 1 by software, a timer conversion start trigger, or the A/D external trigger input pin (ADTRG). #### Bit 5 | ADST | D | escription | | | |------|---|--------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------| | 0 | • | A/D conversi | on stopped | (Initial value) | | 1 | • | Single mode | A/D conversion is started. Cle conversion on the specified c | • | | | • | Scan mode: | | onversion continues sequentially on the is cleared to 0 by software, a reset, or or module stop mode. | **Bit 4—Scan Mode (SCAN):** Selects single mode or scan mode as the A/D conversion operating mode. See section 16.4, Operation, for single mode and scan mode operation. Only set the SCAN bit while conversion is stopped (ADST = 0). #### Bit 4 | SCAN | Description | | |------|-------------|-----------------| | 0 | Single mode | (Initial value) | | 1 | Scan mode | | **Bit 3—Channel Select 3 (CH3):** Switches the analog input pins assigned to group 0 or group 1. Setting CH3 to 1 enables AN8 to AN15 to be used instead of AN0 to AN7. #### Bit 3 | СНЗ | Description | |-----|----------------------------------------------------------------------------------------------------| | 0 | AN8 to AN11 are group 0 analog input pins, AN12 to AN15 are group 1 analog input pins | | 1 | AN0 to AN3 are group 0 analog input pins, AN4 to AN7 are group 1 analog input pins (Initial value) | Bits 2 to 0—Channel Select 2 to 0 (CH2 to CH0): Together with the SCAN bit, these bits select the analog input channels. Only set the input channel while conversion is stopped (ADST = 0). | | Chanı | nel Selection | on | Des | cription | |-----|-------|---------------|-----|---------------------------|-------------------------| | СНЗ | CH2 | CH1 | CH0 | Single Mode<br>(SCAN = 0) | Scan Mode<br>(SCAN = 1) | | 0 | 0 | 0 | 0 | AN0 (Initial value) | AN0 | | | | | 1 | AN1 | ANO, AN1 | | | | 1 | 0 | AN2 | AN0 to AN2 | | | | | 1 | AN3 | AN0 to AN3 | | | 1 | 0 | 0 | AN4 | AN4 | | | | | 1 | AN5 | AN4, AN5 | | | | 1 | 0 | AN6 | AN4 to AN6 | | | | | 1 | AN7 | AN4 to AN7 | | 1 | 0 | 0 | 0 | AN8 | AN8 | | | | | 1 | AN9 | AN8, AN9 | | | | 1 | 0 | AN10 | AN8 to AN10 | | | | | 1 | AN11 | AN8 to AN11 | | | 1 | 0 | 0 | AN12 | AN12 | | | | | 1 | AN13 | AN12, AN13 | | | | 1 | 0 | AN14 | AN12 to AN14 | | | | | 1 | AN15 | AN12 to AN15 | #### 16.2.3 A/D Control Register (ADCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-------|-------|---|---|------|------|---|---| | | | TRGS1 | TRGS0 | _ | _ | CKS1 | CKS0 | _ | _ | | Initial value | : | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | R/W | : | R/W | R/W | _ | _ | R/W | R/W | _ | _ | ADCR is an 8-bit readable/writable register that enables or disables external triggering of A/D conversion operations and sets the A/D conversion time. ADCR is initialized to H'33 by a reset, and in standby mode or module stop mode. **Bits 7 and 6—Timer Trigger Select 1 and 0 (TRGS1, TRGS0):** Select enabling or disabling of the start of A/D conversion by a trigger signal. Only set bits TRGS1 and TRGS0 while conversion is stopped (ADST = 0). | Bit 7 | Bit 6 | | | |-------|-------|---------------------------------------------------------|-----------------| | TRGS1 | TRGS0 | <br>Description | | | 0 | 0 | A/D conversion start by software is enabled | (Initial value) | | | 1 | A/D conversion start by TPU conversion start trigger is | enabled | | 1 | 0 | Setting prohibited | | | | 1 | A/D conversion start by external trigger pin (ADTRG) is | enabled | Bits 5, 4, 1, and 0—Reserved: These bits are always read as 1 and cannot be modified. Bits 3 and 2—Clock Select 1 and 0 (CKS1, CKS0): These bits select the A/D conversion time. The conversion time should be changed only when ADST = 0. Make a setting that gives a value not lower than that shown in table 22-8. | Bit 3 | Bit 2 | | | |-------|-------|-------------------------------------|-----------------| | CKS1 | CKS0 | Description | | | 0 | 0 | Conversion time = 530 states (max.) | (Initial value) | | | 1 | Conversion time = 266 states (max.) | | | 1 | 0 | Conversion time = 134 states (max.) | | | | 1 | Conversion time = 68 states (max.) | | #### 16.2.4 Module Stop Control Register A (MSTPCRA) | Bit | Bit :7 | | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|--------|--------|--------|--------|--------|--------|--------|--------|--------| | | | MSTPA7 | MSTPA6 | MSTPA5 | MSTPA4 | MSTPA3 | MSTPA2 | MSTPA1 | MSTPA0 | | Initial value | : | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W MSTPCR is a 8-bit readable/writable register that performs module stop mode control. When the MSTPA1 bit in MSTPCR is set to 1, A/D converter operation stops at the end of the bus cycle and a transition is made to module stop mode. Registers cannot be read or written to in module stop mode. For details, see sections 21A.5, 21B.5, Module Stop Mode. MSTPCRA is initialized to H'3F by a reset and in hardware standby mode. It is not initialized in software standby mode. **Bit 1—Module Stop (MSTPA1):** Specifies the A/D converter module stop mode. Bit 1 | MSTPA1 | Description | | |--------|----------------------------------------|-----------------| | 0 | A/D converter module stop mode cleared | _ | | 1 | A/D converter module stop mode set | (Initial value) | #### 16.3 Interface to Bus Master ADDRA to ADDRD are 16-bit registers, and the data bus to the bus master is 8 bits wide. Therefore, in accesses by the bus master, the upper byte is accessed directly, but the lower byte is accessed via a temporary register (TEMP). A data read from ADDR is performed as follows. When the upper byte is read, the upper byte value is transferred to the CPU and the lower byte value is transferred to TEMP. Next, when the lower byte is read, the TEMP contents are transferred to the CPU. When reading ADDR. always read the upper byte before the lower byte. It is possible to read only the upper byte, but if only the lower byte is read, incorrect data may be obtained. Figure 16.2 shows the data flow for ADDR access. Figure 16.2 ADDR Access Operation (Reading H'AA40) ## 16.4 Operation The A/D converter operates by successive approximation with 10-bit resolution. It has two operating modes: single mode and scan mode. ### 16.4.1 Single Mode (SCAN = 0) Single mode is selected when A/D conversion is to be performed on a single channel only. A/D conversion is started when the ADST bit is set to 1, according to the software or external trigger input. The ADST bit remains set to 1 during A/D conversion, and is automatically cleared to 0 when conversion ends. On completion of conversion, the ADF flag is set to 1. If the ADIE bit is set to 1 at this time, an ADI interrupt request is generated. The ADF flag is cleared by writing 0 after reading ADCSR. When the operating mode or analog input channel must be changed during analog conversion, to prevent incorrect operation, first clear the ADST bit to 0 in ADCSR to halt A/D conversion. After making the necessary changes, set the ADST bit to 1 to start A/D conversion again. The ADST bit can be set at the same time as the operating mode or input channel is changed. Typical operations when channel 1 (AN1) is selected in single mode are described next. Figure 16.3 shows a timing diagram for this example. - [1] Single mode is selected (SCAN = 0), input channel AN1 is selected (CH3 = 0, CH2 = 0, CH1 = 0, CH0 = 1), the A/D interrupt is enabled (ADIE = 1), and A/D conversion is started (ADST = 1). - [2] When A/D conversion is completed, the result is transferred to ADDRB. At the same time the ADF flag is set to 1, the ADST bit is cleared to 0, and the A/D converter becomes idle. - [3] Since ADF = 1 and ADIE = 1, an ADI interrupt is requested. - [4] The A/D interrupt handling routine starts. - [5] The routine reads ADCSR, then writes 0 to the ADF flag. - [6] The routine reads and processes the connection result (ADDRB). - [7] Execution of the A/D interrupt handling routine ends. After that, if the ADST bit is set to 1, A/D conversion starts again and steps [2] to [7] are repeated. Figure 16.3 Example of A/D Converter Operation (Single Mode, Channel 1 Selected) #### 16.4.2 Scan Mode (SCAN = 1) Scan mode is useful for monitoring analog inputs in a group of one or more channels. When the ADST bit is set to 1 by a software, timer or external trigger input, A/D conversion starts on the first channel in the group (AN0). When two or more channels are selected, after conversion of the first channel ends, conversion of the second channel (AN1) starts immediately. A/D conversion continues cyclically on the selected channels until the ADST bit is cleared to 0. The conversion results are transferred for storage into the ADDR registers corresponding to the channels. When the operating mode or analog input channel must be changed during analog conversion, to prevent incorrect operation, first clear the ADST bit to 0 in ADCSR to halt A/D conversion. After making the necessary changes, set the ADST bit to 1 to start A/D conversion again from the first channel (AN0). The ADST bit can be set at the same time as the operating mode or input channel is changed. Typical operations when three channels (AN0 to AN2) are selected in scan mode are described next. Figure 16.4 shows a timing diagram for this example. - [1] Scan mode is selected (SCAN = 1), channel set 0 is selected (CH3 = 0), scan group 0 is selected (CH2 = 0), analog input channels AN0 to AN2 are selected (CH1 = 1, CH0 = 0), and A/D conversion is started (ADST = 1) - [2] When A/D conversion of the first channel (AN0) is completed, the result is transferred to ADDRA. Next, conversion of the second channel (AN1) starts automatically. - [3] Conversion proceeds in the same way through the third channel (AN2). - [4] When conversion of all the selected channels (AN0 to AN2) is completed, the ADF flag is set to 1 and conversion of the first channel (AN0) starts again. If the ADIE bit is set to 1 at this time, an ADI interrupt is requested after A/D conversion ends. - [5] Steps [2] to [4] are repeated as long as the ADST bit remains set to 1. When the ADST bit is cleared to 0, A/D conversion stops. After that, if the ADST bit is set to 1, A/D conversion starts again from the first channel (AN0). Figure 16.4 Example of A/D Converter Operation (Scan Mode, 3 Channels AN0 to AN2 Selected) #### 16.4.3 Input Sampling and A/D Conversion Time The A/D converter has a built-in sample-and-hold circuit. The A/D converter samples the analog input at a time $t_D$ after the ADST bit is set to 1, then starts conversion. Figure 16.5 shows the A/D conversion timing. Table 16.4 indicates the A/D conversion time. As indicated in figure 16.5, the A/D conversion time includes $t_{\scriptscriptstyle D}$ and the input sampling time. The length of $t_{\scriptscriptstyle D}$ varies depending on the timing of the write access to ADCSR. The total conversion time therefore varies within the ranges indicated in table 16.4. In scan mode, the values given in table 16.4 apply to the first conversion time. The values given in table 16.5 apply to the second and subsequent conversions. In both cases, set bits CKS1 and CKS0 in ADCR to give a value not lower than that shown in table 22-8. Figure 16.5 A/D Conversion Timing **Table 16.4** A/D Conversion Time (Single Mode) | | | CKS1 = 0 | | | | | CKS1 = 0 | | | | | | | |----------------------------|-------------------|----------|-----|----------|-----|----------|----------|-----|----------|-----|-----|-----|-----| | Item | Symbol | CKS0 = 0 | | CKS0 = 1 | | CKS0 = 0 | | | CKS0 = 1 | | | | | | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | A/D conversion start delay | t <sub>D</sub> | 18 | _ | 33 | 10 | _ | 17 | 6 | _ | 9 | 4 | _ | 5 | | Input sampling time | t <sub>spl</sub> | _ | 127 | _ | _ | 63 | _ | _ | 31 | _ | _ | 15 | _ | | A/D conversion time | t <sub>conv</sub> | 515 | _ | 530 | 259 | _ | 266 | 131 | _ | 134 | 67 | _ | 68 | Note: Values in the table are the number of states. **Table 16.5** A/D Conversion Time (Scan Mode) | CKS1 | CKS0 | Conversion Time (State) | |------|------|-------------------------| | 0 | 0 | 512 (Fixed) | | | 1 | 256 (Fixed) | | 1 | 0 | 128 (Fixed) | | | 1 | 64 (Fixed) | ## 16.4.4 External Trigger Input Timing A/D conversion can be externally triggered. When the TRGS1 and TRGS0 bits are set to 11 in ADCR, external trigger input is enabled at the $\overline{ADTRG}$ pin. A falling edge at the $\overline{ADTRG}$ pin sets the ADST bit to 1 in ADCSR, starting A/D conversion. Other operations, in both single and scan modes, are the same as if the ADST bit has been set to 1 by software. Figure 16.6 shows the timing. Figure 16.6 External Trigger Input Timing ## 16.5 Interrupts The A/D converter generates an A/D conversion end interrupt (ADI) at the end of A/D conversion. ADI interrupt requests can be enabled or disabled by means of the ADIE bit in ADCSR. The DTC can be activated by an ADI interrupt. Having the converted data read by the DTC in response to an ADI interrupt enables continuous conversion to be achieved without imposing a load on software. The A/D converter interrupt source is shown in table 16.6. Table 16.6 A/D Converter Interrupt Source | Interrupt Source | Description | DTC Activation | |------------------|------------------------------------|----------------| | ADI | Interrupt due to end of conversion | Possible | ## 16.6 Usage Notes The following points should be noted when using the A/D converter. #### **Setting Range of Analog Power Supply and Other Pins:** (1) Analog input voltage range The voltage applied to analog input pin ANn during A/D conversion should be in the range $AVSS \le ANn \le Vref$ . (2) Relation between AVCC, AVSS and VCC, VSS As the relationship between AVCC, AVSS and VCC, VSS, set AVSS = VSS. If the A/D converter is not used, the AVCC and AVSS pins must on no account be left open. (3) Vref input range The analog reference voltage input at the Vref pin set in the range Vref $\leq$ AVCC. If conditions (1), (2), and (3) above are not met, the reliability of the device may be adversely affected. **Notes on Board Design:** In board design, digital circuitry and analog circuitry should be as mutually isolated as possible, and layout in which digital circuit signal lines and analog circuit signal lines cross or are in close proximity should be avoided as far as possible. Failure to do so may result in incorrect operation of the analog circuitry due to inductance, adversely affecting A/D conversion values. Also, digital circuitry must be isolated from the analog input signals (AN0 to AN15), analog reference power supply (Vref), and analog power supply (AVCC) by the analog ground (AVSS). Also, the analog ground (AVSS) should be connected at one point to a stable digital ground (VSS) on the board. **Notes on Noise Countermeasures:** A protection circuit connected to prevent damage due to an abnormal voltage such as an excessive surge at the analog input pins (AN0 to AN15) and analog reference power supply (Vref) should be connected between AVCC and AVSS as shown in figure 16.7. Also, the bypass capacitors connected to AVCC and Vref and the filter capacitor connected to AN0 to AN15 must be connected to AVSS. If a filter capacitor is connected as shown in figure 16.7, the input currents at the analog input pins (AN0 to AN15) are averaged, and so an error may arise. Also, when A/D conversion is performed frequently, as in scan mode, if the current charged and discharged by the capacitance of the sample-and-hold circuit in the A/D converter exceeds the current input via the input impedance $(R_{\mbox{\tiny in}})$ , an error will arise in the analog input pin voltage. Careful consideration is therefore required when deciding the circuit constants. Figure 16.7 Example of Analog Input Protection Circuit **Table 16.7 Analog Pin Specifications** | Item | Min | Max | Unit | |-------------------------------------|-----|-----|------| | Analog input capacitance | _ | 20 | pF | | Permissible signal source impedance | _ | 5 | kΩ | Figure 16.8 Analog Input Pin Equivalent Circuit **A/D Conversion Precision Definitions:** H8S/2626 Group and H8S/2623 Group A/D conversion precision definitions are given below. #### Resolution The number of A/D converter digital output codes #### Offset error The deviation of the analog input voltage value from the ideal A/D conversion characteristic when the digital output changes from the minimum voltage value B'0000000000 (H'00) to B'0000000001 (H'01) (see figure 16.10). #### Full-scale error The deviation of the analog input voltage value from the ideal A/D conversion characteristic when the digital output changes from B'1111111110 (H'3E) to B'1111111111 (H'3F) (see figure 16.10). #### Quantization error The deviation inherent in the A/D converter, given by 1/2 LSB (see figure 16.9). #### • Nonlinearity error The error with respect to the ideal A/D conversion characteristic between the zero voltage and the full-scale voltage. Does not include the offset error, full-scale error, or quantization error. #### Absolute precision The deviation between the digital value and the analog input value. Includes the offset error, full-scale error, quantization error, and nonlinearity error. Figure 16.9 A/D Conversion Precision Definitions (1) Figure 16.10 A/D Conversion Precision Definitions (2) Rev. 5.00 Jan 10, 2006 page 610 of 1042 **Permissible Signal Source Impedance:** H8S/2626 Group and H8S/2623 Group analog input is designed so that conversion precision is guaranteed for an input signal for which the signal source impedance is $10~\text{k}\Omega$ or less. This specification is provided to enable the A/D converter's sample-and-hold circuit input capacitance to be charged within the sampling time; if the sensor output impedance exceeds $10~\text{k}\Omega$ , charging may be insufficient and it may not be possible to guarantee the A/D conversion precision. However, if a large capacitance is provided externally, the input load will essentially comprise only the internal input resistance of $10 \text{ k}\Omega$ , and the signal source impedance is ignored. However, since a low-pass filter effect is obtained in this case, it may not be possible to follow an analog signal with a large differential coefficient (e.g., 5 mV/us or greater). When converting a high-speed analog signal, a low-impedance buffer should be inserted. **Influences on Absolute Precision:** Adding capacitance results in coupling with GND, and therefore noise in GND may adversely affect absolute precision. Be sure to make the connection to an electrically stable GND such as AVSS. Care is also required to insure that filter circuits do not communicate with digital signals on the mounting board, so acting as antennas. Figure 16.11 Example of Analog Input Circuit # Section 17 D/A Converter [Provided in the H8S/2626 Group only] #### 17.1 Overview The H8S/2626 Group has an on-chip two-channel D/A converter. #### 17.1.1 Features The D/A converter has the following features. - 8-bit resolution - Two output channels - Conversion time: maximum 10 µs (with 20 pF capacitive load) - Output voltage: 0 V to Vref - D/A output retention in software standby mode - Module stop mode setting possible - The initial setting is for D/A converter operation to be halted. Register access is enabled by clearing module stop mode. ## 17.1.2 Block Diagram Figure 17.1 shows a block diagram of the D/A converter. Figure 17.1 Block Diagram of D/A Converter ## 17.1.3 Pin Configuration Table 17.1 summarizes the input and output pins used by the D/A converter. Table 17.1 D/A Converter Pins | Pin Name | Symbol | I/O | Function | |-------------------------|--------|--------|-------------------------------------| | Analog power supply pin | AVCC | Input | Analog power supply | | Analog ground pin | AVSS | Input | Analog ground and reference voltage | | Analog output pin 2 | DA2 | Output | Channel 2 analog output | | Analog output pin 3 | DA3 | Output | Channel 3 analog output | | Reference voltage pin | Vref | Input | Analog reference voltage | ## 17.1.4 Register Configuration Table 17.2 summarizes the registers of the D/A converter. Table 17.2 D/A Converter Registers | Channel | Name | Abbreviation | R/W | Initial Value | Address* | |---------|--------------------------------|--------------|-----|---------------|----------| | 2, 3 | D/A data register 2 | DADR2 | R/W | H'00 | H'FDAC | | | D/A data register 3 | DADR3 | R/W | H'00 | H'FDAD | | | D/A control register 23 | DACR23 | R/W | H'1F | H'FDAE | | All | Module stop control register C | MSTPCRC | R/W | H'FF | H'FDEA | Note: \* Lower 16 bits of the address ## 17.2 Register Descriptions ## 17.2.1 D/A Data Registers 2 and 3 (DADR2, DADR3) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|--------|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | | | | Initial va | ılue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W DADR2 and DADR3 are 8-bit readable/writable registers that store the data to be converted. When analog output is enabled, the values in DADR2 and DADR3 are constantly converted and output at the analog output pins. The D/A data registers are initialized to H'00 by a reset and in hardware standby mode. ## 17.2.2 D/A Control Register 23 (DACR23) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-------|-------|-----|---|---|---|---|---| | | | DAOE1 | DAOE0 | DAE | _ | _ | _ | _ | _ | | Initial val | ue: | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W | R/W | R/W | _ | _ | _ | _ | _ | DACR23 is an 8-bit readable/writable register that controls the operation of the D/A converter. DACR23 is initialized to H'1F by a reset and in hardware standby mode. Bit 7—D/A Output Enable 1 (DAOE1): Controls D/A conversion and analog output. Bit 7 | DAOE1 | Description | | |-------|------------------------------------------------------------|-----------------| | 0 | DA3 analog output is disabled | (Initial value) | | 1 | Channel 3 D/A conversion and DA3 analog output are enabled | | Bit 6—D/A Output Enable 0 (DAOE0): Controls D/A conversion and analog output. Bit 6 | DAOE0 | Description | | |-------|------------------------------------------------------------|-----------------| | 0 | DA2 analog output is disabled | (Initial value) | | 1 | Channel 2 D/A conversion and DA2 analog output are enabled | | **Bit 5—D/A Enable (DAE):** Controls D/A conversion, together with bits DAOE0 and DAOE1. When the DAE bit is cleared to 0, D/A conversion is controlled independently in channels 2 and 3. When the DAE bit is set to 1, D/A conversion is controlled together in channels 2 and 3. Output of the conversion result is always controlled independently by bits DAOE0 and DAOE1. | Bit 7 | Bit 6 | Bit 5 | | |-------|-------|-------|----------------------------------------------------------------| | DAOE1 | DAOE0 | DAE | Description | | 0 | 0 | * | D/A conversion is disabled in channels 2 and 3 (Initial value) | | | 1 | 0 | D/A conversion is enabled in channel 2 | | | | | D/A conversion is disabled in channel 3 | | | | 1 | D/A conversion is enabled in channels 2 and 3 | | 0 | 0 | 0 | D/A conversion is disabled in channel 2 | | | | | D/A conversion is enabled in channel 3 | | | | 1 | D/A conversion is enabled in channels 2 and 3 | | | 1 | * | D/A conversion is enabled in channels 2 and 3 | \*: Don't care If the chip enters software standby mode while D/A conversion is enabled, the D/A output is retained and the analog power supply current is the same as the analog power supply current during D/A conversion. If it is necessary to reduce the analog power supply current in software standby mode, D/A output should be disabled by clearing both the DAOE0 bit and the DAOE1 bit to 0. Bits 4 to 0—Reserved: These bits are always read as 1, and cannot be modified. ### 17.2.3 Module Stop Control Register C (MSTPCRC) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|------|--------|--------|--------|--------|--------|--------|--------|--------| | | | MSTPC7 | MSTPC6 | MSTPC5 | MSTPC4 | MSTPC3 | MSTPC2 | MSTPC1 | MSTPC0 | | Initial valu | ue : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W MSTPCRC is an 8-bit readable/writable register that performs module stop mode control. When the MSTPC5 bit is set to 1, D/A converter operation is stopped at the end of the bus cycle, and module stop mode is entered. Register read/write accesses are not possible in module stop mode. For details, see section 21B.5, Module Stop Mode. MSTPCRC is initialized to H'FF by a reset and in hardware standby mode. It is not initialized in software standby mode. **Bit 5—Module Stop (MSTPC5):** Specifies module stop mode for the D/A converter (channels 2 and 3). Bit 5 | MSTPC5 | Description | | |--------|--------------------------------------------------------------|-----------------| | 0 | D/A converter (channels 2 and 3) module stop mode is cleared | | | 1 | D/A converter (channels 2 and 3) module stop mode is set | (Initial value) | ## 17.3 Operation The D/A converter has two built-in D/A conversion circuits that can perform conversion independently. D/A conversion is performed constantly while enabled in DACR23. If the DADR2 or DADR3 value is modified, conversion of the new data begins immediately. The conversion results are output when bits DAOE0 and DAOE1 are set to 1. An example of D/A conversion on channel 2 is given below. The timing is shown in figure 17.2. - 1. Data to be converted is written in DADR2. - Bit DAOE0 is set to 1 in DACR23. D/A conversion starts and DA2 becomes an output pin. The conversion result is output after the conversion time. The output value is (DADR2 contents/256) × Vref. Output of this conversion result continues until the value in DADR2 is modified or the DAOE0 bit is cleared to 0. - 3. If the DADR2 value is modified, conversion starts immediately, and the result is output after the conversion time. - 4. When the DAOE0 bit is cleared to 0, DA2 becomes an input pin. Figure 17.2 Example of D/A Converter Operation ## Section 18 RAM #### 18.1 Overview The H8S/2626 and H8S/2623 have 12 kbytes of on-chip high-speed static RAM, the H8S/2625 and H8S/2622 have 8 kbytes, and the H8S/2624 and H8S/2621 have 4 kbytes. The RAM is connected to the CPU by a 16-bit data bus, enabling one-state access by the CPU to both byte data and word data. This makes it possible to perform fast word data transfer. The on-chip RAM can be enabled or disabled by means of the RAM enable bit (RAME) in the system control register (SYSCR). ### 18.1.1 Block Diagram Figure 18.1 shows a block diagram of the on-chip RAM. Figure 18.1 Block Diagram of RAM (H8S/2623) ## 18.1.2 Register Configuration The on-chip RAM is controlled by SYSCR. Table 18.1 shows the address and initial value of SYSCR. Table 18.1 RAM Register | Name | Abbreviation | R/W | Initial Value | Address* | |-------------------------|--------------|-----|---------------|----------| | System control register | SYSCR | R/W | H'01 | H'FDE5 | Note: \* Lower 16 bits of the address. ## 18.2 Register Descriptions ## 18.2.1 System Control Register (SYSCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|------|---|-------|-------|-------|-----|---|------| | | | MACS | _ | INTM1 | INTM0 | NMIEG | _ | _ | RAME | | Initial va | lue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | R/W | : | R/W | _ | R/W | R/W | R/W | R/W | _ | R/W | The on-chip RAM is enabled or disabled by the RAME bit in SYSCR. For details of other bits in SYSCR, see section 3.2.2, System Control Register (SYSCR). **Bit 0—RAM Enable (RAME):** Enables or disables the on-chip RAM. The RAME bit is initialized when the reset state is released. It is not initialized in software standby mode. Note: When the DTC is used, the RAME bit must be set to 1. Bit 0 | RAME | Description | | |------|-------------------------|-----------------| | 0 | On-chip RAM is disabled | | | 1 | On-chip RAM is enabled | (Initial value) | # 18.3 Operation When the RAME bit is set to 1, accesses to addresses H'FFC000 to H'FFEFBF and H'FFFFC0 to H'FFFFFF in the H8S/2626 and H8S/2623, to addresses H'FFD000 to H'FFEFBF and H'FFFFC0 to H'FFFFFF in the H8S/2625 and H8S/2622, and to addresses H'FFE000 to H'FFEFBF and H'FFFFC0 to H'FFFFFF in the H8S/2624 and H8S/2621, are directed to the on-chip RAM. When the RAME bit is cleared to 0, the off-chip address space is accessed. Since the on-chip RAM is connected to the CPU by an internal 16-bit data bus, it can be written to and read in byte or word units. Each type of access can be performed in one state. Even addresses use the upper 8 bits, and odd addresses use the lower 8 bits. Word data must start at an even address. # 18.4 Usage Notes **When Using the DTC:** DTC register information can be located in addresses H'FFEBC0 to H'FFEFBF. When the DTC is used, the RAME bit must not be cleared to 0. **Reserved Areas:** Addresses H'FFB000 to H'FFBFFF in the H8S/2626 and H8S/2623, H'FFB000 to H'FFCFFF in the H8S/2625 and H8S/2622, and H'FFB000 to H'FFDFFF in the H8S/2624 and H8S/2621, are reserved areas that cannot be read or written to. When the RAME bit is cleared to 0, external address space is accessed. # Section 19 ROM (Preliminary) ### 19.1 Features The H8S/2626 Group and H8S/2623 Group have 256 kbytes of on-chip flash memory. The features of the flash memory are summarized below. - Four flash memory operating modes - Program mode - Erase mode - Program-verify mode - Erase-verify mode - Programming/erase methods The flash memory is programmed 128 bytes at a time. Block erase (in single-block units) can be performed. To erase the entire flash memory, each block must be erased in turn. Block erasing can be performed as required on 4-kbyte, 32-kbyte, and 64-kbyte blocks. Programming/erase times The flash memory programming time is 10 ms (typ.) for simultaneous 128-byte programming, equivalent to 78 $\mu$ s (typ.) per byte, and the erase time is 100 ms (typ.). Reprogramming capability The flash memory can be reprogrammed up to 100 times. • On-board programming modes There are two modes in which flash memory can be programmed/erased/verified on-board: - Boot mode - User program mode - Automatic bit rate adjustment With data transfer in boot mode, the LSI's bit rate can be automatically adjusted to match the transfer bit rate of the host. • Flash memory emulation in RAM Flash memory programming can be emulated in real time by overlapping a part of RAM onto flash memory. Protect modes There are three protect modes, hardware, software, and error protection which allow protected status to be designated for flash memory program/erase/verify operations. • Programmer mode Flash memory can be programmed/erased in programmer mode, using a PROM programmer, as well as in on-board programming mode. # 19.2 Overview ### 19.2.1 Block Diagram Figure 19.1 Block Diagram of Flash Memory #### 19.2.2 Mode Transitions When the mode pins and the FWE pin are set in the reset state and a reset-start is executed, the microcomputer enters an operating mode as shown in figure 19.2. In user mode, flash memory can be read but not programmed or erased. The boot, user program and programmer modes are provided as modes to write and erase the flash memory. **Figure 19.2 Flash Memory State Transitions** ### 19.2.3 On-Board Programming Modes #### **Boot Mode** 1. Initial state The old program version or data remains written in the flash memory. The user should prepare the programming control program and new application program beforehand in the host. Flash memory initialization The erase program in the boot program area (in RAM) is executed, and the flash memory is initialized (to H'FF). In boot mode, total flash memory erasure is performed, without regard to blocks. Programming control program transfer When boot mode is entered, the boot program in the H8S/2626 or H8S/2623 (originally incorporated in the chip) is started and the programming control program in the host is transferred to RAM via SCI communication. The boot program required for flash memory erasing is automatically transferred to the RAM boot program area. Writing new application program The programming control program transferred from the host to RAM is executed, and the new application program in the host is written into the flash memory. ### **User Program Mode** 1. Initial state The FWE assessment program that confirms that user program mode has been entered, and the program that will transfer the programming/erase control program from flash memory to on-chip RAM should be written into the flash memory by the user beforehand. The programming/erase control program should be prepared in the host or in the flash memory. Flash memory initialization The programming/erase program in RAM is executed, and the flash memory is initialized (to H'FF). Erasing can be performed in block units, but not in byte units. Programming/erase control program transfer When user program mode is entered, user software confirms this fact, executes transfer program in the flash memory, and transfers the programming/erase control program to RAM. Writing new application program Next, the new application program in the host is written into the erased flash memory blocks. Do not write to unerased blocks. #### 19.2.4 Flash Memory Emulation in RAM Emulation should be performed in user mode or user program mode. When the emulation block set in RAMER is accessed while the emulation function is being executed, data written in the overlap RAM is read. Figure 19.3 Reading Overlap RAM Data in User Mode or User Program Mode When overlap RAM data is confirmed, the RAMS bit is cleared, RAM overlap is released, and writes should actually be performed to the flash memory. When the programming control program is transferred to RAM, ensure that the transfer destination and the overlap RAM do not overlap, as this will cause data in the overlap RAM to be rewritten. Figure 19.4 Writing Overlap RAM Data in User Program Mode # 19.2.5 Differences between Boot Mode and User Program Mode Table 19.1 Differences between Boot Mode and User Program Mode | | Boot Mode | <b>User Program Mode</b> | |------------------------------|------------------------|--------------------------| | Total erase | Yes | Yes | | Block erase | No | Yes | | Programming control program* | Program/program-verify | Erase/erase-verify | | | | Program/program-verify | | | | Emulation | Note: \* To be provided by the user, in accordance with the recommended algorithm. #### 19.2.6 **Block Configuration** The flash memory is divided into three 64-kbyte blocks, one 32-kbyte block, and eight 4-kbyte blocks. Figure 19.5 Flash Memory Block Configuration #### 19.3 **Pin Configuration** The flash memory is controlled by means of the pins shown in table 19.2. **Table 19.2 Pin Configuration** | Pin Name | Abbreviation | I/O | Function | |--------------------|--------------|--------|---------------------------------------------------| | Reset | RES | Input | Reset | | Flash write enable | FWE | Input | Flash memory program/erase protection by hardware | | Mode 2 | MD2 | Input | Sets MCU operating mode | | Mode 1 | MD1 | Input | Sets MCU operating mode | | Mode 0 | MD0 | Input | Sets MCU operating mode | | Port F0 | PF0 | Input | Sets MCU operating mode in programmer mode | | Port 16 | P16 | Input | Sets MCU operating mode in programmer mode | | Port 14 | P14 | Input | Sets MCU operating mode in programmer mode | | Transmit data | TxD2 | Output | Serial transmit data output | | Receive data | RxD2 | Input | Serial receive data input | RENESAS # 19.4 Register Configuration The registers used to control the on-chip flash memory when enabled are shown in table 19.3. In order to access these registers, the FLSHE bit in SCRX must be set to 1 (except for RAMER, SCRX). **Table 19.3 Register Configuration** | Register Name | Abbreviation | R/W | Initial Value | Address*1 | |---------------------------------------|--------------|-------|---------------|-----------| | Flash memory control register 1 | FLMCR1*5 | R/W*2 | H'00*3 | H'FFA8 | | Flash memory control register 2 | FLMCR2*5 | R*2 | H'00 | H'FFA9 | | Erase block register 1 | EBR1*5 | R/W*2 | H'00*4 | H'FFAA | | Erase block register 2 | EBR2*5 | R/W*2 | H'00*4 | H'FFAB | | RAM emulation register | RAMER*5 | R/W | H'00 | H'FEDB | | Flash memory power control register*6 | FLPWCR*5 | R/W*2 | H'00*4 | H'FFAC | | Serial control register X | SCRX | R/W | H'00 | H'FDB4 | Notes: 1. Lower 16 bits of the address. - To access these registers, set the FLSHE bit to 1 in serial control register X. Even if FLSHE is set to 1, if the chip is in a mode in which the on-chip flash memory is disabled, a read will return H'00 and writes are invalid. Writes are also invalid when the FWE bit in FLMCR1 is not set to 1. - 3. When a high level is input to the FWE pin, the initial value is H'80. - 4. When a low level is input to the FWE pin, or if a high level is input and the SWE1 bit in FLMCR1 is not set, these registers are initialized to H'00. - 5. FLMCR1, FLMCR2, EBR1, EBR2, RAMER, and FLPWCR are 8-bit registers. Use byte access on these registers. - 6. An invalid register in the H8S/2623. # 19.5 Register Descriptions # 19.5.1 Flash Memory Control Register 1 (FLMCR1) FLMCR1 is an 8-bit register used for flash memory operating mode control. Program-verify mode or erase-verify mode for addresses H'00000 to H'3FFFF is entered by setting SWE1 bit to 1 when FWE = 1, then setting the PV1 or EV1 bit. Program mode for addresses H'00000 to H'3FFFF is entered by setting SWE1 bit to 1 when FWE = 1, then setting the PSU1 bit, and finally setting the P1 bit. Erase mode for addresses H'00000 to H'3FFFF is entered by setting SWE1 bit to 1 when FWE = 1, then setting the ESU1 bit, and finally setting the E1 bit. FLMCR1 is initialized by a reset, and in hardware standby mode and software standby mode. Its initial value is H'80 when a high level is input to the FWE pin, and H'00 when a low level is input. When on-chip flash memory is disabled, a read will return H'00, and writes are invalid. Writes are enabled only in the following cases: Writes to bit SWE1 of FLMCR1 enabled when FWE = 1, to bits ESU1, PSU1, EV1, and PV1 when FWE = 1 and SWE1 = 1, to bit E1 when FWE = 1, SWE1 = 1 and ESU1 = 1, and to bit P1 when FWE = 1, SWE1 = 1, and PSU1 = 1. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|------|------|------|-----|-----|-----|-----| | | FWE | SWE1 | ESU1 | PSU1 | EV1 | PV1 | E1 | P1 | | Initial value: | * | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R/W Note: \* Determined by the state of the FWE pin. Bit 7—Flash Write Enable Bit (FWE): Sets hardware protection against flash memory programming/erasing. #### Bit 7 | FWE | Description | |-----|---------------------------------------------------------------------| | 0 | When a low level is input to the FWE pin (hardware-protected state) | | 1 | When a high level is input to the FWE pin | **Bit 6—Software Write Enable Bit 1 (SWE1):** This bit selects write and erase valid/invalid of the flash memory. Set it when setting bits 5 to 0, bits 7 to 0 of EBR1, and bits 3 to 0 of EBR2. #### Bit 6 | SWE1 | Description | | |------|---------------------|-----------------| | 0 | Writes disabled | (Initial value) | | 1 | Writes enabled | | | | [Setting condition] | | | | When FWE = 1 | | **Bit 5—Erase Setup Bit 1 (ESU1):** Prepares for a transition to erase mode. Set this bit to 1 before setting the E1 bit in FLMCR1 to 1. Do not set the SWE1, PSU1, EV1, PV1, E1, or P1 bit at the same time. #### Bit 5 | ESU1 | <br>Description | | |------|---------------------------|-----------------| | 0 | Erase setup cleared | (Initial value) | | 1 | Erase setup | | | | [Setting condition] | | | | When FWE = 1 and SWE1 = 1 | | **Bit 4—Program Setup Bit 1 (PSU1):** Prepares for a transition to program mode. Set this bit to 1 before setting the P1 bit in FLMCR1 to 1. Do not set the SWE1, ESU1, EV1, PV1, E1, or P1 bit at the same time. #### Bit 4 | PSU1 | Description | | |------|---------------------------|-----------------| | 0 | Program setup cleared | (Initial value) | | 1 | Program setup | | | | [Setting condition] | | | | When FWE = 1 and SWE1 = 1 | | **Bit 3—Erase-Verify 1 (EV1):** Selects erase-verify mode transition or clearing. Do not set the SWE1, ESU1, PSU1, PV1, E1, or P1 bit at the same time. #### Bit 3 | EV1 | Description | | |-----|---------------------------------|-----------------| | 0 | Erase-verify mode cleared | (Initial value) | | 1 | Transition to erase-verify mode | | | | [Setting condition] | | | | When FWE = 1 and SWE1 = 1 | | Bit 2—Program-Verify 1 (PV1): Selects program-verify mode transition or clearing. Do not set the SWE1, ESU1, PSU1, EV1, E1, or P1 bit at the same time. Bit 2 | PV1 | Description | | |-----|-----------------------------------|-----------------| | 0 | Program-verify mode cleared | (Initial value) | | 1 | Transition to program-verify mode | | | | [Setting condition] | | | | When FWE = 1 and SWE1 = 1 | | Bit 1—Erase 1 (E1): Selects erase mode transition or clearing. Do not set the SWE1, ESU1, PSU1, EV1, PV1, or P1 bit at the same time. Bit 1 | E1 | Description | | | |----|--------------------------|----------------|-----------------| | 0 | Erase mode cleared | | (Initial value) | | 1 | Transition to erase mode | | | | | [Setting condition] | | | | | When FWE = 1, SWE1 = 1 | , and ESU1 = 1 | | Bit 0—Program 1 (P1): Selects program mode transition or clearing. Do not set the SWE1, PSU1, ESU1, EV1, PV1, or E1 bit at the same time. #### Bit 0 | P1 | Description | | |----|--------------------------------------|-----------------| | 0 | Program mode cleared | (Initial value) | | 1 | Transition to program mode | | | | [Setting condition] | | | | When FWE = 1, SWE1 = 1, and PSU1 = 1 | | ### 19.5.2 Flash Memory Control Register 2 (FLMCR2) FLMCR2 is an 8-bit register used for flash memory operating mode control. FLMCR2 is initialized to H'00 by a reset, and in hardware standby mode and software standby mode. When on-chip flash memory is disabled, a read will return H'00. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------|---|---|---|---|----|---|---| | | FLER | _ | _ | _ | _ | -0 | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | _ | _ | _ | _ | | | _ | Note: FLMCR2 is a read-only register, and should not be written to. **Bit 7—Flash Memory Error (FLER):** Indicates that an error has occurred during an operation on flash memory (programming or erasing). When FLER is set to 1, flash memory goes to the error-protection state. Bit 7 | FLER | Description | | |------|----------------------------------------------------------------------|-----------------| | 0 | Flash memory is operating normally | (Initial value) | | | Flash memory program/erase protection (error protection) is disabled | | | | [Clearing condition] | | | | Reset or hardware standby mode | | | 1 | An error has occurred during flash memory programming/erasing | | | | Flash memory program/erase protection (error protection) is enabled | | | | [Setting condition] | | | | See section 19.8.3, Error Protection | | | | | | **Bits 6 to 0—Reserved:** These bits always read 0. ### 19.5.3 Erase Block Register 1 (EBR1) EBR1 is an 8-bit register that specifies the flash memory erase area block by block. EBR1 is initialized to H'00 by a reset, in hardware standby mode and software standby mode, when a low level is input to the FWE pin, and when a high level is input to the FWE pin and the SWE1 bit in FLMCR1 is not set. When a bit in EBR1 is set to 1, the corresponding block can be erased. Other blocks are erase-protected. Only one of the bits of EBR1 and EBR2 combined can be set. Do not set more than one bit, as this will cause all the bits in both EBR1 and EBR2 to be automatically cleared to 0. When on-chip flash memory is disabled, a read will return H'00, and writes are invalid. The flash memory block configuration is shown in table 19.4. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|-----|-----|-----|-----|-----|-----|-----| | | EB7 | EB6 | EB5 | EB4 | EB3 | EB2 | EB1 | EB0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W ### 19.5.4 Erase Block Register 2 (EBR2) EBR2 is an 8-bit register that specifies the flash memory erase area block by block. EBR2 is initialized to H'00 by a reset, in hardware standby mode and software standby mode, when a low level is input to the FWE pin. Bit 0 will be initialized to 0 if bit SWE1 of FLMCR1 is not set, even though a high level is input to pin FWE. When a bit in EBR2 is set to 1, the corresponding block can be erased. Other blocks are erase-protected. Only one of the bits of EBR1 and EBR2 combined can be set. Do not set more than one bit, as this will cause all the bits in both EBR1 and EBR2 to be automatically cleared to 0. Bits 7 to 4 are reserved and must only be written with 0. When on-chip flash memory is disabled, a read will return H'00, and writes are invalid. The flash memory block configuration is shown in table 19.4. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|-----|-----|-----|------|------|-----|-----| | | | _ | _ | _ | EB11 | EB10 | EB9 | EB8 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W **Table 19.4 Flash Memory Erase Blocks** | Block (Size) | Addresses | |------------------|-------------------| | EB0 (4 kbytes) | H'000000-H'000FFF | | EB1 (4 kbytes) | H'001000-H'001FFF | | EB2 (4 kbytes) | H'002000-H'002FFF | | EB3 (4 kbytes) | H'003000-H'003FFF | | EB4 (4 kbytes) | H'004000-H'004FFF | | EB5 (4 kbytes) | H'005000-H'005FFF | | EB6 (4 kbytes) | H'006000-H'006FFF | | EB7 (4 kbytes) | H'007000-H'007FFF | | EB8 (32 kbytes) | H'008000-H'00FFFF | | EB9 (64 kbytes) | H'010000-H'01FFFF | | EB10 (64 kbytes) | H'020000-H'02FFFF | | EB11 (64 kbytes) | H'030000-H'03FFFF | ### 19.5.5 RAM Emulation Register (RAMER) RAMER specifies the area of flash memory to be overlapped with part of RAM when emulating real-time flash memory programming. RAMER initialized to H'00 by a reset and in hardware standby mode. It is not initialized in software standby mode. RAMER settings should be made in user mode or user program mode. Flash memory area divisions are shown in table 19.5. To ensure correct operation of the emulation function, the ROM for which RAM emulation is performed should not be accessed immediately after this register has been modified. Normal execution of an access immediately after register modification is not guaranteed. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|-----|-----|------|------|------|------| | | | _ | _ | _ | RAMS | RAM2 | RAM1 | RAM0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R/W | R/W | R/W | R/W | R/W | R/W | **Bits 7 and 6—Reserved:** These bits always read 0. **Bits 5 and 4—Reserved:** Only 0 may be written to these bits. **Bit 3—RAM Select (RAMS):** Specifies selection or non-selection of flash memory emulation in RAM. When RAMS = 1, all flash memory block are program/erase-protected. Bit 3 | RAMS | Description | | |------|-----------------------------------------------------------------|-----------------| | 0 | Emulation not selected | (Initial value) | | | Program/erase-protection of all flash memory blocks is disabled | | | 1 | Emulation selected | | | | Program/erase-protection of all flash memory blocks is enabled | | **Bits 2 to 0—Flash Memory Area Selection:** These bits are used together with bit 3 to select the flash memory area to be overlapped with RAM. (See table 19.5.) Table 19.5 Flash Memory Area Divisions | Addresses | Block Name | RAMS | RAM2 | RAM1 | RAM0 | |-------------------|-------------------|------|------|------|------| | H'FFD000-H'FFDFFF | RAM area 4 kbytes | 0 | * | * | * | | H'000000-H'000FFF | EB0 (4 kbytes) | 1 | 0 | 0 | 0 | | H'001000-H'001FFF | EB1 (4 kbytes) | 1 | 0 | 0 | 1 | | H'002000-H'002FFF | EB2 (4 kbytes) | 1 | 0 | 1 | 0 | | H'003000-H'003FFF | EB3 (4 kbytes) | 1 | 0 | 1 | 1 | | H'004000-H'004FFF | EB4 (4 kbytes) | 1 | 1 | 0 | 0 | | H'005000-H'005FFF | EB5 (4 kbytes) | 1 | 1 | 0 | 1 | | H'006000-H'006FFF | EB6 (4 kbytes) | 1 | 1 | 1 | 0 | | H'007000-H'007FFF | EB7 (4 kbytes) | 1 | 1 | 1 | 1 | \*: Don't care ## 19.5.6 Flash Memory Power Control Register (FLPWCR)\* | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------|---|---|---|---|---|-----|-----| | | PDWND | _ | _ | _ | _ | _ | - 1 | \ — | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | R | R | R | R | R | R | R | FLPWCR enables or disables a transition to the flash memory power-down mode when the LSI switches to subactive mode. Note: \* An invalid register in the H8S/2623. **Bit 7—Power-Down Disable (PDWND):** Enables or disables a transition to the flash memory power-down mode when the LSI switches to subactive mode. Bit 7 | PDWND | Description | | |-------|-----------------------------------------------------|-----------------| | 0 | Transition to flash memory power-down mode enabled | (Initial value) | | 1 | Transition to flash memory power-down mode disabled | | Bits 6 to 0—Reserved: These bits always read 0. # 19.5.7 Serial Control Register X (SCRX) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|-------|-----|-----|-----| | | 7 | | _ | _ | FLSHE | _ | _ | _ | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W SCRX is an 8-bit readable/writable register that controls on-chip flash memory. SCRX is initialized to H'00 by a reset and in hardware standby mode. **Bits 7 to 4—Reserved:** Only 0 may be written to these bits. **Bit 3—Flash Memory Control Register Enable (FLSHE):** Controls CPU access to the flash memory control registers (FLMCR1, FLMCR2, EBR1, and EBR2). Setting the FLSHE bit to 1 enables read/write access to the flash memory control registers. If FLSHE is cleared to 0, the flash memory control registers are deselected. In this case, the flash memory control register contents are retained. Bit 3 | FLSHE | Description | | |-------|-----------------------------------------------------------------|-----------------| | 0 | Flash control registers deselected in area H'FFFFA8 to H'FFFFAC | (Initial value) | | 1 | Flash control registers selected in area H'FFFFA8 to H'FFFFAC | | Bits 2 to 0—Reserved: Only 0 may be written to these bits. # 19.6 On-Board Programming Modes When pins are set to on-board programming mode and a reset-start is executed, a transition is made to the on-board programming state in which program/erase/verify operations can be performed on the on-chip flash memory. There are two on-board programming modes: boot mode and user program mode. The pin settings for transition to each of these modes are shown in table 19.6. For a diagram of the transitions to the various flash memory modes, see figure 19.2. **Table 19.6 Setting On-Board Programming Modes** | Mode | | FWE | MD2 | MD1 | MD0 | |-------------------|------------------|-------------|-----|-----|-----| | Boot mode | Expanded mode | 1 | 0 | 1 | 0 | | | Single-chip mode | <del></del> | 0 | 1 | 1 | | User program mode | Expanded mode | 1 | 1 | 1 | 0 | | | Single-chip mode | <del></del> | 1 | 1 | 1 | #### 19.6.1 Boot Mode When boot mode is used, the flash memory programming control program must be prepared in the host beforehand. The SCI channel to be used is set to asynchronous mode. When a reset-start is executed after the H8S/2626 or H8S/2623 pins have been set to boot mode, the boot program built into the LSI is started and the programming control program prepared in the host is serially transmitted to the LSI via the SCI. In the H8S/2626 and H8S/2623, the programming control program received via the SCI is written into the programming control program area in on-chip RAM. After the transfer is completed, control branches to the start address of the programming control program area and the programming control program execution state is entered (flash memory programming is performed). The transferred programming control program must therefore include coding that follows the programming algorithm given later. The system configuration in boot mode is shown in figure 19.6, and the boot mode execution procedure in figure 19.7. Figure 19.6 System Configuration in Boot Mode Figure 19.7 Boot Mode Execution Procedure ### **Automatic SCI Bit Rate Adjustment** When boot mode is initiated, the LSI measures the low period of the asynchronous SCI communication data (H'00) transmitted continuously from the host. The SCI transmit/receive format should be set as follows: 8-bit data, 1 stop bit, no parity. The LSI calculates the bit rate of the transmission from the host from the measured low period, and transmits one H'00 byte to the host to indicate the end of bit rate adjustment. The host should confirm that this adjustment end indication (H'00) has been received normally, and transmit one H'55 byte to the LSI. If reception cannot be performed normally, initiate boot mode again (reset), and repeat the above operations. Depending on the host's transmission bit rate and the LSI's system clock frequency, there will be a discrepancy between the bit rates of the host and the LSI. Set the host transfer bit rate at 2,400, 4,800, 9,600 or 19,200 bps to operate the SCI properly. Table 19.7 shows host transfer bit rates and system clock frequencies for which automatic adjustment of the LSI bit rate is possible. The boot program should be executed within this system clock range. Table 19.7 System Clock Frequencies for which Automatic Adjustment of LSI Bit Rate is Possible | Host Bit Rate | System Clock Frequency for Which Automatic Adjustment of LSI Bit Rate is Possible | | | |---------------|-----------------------------------------------------------------------------------|--|--| | 2,400 bps | 2 to 8 MHz | | | | 4,800 bps | 4 to 16 MHz | | | | 9,600 bps | 8 to 20 MHz | | | | 19,200 bps | 16 to 20 MHz | | | **On-Chip RAM Area Divisions in Boot Mode:** In boot mode, the RAM area is divided into an area used by the boot program and an area to which the programming control program is transferred via the SCI, as shown in figure 19.8. The boot program area cannot be used until the execution state in boot mode switches to the programming control program transferred from the host. Note: The boot program area cannot be used until a transition is made to the execution state for the programming control program transferred to RAM. Note also that the boot program remains in this area of the on-chip RAM even after control branches to the programming control program. Figure 19.8 RAM Areas in Boot Mode #### **Notes on Use of Boot Mode:** - When the chip comes out of reset in boot mode, it measures the low-level period of the input at the SCI's RxD2 pin. The reset should end with RxD2 high. After the reset ends, it takes approximately 100 states before the chip is ready to measure the low-level period of the RxD2 pin. - In boot mode, if any data has been programmed into the flash memory (if all data is not 1), all flash memory blocks are erased. Boot mode is for use when user program mode is unavailable, such as the first time on-board programming is performed, or if the program activated in user program mode is accidentally erased. - Interrupts cannot be used while the flash memory is being programmed or erased. - The RxD2 and TxD2 pins should be pulled up on the board. Before branching to the programming control program (RAM area H'FFC000), the chip terminates transmit and receive operations by the on-chip SCI (channel 2) (by clearing the RE and TE bits in SCR to 0), but the adjusted bit rate value remains set in BRR. The transmit data output pin, TxD2, goes to the high-level output state (PA1DDR = 1, PA1DR = 1). The contents of the CPU's internal general registers are undefined at this time, so these registers must be initialized immediately after branching to the programming control program. In particular, since the stack pointer (SP) is used implicitly in subroutine calls, etc., a stack area The initial values of other on-chip registers are not changed. must be specified for use by the programming control program. - Boot mode can be entered by making the pin settings shown in table 19.6 and executing a reset-start. - Boot mode can be cleared by driving the reset pin low, waiting at least 20 states, then setting the FWE pin and mode pins, and executing reset release\*1. Boot mode can also be cleared by a WDT overflow reset. - Do not change the mode pin input levels in boot mode, and do not drive the FWE pin low while the boot program is being executed or while flash memory is being programmed or erased\*<sup>2</sup>. - If the mode pin input levels are changed (for example, from low to high) during a reset, the state of ports with multiplexed address functions and bus control output pins $(\overline{AS}, \overline{RD}, \overline{HWR})$ will change according to the change in the microcomputer's operating mode\*3. - Therefore, care must be taken to make pin settings to prevent these pins from becoming output signal pins during a reset, or to prevent collision with signals outside the microcomputer. - Notes: 1. Mode pin and FWE pin input must satisfy the mode programming setup time ( $t_{MDS} = 4$ states) with respect to the reset release timing. - 2. For further information on FWE application and disconnection, see section 19.13, Flash Memory Programming and Erasing Precautions. - 3. See appendix D, Pin States. # 19.6.2 User Program Mode When set to user program mode, the chip can program and erase its flash memory by executing a user program/erase control program. Therefore, on-board reprogramming of the on-chip flash memory can be carried out by providing on-board means of FWE control and supply of programming data, and storing a program/erase control program in part of the program area as necessary. To select user program mode, select a mode that enables the on-chip flash memory (mode 6 or 7), and apply a high level to the FWE pin. In this mode, on-chip supporting modules other than flash memory operate as they normally would in modes 6 and 7. The flash memory itself cannot be read while the SWE1 bit is set to 1 to perform programming or erasing, so the control program that performs programming and erasing should be run in on-chip RAM or external memory. If the program is to be located in external memory, the instruction for writing to flash memory, and the following instruction, should be placed in on-chip RAM. Figure 19.9 shows the procedure for executing the program/erase control program when transferred to on-chip RAM. Figure 19.9 User Program Mode Execution Procedure # 19.7 Flash Memory Programming/Erasing A software method, using the CPU, is employed to program and erase flash memory in the on-board programming modes. There are four flash memory operating modes: program mode, erase mode, program-verify mode, and erase-verify mode. Transitions to these modes for addresses H'000000 to H'03FFFF are made by setting the PSU1, ESU1, P1, E1, PV1, and EV1 bits in FLMCR1. The flash memory cannot be read while being programmed or erased. Therefore, the program (user program) that controls flash memory programming/erasing should be located and executed in on-chip RAM or external memory. If the program is to be located in external memory, the instruction for writing to flash memory, and the following instruction, should be placed in on-chip RAM. Also ensure that the DTC is not activated before or after execution of the flash memory write instruction In the following operation descriptions, wait times after setting or clearing individual bits in FLMCR1 are given as parameters; for details of the wait times, see section 22.6, Flash Memory Characteristics. - Notes: 1. Operation is not guaranteed if setting/resetting of the SWE1, ESU1, PSU1, EV1, PV1, E1, and P1 bits in FLMCR1 is executed by a program in flash memory. - 2. When programming or erasing, set FWE to 1 (programming/erasing will not be executed if FWE = 0). - 3. Programming must be executed in the erased state. Do not perform additional programming on addresses that have already been programmed. Figure 19.10 FLMCR1 Bit Settings and State Transitions ### 19.7.1 Program Mode When writing data or programs to flash memory, the program/program-verify flowchart shown in figure 19.11 should be followed. Performing programming operations according to this flowchart will enable data or programs to be written to flash memory without subjecting the device to voltage stress or sacrificing program data reliability. Programming should be carried out 128 bytes at a time. The wait times after bits are set or cleared in the flash memory control register 1 (FLMCR1) and the maximum number of programming operations (N) are shown in table 22.10. Following the elapse of $(\times 0)$ µs or more after the SWE1 bit is set to 1 in FLMCR1, 128-byte program data is stored in the program data area and reprogram data area, and the 128-byte data in the program data area in RAM is written consecutively to the program address (the lower 8 bits of the first address written to must be H'00 or H'80). 128 consecutive byte data transfers are performed. The program address and program data are latched in the flash memory. A 128-byte data transfer must be performed even if writing fewer than 128 bytes; in this case, H'FF data must be written to the extra addresses. Next, the watchdog timer is set to prevent overprogramming in the event of program runaway, etc. Set 6.6 ms as the WDT overflow period. After this, preparation for program mode (program setup) is carried out by setting the PSU1 bit in FLMCR1, and after the elapse of (y) µs or more, the operating mode is switched to program mode by setting the P1 bit in FLMCR1. The time during which the P1 bit is set is the flash memory programming time. Refer to the table in figure 19.11 for the programming time. ### 19.7.2 Program-Verify Mode In program-verify mode, the data written in program mode is read to check whether it has been correctly written in the flash memory. After the elapse of the given programming time, clear the P1 bit in FLMCR1, then wait for at least $(\alpha)$ $\mu$ s before clearing the PSU1 bit to exit program mode. After the elapse of at least $(\beta)$ $\mu$ s, the watchdog timer is cleared and the operating mode is switched to program-verify mode by setting the PV1 bit in FLMCR1. Before reading in program-verify mode, a dummy write of HTFF data should be made to the addresses to be read. The dummy write should be executed after the elapse of $(\gamma)$ $\mu$ s or more. When the flash memory is read in this state (verify data is read in 16-bit units), the data at the latched address is read. Wait at least $(\epsilon)$ $\mu$ s after the dummy write before performing this read operation. Next, the originally written data is compared with the verify data, and reprogram data is computed (see figure 19.11) and transferred to RAM. After verification of 128 bytes of data has been completed, exit program-verify mode, wait for at least $(\eta)$ $\mu$ s, then clear the SWE1 bit in FLMCR1. If reprogramming is necessary, set program mode again, and repeat the program/program-verify sequence as before. The maximum number of repetitions of the program/program-verify sequence is indicated by the maximum programming count (N). However, ensure that the program/program-verify sequence is not repeated more than (N) times on the same bits. # **Notes on Program/Program-Verify Procedure** - 1. In order to perform 128-byte-unit programming, the lower 8 bits of the write start address must be H'00 or H'80. - 2. When performing continuous writing of 128-byte data to flash memory, byte-unit transfer should be used. - 128-byte data transfer is necessary even when writing fewer than 128 bytes of data. Write H'FF data to the extra addresses. - 3. Verify data is read in word units. - 4. The write pulse is applied and a flash memory write executed while the P1 bit in FLMCR1 is set. In the H8S/2626 and H8S/2623, write pulses should be applied as follows in the program/program-verify procedure to prevent voltage stress on the device and loss of write data reliability. - a. After write pulse application, perform a verify-read in program-verify mode and apply a write pulse again for any bits read as 1 (reprogramming processing). When all the 0-write bits in the 128-byte write data are read as 0 in the verify-read operation, the program/program-verify procedure is completed. In the H8S/2626 and H8S/2623, the - number of loops in reprogramming processing is guaranteed not to exceed the maximum value of the maximum programming count (N). - b. After write pulse application, a verify-read is performed in program-verify mode, and programming is judged to have been completed for bits read as 0. - c. If programming of other bits is incomplete in the 128 bytes, reprogramming processing should be executed. If a bit for which programming has been judged to be completed is read as 1 in a subsequent verify-read, a write pulse should again be applied to that bit. - 5. The period for which the P1 bit in FLMCR1 is set (the write pulse width) should be changed according to the degree of progress through the program/program-verify procedure. For detailed wait time specifications, see section 22.6, Flash Memory Characteristics. - 6. The program/program-verify flowchart for the H8S/2626 and H8S/2623 is shown in figure 19.11. To cover the points noted above, bits on which reprogramming processing is to be executed, and bits on which additional programming is to be executed, must be determined as shown below. Since reprogram data and additional-programming data vary according to the progress of the programming procedure, it is recommended that the following data storage areas (128 bytes each) be provided in RAM. Reprogram Data Computation Table | (D) | Result of Verify-Read<br>after Write Pulse<br>Application (V) | (X)<br>Result of Operation | Comments | |-----|---------------------------------------------------------------|----------------------------|--------------------------------------------------------------------| | 0 | 0 | 1 | Programming completed: reprogramming processing not to be executed | | | 1 | 0 | Programming incomplete: reprogramming processing to be executed | | 1 | 0 | 1 | _ | | | 1 | <del>_</del> | Still in erased state: no action | Legend: (D): Source data of bits on which programming is executed (X): Source data of bits on which reprogramming is executed Additional-Programming Data Computation Table | (X') | Result of Verify-Read after Write Pulse Application (V) | (Y)<br>Result of Operation | Comments | |------|---------------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------| | 0 | 0 | 0 | Programming by write pulse application judged to be completed: additional programming processing to be executed | | | 1 | 1 | Programming by write pulse application incomplete: additional programming processing not to be executed | | 1 | 0 | _ | Programming already completed: additional programming processing not to be executed | | | 1 | <u> </u> | Still in erased state: no action | ### Legend: (Y): Data of bits on which additional programming is executed (X'): Data of bits on which reprogramming is executed in a certain reprogramming loop 7. It is necessary to execute additional programming processing during the course of the H8S/2626 or H8S/2623 program/program-verify procedure. However, once 128-byte-unit programming is finished, additional programming should not be carried out on the same address area. When executing reprogramming, an erase must be executed first. Note that normal operation of reads, etc., is not guaranteed if additional programming is performed on addresses for which a program/program-verify operation has finished. Figure 19.11 Program/Program-Verify Flowchart #### **19.7.3** Erase Mode When erasing flash memory, the single-block erase/erase-verify flowchart shown in figure 19.12 should be followed. To erase flash memory contents, make a 1-bit setting for the flash memory area to be erased in erase block register 1 and 2 (EBR1, EBR2) at least (x) µs after setting the SWE1 bit to 1 in FLMCR1. Next, the watchdog timer (WDT) is set to prevent overerasing due to program runaway, etc. Set 6.6 ms as the WDT overflow period. Preparation for entering erase mode (erase setup) is performed next by setting the ESU1 bit in FLMCR1. The operating mode is then switched to erase mode by setting the E1 bit in FLMCR1 after the elapse of at least (y) µs. The time during which the E1 bit is set is the flash memory erase time. Ensure that the erase time does not exceed (z) ms. Note: With flash memory erasing, preprogramming (setting all memory data in the memory to be erased to all 0) is not necessary before starting the erase procedure. ### 19.7.4 Erase-Verify Mode In erase-verify mode, data is read after memory has been erased to check whether it has been correctly erased. After the elapse of the fixed erase time, clear the E1 bit in FLMCR1, then wait for at least $(\alpha)$ us before clearing the ESU1 bit to exit erase mode. After exiting erase mode, the watchdog timer is cleared after the elapse of $(\beta)$ us or more. The operating mode is then switched to erase-verify mode by setting the EV1 bit in FLMCR1. Before reading in erase-verify mode, a dummy write of H'FF data should be made to the addresses to be read. The dummy write should be executed after the elapse of $(\gamma)$ us or more. When the flash memory is read in this state (verify data is read in 16bit units), the data at the latched address is read. Wait at least (E) us after the dummy write before performing this read operation. If the read data has been erased (all 1), a dummy write is performed to the next address, and erase-verify is performed. If the read data is unerased, set erase mode again and repeat the erase/erase-verify sequence in the same way. The maximum number of reoperations of the erase/erase-verify sequence is indicated by the maximum erase count (N). However, ensure that the erase/erase-verify sequence is not repeated more than (N) times. When verification is completed, exit erase-verify mode, and wait for at least (η) μs. If erasure has been completed on all the erase blocks, clear the SWE1 bit in FLMCR1. If there are any unerased blocks, make a 1 bit setting for the flash memory area to be erased, and repeat the erase/eraseverify sequence as before. Figure 19.12 Erase/Erase-Verify Flowchart ### 19.8 Protection There are three kinds of flash memory program/erase protection: hardware protection, software protection, and error protection. #### 19.8.1 Hardware Protection Hardware protection refers to a state in which programming/erasing of flash memory is forcibly disabled or aborted. Hardware protection is reset by settings in flash memory control register 1 (FLMCR1), flash memory control register 2 (FLMCR2), erase block register 1 (EBR1), and erase block register 2 (EBR2). The FLMCR1, FLMCR2, EBR1, and EBR2 settings are retained in the error-protected state. (See table 19.8.) Table 19.8 Hardware Protection | B | | Functions | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Description | Program | Erase | | | <ul> <li>When a low level is input to the FWE pin,<br/>FLMCR1, FLMCR2, (except bit FLER)</li> <li>EBR1, and EBR2 are initialized, and the<br/>program/erase-protected state is entered.</li> </ul> | Yes | Yes | | | <ul> <li>In a reset (including a WDT reset) and in<br/>standby mode, FLMCR1, FLMCR2, EBR1,<br/>and EBR2 are initialized, and the<br/>program/erase-protected state is entered.</li> </ul> | Yes | Yes | | | In a reset via the RES pin, the reset state is not entered unless the RES pin is held low until oscillation stabilizes after powering on. In the case of a reset during operation, hold the RES pin low for the RES pulse width specified in the AC Characteristics section. | | | | | | <ul> <li>When a low level is input to the FWE pin, FLMCR1, FLMCR2, (except bit FLER) EBR1, and EBR2 are initialized, and the program/erase-protected state is entered.</li> <li>In a reset (including a WDT reset) and in standby mode, FLMCR1, FLMCR2, EBR1, and EBR2 are initialized, and the program/erase-protected state is entered.</li> <li>In a reset via the RES pin, the reset state is not entered unless the RES pin is held low until oscillation stabilizes after powering on. In the case of a reset during operation, hold the RES pin low for the</li> </ul> | <ul> <li>When a low level is input to the FWE pin, FLMCR1, FLMCR2, (except bit FLER) EBR1, and EBR2 are initialized, and the program/erase-protected state is entered.</li> <li>In a reset (including a WDT reset) and in standby mode, FLMCR1, FLMCR2, EBR1, and EBR2 are initialized, and the program/erase-protected state is entered.</li> <li>In a reset via the RES pin, the reset state is not entered unless the RES pin is held low until oscillation stabilizes after powering on. In the case of a reset during operation, hold the RES pin low for the RES pulse width specified in the AC</li> </ul> | | #### 19.8.2 Software Protection Software protection can be implemented by setting the SWE1 bit in FLMCR1, erase block register 1 (EBR1), erase block register 2 (EBR2), and the RAMS bit in the RAM emulation register (RAMER). When software protection is in effect, setting the P1 or E1 bit in flash memory control register 1 (FLMCR1), does not cause a transition to program mode or erase mode. (See table 19.9.) **Table 19.9 Software Protection** | | Fui | nctions | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Description | Program | Erase | | Setting bit SWE1 in FLMCR1 to 0 will<br>place area H'000000 to H'03FFFFF in the<br>program/erase-protected state. (Execute<br>the program in the on-chip RAM, external<br>memory) | Yes | Yes | | <ul> <li>Erase protection can be set for individual<br/>blocks by settings in erase block register 1<br/>(EBR1) and erase block register 2<br/>(EBR2).</li> </ul> | _ | Yes | | • Setting EBR1 and EBR2 to H'00 places all blocks in the erase-protected state. | | | | <ul> <li>Setting the RAMS bit to 1 in the RAM<br/>emulation register (RAMER) places all<br/>blocks in the program/erase-protected<br/>state.</li> </ul> | Yes | Yes | | | <ul> <li>Setting bit SWE1 in FLMCR1 to 0 will place area H'000000 to H'03FFFFF in the program/erase-protected state. (Execute the program in the on-chip RAM, external memory)</li> <li>Erase protection can be set for individual blocks by settings in erase block register 1 (EBR1) and erase block register 2 (EBR2).</li> <li>Setting EBR1 and EBR2 to H'00 places all blocks in the erase-protected state.</li> <li>Setting the RAMS bit to 1 in the RAM emulation register (RAMER) places all blocks in the program/erase-protected</li> </ul> | Setting bit SWE1 in FLMCR1 to 0 will place area H'000000 to H'03FFFFF in the program/erase-protected state. (Execute the program in the on-chip RAM, external memory) Erase protection can be set for individual blocks by settings in erase block register 1 (EBR1) and erase block register 2 (EBR2). Setting EBR1 and EBR2 to H'00 places all blocks in the erase-protected state. Setting the RAMS bit to 1 in the RAM emulation register (RAMER) places all blocks in the program/erase-protected | #### 19.8.3 Error Protection In error protection, an error is detected when H8S/2626 or H8S/2623 runaway occurs during flash memory programming/erasing, or operation is not performed in accordance with the program/erase algorithm, and the program/erase operation is aborted. Aborting the program/erase operation prevents damage to the flash memory due to overprogramming or overerasing. If the H8S/2626 or H8S/2623 malfunctions during flash memory programming/erasing, the FLER bit is set to 1 in FLMCR2 and the error protection state is entered. The FLMCR1, FLMCR2, EBR1, and EBR2 settings are retained, but program mode or erase mode is aborted at the point at which the error occurred. Program mode or erase mode cannot be re-entered by re-setting the P1 or E1 bit. However, PV1 and EV1 bit setting is enabled, and a transition can be made to verify mode. FLER bit setting conditions are as follows: - 1. When the flash memory of the relevant address area is read during programming/erasing (including vector read and instruction fetch) - 2. When a SLEEP instruction (including software standby) is executed during programming/erasing Error protection is released only by a reset and in hardware standby mode. Figure 19.13 shows the flash memory state transition diagram. Figure 19.13 Flash Memory State Transitions ## 19.9 Flash Memory Emulation in RAM Making a setting in the RAM emulation register (RAMER) enables part of RAM to be overlapped onto the flash memory area so that data to be written to flash memory can be emulated in RAM in real time. After the RAMER setting has been made, accesses cannot be made from the flash memory area or the RAM area overlapping flash memory. Emulation can be performed in user mode and user program mode. Figure 19.14 shows an example of emulation of real-time flash memory programming. Figure 19.14 Flowchart for Flash Memory Emulation in RAM Figure 19.15 Example of RAM Overlap Operation ## Example in which Flash Memory Block Area EB0 is Overlapped - 1. Set bits RAMS, RAM2 to RAM0 in RAMER to 1, 0, 0, 0, to overlap part of RAM onto the area (EB0) for which real-time programming is required. - 2. Real-time programming is performed using the overlapping RAM. - 3. After the program data has been confirmed, the RAMS bit is cleared, releasing RAM overlap. - 4. The data written in the overlapping RAM is written into the flash memory space (EB0). - Notes: 1. When the RAMS bit is set to 1, program/erase protection is enabled for all blocks regardless of the value of RAM2 to RAM0 (emulation protection). In this state, setting the P1 or E1 bit in flash memory control register 1 (FLMCR1), will not cause a transition to program mode or erase mode. When actually programming or erasing a flash memory area, the RAMS bit should be cleared to 0. - 2. A RAM area cannot be erased by execution of software in accordance with the erase algorithm while flash memory emulation in RAM is being used. - 3. Block area EB0 contains the vector table. When performing RAM emulation, the vector table is needed in the overlap RAM. ## 19.10 Interrupt Handling when Programming/Erasing Flash Memory All interrupts, including NMI interrupt is disabled when flash memory is being programmed or erased (when the P1 or E1 bit is set in FLMCR1), and while the boot program is executing in boot mode\*1, to give priority to the program or erase operation. There are three reasons for this: - 1. Interrupt during programming or erasing might cause a violation of the programming or erasing algorithm, with the result that normal operation could not be assured. - 2. In the interrupt exception handling sequence during programming or erasing, the vector would not be read correctly\*2, possibly resulting in MCU runaway. - 3. If interrupt occurred during boot program execution, it would not be possible to execute the normal boot mode sequence. For these reasons, in on-board programming mode alone there are conditions for disabling interrupt, as an exception to the general rule. However, this provision does not guarantee normal erasing and programming or MCU operation. All requests, including NMI interrupt, must therefore be restricted inside and outside the MCU when programming or erasing flash memory. NMI interrupt is also disabled in the error-protection state while the P1 or E1 bit remains set in FLMCR1. - Notes: 1. Interrupt requests must be disabled inside and outside the MCU until the programming control program has completed programming. - 2. The vector may not be read correctly in this case for the following two reasons: - If flash memory is read while being programmed or erased (while the P1 or E1 bit is set in FLMCR1), correct read data will not be obtained (undetermined values will be returned). - If the interrupt entry in the vector table has not been programmed yet, interrupt exception handling will not be executed correctly. ## 19.11 Flash Memory Programmer Mode Programs and data can be written and erased in programmer mode as well as in the on-board programming modes. In programmer mode, flash memory read mode, auto-program mode, auto-erase mode, and status read mode are supported. In auto-program mode, auto-erase mode, and status read mode, a status polling procedure is used, and in status read mode, detailed internal signals are output after execution of an auto-program or auto-erase operation. In programmer mode, set the mode pins to programmer mode (see table 19.10) and input a 12 MHz input clock. Table 19.10 shows the pin settings for programmer mode. **Table 19.10 Programmer Mode Pin Settings** | Pin Names | Settings | |------------------------------------------|---------------------------------------------------------| | Mode pins: MD2, MD1, MD0 | Low level input to MD2, MD1, and MD0. | | Mode setting pins: PF0, P16, P14 | High level input to PF0, low level input to P16 and P14 | | FWE pin | High level input (in auto-program and auto-erase modes) | | RES pin | Reset circuit | | XTAL, EXTAL, PLLVCC, PLLCAP, PLLVSS pins | Oscillator circuit | ## 19.11.1 Socket Adapter Pin Correspondence Diagram Connect the socket adapter to the chip as shown in figure 19.17. This will enable conversion to a 40-pin arrangement. The on-chip ROM memory map is shown in figure 19.16, and the socket adapter pin correspondence diagram in figure 19.17. Figure 19.16 On-Chip ROM Memory Map Figure 19.17 Socket Adapter Pin Correspondence Diagram #### 19.11.2 Programmer Mode Operation Table 19.11 shows how the different operating modes are set when using programmer mode, and table 19.12 lists the commands used in programmer mode. Details of each mode are given below. # Memory Read Mode Memory read mode supports byte reads. ### • Auto-Program Mode Auto-program mode supports programming of 128 bytes at a time. Status polling is used to confirm the end of auto-programming. #### Auto-Erase Mode Auto-erase mode supports automatic erasing of the entire flash memory. Status polling is used to confirm the end of auto-programming. #### • Status Read Mode Status polling is used for auto-programming and auto-erasing, and normal termination can be confirmed by reading the I/O6 signal. In status read mode, error information is output if an error occurs. Table 19.11 Settings for Various Operating Modes in Programmer Mode | | Fill Names | | | | | | |----------------|------------|----|----|----|-------------|--------| | Mode | FWE | CE | ŌĒ | WE | I/O7- I/O0 | A18-A0 | | Read | H or L | L | L | Н | Data output | Ain | | Output disable | H or L | L | Н | Н | Hi-Z | Х | | Command write | H or L*3 | L | Н | L | Data input | Ain*2 | | Chip disable*1 | H or L | Н | X | Х | Hi-Z | Х | Pin Names Notes: 1. Chip disable is not a standby state; internally, it is an operation state. - 2. Ain indicates that there is also address input in auto-program mode. - 3. For command writes in auto-program and auto-erase modes, input a high level to the FWE pin. **Table 19.12 Programmer Mode Commands** | | Number | 1st Cycle | | | 2nd Cycle | | | |---------------------|-----------|-----------|---------|------|-----------|---------|------| | <b>Command Name</b> | of Cycles | Mode | Address | Data | Mode | Address | Data | | Memory read mode | 1 + n | Write | Х | H'00 | Read | RA | Dout | | Auto-program mode | 129 | Write | Х | H'40 | Write | WA | Din | | Auto-erase mode | 2 | Write | Х | H'20 | Write | X | H'20 | | Status read mode | 2 | Write | Х | H'71 | Write | X | H'71 | Notes: 1. In auto-program mode, 129 cycles are required for command writing by a simultaneous 128-byte write. 2. In memory read mode, the number of cycles depends on the number of address write cycles (n). ## 19.11.3 Memory Read Mode - 1. After completion of auto-program/auto-erase/status read operations, a transition is made to the command wait state. When reading memory contents, a transition to memory read mode must first be made with a command write, after which the memory contents are read. - 2. In memory read mode, command writes can be performed in the same way as in the command wait state. - 3. Once memory read mode has been entered, consecutive reads can be performed. - 4. After powering on, memory read mode is entered. Table 19.13 AC Characteristics in Transition to Memory Read Mode Conditions: $V_{cc} = 3.3 \text{ V} \pm 0.3 \text{ V}, V_{ss} = 0 \text{ V}, T_a = 25^{\circ}\text{C} \pm 5^{\circ}\text{C}$ | Item | Symbol | Min | Max | Unit | |---------------------|-------------------|-----|-----|------| | Command write cycle | t <sub>nxtc</sub> | 20 | _ | μs | | CE hold time | t <sub>ceh</sub> | 0 | _ | ns | | CE setup time | t <sub>ces</sub> | 0 | - ^ | ns | | Data hold time | t <sub>dh</sub> | 50 | _ | ns | | Data setup time | t <sub>ds</sub> | 50 | 7 | ns | | Write pulse width | t <sub>wep</sub> | 70 | 5/7 | ns | | WE rise time | t <sub>r</sub> | - | 30 | ns | | WE fall time | t, | - ( | 30 | ns | Figure 19.18 Timing Waveforms for Memory Read after Memory Write Table 19.14 AC Characteristics in Transition from Memory Read Mode to Another Mode Conditions: $V_{cc} = 3.3 \text{ V} \pm 0.3 \text{ V}, V_{ss} = 0 \text{ V}, T_a = 25^{\circ}\text{C} \pm 5^{\circ}\text{C}$ | Item | Symbol | Min | Max | Unit | |---------------------|-------------------|-----|---------------------|------| | Command write cycle | t <sub>nxtc</sub> | 20 | _ | μs | | CE hold time | t <sub>ceh</sub> | 0 | - | ns | | CE setup time | t <sub>ces</sub> | 0 | - / | ns | | Data hold time | t <sub>dh</sub> | 50 | _ | ns | | Data setup time | t <sub>ds</sub> | 50 | 7 | ns | | Write pulse width | t <sub>wep</sub> | 70 | <b>E</b> / <b>N</b> | ns | | WE rise time | t <sub>r</sub> | - | 30 | ns | | WE fall time | t, | - ( | 30 | ns | Figure 19.19 Timing Waveforms in Transition from Memory Read Mode to Another Mode Table 19.15 AC Characteristics in Memory Read Mode Conditions: $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}, V_{SS} = 0 \text{ V}, T_a = 25^{\circ}\text{C} \pm 5^{\circ}\text{C}$ | Item | Symbol | Min | Max | Unit | |---------------------------|------------------|-----|-----|------| | Access time | t <sub>acc</sub> | _ | 20 | μs | | CE output delay time | t <sub>ce</sub> | _ | 150 | ns | | OE output delay time | t <sub>oe</sub> | _ | 150 | ns | | Output disable delay time | t <sub>df</sub> | _ | 100 | ns | | Data output hold time | t <sub>oh</sub> | 5 | - | ns | Figure 19.20 $\overline{\text{CE}}$ and $\overline{\text{OE}}$ Enable State Read Timing Waveforms Figure 19.21 $\overline{\text{CE}}$ and $\overline{\text{OE}}$ Clock System Read Timing Waveforms #### 19.11.4 Auto-Program Mode - 1. In auto-program mode, 128 bytes are programmed simultaneously. This should be carried out by executing 128 consecutive byte transfers. - 2. A 128-byte data transfer is necessary even when programming fewer than 128 bytes. In this case, H'FF data must be written to the extra addresses. - 3. The lower 7 bits of the transfer address must be low. If a value other than an effective address is input, processing will switch to a memory write operation but a write error will be flagged. - 4. Memory address transfer is performed in the second cycle (figure 19.22). Do not perform transfer after the third cycle. - 5. Do not perform a command write during a programming operation. - 6. Perform one auto-program operation for a 128-byte block for each address. Two or more additional programming operations cannot be performed on a previously programmed address block. - 7. Confirm normal end of auto-programming by checking I/O6. Alternatively, status read mode can also be used for this purpose (I/O7 status polling uses the auto-program operation end decision pin). - 8. Status polling I/O6 and I/O7 pin information is retained until the next command write. As long as the next command write has not been performed, reading is possible by enabling $\overline{CE}$ and $\overline{OE}$ . ## Table 19.16 AC Characteristics in Auto-Program Mode Conditions: $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}, V_{SS} = 0 \text{ V}, T_a = 25^{\circ}\text{C} \pm 5^{\circ}\text{C}$ | Item | Symbol | Min | Max | Unit | |----------------------------|--------------------|----------|-------------|------| | Command write cycle | t <sub>nxtc</sub> | 20 | _ | μs | | CE hold time | t <sub>ceh</sub> | 0 | _ | ns | | CE setup time | t <sub>ces</sub> | 0 | | ns | | Data hold time | t <sub>dh</sub> | 50 | _ | ns | | Data setup time | t <sub>ds</sub> | 50 | - | ns | | Write pulse width | t <sub>wep</sub> | 70 | <b>E</b> /N | ns | | Status polling start time | t <sub>wsts</sub> | 1 | 40 | ms | | Status polling access time | t <sub>spa</sub> | _ | 150 | ns | | Address setup time | t <sub>as</sub> | 0 | - | ns | | Address hold time | t <sub>ah</sub> | 60 | _ | ns | | Memory write time | t <sub>write</sub> | 1 | 3000 | ms | | Write setup time | t <sub>pns</sub> | 100 | _ | ns | | Write end setup time | t <sub>pnh</sub> | 100 | _ | ns | | WE rise time | t, | | 30 | ns | | WE fall time | t <sub>f</sub> | <b>—</b> | 30 | ns | Figure 19.22 Auto-Program Mode Timing Waveforms #### 19.11.5 Auto-Erase Mode - 1. Auto-erase mode supports only entire memory erasing. - 2. Do not perform a command write during auto-erasing. - 3. Confirm normal end of auto-erasing by checking I/O6. Alternatively, status read mode can also be used for this purpose (I/O7 status polling uses the auto-erase operation end decision pin). - Status polling I/O6 and I/O7 pin information is retained until the next command write. As long as the next command write has not been performed, reading is possible by enabling \(\overline{CE}\) and \(\overline{OE}\). A Table 19.17 AC Characteristics in Auto-Erase Mode Conditions: $V_{cc} = 3.3 \text{ V} \pm 0.3 \text{ V}$ , $V_{ss} = 0 \text{ V}$ , $T_a = 25^{\circ}\text{C} \pm 5^{\circ}\text{C}$ | Item | Symbol | Min | Max | Unit | |----------------------------|--------------------|-----|---------------------|------| | Command write cycle | t <sub>nxtc</sub> | 20 | _ | μs | | CE hold time | t <sub>ceh</sub> | 0 | _ | ns | | CE setup time | t <sub>ces</sub> | 0 | - ^ | ns | | Data hold time | t <sub>dh</sub> | 50 | - | ns | | Data setup time | t <sub>ds</sub> | 50 | - | ns | | Write pulse width | t <sub>wep</sub> | 70 | <b>E</b> / <b>N</b> | ns | | Status polling start time | t <sub>ests</sub> | 1 | 401 | ms | | Status polling access time | t <sub>spa</sub> | - 6 | 150 | ns | | Memory erase time | t <sub>erase</sub> | 100 | 40000 | ms | | Erase setup time | t <sub>ens</sub> | 100 | _ | ns | | Erase end setup time | t <sub>enh</sub> | 100 | <del>-</del> | ns | | WE rise time | t, | - | 30 | ns | | WE fall time | t, | - | 30 | ns | Figure 19.23 Auto-Erase Mode Timing Waveforms #### 19.11.6 Status Read Mode - 1. Status read mode is provided to identify the kind of abnormal end. Use this mode when an abnormal end occurs in auto-program mode or auto-erase mode. - The return code is retained until a command write other than a status read mode command write is executed. Table 19.18 AC Characteristics in Status Read Mode Conditions: $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}, V_{SS} = 0 \text{ V}, T_a = 25^{\circ}\text{C} \pm 5^{\circ}\text{C}$ | Item | Symbol | Min | Max | Unit | |-------------------------------|-------------------|---------|-----|------| | Read time after command write | t <sub>nxtc</sub> | 20 | Y | μs | | CE hold time | t <sub>ceh</sub> | 0 | 7 | ns | | CE setup time | t <sub>ces</sub> | 0 | - | ns | | Data hold time | t <sub>dh</sub> | 50 | _ | ns | | Data setup time | t <sub>ds</sub> | 50 | _ | ns | | Write pulse width | t <sub>wep</sub> | 70 | _ | ns | | OE output delay time | t <sub>oe</sub> | _ | 150 | ns | | Disable delay time | t <sub>df</sub> | | 100 | ns | | CE output delay time | t <sub>ce</sub> | <u></u> | 150 | ns | | WE rise time | t, | _ | 30 | ns | | WE fall time | t, | _ | 30 | ns | Figure 19.24 Status Read Mode Timing Waveforms Table 19.19 Status Read Mode Return Commands | Pin Name | I/O7 | I/O6 | I/O5 | I/O4 | I/O3 | I/O2 | I/O1 | I/O0 | |---------------|---------------------------|------------------|------------------------|------------------|------|------|----------------------------------------------|-------------------------| | Attribute | Normal<br>end<br>decision | Command<br>error | Program-<br>ming error | Erase<br>error | _ | _ | Programming<br>or erase<br>count<br>exceeded | Effective address error | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Indications | Normal<br>end: 0 | Command error: 1 | Program-<br>ming | Erasing error: 1 | _ | _ | Count exceeded: 1 | Effective address | | | Abnormal | Otherwise: 0 | error: 1 | Otherwise: 0 | | | Otherwise: 0 | error: 1 | | | end: 1 | | Otherwise: 0 | | | | | Otherwise: 0 | Note: I/O2 and I/O3 are undefined. ## 19.11.7 Status Polling - 1. The I/O7 status polling flag indicates the operating status in auto-program/auto-erase mode. - 2. The I/O6 status polling flag indicates a normal or abnormal end in auto-program/auto-erase mode. **Table 19.20 Status Polling Output Truth Table** | Pin Name | During Interna Operation | l<br>Abnormal End | _ | Normal End | |-----------|--------------------------|-------------------|---|------------| | I/O7 | 0 | 1 | 0 | 1 | | I/O6 | 0 | 0 | 1 | 1 | | I/O0–I/O5 | 0 | 0 | 0 | 0 | ## 19.11.8 Programmer Mode Transition Time Commands cannot be accepted during the oscillation stabilization period or the programmer mode setup period. After the programmer mode setup time, a transition is made to memory read mode. **Table 19.21 Stipulated Transition Times to Command Wait State** | Item | Symbol | Min | Max | Unit | | |--------------------------------------------------|-------------------|-----|-----|------|--| | Standby release (oscillation stabilization time) | t <sub>osc1</sub> | 30 | _ | ms | | | Programmer mode setup time | t <sub>bmv</sub> | 10 | _ | ms | | | V <sub>cc</sub> hold time | t <sub>dwn</sub> | 0 | _ | ms | | Figure 19.25 Oscillation Stabilization Time, Boot Program Transfer Time, and Power-Down Sequence ### 19.11.9 Notes on Memory Programming - 1. When programming addresses which have previously been programmed, carry out autoerasing before auto-programming. - 2. When performing programming using programmer mode on a chip that has been programmed/erased in an on-board programming mode, auto-erasing is recommended before carrying out auto-programming. - Notes: 1. The flash memory is initially in the erased state when the device is shipped by Renesas. For other chips for which the erasure history is unknown, it is recommended that autoerasing be executed to check and supplement the initialization (erase) level. - Auto-programming should be performed once only on the same address block. Additional programming cannot be performed on previously programmed address blocks. ## 19.12 Flash Memory and Power-Down States In addition to its normal operating state, the flash memory has power-down states in which power consumption is reduced by halting part or all of the internal power supply circuitry. There are three flash memory operating states: - (1) Normal operating mode: The flash memory can be read and written to. - (2) Power-down mode: Part of the power supply circuitry is halted, and the flash memory can be read when the LSI is operating on the subclock. - (3) Standby mode: All flash memory circuits are halted, and the flash memory cannot be read or written to. States (2) and (3) are flash memory power-down states. Table 19.22 shows the correspondence between the operating states of the LSI and the flash memory. **Table 19.22 Flash Memory Operating States** | LSI Operating State | Flash Memory Operating State | |-----------------------|---------------------------------------------| | High-speed mode | Normal mode (read/write) | | Medium-speed mode | | | Sleep mode | | | Subactive mode | When PDWND = 0: Power-down mode (read-only) | | Subsleep mode | When PDWND = 1: Normal mode (read-only) | | Watch mode | Standby mode | | Software standby mode | | | Hardware standby mode | | #### 19.12.1 Note on Power-Down States When the flash memory is in a power-down state, part or all of the internal power supply circuitry is halted. Therefore, a power supply circuit stabilization period must be provided when returning to normal operation. When the flash memory returns to its normal operating state from a power-down state, bits STS2 to STS0 in SBYCR must be set to provide a wait time of at least 20 $\mu$ s (power supply stabilization time), even if an oscillation stabilization period is not necessary. ## 19.13 Flash Memory Programming and Erasing Precautions Precautions concerning the use of on-board programming mode, the RAM emulation function, and programmer mode are summarized below. ### 1. Use the specified voltages and timing for programming and erasing. Applied voltages in excess of the rating can permanently damage the device. Use a PROM programmer that supports the Renesas microcomputer device type with 256-kbyte on-chip flash memory (FZTAT256V3A). Do not select the HN27C4096 setting for the PROM programmer, and only use the specified socket adapter. Failure to observe these points may result in damage to the device. #### 2. Powering on and off (see figures 19.26 to 19.28) Do not apply a high level to the FWE pin until $V_{cc}$ has stabilized. Also, drive the FWE pin low before turning off $V_{cc}$ . When applying or disconnecting $V_{\rm cc}$ power, fix the FWE pin low and place the flash memory in the hardware protection state. The power-on and power-off timing requirements should also be satisfied in the event of a power failure and subsequent recovery. #### 3. FWE application/disconnection (see figures 19.26 to 19.28) FWE application should be carried out when MCU operation is in a stable condition. If MCU operation is not stable, fix the FWE pin low and set the protection state. The following points must be observed concerning FWE application and disconnection to prevent unintentional programming or erasing of flash memory: - Apply FWE when the V<sub>cc</sub> voltage has stabilized within its rated voltage range. Apply FWE when oscillation has stabilized (after the elapse of the oscillation settling time). - In boot mode, apply and disconnect FWE during a reset. - In user program mode, FWE can be switched between high and low level regardless of RES input. - FWE input can also be switched during execution of a program in flash memory. - Do not apply FWE if program runaway has occurred. - Disconnect FWE only when the SWE1, ESU1, PSU1, EV1, PV1, P1, and E1 bits in FLMCR1 are cleared. Make sure that the SWE1, ESU1, PSU1, EV1, PV1, P1, and E1 bits are not set by mistake when applying or disconnecting FWE. #### 4. Do not apply a constant high level to the FWE pin. Apply a high level to the FWE pin only when programming or erasing flash memory. A system configuration in which a high level is constantly applied to the FWE pin should be avoided. Also, while a high level is applied to the FWE pin, the watchdog timer should be activated to prevent overprogramming or overerasing due to program runaway, etc. #### 5. Use the recommended algorithm when programming and erasing flash memory. The recommended algorithm enables programming and erasing to be carried out without subjecting the device to voltage stress or sacrificing program data reliability. When setting the P1 or E1 bit in FLMCR1, the watchdog timer should be set beforehand as a precaution against program runaway, etc. ### 6. Do not set or clear the SWE1 bit during execution of a program in flash memory. Do not set or clear the SWE1 bit during execution of a program in flash memory. Wait for at least 100 µs after clearing the SWE1 bit before executing a program or reading data in flash memory. When the SWE1 bit is set, data in flash memory can be rewritten, but when SWE1 = 1, flash memory can only be read in program-verify or erase-verify mode. Access flash memory only for verify operations (verification during programming/erasing). Do not clear the SWE1 bit during programming, erasing, or verifying. Similarly, when using the RAM emulation function while a high level is being input to the FWE pin, the SWE1 bit must be cleared before executing a program or reading data in flash memory. However, the RAM area overlapping flash memory space can be read and written to regardless of whether the SWE1 bit is set or cleared. ## 7. Do not use interrupts while flash memory is being programmed or erased. All interrupt requests, including NMI, should be disabled during FWE application to give priority to program/erase operations. ## 8. Do not perform additional programming. Erase the memory before reprogramming. In on-board programming, perform only one programming operation on a 128-byte programming unit block. In programmer mode, also, perform only one programming operation on a 128-byte programming unit block. # 9. Before programming, check that the chip is correctly mounted in the PROM programmer. Overcurrent damage to the device can result if the index marks on the PROM programmer socket, socket adapter, and chip are not correctly aligned. ## 10. Do not touch the socket adapter or chip during programming. Touching either of these can cause contact faults and write errors. Figure 19.26 Power-On/Off Timing (Boot Mode) Figure 19.27 Power-On/Off Timing (User Program Mode) Figure 19.28 Mode Transition Timing (Example: Boot Mode → User Mode ↔ User Program Mode) ## 19.14 Note on Switching from F-ZTAT Version to Mask ROM Version The mask ROM version does not have the internal registers for flash memory control that are provided in the F-ZTAT version. Table 19.23 lists the registers that are present in the F-ZTAT version but not in the mask ROM version. If a register listed in table 19.23 is read in the mask ROM version, an undefined value will be returned. Therefore, if application software developed on the F-ZTAT version is switched to a mask ROM version product, it must be modified to ensure that the registers in table 19.23 have no effect. Table 19.23 Registers Present in F-ZTAT Version but Absent in Mask ROM Version | Register | Abbreviation | Address | |-------------------------------------|--------------|---------| | Flash memory control register 1 | FLMCR1 | H'FFA8 | | Flash memory control register 2 | FLMCR2 | H'FFA9 | | Erase block register 1 | EBR1 | H'FFAA | | Erase block register 2 | EBR2 | H'FFAB | | RAM emulation register | RAMER | H'FEDB | | Flash memory power control register | FLPWCR | H'FFAC | # Section 20 Clock Pulse Generator #### 20.1 Overview The H8S/2626 Group and H8S/2623 Group have an on-chip clock pulse generator (CPG) that generates the system clock (φ), the bus master clock, and internal clocks. The clock pulse generator consists of an oscillator, PLL (phase-locked loop) circuit, clock selection circuit, medium-speed clock divider, bus master clock selection circuit, subclock oscillator\*, and waveform shaping circuit\*. The frequency can be changed by means of the PLL circuit in the CPG. Frequency changes are performed by software by means of settings in the system clock control register (SCKCR) and low-power control register (LPWRCR). Note: \* Supported only in the H8S/2626 Group; not available in the H8S/2623 Group. #### 20.1.1 **Block Diagram** Figure 20.1 shows a block diagram of the clock pulse generator. Figure 20.1 Block Diagram of Clock Pulse Generator #### **Register Configuration** 20.1.2 The clock pulse generator is controlled by SCKCR and LPWRCR. Table 20.1 shows the register configuration. Table 20.1 Clock Pulse Generator Register | Name | Abbreviation | R/W | Initial Value | Address* | |-------------------------------|--------------|-----|---------------|----------| | System clock control register | SCKCR | R/W | H'00 | H'FDE6 | | Low-power control register | LPWRCR | R/W | H'00 | H'FDEC | Note: Lower 16 bits of the address. ## 20.2 Register Descriptions #### 20.2.1 System Clock Control Register (SCKCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|-------|---|---|---|------|------|------|------| | | | PSTOP | _ | _ | _ | STCS | SCK2 | SCK1 | SCK0 | | Initial va | alue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W | _ | _ | _ | R/W | R/W | R/W | R/W | SCKCR is an 8-bit readable/writable register that performs $\phi$ clock output control, selection of operation when the PLL circuit frequency multiplication factor is changed, and medium-speed mode control. SCKCR is initialized to H'00 by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 7—\$\phi\$ Clock Output Disable (PSTOP): Controls \$\phi\$ output. | | Description | | | | | | | | | |-------|--------------------------|------------|--------------|----------------|--|--|--|--|--| | Bit 7 | High-speed Mode, | | Software | Hardware | | | | | | | PSTOP | Medium-Speed Mode | Sleep Mode | Standby Mode | Standby Mode | | | | | | | 0 | φ output (initial value) | φ output | Fixed high | High impedance | | | | | | | 1 | Fixed high | Fixed high | Fixed high | High impedance | | | | | | **Bits 6 to 4—Reserved:** These bits are always read as 0 and cannot be modified. Bit 3—Frequency Multiplication Factor Switching Mode Select (STCS): Selects the operation when the PLL circuit frequency multiplication factor is changed. | D | :4 | 2 | |---|----|-----| | п | ш | ٠.٦ | | STCS | Description | |------|----------------------------------------------------------------------------------------------------| | 0 | Specified multiplication factor is valid after transition to software standby mode (Initial value) | | 1 | Specified multiplication factor is valid immediately after STC bits are rewritten | Bits 2 to 0—System Clock Select 2 to 0 (SCK2 to SCK0): These bits select the bus master clock. | Bit 2 | Bit 1 | Bit 0 | | | |-------|-------|-------|----------------------------------|-----------------| | SCK2 | SCK1 | SCK0 | <br>Description | | | 0 | 0 | 0 | Bus master is in high-speed mode | (Initial value) | | | | 1 | Medium-speed clock is φ/2 | | | | 1 | 0 | Medium-speed clock is φ/4 | | | | | 1 | Medium-speed clock is φ/8 | | | 1 | 0 | 0 | Medium-speed clock is φ/16 | | | | | 1 | Medium-speed clock is φ/32 | | | | 1 | _ | _ | | #### 20.2.2 **Low-Power Control Register (LPWRCR)** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|------|------|-------|--------|-------|-----|------|------| | | DTON | LSON | NESEL | SUBSTP | RFCUT | _ | STC1 | STC0 | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R/W LPWRCR is an 8-bit readable/writable register that performs power-down mode control. LPWRCR is initialized to H'00 by a reset and in hardware standby mode. It is not initialized by a manual reset or in software standby mode. Bits 7 to 2—Reserved: The function of these bits differs between the H8S/2623 Group and H8S/2626 Group. For details see sections 21A.2.3, 21B.2.3, Low-Power Control Register (LPWRCR). Bits 1 and 0—Frequency Multiplication Factor (STC1, STC0): The STC bits specify the frequency multiplication factor of the PLL circuit. | Bit 1 | Bit 0 | | | |-------|-------|--------------------|-----------------| | STC1 | STC0 | <br>Description | | | 0 | 0 | ×1 | (Initial value) | | | 1 | ×2 | | | 1 | 0 | ×4 | | | - | 1 | Setting prohibited | | Note: A system clock frequency multiplied by the multiplication factor (STC1 and STC0) should not exceed the maximum operating frequency defined in sections 21A and 21B, Electrical Characteristics. #### 20.3 Oscillator Clock pulses can be supplied by connecting a crystal resonator, or by input of an external clock. In either case, the input clock should not exceed 20 MHz. #### 20.3.1 Connecting a Crystal Resonator **Circuit Configuration:** A crystal resonator can be connected as shown in the example in figure 20.2. Select the damping resistance $R_d$ according to table 20.2. An AT-cut parallel-resonance crystal should be used. Figure 20.2 Connection of Crystal Resonator (Example) **Table 20.2 Damping Resistance Value** | Frequency (MHz) | 4 | 8 | 12 | 16 | 20 | |-----------------|-----|-----|----|----|----| | $R_{d}(\Omega)$ | 500 | 200 | 0 | 0 | 0 | Crystal Resonator: Figure 20.3 shows the equivalent circuit of the crystal resonator. Use a crystal resonator that has the characteristics shown in table 20.3. The crystal resonator frequency should not exceed 20 MHz. Figure 20.3 Crystal Resonator Equivalent Circuit **Table 20.3 Crystal Resonator Parameters** | Frequency (MHz) | 4 | 8 | 12 | 16 | 20 | |-------------------------|-----|----|----|----|----| | $R_s \max (\Omega)$ | 120 | 80 | 60 | 50 | 40 | | C <sub>o</sub> max (pF) | 7 | 7 | 7 | 7 | 7 | **Note on Board Design:** When a crystal resonator is connected, the following points should be noted: Other signal lines should be routed away from the oscillator circuit to prevent induction from interfering with correct oscillation. See figure 20.4. When designing the board, place the crystal resonator and its load capacitors as close as possible to the XTAL and EXTAL pins. Figure 20.4 Example of Incorrect Board Design External circuitry such as that shown below is recommended around the PLL. Figure 20.5 Points for Attention when Using PLL Oscillation Circuit Place oscillation stabilization capacitor C1 and resistor R1 close to the PLLCAP pin, and ensure that no other signal lines cross this line. Supply the C1 ground from PLLVSS. Separate $PLLV_{cc}$ and $PLLV_{ss}$ from the other $V_{cc}/V_{ss}$ and $PV_{cc}/PV_{ss}$ lines at the board power supply source, and be sure to insert bypass capacitors CPB and CB close to the pins. ## 20.3.2 External Clock Input **Circuit Configuration:** An external clock signal can be input as shown in the examples in figure 20.6. If the XTAL pin is left open, make sure that stray capacitance is no more than 10 pF. In example (b), make sure that the external clock is held high in standby mode. Figure 20.6 External Clock Input (Examples) External Clock: Use an external clock frequency of 20 MHz or less. Table 20.4 and figure 20.7 show the input conditions for the external clock. **Table 20.4 External Clock Input Conditions** $V_{cc} = 3.0 \text{ V to } 3.6 \text{ V},$ $PV_{cc} = 5.0 \text{ V } \pm 10\%$ | Item | Symbol | Min | Max | Unit | Test Conditions | |---------------------------------------|------------------|-----|-----|------------------|---------------------| | External clock input low pulse width | t <sub>EXL</sub> | 15 | _ | ns | Figure 20.7 | | External clock input high pulse width | t <sub>EXH</sub> | 15 | _ | ns | | | External clock rise time | t <sub>EXr</sub> | _ | 5 | ns | <del></del> | | External clock fall time | t <sub>EXf</sub> | _ | 5 | ns | | | Clock low pulse | t <sub>CL</sub> | 0.4 | 0.6 | t <sub>cyc</sub> | φ≥5 MHz Figure 22.2 | | width level | | 80 | _ | ns | φ < 5 MHz | | Clock high pulse | t <sub>ch</sub> | 0.4 | 0.6 | t <sub>cyc</sub> | φ≥5 MHz | | width level | | 80 | _ | ns | φ < 5 MHz | Figure 20.7 External Clock Input Timing #### 20.4 PLL Circuit The PLL circuit has the function of multiplying the frequency of the clock from the oscillator by a factor of 1, 2, or 4. The multiplication factor is set with the STC bits in LPWRCR. The phase of the rising edge of the internal clock is controlled so as to match that at the EXTAL pin. When setting the multiplication factor, ensure that the clock frequency after multiplication does not exceed the maximum operating frequency of the chip. When the multiplication factor of the PLL circuit is changed, the operation varies according to the setting of the STCS bit in SCKCR. When STCS = 0 (initial value), the setting becomes valid after a transition to software standby mode. The transition time count is performed in accordance with the setting of bits STS2 to STS0 in SBYCR. - [1] The initial PLL circuit multiplication factor is 1. - [2] A value is set in bits STS2 to STS0 to give the specified transition time. - [3] The target value is set in STC1 and STC0, and a transition is made to software standby mode. - [4] The clock pulse generator stops and the value set in STC1 and STC0 becomes valid. - [5] Software standby mode is cleared, and a transition time is secured in accordance with the setting in STS2 to STS0. - [6] After the set transition time has elapsed, the LSI resumes operation using the target multiplication factor. If a PC break is set for the SLEEP instruction that causes a transition to software standby mode in [3], software standby mode is entered and break exception handling is executed after the oscillation stabilization time. In this case, the instruction following the SLEEP instruction is executed after execution of the RTE instruction. When STCS = 1, the LSI operates on the changed multiplication factor immediately after bits STC1 and STC0 are rewritten. ## 20.5 Medium-Speed Clock Divider The medium-speed clock divider divides the system clock to generate $\phi/2$ , $\phi/4$ , $\phi/8$ , $\phi/16$ , and $\phi/32$ . ## 20.6 Bus Master Clock Selection Circuit The bus master clock selection circuit selects the system clock ( $\phi$ ) or one of the medium-speed clocks ( $\phi$ /2, $\phi$ /4, $\phi$ /8, $\phi$ /16, and $\phi$ /32) to be supplied to the bus master, according to the settings of the SCK2 to SCK0 bits in SCKCR. ## 20.7 Subclock Oscillator (H8S/2626 Group Only) ### (1) Connecting 32.768kHz Crystal Oscillator To supply a clock to the subclock oscillator, connect a 32.768kHz crystal oscillator, as shown in figure 20.8. See section 20.3.1, Connecting a Crystal Resonator. Figure 20.8 Example Connection of 32.768 kHz Crystal Oscillator Figure 20.9 shows the equivalence circuit for a 32.768kHz oscillator. Figure 20.9 Equivalence Circuit for 32.768 kHz Oscillator #### (2) Handling pins when subclock not required If no subclock is required, connect the OSC1 pin to Vcc and leave OSC2 open, as shown in figure 20.10. Figure 20.10 Pin Handling When Subclock Not Required # 20.8 Subclock Waveform Shaping Circuit (H8S/2626 Group Only) To eliminate noise from the subclock input to OSC1, the subclock is sampled using the dividing clock φ. The sampling frequency is set using the NESEL bit of LPWRCR. For details, see section 21B.2.3, Low Power Control Register (LPWRCR). No sampling is performed in sub-active mode, sub-sleep mode, or watch mode. # 20.9 Note on Crystal Resonator Since various characteristics related to the crystal resonator are closely linked to the user's board design, thorough evaluation is necessary on the user's part, for both the mask versions and F-ZTAT versions, using the resonator connection examples shown in this section as a guide. As the resonator circuit ratings will depend on the floating capacitance of the resonator and the mounting circuit, the ratings should be determined in consultation with the resonator manufacturer. The design must ensure that a voltage exceeding the maximum rating is not applied to the oscillator pin. # Section 21A Power-Down Modes [H8S/2623 Group] Subclock functions are not available in the H8S/2623 Group. #### 21A.1 Overview In addition to the normal program execution state, the H8S/2623 Group has five power-down modes in which operation of the CPU and oscillator is halted and power dissipation is reduced. Low-power operation can be achieved by individually controlling the CPU, on-chip supporting modules, and so on. The H8S/2623 operating modes are as follows: - (1) High-speed mode - (2) Medium-speed mode - (3) Sleep mode - (4) Module stop mode - (5) Software standby mode - (6) Hardware standby mode - (2) to (6) are power-down modes. Sleep mode is CPU states, medium-speed mode is a CPU and bus master state, and module stop mode is an internal peripheral function (including bus masters other than the CPU) state. Some of these states can be combined. After a reset, the LSI is in high-speed mode with modules other than the DTC in module stop mode. Note: Subclock functions (subactive mode, subsleep mode, and watch mode) are not available in the H8S/2623 Group. Table 21A.1 shows the internal state of the LSI in the respective modes. Figure 21A.1 is a mode transition diagram. Table 21A.1 LSI Internal States in Each Mode | Function | | High-<br>Speed | Medium-<br>Speed | Sleep | Module Stop | Software<br>Standby | Hardware<br>Standby | |--------------------------|---------------------------|----------------|----------------------------------------------------|----------------------|------------------------------------|----------------------|-----------------------| | System cloc<br>generator | k pulse | Functioning | Functioning | Functioning | Functioning | Halted | Halted | | CPU | Instructions<br>Registers | Functioning | Medium-speed operation | Halted<br>(retained) | High/medium-<br>speed<br>operation | Halted<br>(retained) | Halted<br>(undefined) | | External | NMI | Functioning | Functioning | Functioning | Functioning | Functioning | Halted | | interrupts | IRQ0-IRQ5 | <del>_</del> | | | | | | | Peripheral functions | WDT0 | Functioning | Functioning | Functioning | _ | Halted<br>(retained) | Halted (reset) | | | DTC | Functioning | Medium-speed operation | Functioning | Halted<br>(retained) | Halted<br>(retained) | Halted (reset) | | | TPU | Functioning | Functioning<br>(PBC medium-<br>speed<br>operation) | Functioning | Halted<br>(retained) | Halted<br>(retained) | Halted (reset) | | | PBC | - | | | | | | | | PPG | _ | | | | | | | | SCI0 | Functioning | Functioning | Functioning | Halted (reset) | Halted (reset) | Halted (reset) | | | SCI1 | _ | | | | | | | | SCI2 | _ | | | | | | | | PWM | _ | | | | | | | | A/D | _ | | | | | | | | RAM | Functioning | Functioning | Functioning (DTC) | Functioning | Retained | Retained | | | I/O | Functioning | Functioning | Functioning | Functioning | Retained | High impedance | | | HCAN | Functioning | Functioning* | Functioning | Halted (reset) | Halted (reset) | Halted (reset) | | | | | | | | | | Notes: "Halted (retained)" means that internal register values are retained. The internal state is "operation suspended." "Halted (reset)" means that internal register values and internal states are initialized. In module stop mode, only modules for which a stop setting has been made are halted (reset or retained). \* Note, however, that registers cannot be read or written to. Figure 21A.1 Mode Transition Diagram #### 21A.1.1 Register Configuration Power-down modes are controlled by the SBYCR, SCKCR, LPWRCR, and MSTPCR registers. Table 21A.2 summarizes these registers. Table 21A.2 Power-Down Mode Registers | Name | Abbreviation | R/W | Initial Value | Address* | |-------------------------------|--------------|-----|---------------|----------| | Standby control register | SBYCR | R/W | H'08 | H'FDE4 | | System clock control register | SCKCR | R/W | H'00 | H'FDE6 | | Low power control register | LPWRCR | R/W | H'00 | H'FDEC | | Module stop control register | MSTPCRA | R/W | H'3F | H'FDE8 | | A, B, C | MSTPCRB | R/W | H'FF | H'FDE9 | | | MSTPCRC | R/W | H'FF | H'FDEA | Note: \* Lower 16 bits of the address. ## 21A.2 Register Descriptions #### 21A.2.1 Standby Control Register (SBYCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|------|------|------|------|-----|---|---|---| | | | SSBY | STS2 | STS1 | STS0 | OPE | _ | _ | _ | | Initial va | lue : | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | R/W | : | R/W | R/W | R/W | R/W | R/W | _ | _ | _ | SBYCR is an 8-bit readable/writable register that performs power-down mode control. SBYCR is initialized to H'08 by a reset and in hardware standby mode. It is not initialized in software standby mode. **Bit 7—Software Standby (SSBY):** When making a low power dissipation mode transition by executing the SLEEP instruction, the operating mode is determined in combination with other control bits. Note that the value of the SSBY bit does not change even when shifting between modes using interrupts. | SSBY | Description | | |------|----------------------------------------------------------------------------------------------------------------------|----| | 0 | Shifts to sleep mode when the SLEEP instruction is executed in high-speed mode or medium-speed mode. (Initial value) | e) | | 1 | Shifts to software standby mode when the SLEEP instruction is executed in high-<br>speed mode or medium-speed mode. | | Bits 6 to 4—Standby Timer Select 2 to 0 (STS2 to STS0): These bits select the MCU wait time for clock stabilization when shifting to high-speed mode or medium-speed mode by using a specific interrupt or command to cancel software standby mode. With a quartz oscillator (table 21A.4), select a wait time of 8ms (oscillation stabilization time) or more, depending on the operating frequency. With an external clock, there are no specific wait requirements. | Bit 6 | Bit 5 | Bit 4 | | | |-------|-------|-------|------------------------------|-----------------| | STS2 | STS1 | STS0 | Description | | | 0 | 0 | 0 | Standby time = 8192 states | (Initial value) | | | | 1 | Standby time = 16384 states | | | | 1 | 0 | Standby time = 32768 states | | | | | 1 | Standby time = 65536 states | | | 1 | 0 | 0 | Standby time = 131072 states | | | | | 1 | Standby time = 262144 states | | | | 1 | 0 | Reserved | | | | | 1 | Standby time = 16 states | | Bit 3—Output Port Enable (OPE): This bit specifies whether the output of the address bus and bus control signals $(\overline{AS}, \overline{RD}, \overline{HWR}, \overline{LWR})$ is retained or set to high-impedance state in the software standby mode. Bit 3 | OPE | Description | |-----|--------------------------------------------------------------------------------------------------------------------| | 0 | In software standby mode, address bus and bus control signals are high-impedance. | | 1 | In software standby mode, the output state of the address bus and bus control signals is retained. (Initial value) | Bits 2 to 0—Reserved: These bits always return 0 when read, and cannot be written to. ## 21A.2.2 System Clock Control Register (SCKCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|-------|---|---|---|------|------|------|------| | | | PSTOP | _ | _ | _ | STCS | SCK2 | SCK1 | SCK0 | | Initial va | lue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W | _ | _ | _ | R/W | R/W | R/W | R/W | SCKCR is an 8-bit readable/writable register that performs $\phi$ clock output control and medium-speed mode control. SCKCR is initialized to H'00 by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 7—φ Clock Output Disable (PSTOP): In combination with the DDR of the applicable port, this bit controls φ output. See section 21A.8, φ Clock Output Disable Function, for details. | | Description | | | | | | |-------|--------------------------|------------|------------------|------------------|--|--| | Bit 7 | High-Speed Mode, | | Software Standby | Hardware Standby | | | | PSTOP | Medium-Speed Mode | Sleep Mode | Mode | Mode | | | | 0 | φ output (initial value) | φ output | Fixed high | High impedance | | | | 1 | Fixed high | Fixed high | Fixed high | High impedance | | | **Bits 6 to 4—Reserved:** These bits are always read as 0 and cannot be modified. **Bit 3—Frequency Multiplication Factor Switching Mode Select (STCS):** Selects the operation when the PLL circuit frequency multiplication factor is changed. | Bit | 3 | |-----|---| |-----|---| | STCS | Description | |------|----------------------------------------------------------------------------------------------------| | 0 | Specified multiplication factor is valid after transition to software standby mode (Initial value) | | 1 | Specified multiplication factor is valid immediately after STC bits are rewritten | Bits 2 to 0—System clock select (SCK2 to SCK0): These bits select the bus master clock in high-speed mode, and medium-speed mode. | Bit 2 | Bit 1 | Bit 0 | | | |-------|-------|-------|-------------------------------|-----------------| | SCK2 | SCK1 | SCK0 | Description | | | 0 | 0 | 0 | Bus master in high-speed mode | (Initial value) | | | | 1 | Medium-speed clock is φ/2 | | | | 1 | 0 | Medium-speed clock is φ/4 | | | | | 1 | Medium-speed clock is φ/8 | | | 1 | 0 | 0 | Medium-speed clock is φ/16 | | | | | 1 | Medium-speed clock is φ/32 | | | | 1 | _ | _ | | ## 21A.2.3 Low-Power Control Register (LPWRCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|------|------|-------|--------|-------|-----|------|------| | | | DTON | LSON | NESEL | SUBSTP | RFCUT | _ | STC1 | STC0 | | Initial va | lue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W The LPWRCR is an 8-bit read/write register that controls the low power dissipation modes. The LPWRCR is initialized to H'00 at a reset and when in hardware standby mode. It is not initialized in software standby mode. The following describes bits 7 to 2. For details of other bits, see section 20.2.2, Low-Power Control Register (LPWRCR). **Bits 7 to 4—Reserved:** Bits DTON, LSON, NESEL, and SUBSTP must always be written with 0 in the H8S/2623 Group, as this version does not support subclock operation. Bit 3—Oscillation Circuit Feedback Resistance Control Bit (RFCUT): This bit turns the internal feedback resistance of the main clock oscillation circuit ON/OFF. #### Bit 3 | RFCUT | Description | | |-------|--------------------------------------------------------------------------------------------------------------------------|-------------------------------| | 0 | When the main clock is oscillating, sets the feedback resistance ON. clock is stopped, sets the feedback resistance OFF. | When the main (Initial value) | | 1 | Sets the feedback resistance OFF. | | **Bit 2—Reserved:** Only write 0 to this bit. #### 21A.2.4 Module Stop Control Register (MSTPCR) | I | MSTPCRA | | | | | | | | | |---|----------------|--------|--------|--------|--------|--------|--------|--------|--------| | E | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | MSTPA7 | MSTPA6 | MSTPA5 | MSTPA4 | MSTPA3 | MSTPA2 | MSTPA1 | MSTPA0 | | I | nitial value : | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | F | R/W : | R/W | | | | | | | | | | | | ſ | MSTPCRB | | | | | | | | | | E | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | MSTPB7 | MSTPB6 | MSTPB5 | MSTPB4 | MSTPB3 | MSTPB2 | MSTPB1 | MSTPB0 | | I | nitial value : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | F | R/W : | R/W | | | | | | | | | | | | ľ | MSTPCRC | | | | | | | | | | E | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | MSTPC7 | MSTPC6 | MSTPC5 | MSTPC4 | MSTPC3 | MSTPC2 | MSTPC1 | MSTPC0 | | I | nitial value : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | F | R/W : | R/W MSTPCR, comprising three 8-bit readable/writable registers, performs module stop mode control. MSTPCRA to MSTPCRC are initialized to H'3FFFFF by a reset and in hardware standby mode. They are not initialized in software standby mode. MSTPCRA/MSTPCRB/MSTPCRC Bits 7 to 0—Module Stop (MSTPA7 to MSTPA0, MSTPB7 to MSTPB0, MSTPC7 to MSTPC0, MSTPD7 and MSTPD6): These bits specify module stop mode. See table 21A.3 for the method of selecting the on-chip peripheral functions. | MSTPCRA/MSTPCRB/<br>MSTPCRC Bits 7 to 0 | | |------------------------------------------------------------|-------------------------------------------------------------------------| | MSTPA7 to MSTPA0,<br>MSTPB7 to MSTPB0,<br>MSTPC7 to MSTPC0 | Description | | 0 | Module stop mode is cleared (initial value of MSTPA7 and MSTPA6) | | 1 | Module stop mode is set (initial value of MSTPA5–0, MSTPB7–0, MSTPC7–0) | Rev. 5.00 Jan 10, 2006 page 706 of 1042 REJ09B0275-0500 # 21A.3 Medium-Speed Mode In high-speed mode, when the SCK2 to SCK0 bits in SCKCR are set to 1, the operating mode changes to medium-speed mode as soon as the current bus cycle ends. In medium-speed mode, the CPU operates on the operating clock ( $\phi/2$ , $\phi/4$ , $\phi/8$ , $\phi/16$ , or $\phi/32$ ) specified by the SCK2 to SCK0 bits. The bus masters other than the CPU (DTC) also operate in medium-speed mode. On-chip supporting modules other than the bus masters always operate on the high-speed clock ( $\phi$ ). In medium-speed mode, a bus access is executed in the specified number of states with respect to the bus master operating clock. For example, if $\phi/4$ is selected as the operating clock, on-chip memory is accessed in 4 states, and internal I/O registers in 8 states. Medium-speed mode is cleared by clearing all of bits SCK2 to SCK0 to 0. A transition is made to high-speed mode and medium-speed mode is cleared at the end of the current bus cycle. If a SLEEP instruction is executed when the SSBY bit in SBYCR is cleared to 0, a transition is made to sleep mode. When sleep mode is cleared by an interrupt, medium-speed mode is restored. When the SLEEP instruction is executed with the SSBY bit = 1, operation shifts to the software standby mode. When software standby mode is cleared by an external interrupt, medium-speed mode is restored. When the $\overline{RES}$ pin is set low and medium-speed mode is cancelled, operation shifts to the reset state. The same applies in the case of a reset caused by overflow of the watchdog timer. When the STBY pin is driven low, a transition is made to hardware standby mode. Figure 21A.2 shows the timing for transition to and clearance of medium-speed mode. Figure 21A.2 Medium-Speed Mode Transition and Clearance Timing ## 21A.4 Sleep Mode #### 21A.4.1 Sleep Mode When the SLEEP instruction is executed when the SBYCR SSBY bit = 0, the CPU enters the sleep mode. In sleep mode, CPU operation stops but the contents of the CPU is internal registers are retained. Other supporting modules do not stop. #### 21A.4.2 Exiting Sleep Mode Sleep mode is exited by any interrupt, or signals at the $\overline{RES}$ , or $\overline{STBY}$ pins. **Exiting Sleep Mode by Interrupts:** When an interrupt occurs, sleep mode is exited and interrupt exception processing starts. Sleep mode is not exited if the interrupt is disabled, or interrupts other than NMI are masked by the CPU. **Exiting Sleep Mode by \overline{RES} pin:** Setting the $\overline{RES}$ pin level Low selects the reset state. After the stipulated reset input duration, driving the $\overline{RES}$ pin High starts the CPU performing reset exception processing. **Exiting Sleep Mode by \overline{STBY} Pin:** When the $\overline{STBY}$ pin level is driven Low, a transition is made to hardware standby mode. ## 21A.5 Module Stop Mode ## 21A.5.1 Module Stop Mode Module stop mode can be set for individual on-chip supporting modules. When the corresponding MSTP bit in MSTPCR is set to 1, module operation stops at the end of the bus cycle and a transition is made to module stop mode. The CPU continues operating independently. Table 21A.3 shows MSTP bits and the corresponding on-chip supporting modules. When the corresponding MSTP bit is cleared to 0, module stop mode is cleared and the module starts operating at the end of the bus cycle. In module stop mode, the internal states of modules other than the SCI, A/D converter and HCAN are retained. After reset clearance, all modules other than DTC are in module stop mode. When an on-chip supporting module is in module stop mode, read/write access to its registers is disabled. Table 21A.3 MSTP Bits and Corresponding On-Chip Supporting Modules | Register | Bit | Module | |----------|---------|-----------------------------------------| | MSTPCRA | MSTPA7* | | | | MSTPA6 | Data transfer controller (DTC) | | | MSTPA5 | 16-bit timer pulse unit (TPU) | | | MSTPA4* | | | | MSTPA3 | Programmable pulse generator (PPG) | | | MSTPA2* | | | | MSTPA1 | A/D converter | | | MSTPA0* | | | MSTPCRB | MSTPB7 | Serial communication interface 0 (SCI0) | | | MSTPB6 | Serial communication interface 1 (SCI1) | | | MSTPB5 | Serial communication interface 2 (SCI2) | | | MSTPB4* | | | | MSTPB3* | | | | MSTPB2* | | | | MSTPB1* | | | | MSTPB0* | | | MSTPCRC | MSTPC7* | | | | MSTPC6* | | | | MSTPC5* | | | | MSTPC4 | PC break controller (PBC) | | | MSTPC3 | HCAN | | | MSTPC2* | | | | MSTPC1* | | | | MSTPC0* | | Note: \* MSTPA7 is a readable/writable bit with an initial value of 0. MSTPA4, MSTPA2, MSTPA0, MSTPB4 to MSTPB0, MSTPC7 to MSTPC5, and MSTPC2 to MSTPC0 are readable/writable bits with an initial value of 1 and should always be written with 1. #### 21A.5.2 Usage Notes **DTC Module Stop:** Depending on the operating status of the DTC, the MSTPA7 and MSTPA6 bits may not be set to 1. Setting of the DTC module stop mode should be carried out only when the respective module is not activated. For details, refer to section 8, Data Transfer Controller (DTC). **On-Chip Supporting Module Interrupt:** Relevant interrupt operations cannot be performed in module stop mode. Consequently, if module stop mode is entered when an interrupt has been requested, it will not be possible to clear the CPU interrupt source or the DTC activation source. Interrupts should therefore be disabled before entering module stop mode. Writing to MSTPCR: MSTPCR should only be written to by the CPU. ## 21A.6 Software Standby Mode ### 21A.6.1 Software Standby Mode A transition is made to software standby mode when the SLEEP instruction is executed when the SBYCR SSBY bit = 1. In this mode, the CPU, on-chip supporting modules, and oscillator all stop. However, the contents of the CPU's internal registers, RAM data, and the states of on-chip supporting modules other than the SCI, A/D converter, HCAN and I/O ports, are retained. Whether the address bus and bus control signals are placed in the high-impedance state or retain the output state can be specified by the OPE bit in SBYCR. In this mode the oscillator stops, and therefore power dissipation is significantly reduced. ## 21A.6.2 Clearing Software Standby Mode Software standby mode is cleared by an external interrupt (NMI pin, or pins $\overline{IRQ0}$ to $\overline{IRQ5}$ ), or by means of the $\overline{RES}$ pin or $\overline{STBY}$ pin. ## • Clearing with an interrupt When an NMI or IRQ0 to IRQ5 interrupt request signal is input, clock oscillation starts, and after the elapse of the time set in bits STS2 to STS0 in SYSCR, stable clocks are supplied to the entire chip, software standby mode is cleared, and interrupt exception handling is started. When clearing software standby mode with an IRQ0 to IRQ5 interrupt, set the corresponding enable bit to 1 and ensure that no interrupt with a higher priority than interrupts IRQ0 to IRQ5 is generated. Software standby mode cannot be cleared if the interrupt has been masked on the CPU side or has been designated as a DTC activation source. Rev. 5.00 Jan 10, 2006 page 710 of 1042 REJ09B0275-0500 - Clearing with the RES pin - When the $\overline{RES}$ pin is driven low, clock oscillation is started. At the same time as clock oscillation starts, clocks are supplied to the entire chip. Note that the $\overline{RES}$ pin must be held low until clock oscillation stabilizes. When the $\overline{RES}$ pin goes high, the CPU begins reset exception handling. - Clearing with the STBY pin When the STBY pin is driven low, a transition is made to hardware standby mode. ## 21A.6.3 Setting Oscillation Stabilization Time after Clearing Software Standby Mode Bits STS2 to STS0 in SBYCR should be set as described below. **Using a Crystal Oscillator:** Set bits STS2 to STS0 so that the standby time is at least 8 ms (the oscillation stabilization time). Table 21A.4 shows the standby times for different operating frequencies and settings of bits STS2 to STS0. **Table 21A.4 Oscillation Stabilization Time Settings** | STS2 | STS1 | STS0 | Standby Time | 20<br>MHz | 16<br>MHz | 12<br>MHz | 10<br>MHz | 8<br>MHz | 6<br>MHz | 4<br>MHz | Unit | |------|------|------|---------------|-----------|-----------|-----------|-----------|----------|----------|----------|------| | 0 | 0 | 0 | 8192 states | 0.41 | 0.51 | 0.68 | 0.8 | 1.0 | 1.3 | 2.0 | ms | | | | 1 | 16384 states | 0.82 | 1.0 | 1.3 | 1.6 | 2.0 | 2.7 | 4.1 | | | | 1 | 0 | 32768 states | 1.6 | 2.0 | 2.7 | 3.3 | 4.1 | 5.5 | 8.2 | | | | | 1 | 65536 states | 3.3 | 4.1 | 5.5 | 6.6 | 8.2 | 10.9 | 16.4 | | | 1 | 0 | 0 | 131072 states | 6.6 | 8.2 | 10.9 | 13.1 | 16.4 | 21.8 | 32.8 | | | | | 1 | 262144 states | 13.1 | 16.4 | 21.8 | 26.2 | 32.8 | 43.6 | 65.6 | | | | 1 | 0 | Reserved | _ | _ | _ | _ | _ | _ | _ | μs | | | | 1 | 16 states* | 8.0 | 1.0 | 1.3 | 1.6 | 2.0 | 1.7 | 4.0 | | : Recommended time setting Note: \* Do not use this setting. **Using an External Clock:** It is necessary to allow time for the PLL circuit to stabilize. Therefore, the standby time should be set to a value of 2 ms or greater. #### 21A.6.4 Software Standby Mode Application Example Figure 21A.3 shows an example in which a transition is made to software standby mode at the falling edge on the NMI pin, and software standby mode is cleared at the rising edge on the NMI pin. In this example, an NMI interrupt is accepted with the NMIEG bit in SYSCR cleared to 0 (falling edge specification), then the NMIEG bit is set to 1 (rising edge specification), the SSBY bit is set to 1, and a SLEEP instruction is executed, causing a transition to software standby mode. Software standby mode is then cleared at the rising edge on the NMI pin. Figure 21A.3 Software Standby Mode Application Example #### 21A.6.5 Usage Notes **I/O Port Status:** In software standby mode, I/O port states are retained. If the OPE bit is set to 1, the address bus and bus control signal output is also retained. Therefore, there is no reduction in current dissipation for the output current when a high-level signal is output. **Current Dissipation during Oscillation Stabilization Wait Period:** Current dissipation increases during the oscillation stabilization wait period. **Write Data Buffer Function:** The write data buffer function and software standby mode cannot be used at the same time. When the write data buffer function is used, the WDBE bit in BCRL should be cleared to 0 to cancel the write data buffer function before entering software standby mode. Also check that external writes have finished, by reading external addresses, etc., before executing a SLEEP instruction to enter software standby mode. See section 7.7, Write Data Buffer Function, for details of the write data buffer function. ## 21A.7 Hardware Standby Mode #### 21A.7.1 Hardware Standby Mode When the STBY pin is driven low, a transition is made to hardware standby mode from any mode. In hardware standby mode, all functions enter the reset state and stop operation, resulting in a significant reduction in power dissipation. As long as the prescribed voltage is supplied, on-chip RAM data is retained. I/O ports are set to the high-impedance state. In order to retain on-chip RAM data, the RAME bit in SYSCR should be cleared to 0 before driving the $\overline{STBY}$ pin low. Do not change the state of the mode pins (MD2 to MD0) while the H8S/2623 Group is in hardware standby mode. Hardware standby mode is cleared by means of the $\overline{STBY}$ pin and the $\overline{RES}$ pin. When the $\overline{STBY}$ pin is driven high while the $\overline{RES}$ pin is low, the reset state is set and clock oscillation is started. Ensure that the $\overline{RES}$ pin is held low until the clock oscillator stabilizes (at least 8 ms—the oscillation stabilization time—when using a crystal oscillator). When the $\overline{RES}$ pin is subsequently driven high, a transition is made to the program execution state via the reset exception handling state. #### 21A.7.2 Hardware Standby Mode Timing Figure 21A.4 shows an example of hardware standby mode timing. When the $\overline{STBY}$ pin is driven low after the $\overline{RES}$ pin has been driven low, a transition is made to hardware standby mode. Hardware standby mode is cleared by driving the STBY pin high, waiting for the oscillation stabilization time, then changing the $\overline{RES}$ pin from low to high. Figure 21A.4 Hardware Standby Mode Timing # 21A.8 • Clock Output Disabling Function Output of the $\phi$ clock can be controlled by means of the PSTOP bit in SCKCR, and DDR for the corresponding port. When the PSTOP bit is set to 1, the $\phi$ clock stops at the end of the bus cycle, and $\phi$ output goes high. $\phi$ clock output is enabled when the PSTOP bit is cleared to 0. When DDR for the corresponding port is cleared to 0, $\phi$ clock output is disabled and input port mode is set. Table 21A.5 shows the state of the $\phi$ pin in each processing state. | <b>Table 21A.5</b> | φ Pin State | in Each | <b>Processing State</b> | |--------------------|-------------|---------|-------------------------| |--------------------|-------------|---------|-------------------------| | DDR | 0 | 1 | 1 | |------------------------------------|----------------|----------------|----------------| | PSTOP | _ | 0 | 1 | | Hardware standby mode | High impedance | High impedance | High impedance | | Software standby | High impedance | Fixed high | Fixed high | | Sleep mode | High impedance | φ output | Fixed high | | High-speed mode, medium-speed mode | High impedance | φ output | Fixed high | # Section 21B Power-Down Modes [H8S/2626 Group] #### 21B.1 Overview In addition to the normal program execution state, the H8S/2626 Group has nine power-down modes in which operation of the CPU and oscillator is halted and power dissipation is reduced. Low-power operation can be achieved by individually controlling the CPU, on-chip supporting modules, and so on. The H8S/2626 operating modes are as follows: - (1) High-speed mode - (2) Medium-speed mode - (3) Subactive mode\* - (4) Sleep mode - (5) Subsleep mode\* - (6) Watch mode\* - (7) Module stop mode - (8) Software standby mode - (9) Hardware standby mode - (2) to (9) are power-down modes. Sleep mode and sub-sleep mode are CPU states, medium-speed mode is a CPU and bus master state, sub-active mode is a CPU and bus master and internal peripheral function state, and module stop mode is an internal peripheral function (including bus masters other than the CPU) state. Some of these states can be combined. After a reset, the LSI is in high-speed mode with modules other than the DTC in module stop mode. Note: \* Subclock functions are available in the H8S/2626 Group. See section 20.7, Subclock Oscillator (H8S/2626 Group Only), for the method of fixing pins OSC1 and OSC2 when not used. Table 21B.1 shows the internal state of the LSI in the respective modes. Table 21B.2 shows the conditions for shifting between the power-down modes. Figure 21B.1 is a mode transition diagram. Table 21B.1 LSI Internal States in Each Mode | Function | | High-<br>Speed | Medium-<br>Speed | Sleep | Module<br>Stop | Watch | Sub-<br>active | Subsleep | | Hardware<br>Standby | |------------------------------|---------------------------|------------------|-------------------------------|------------------------|----------------------------------------|----------------------|--------------------------------------------------------|----------------------|----------------------|-----------------------| | System clock pulse generator | | Function-<br>ing | Function-<br>ing | Function-<br>ing | Function-<br>ing | Halted | Halted | Halted | Halted | Halted | | Subclock p<br>generator | oulse | Function-<br>ing Halted | | CPU | Instructions<br>Registers | Function-<br>ing | Medium-<br>speed<br>operation | Halted<br>(retained) | High/<br>medium-<br>speed<br>operation | Halted<br>(retained) | Subclock<br>operation | Halted<br>(retained) | Halted<br>(retained) | Halted<br>(undefined) | | External | NMI | Function- Halted | | interrupts | IRQ0-IRQ5 | ing | | Peripheral functions | WDT1 | Function-<br>ing | Function-<br>ing | Function-<br>ing | _ | Subclock operation | Subclock operation | Subclock operation | Halted (retained) | Halted (reset) | | | WDT0 | Function-<br>ing | Function-<br>ing | Function-<br>ing | _ | Halted<br>(retained) | Subclock operation | Subclock operation | Halted<br>(retained) | Halted<br>(reset) | | | DTC | Function-<br>ing | Medium-<br>speed<br>operation | Function-<br>ing | Halted<br>(retained) | Halted<br>(retained) | Halted<br>(retained) | Halted<br>(retained) | Halted<br>(retained) | Halted<br>(reset) | | | TPU | Function- | Function- | Function- | Halted<br>(retained) | Halted<br>(retained) | Halted<br>(retained)<br>(PBC<br>subclock<br>operation) | Halted<br>(retained) | Halted<br>(retained) | Halted<br>(reset) | | | PBC | ing | ing (PBC<br>medium- | um-<br>d | | | | | | | | | PPG | = | speed | | | | | | | | | | D/A2, 3 | = | operation) | | | | | | | | | | SCI0 | Function- | Function- | Function- | Halted | Halted | Halted | Halted | Halted | Halted | | | SCI1 | -ing | ing | ing | (reset) | (reset) | (reset) | (reset) | (reset) | (reset) | | | SCI2 | = | | | | | | | | | | | PWM | = | | | | | | | | | | | A/D | = | | | | | | | | | | | RAM | Function-<br>ing | Function-<br>ing | Function-<br>ing (DTC) | | Retained | Function-<br>ing | Retained | Retained | Retained | | | I/O | Function-<br>ing | Function-<br>ing | Function-<br>ing | Function-<br>ing | Retained | Function-<br>ing | Retained | Retained | High impedance | | | HCAN | Function-<br>ing | Function-<br>ing* | Function-<br>ing | Halted<br>(reset) | Halted<br>(reset) | Halted<br>(reset) | Halted<br>(reset) | Halted<br>(reset) | Halted<br>(reset) | Notes: "Halted (retained)" means that internal register values are retained. The internal state is "operation suspended." "Halted (reset)" means that internal register values and internal states are initialized. In module stop mode, only modules for which a stop setting has been made are halted (reset or retained). \* Note, however, that registers cannot be read or written to. 3. NMI and IRQ0 to IRQ5 Figure 21B.1 Mode Transition Diagram **Table 21B.2 Power-Down Mode Transition Conditions** | Pre-Transition | | | ontrol l<br>sition | Bit at | State After Transition | | | |----------------|------|-----|--------------------|--------|-----------------------------|------------------------------|--| | State | SSBY | PSS | LSON DTON | | Invoked by SLEEP<br>Command | Mode Invoked by<br>Interrupt | | | High-speed/ | 0 | * | 0 | * | Sleep | High-speed/Medium-speed | | | Medium-speed | 0 | * | 1 | * | _ | _ | | | | 1 | 0 | 0 | * | Software standby | High-speed/Medium-speed | | | | 1 | 0 | 1 | * | _ | _ | | | | 1 | 1 | 0 | 0 | Watch | High-speed | | | | 1 | 1 | 1 | 0 | Watch | Sub-active | | | | 1 | 1 | 0 | 1 | _ | _ | | | | 1 | 1 | 1 | 1 | Sub-active | _ | | | Sub-active | 0 | 0 | * | * | _ | _ | | | | 0 | 1 | 0 | * | _ | _ | | | | 0 | 1 | 1 | * | Sub-sleep | Sub-active | | | | 1 | 0 | * | * | _ | _ | | | | 1 | 1 | 0 | 0 | Watch | High-speed | | | | 1 | 1 | 1 | 0 | Watch | Sub-active | | | | 1 | 1 | 0 | 1 | High-speed | _ | | | | 1 | 1 | 1 | 1 | _ | _ | | Legend: —: Do not set. \*: Don't care ## 21B.1.1 Register Configuration Power-down modes are controlled by the SBYCR, SCKCR, LPWRCR, TCSR (WDT1), and MSTPCR registers. Table 21B.3 summarizes these registers. Table 21B.3 Power-Down Mode Registers | Name | Abbreviation | R/W | Initial Value | Address* | |-------------------------------|--------------|-----|---------------|----------| | Standby control register | SBYCR | R/W | H'08 | H'FDE4 | | System clock control register | SCKCR | R/W | H'00 | H'FDE6 | | Low-power control register | LPWRCR | R/W | H'00 | H'FDEC | | Timer control/status register | TCSR | R/W | H'00 | H'FFA2 | | Module stop control register | MSTPCRA | R/W | H'3F | H'FDE8 | | A, B, C | MSTPCRB | R/W | H'FF | H'FDE9 | | | MSTPCRC | R/W | H'FF | H'FDEA | Lower 16 bits of the address. Note: # 21B.2 Register Descriptions ## 21B.2.1 Standby Control Register (SBYCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------------|-----|------|------|------|------|-----|---|---|---|--| | | | SSBY | STS2 | STS1 | STS0 | OPE | _ | _ | _ | | | Initial valu | ıe: | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | | R/W | : | R/W | R/W | R/W | R/W | R/W | _ | _ | _ | | SBYCR is an 8-bit readable/writable register that performs power-down mode control. SBYCR is initialized to H'08 by a reset and in hardware standby mode. It is not initialized in software standby mode. **Bit 7—Software Standby (SSBY):** When making a low power dissipation mode transition by executing the SLEEP instruction, the operating mode is determined in combination with other control bits. Note that the value of the SSBY bit does not change even when shifting between modes using interrupts. Bit 7 | SSBY | Description | | | | | |------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 0 | Shifts to sleep mode when the SLEEP instruction is executed in high-speed mode or medium-speed mode. | | | | | | | Shifts to sub-sleep mode when the SLEEP instruction is executed in sub-active mode. (Initial value) | | | | | | 1 | Shifts to software standby mode, sub-active mode, and watch mode when the SLEEP instruction is executed in high-speed mode or medium-speed mode. | | | | | | | Shifts to watch mode or high-speed mode when the SLEEP instruction is executed in sub-active mode. | | | | | Bits 6 to 4—Standby Timer Select 2 to 0 (STS2 to STS0): These bits select the MCU wait time for clock stabilization when shifting to high-speed mode or medium-speed mode by using a specific interrupt or command to cancel software standby mode, watch mode, or sub-active mode. With a quartz oscillator (table 21B.5), select a wait time of 8ms (oscillation stabilization time) or more, depending on the operating frequency. With an external clock, there are no specific wait requirements. | Bit 6 | Bit 5 | Bit 4 | | | |-------|-------|-------|------------------------------|-----------------| | STS2 | STS1 | STS0 | Description | | | 0 | 0 | 0 | Standby time = 8192 states | (Initial value) | | | | 1 | Standby time = 16384 states | | | | 1 | 0 | Standby time = 32768 states | | | | | 1 | Standby time = 65536 states | | | 1 | 0 | 0 | Standby time = 131072 states | | | | | 1 | Standby time = 262144 states | | | | 1 | 0 | Reserved | | | | | 1 | Standby time = 16 states | | | | | | | | Bit 3—Output Port Enable (OPE): This bit specifies whether the output of the address bus and bus control signals $(\overline{AS}, \overline{RD}, \overline{HWR}, \overline{LWR})$ is retained or set to high-impedance state in the software standby mode, watch mode, and when making a direct transition. Bit 3 | OPE | Description | | |-----|------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------| | 0 | In software standby mode, watch mode, and when making a direct trar bus and bus control signals are high-impedance. | nsition, address | | 1 | In software standby mode, watch mode, and when making a direct trar output state of the address bus and bus control signals is retained. | nsition, the<br>(Initial value) | Bits 2 to 0—Reserved: These bits always return 0 when read, and cannot be written to. #### 21B.2.2 System Clock Control Register (SCKCR) Fixed high 1 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|-------|---|---|---|------|------|------|------| | | | PSTOP | _ | _ | _ | STCS | SCK2 | SCK1 | SCK0 | | Initial va | lue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W | _ | _ | _ | R/W | R/W | R/W | R/W | SCKCR is an 8-bit readable/writable register that performs $\phi$ clock output control and medium-speed mode control. SCKCR is initialized to H'00 by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 7— $\phi$ Clock Output Disable (PSTOP): In combination with the DDR of the applicable port, this bit controls $\phi$ output. See section 21B.12, $\phi$ Clock Output Disabling Function, for details. | Bit 7<br>PSTOP | High-Speed Mode, _ Medium-Speed Mode, Sub-Active Mode | Sleep Mode,<br>Sub-Sleep Mode | Software Standby<br>Mode, Watch Mode,<br>Direct Transition | Hardware<br>Standby Mode | | |----------------|-------------------------------------------------------|-------------------------------|------------------------------------------------------------|--------------------------|--| | 0 | φ output (initial value) | φ output | Fixed high | High impedance | | Description Fixed high **Bits 6 to 4—Reserved:** These bits are always read as 0 and cannot be modified. Fixed high High impedance **Bit 3—Frequency Multiplication Factor Switching Mode Select (STCS):** Selects the operation when the PLL circuit frequency multiplication factor is changed. Bit 3 | STCS | Description | |------|-----------------------------------------------------------------------------------------------------------------------------------| | 0 | Specified multiplication factor is valid after transition to software standby mode, watch mode, or subactive mode (Initial value) | | 1 | Specified multiplication factor is valid immediately after STC bits are rewritten | Bits 2 to 0—System clock select (SCK2 to SCK0): These bits select the bus master clock in high-speed mode, medium-speed mode, and sub-active mode. Set SCK2 to SCK0 all to 0 when shifting to operation in watch mode or sub-active mode. | Bit 2 | Bit 1 | Bit 0 | | | |-------|-------|-------|-------------------------------|-----------------| | SCK2 | SCK1 | SCK0 | Description | | | 0 | 0 | 0 | Bus master in high-speed mode | (Initial value) | | | | 1 | Medium-speed clock is φ/2 | | | | 1 | 0 | Medium-speed clock is φ/4 | | | | | 1 | Medium-speed clock is φ/8 | | | 1 | 0 | 0 | Medium-speed clock is φ/16 | | | | | 1 | Medium-speed clock is φ/32 | | | | 1 | _ | _ | | ## 21B.2.3 Low-Power Control Register (LPWRCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|------|------|-------|--------|-------|-----|------|------| | | | DTON | LSON | NESEL | SUBSTP | RFCUT | _ | STC1 | STC0 | | Initial va | lue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W The LPWRCR is an 8-bit read/write register that controls the low power dissipation modes. The LPWRCR is initialized to H'00 at a reset and when in hardware standby mode. It is not initialized in software standby mode. The following describes bits 7 to 2. For details of other bits, see section 20.2.2, Low-Power Control Register (LPWRCR). **Bit 7—Direct Transition ON Flag (DTON):** When shifting to low power dissipation mode by executing the SLEEP instruction, this bit specifies whether or not to make a direct transition between high-speed mode or medium-speed mode and the sub-active modes. The selected operating mode after executing the SLEEP instruction is determined by the combination of other control bits. #### Bit 7 | DTON | Description | | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | 0 | <ul> <li>When the SLEEP instruction is executed in high-speed mode or medium-speed<br/>mode, operation shifts to sleep mode, software standby mode, or watch mode</li> </ul> | | | | <ul> <li>When the SLEEP instruction is executed in sub-active mode, operation shifts<br/>to sub-sleep mode or watch mode. (Initial)</li> </ul> | value) | | 1 | <ul> <li>When the SLEEP instruction is executed in high-speed mode or medium-speed<br/>mode, operation shifts directly to sub-active mode*, or shifts to sleep mode or<br/>software standby mode.</li> </ul> | | | | <ul> <li>When the SLEEP instruction is executed in sub-active mode, operation shifts<br/>to high-speed mode, or shifts to sub-sleep mode.</li> </ul> | directly | Note: \* Always set high-speed mode when shifting to watch mode or sub-active mode. **Bit 6—Low-Speed ON Flag (LSON):** When shifting to low power dissipation mode by executing the SLEEP instruction, this bit specifies the operating mode, in combination with other control bits. This bit also controls whether to shift to high-speed mode or sub-active mode when watch mode is cancelled. #### Bit 6 | DIT 0 | | | | | | | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | LSON | Description | | | | | | | 0 | When the SLEEP instruction is executed in high-speed mode or medium-speed mode, operation shifts to sleep mode, software standby mode, or watch mode*. | | | | | | | | <ul> <li>When the SLEEP instruction is executed in sub-active mode, operation shifts to<br/>watch mode or shifts directly to high-speed mode.</li> </ul> | | | | | | | | Operation shifts to high-speed mode when watch mode is cancelled. (Initial value) | | | | | | | 1 | When the SLEEP instruction is executed in high-speed mode, operation shifts to watch mode or sub-active mode. | | | | | | | | <ul> <li>When the SLEEP instruction is executed in sub-active mode, operation shifts to sub-<br/>sleep mode or watch mode.</li> </ul> | | | | | | | | <ul> <li>Operation shifts to sub-active mode when watch mode is cancelled.</li> </ul> | | | | | | | Note: | * Always set high-speed mode when shifting to watch mode or sub-active mode. | | | | | | Bit 5—Noise Elimination Sampling Frequency Select (NESEL): This bit selects the sampling frequency of the subclock (\$\phi SUB) generated by the subclock oscillator is sampled by the clock (\$\phi\$) generated by the system clock oscillator. Set this bit to 0 when $\phi$ =5MHz or more. #### Bit 5 | NESEL | Description | | |-------|------------------------|-----------------| | 0 | Sampling using 1/32 x¢ | (Initial value) | | 1 | Sampling using 1/4 xφ | | Bit 4—Subclock enable (SUBSTP): This bit enables/disables subclock generation. ### Bit 4 | SUE | SUBSTP Description | | | | | |-----|------------------------------|-----------------|--|--|--| | 0 | Enables subclock generation | (Initial value) | | | | | 1 | Disables subclock generation | | | | | Bit 3—Oscillation Circuit Feedback Resistance Control Bit (RFCUT): This bit turns the internal feedback resistance of the main clock oscillation circuit ON/OFF. #### Bit 3 | RFCUT | Description | | |-------|-------------------------------------------------------------------------------------------------------------------------------|-----------------------------| | 0 | When the main clock is oscillating, sets the feedback resistance ON. When clock is stopped, sets the feedback resistance OFF. | the main<br>(Initial value) | | 1 | Sets the feedback resistance OFF. | | Bit 2—Reserved: Only write 0 to this bit. #### 21B.2.4 Timer Control/Status Register (TCSR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------|--------|-------|-----|-----|---------|------|------|------| | | | OVF | WT/IT | TME | PSS | RST/NMI | CKS2 | CKS1 | CKS0 | | Initial val | lue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/(W)* | R/W Note: \* Only write 0 to clear the flag. TCSR is an 8-bit read/write register that selects the clock input to WDT1 TCNT and the mode. Here, we describe bit 4. For details of the other bits in this register, see section 12.2.2, Timer Control/Status Register (TCSR). The TCSR is initialized to H'00 at a reset and when in hardware standby mode. It is not initialized in software standby mode. Bit 4—Prescaler select (PSS): This bit selects the clock source input to WDT1 TCNT. It also controls operation when shifting low power dissipation modes. The operating mode selected after the SLEEP instruction is executed is determined in combination with other control bits. For details, see the description for clock selection in section 12.2.2, Timer Control/Status Register (TCSR), and this section. #### Bit 4 | PSS | D | escription | |-----|---|----------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | • | TCNT counts the divided clock from the φ -based prescaler (PSM). | | | • | When the SLEEP instruction is executed in high-speed mode or medium-speed mode, operation shifts to sleep mode or software standby mode. (Initial value) | | 1 | • | TCNT counts the divided clock from the φsubclock-based prescaler (PSS). | | | • | When the SLEEP instruction is executed in high-speed mode or medium-speed mode, operation shifts to sleep mode, watch mode*, or sub-active mode*. | | | • | When the SLEEP instruction is executed in sub-active mode*, operation shifts to sub-sleep mode*, watch mode*, or high-speed mode. | Note: \* Always set high-speed mode when shifting to watch mode or sub-active mode. ## 21B.2.5 Module Stop Control Register (MSTPCR) | MSTPCRA | | | | | | | | | |-----------------|--------|--------|--------|--------|--------|--------|--------|--------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | MSTPA7 | MSTPA6 | MSTPA5 | MSTPA4 | MSTPA3 | MSTPA2 | MSTPA1 | MSTPA0 | | Initial value : | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W : | R/W | | | | | | | | | | | MSTPCRB | | | | | | | | | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | MSTPB7 | MSTPB6 | MSTPB5 | MSTPB4 | MSTPB3 | MSTPB2 | MSTPB1 | MSTPB0 | | Initial value: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W : | R/W | | | | | | | | | | | MSTPCRC | | | | | | | | | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | MSTPC7 | MSTPC6 | MSTPC5 | MSTPC4 | MSTPC3 | MSTPC2 | MSTPC1 | MSTPC0 | | Initial value : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W : | R/W MSTPCR, comprising three 8-bit readable/writable registers, performs module stop mode control. MSTPCRA to MSTPCRC are initialized to H'3FFFFF by a reset and in hardware standby mode. They are not initialized in software standby mode. MSTPCRA/MSTPCRB/MSTPCRC Bits 7 to 0—Module Stop (MSTPA7 to MSTPA0, MSTPB7 to MSTPB0, MSTPC7 to MSTPC0): These bits specify module stop mode. See table 21B.4 for the method of selecting the on-chip peripheral functions. | MSTPCRA/MSTPCRB/<br>MSTPCRC Bits 7 to 0 | | |------------------------------------------------------------|-------------------------------------------------------------------------| | MSTPA7 to MSTPA0,<br>MSTPB7 to MSTPB0,<br>MSTPC7 to MSTPC0 | Description | | 0 | Module stop mode is cleared (initial value of MSTPA7 and MSTPA6) | | 1 | Module stop mode is set (initial value of MSTPA5–0, MSTPB7–0, MSTPC7–0) | Rev. 5.00 Jan 10, 2006 page 726 of 1042 REJ09B0275-0500 ## 21B.3 Medium-Speed Mode In high-speed mode, when the SCK2 to SCK0 bits in SCKCR are set to 1, the operating mode changes to medium-speed mode as soon as the current bus cycle ends. In medium-speed mode, the CPU operates on the operating clock ( $\phi/2$ , $\phi/4$ , $\phi/8$ , $\phi/16$ , or $\phi/32$ ) specified by the SCK2 to SCK0 bits. The bus masters other than the CPU (DTC) also operate in medium-speed mode. On-chip supporting modules other than the bus masters always operate on the high-speed clock ( $\phi$ ). In medium-speed mode, a bus access is executed in the specified number of states with respect to the bus master operating clock. For example, if $\phi/4$ is selected as the operating clock, on-chip memory is accessed in 4 states, and internal I/O registers in 8 states. Medium-speed mode is cleared by clearing all of bits SCK2 to SCK0 to 0. A transition is made to high-speed mode and medium-speed mode is cleared at the end of the current bus cycle. If a SLEEP instruction is executed when the SSBY bit in SBYCR is cleared to 0, and LSON bit in LPWRCR is cleared to 0, a transition is made to sleep mode. When sleep mode is cleared by an interrupt, medium-speed mode is restored. When the SLEEP instruction is executed with the SSBY bit = 1, LPWRCR LSON bit = 0, and TCSR (WDT1) PSS bit = 0, operation shifts to the software standby mode. When software standby mode is cleared by an external interrupt, medium-speed mode is restored. When the $\overline{RES}$ pin is set low and medium-speed mode is cancelled, operation shifts to the reset state. The same applies in the case of a reset caused by overflow of the watchdog timer. When the STBY pin is driven low, a transition is made to hardware standby mode. Figure 21B.2 shows the timing for transition to and clearance of medium-speed mode. Figure 21B.2 Medium-Speed Mode Transition and Clearance Timing ## 21B.4 Sleep Mode #### 21B.4.1 Sleep Mode When the SLEEP instruction is executed when the SBYCR SSBY bit = 0 and the LPWRCR LSON bit = 0, the CPU enters the sleep mode. In sleep mode, CPU operation stops but the contents of the CPU's internal registers are retained. Other supporting modules do not stop. ## 21B.4.2 Exiting Sleep Mode Sleep mode is exited by any interrupt, or signals at the $\overline{RES}$ , or $\overline{STBY}$ pins. **Exiting Sleep Mode by Interrupts:** When an interrupt occurs, sleep mode is exited and interrupt exception processing starts. Sleep mode is not exited if the interrupt is disabled, or interrupts other than NMI are masked by the CPU. **Exiting Sleep Mode by \overline{RES} pin:** Setting the $\overline{RES}$ pin level Low selects the reset state. After the stipulated reset input duration, driving the $\overline{RES}$ pin High starts the CPU performing reset exception processing. **Exiting Sleep Mode by \overline{STBY} Pin:** When the $\overline{STBY}$ pin level is driven Low, a transition is made to hardware standby mode. # 21B.5 Module Stop Mode ## 21B.5.1 Module Stop Mode Module stop mode can be set for individual on-chip supporting modules. When the corresponding MSTP bit in MSTPCR is set to 1, module operation stops at the end of the bus cycle and a transition is made to module stop mode. The CPU continues operating independently. Table 21B.4 shows MSTP bits and the corresponding on-chip supporting modules. When the corresponding MSTP bit is cleared to 0, module stop mode is cleared and the module starts operating at the end of the bus cycle. In module stop mode, the internal states of modules other than the SCI, A/D converter and HCAN are retained. After reset clearance, all modules other than DTC are in module stop mode. When an on-chip supporting module is in module stop mode, read/write access to its registers is disabled. Table 21B.4 MSTP Bits and Corresponding On-Chip Supporting Modules | Register | Bit | Module | | |----------|---------|-----------------------------------------|--| | MSTPCRA | MSTPA7* | | | | | MSTPA6 | Data transfer controller (DTC) | | | | MSTPA5 | 16-bit timer pulse unit (TPU) | | | | MSTPA4* | | | | | MSTPA3 | Programmable pulse generator (PPG) | | | | MSTPA2* | | | | | MSTPA1 | A/D converter | | | | MSTPA0* | | | | MSTPCRB | MSTPB7 | Serial communication interface 0 (SCI0) | | | | MSTPB6 | Serial communication interface 1 (SCI1) | | | | MSTPB5 | Serial communication interface 2 (SCI2) | | | | MSTPB4* | | | | | MSTPB3* | | | | | MSTPB2* | | | | | MSTPB1* | | | | | MSTPB0* | | | | MSTPCRC | MSTPC7* | | | | | MSTPC6* | | | | | MSTPC5 | D/A converter (channels 2, 3) | | | | MSTPC4 | PC break controller (PBC) | | | | MSTPC3 | HCAN | | | | MSTPC2* | | | | | MSTPC1* | | | | | MSTPC0* | | | Note: \* MSTPA7 is a readable/writable bit with an initial value of 0. MSTPA4, MSTPA2, MSTPA0, MSTPB4 to MSTPB0, MSTPC7 to MSTPC4, and MSTPC2 to MSTPC0 are readable/writable bits with an initial value of 1 and should always be written with 1. #### 21B.5.2 Usage Notes **DTC Module Stop:** Depending on the operating status of the DTC, the MSTPA7 and MSTPA6 bits may not be set to 1. Setting of the DTC module stop mode should be carried out only when the respective module is not activated. For details, refer to section 8, Data Transfer Controller (DTC). **On-Chip Supporting Module Interrupt:** Relevant interrupt operations cannot be performed in module stop mode. Consequently, if module stop mode is entered when an interrupt has been requested, it will not be possible to clear the CPU interrupt source or the DTC activation source. Interrupts should therefore be disabled before entering module stop mode. Writing to MSTPCR: MSTPCR should only be written to by the CPU. ## 21B.6 Software Standby Mode ### 21B.6.1 Software Standby Mode A transition is made to software standby mode when the SLEEP instruction is executed when the SBYCR SSBY bit = 1 and the LPWRCR LSON bit = 0, and the TCSR (WDT1) PSS bit = 0. In this mode, the CPU, on-chip supporting modules, and oscillator all stop. However, the contents of the CPU's internal registers, RAM data, and the states of on-chip supporting modules other than the SCI, A/D converter, HCAN and I/O ports, are retained. Whether the address bus and bus control signals are placed in the high-impedance state or retain the output state can be specified by the OPE bit in SBYCR. In this mode the oscillator stops, and therefore power dissipation is significantly reduced. # 21B.6.2 Clearing Software Standby Mode Software standby mode is cleared by an external interrupt (NMI pin, or pins $\overline{IRQ0}$ to $\overline{IRQ5}$ ), or by means of the $\overline{RES}$ pin or $\overline{STBY}$ pin. • Clearing with an interrupt When an NMI or IRQ0 to IRQ5 interrupt request signal is input, clock oscillation starts, and after the elapse of the time set in bits STS2 to STS0 in SYSCR, stable clocks are supplied to the entire chip, software standby mode is cleared, and interrupt exception handling is started. When clearing software standby mode with an IRQ0 to IRQ5 interrupt, set the corresponding enable bit to 1 and ensure that no interrupt with a higher priority than interrupts IRQ0 to IRQ5 Rev. 5.00 Jan 10, 2006 page 730 of 1042 REJ09B0275-0500 is generated. Software standby mode cannot be cleared if the interrupt has been masked on the CPU side or has been designated as a DTC activation source. ## • Clearing with the $\overline{RES}$ pin When the $\overline{RES}$ pin is driven Low, clock oscillation is started. At the same time as clock oscillation starts, clocks are supplied to the entire chip. Note that the $\overline{RES}$ pin must be held Low until clock oscillation stabilizes. When the $\overline{RES}$ pin goes high, the CPU begins reset exception handling. Clearing with the STBY pin When the STBY pin is driven Low, a transition is made to hardware standby mode. ### 21B.6.3 Setting Oscillation Stabilization Time after Clearing Software Standby Mode Bits STS2 to STS0 in SBYCR should be set as described below. **Using a Crystal Oscillator:** Set bits STS2 to STS0 so that the standby time is at least 8 ms (the oscillation stabilization time). Table 21B.5 shows the standby times for different operating frequencies and settings of bits STS2 to STS0. **Table 21B.5 Oscillation Stabilization Time Settings** | STS2 | STS1 | STS0 | Standby Time | 20<br>MHz | 16<br>MHz | 12<br>MHz | 10<br>MHz | 8<br>MHz | 6<br>MHz | 4<br>MHz | Unit | |------|------|------|---------------|-----------|-----------|-----------|-----------|----------|----------|----------|------| | 0 | 0 | 0 | 8192 states | 0.41 | 0.51 | 0.68 | 0.8 | 1.0 | 1.3 | 2.0 | ms | | | | 1 | 16384 states | 0.82 | 1.0 | 1.3 | 1.6 | 2.0 | 2.7 | 4.1 | | | | 1 | 0 | 32768 states | 1.6 | 2.0 | 2.7 | 3.3 | 4.1 | 5.5 | 8.2 | | | | | 1 | 65536 states | 3.3 | 4.1 | 5.5 | 6.6 | 8.2 | 10.9 | 16.4 | | | 1 | 0 | 0 | 131072 states | 6.6 | 8.2 | 10.9 | 13.1 | 16.4 | 21.8 | 32.8 | | | | | 1 | 262144 states | 13.1 | 16.4 | 21.8 | 26.2 | 32.8 | 43.6 | 65.6 | | | | 1 | 0 | Reserved | _ | _ | _ | _ | _ | _ | _ | μs | | | | 1 | 16 states* | 8.0 | 1.0 | 1.3 | 1.6 | 2.0 | 1.7 | 4.0 | | : Recommended time setting Note: \* Do not use this setting. **Using an External Clock:** It is necessary to allow time for the PLL circuit to stabilize. Therefore, the standby time should be set to a value of 2 ms or greater. ### 21B.6.4 Software Standby Mode Application Example Figure 21B.3 shows an example in which a transition is made to software standby mode at the falling edge on the NMI pin, and software standby mode is cleared at the rising edge on the NMI pin. In this example, an NMI interrupt is accepted with the NMIEG bit in SYSCR cleared to 0 (falling edge specification), then the NMIEG bit is set to 1 (rising edge specification), the SSBY bit is set to 1, and a SLEEP instruction is executed, causing a transition to software standby mode. Software standby mode is then cleared at the rising edge on the NMI pin. Figure 21B.3 Software Standby Mode Application Example ### 21B.6.5 Usage Notes **I/O Port Status:** In software standby mode, I/O port states are retained. If the OPE bit is set to 1, the address bus and bus control signal output is also retained. Therefore, there is no reduction in current dissipation for the output current when a high-level signal is output. **Current Dissipation during Oscillation Stabilization Wait Period:** Current dissipation increases during the oscillation stabilization wait period. **Write Data Buffer Function:** The write data buffer function and software standby mode cannot be used at the same time. When the write data buffer function is used, the WDBE bit in BCRL should be cleared to 0 to cancel the write data buffer function before entering software standby mode. Also check that external writes have finished, by reading external addresses, etc., before executing a SLEEP instruction to enter software standby mode. See section 7.7, Write Data Buffer Function, for details of the write data buffer function. # 21B.7 Hardware Standby Mode ### 21B.7.1 Hardware Standby Mode When the STBY pin is driven low, a transition is made to hardware standby mode from any mode. In hardware standby mode, all functions enter the reset state and stop operation, resulting in a significant reduction in power dissipation. As long as the prescribed voltage is supplied, on-chip RAM data is retained. I/O ports are set to the high-impedance state. In order to retain on-chip RAM data, the RAME bit in SYSCR should be cleared to 0 before driving the $\overline{STBY}$ pin low. Do not change the state of the mode pins (MD2 to MD0) while the H8S/2626 Group is in hardware standby mode. Hardware standby mode is cleared by means of the $\overline{STBY}$ pin and the $\overline{RES}$ pin. When the $\overline{STBY}$ pin is driven high while the $\overline{RES}$ pin is low, the reset state is set and clock oscillation is started. Ensure that the $\overline{RES}$ pin is held low until the clock oscillator stabilizes (at least 8 ms—the oscillation stabilization time—when using a crystal oscillator). When the $\overline{RES}$ pin is subsequently driven high, a transition is made to the program execution state via the reset exception handling state. ### 21B.7.2 Hardware Standby Mode Timing Figure 21B.4 shows an example of hardware standby mode timing. When the $\overline{STBY}$ pin is driven low after the $\overline{RES}$ pin has been driven low, a transition is made to hardware standby mode. Hardware standby mode is cleared by driving the $\overline{STBY}$ pin high, waiting for the oscillation stabilization time, then changing the $\overline{RES}$ pin from low to high. Figure 21B.4 Hardware Standby Mode Timing ## 21B.8 Watch Mode ### 21B.8.1 Watch Mode CPU operation makes a transition to watch mode when the SLEEP instruction is executed in high-speed mode or sub-active mode with SBYCR SSBY=1, LPWRCR DTON = 0, and TCSR (WDT1) PSS = 1. In watch mode, the CPU is stopped and supporting modules other than WDT1 are also stopped. The contents of the CPU is internal registers, the data in internal RAM, and the statuses of the internal supporting modules (excluding the SCI, ADC, HCAN) and I/O ports are retained. ### 21B.8.2 Exiting Watch Mode Watch mode is exited by any interrupt (WOVI interrupt, NMI pin, or $\overline{IRQ0}$ to $\overline{IRQ5}$ ), or signals at the $\overline{RES}$ , or $\overline{STBY}$ pins. ### (1) Exiting Watch Mode by Interrupts When an interrupt occurs, watch mode is exited and a transition is made to high-speed mode or medium-speed mode when the LPWRCR LSON bit = 0 or to sub-active mode when the LSON bit = 1. When a transition is made to high-speed mode, a stable clock is supplied to all LSI circuits and interrupt exception processing starts after the time set in SBYCR STS2 to STS0 has elapsed. In the case of IRQ0 to IRQ5 interrupts, no transition is made from watch mode if the corresponding enable bit has been cleared to 0, and, in the case of interrupts from the internal supporting modules, the interrupt enable register has been set to disable the reception of that interrupt, or is masked by the CPU. See section 21B.6.3, Setting Oscillation Stabilization Time after Clearing Software Standby Mode, for how to set the oscillation stabilization time when making a transition from watch mode to high-speed mode. # (2) Exiting Watch Mode by **RES** pins For exiting watch mode by the $\overline{RES}$ pins, see, Clearing with the $\overline{RES}$ pins in section 21B.6.2, Clearing Software Standby Mode. # (3) Exiting Watch Mode by STBY pin When the STBY pin level is driven Low, a transition is made to hardware standby mode. ### 21B.8.3 Notes ### (1) I/O Port Status The status of the I/O ports is retained in watch mode. Also, when the OPE bit is set to 1, the address bus and bus control signals continue to be output. Therefore, when a High level is output, the current consumption is not diminished by the amount of current to support the High level output. ## (2) Current Consumption when Waiting for Oscillation Stabilization The current consumption increases during stabilization of oscillation. # 21B.9 Sub-Sleep Mode ### 21B.9.1 Sub-Sleep Mode When the SLEEP instruction is executed with the SBYCR SSBY bit = 0, LPWRCR LSON bit = 1, and TCSR (WDT1) PSS bit = 1, CPU operation shifts to sub-sleep mode. In sub-sleep mode, the CPU is stopped. Supporting modules other than WDT0, and WDT1 are also stopped. The contents of the CPUs internal registers, the data in internal RAM, and the statuses of the internal supporting modules (excluding the SCI, ADC, HCAN) and I/O ports are retained. ### 21B.9.2 Exiting Sub-Sleep Mode <u>Sub-sleep</u> mode is exited by an interrupt (interrupts from internal supporting modules, NMI pin, or $\overline{IRQ0}$ to $\overline{IRQ5}$ ), or signals at the $\overline{RES}$ or $\overline{STBY}$ pins. ### (1) Exiting Sub-Sleep Mode by Interrupts When an interrupt occurs, sub-sleep mode is exited and interrupt exception processing starts. In the case of IRQ0 to IRQ5 interrupts, sub-sleep mode is not cancelled if the corresponding enable bit has been cleared to 0, and, in the case of interrupts from the internal supporting modules, the interrupt enable register has been set to disable the reception of that interrupt, or is masked by the CPU. # (2) Exiting Sub-Sleep Mode by RES For exiting sub-sleep mode by the $\overline{RES}$ pins, see, Clearing with the $\overline{RES}$ pins in section 21B.6.2, Clearing Software Standby Mode. # (3) Exiting Sub-Sleep Mode by STBY Pin When the STBY pin level is driven Low, a transition is made to hardware standby mode. ### 21B.10 Sub-Active Mode ### 21B.10.1 Sub-Active Mode When the SLEEP instruction is executed in high-speed mode with the SBYCR SSBY bit = 1, LPWRCR DTON bit = 1, LSON bit = 1, and TCSR (WDT1) PSS bit = 1, CPU operation shifts to sub-active mode. When an interrupt occurs in watch mode, and if the LSON bit of LPWRCR is 1, a transition is made to sub-active mode. And if an interrupt occurs in sub-sleep mode, a transition is made to sub-active mode. In sub-active mode, the CPU operates at low speed on the subclock, and the program is executed step by step. Supporting modules other than WDT0, and WDT1 are also stopped. When operating the CPU in sub-active mode, the SCKCR SCK2 to SCK0 bits must be set to 0. ### 21B.10.2 Exiting Sub-Active Mode Sub-active mode is exited by the SLEEP instruction or the $\overline{RES}$ or $\overline{STBY}$ pins. ## (1) Exiting Sub-Active Mode by SLEEP Instruction When the SLEEP instruction is executed with the SBYCR SSBY bit = 1, LPWRCR DTON bit = 0, and TCSR (WDT1) PSS bit = 1, the CPU exits sub-active mode and a transition is made to watch mode. When the SLEEP instruction is executed with the SBYCR SSBY bit = 0, LPWRCR LSON bit = 1, and TCSR (WDT1) PSS bit = 1, a transition is made to sub-sleep mode. Finally, when the SLEEP instruction is executed with the SBYCR SSBY bit = 1, LPWRCR DTON bit = 1, LSON bit = 0, and TCSR (WDT1) PSS bit = 1, a direct transition is made to high-speed mode (SCK0 to SCK2 all 0). See section 21B.11, Direct Transitions, for details of direct transitions. # (2) Exiting Sub-Active Mode by **RES** Pins For exiting sub-active mode by the $\overline{RES}$ pins, see, Clearing with the $\overline{RES}$ pins in section 21B.6.2, Clearing Software Standby Mode. # (3) Exiting Sub-Active Mode by STBY Pin When the STBY pin level is driven Low, a transition is made to hardware standby mode. ### 21B.11 Direct Transitions ### 21B.11.1 Overview of Direct Transitions There are three modes, high-speed, medium-speed, and sub-active, in which the CPU executes programs. When a direct transition is made, there is no interruption of program execution when shifting between high-speed and sub-active modes. Direct transitions are enabled by setting the LPWRCR DTON bit to 1, then executing the SLEEP instruction. After a transition, direct transition interrupt exception processing starts. ### (1) Direct Transitions from High-Speed Mode to Sub-Active Mode Execute the SLEEP instruction in high-speed mode when the SBYCR SSBY bit = 1, LPWRCR LSON bit = 1, and DTON bit = 1, and TSCR (WDT1) PSS bit = 1 to make a transition to subactive mode. ### (2) Direct Transitions from Sub-Active Mode to High-Speed Mode Execute the SLEEP instruction in sub-active mode when the SBYCR SSBY bit = 1, LPWRCR LSON bit = 0, and DTON bit = 1, and TSCR (WDT1) PSS bit = 1 to make a direct transition to high-speed mode after the time set in SBYCR STS2 to STS0 has elapsed. # 21B.12 • Clock Output Disabling Function Output of the $\phi$ clock can be controlled by means of the PSTOP bit in SCKCR, and DDR for the corresponding port. When the PSTOP bit is set to 1, the $\phi$ clock stops at the end of the bus cycle, and $\phi$ output goes high. $\phi$ clock output is enabled when the PSTOP bit is cleared to 0. When DDR for the corresponding port is cleared to 0, $\phi$ clock output is disabled and input port mode is set. Table 21B.6 shows the state of the $\phi$ pin in each processing state. **Table 21B.6** ♦ Pin State in Each Processing State | DDR | 0 | 1 | 1 | |----------------------------------------------------------|----------------|----------------|----------------| | PSTOP | _ | 0 | 1 | | Hardware standby mode | High impedance | High impedance | High impedance | | Software standby mode, watch mode, and direct transition | High impedance | Fixed high | Fixed high | | Sleep mode and subsleep mode | High impedance | φ output | Fixed high | | High-speed mode, medium-speed mode, and subactive mode | High impedance | φ output | Fixed high | # 21B.13 Usage Notes - 1. When making a transition to sub-active mode or watch mode, set the DTC to enter module stop mode (write 1 to the relevant bits in MSTPCR), and then read the relevant bits to confirm that they are set to 1 before mode transition. Do not clear module stop mode (write 0 to the relevant bits in MSTPCR) until a transition from sub-active mode to high-speed mode or medium-speed mode has been performed. - If a DTC activation source occurs in sub-active mode, the DTC will be activated only after module stop mode has been cleared and high-speed mode or medium-speed mode has been entered. - 2. The on-chip peripheral modules (DTC and TPU) which halt operation in sub-active mode cannot clear an interrupt in sub-active mode. Therefore, if a transition is made to sub-active mode while an interrupt is requested, the CPU interrupt source cannot be cleared. Disable the interrupts of each on-chip peripheral module before executing a SLEEP instruction to enter sub-active mode or watch mode. # Section 22 Electrical Characteristics (Preliminary) # **22.1** Absolute Maximum Ratings Table 22.1 lists the absolute maximum ratings. | Table 22.1 | Absolute Maximum | Patinge | |--------------|------------------|---------| | i abie 44. i | Absolute Maximum | Kaumes | | | <b>T</b> | | | |---|----------|----------|---| | _ | Pro | liminary | 7 | | _ | 110 | | | | Item | Symbol | Value | Unit | |--------------------------------------|---------------------|---------------------------------------|------| | Power supply voltage | V <sub>cc</sub> | -0.3 to +4.3 | V | | | $PLLV_cc$ | | | | | PV <sub>CC1-4</sub> | -0.3 to +7.0 | V | | Input voltage (XTAL, EXTAL, | V <sub>in</sub> | -0.3 to V <sub>cc</sub> +0.3 | V | | OSC1, OSC2) | | | | | Input voltage (ports 4 and 9) | $V_{in}$ | $-0.3$ to AV $_{\rm cc}$ +0.3 | V | | Input voltage (except ports 4 and 9) | V <sub>in</sub> | -0.3 to PV <sub>cc</sub> +0.3 | V | | Reference voltage | V <sub>ref</sub> | -0.3 to AV <sub>cc</sub> +0.3 | V | | Analog power supply voltage | AV <sub>cc</sub> | -0.3 to +7.0 | V | | Analog input voltage | V <sub>AN</sub> | -0.3 to AV <sub>cc</sub> +0.3 | V | | Operating temperature | T <sub>opr</sub> | Regular specifications: -20 to +75 | °C | | | | Wide-range specifications: -40 to +85 | °C | | Storage temperature | T <sub>stg</sub> | -55 to +125 | °C | Caution: Permanent damage to the chip may result if absolute maximum rating are exceeded. ### 22.2 **DC** Characteristics Table 22.2 lists the DC characteristics. Table 22.3 lists the permissible output currents. ### Table 22.2 DC Characteristics — Preliminary — Conditions: $V_{cc} = PLLV_{cc} = 3.0 \text{ V}$ to 3.6 V, $PV_{cc} = 4.5 \text{ V}$ to 5.5 V, $AV_{cc} = 4.5 \text{ V}$ to 5.5 V, $V_{ref} = 4.5 \text{ V}$ to $AV_{cc}$ , $V_{ss} = AV_{ss} = 0 \text{ V}$ , $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a = -40^{\circ}$ C to $+85^{\circ}$ C (wide-range specifications)\*1 | | | | | | | | Test | |--------------------|----------------------------|-----------------------------|-----------------------------------------------|-----|------------------------|------|--------------------------------------------------------| | Item | | Symbol | Min | Тур | Max | Unit | Conditions | | Schmitt | IRQ0 to IRQ5 | V <sub>T</sub> - | $PV_{cc} \times 0.2$ | _ | -77 | V | | | trigger input | | V <sub>T</sub> <sup>+</sup> | _ | _ | $PV_{cc} \times 0.7$ | V | _ | | voltage | | | $PV_{cc} \times 0.05$ | - \ | _ | ٧ | _ | | Input high voltage | RES, STBY,<br>NMI, MD2 | $V_{\text{IH}}$ | $PV_{cc} \times 0.9$ | _ | PV <sub>cc</sub> + 0.3 | V | | | J | to MD0, FWE | | | | | | | | | EXTAL, OSC1 | - | $V_{cc} \times 0.7$ | - | V <sub>cc</sub> + 0.3 | V | _ | | | Ports 1, A to<br>F, HRxD | - | $\overline{\text{PV}_{\text{cc}} \times 0.7}$ | - | PV <sub>cc</sub> + 0.3 | V | _ | | | Port 4 and 9 | - | $AV_{cc} \times 0.7$ | _ | AV <sub>cc</sub> + 0.3 | V | _ | | Input low | RES, STBY, | V <sub>IL</sub> | -0.3 | > | $PV_{cc} \times 0.1$ | V | | | voltage | NMI,<br>MD2 to MD0,<br>FWE | | | * | | | | | | EXTAL, OSC1 | | -0.3 | _ | $V_{cc} \times 0.2$ | V | _ | | | Ports 1, A to<br>F, HRxD | | -0.3 | _ | PV <sub>cc</sub> × 0.2 | V | _ | | | Ports 4 and 9 | | -0.3 | _ | $AV_{cc} \times 0.2$ | V | | | Output high | All output pins | V <sub>OH</sub> | PV <sub>cc</sub> - 0.5 | _ | _ | V | $I_{OH} = -200 \mu A$ | | voltage | | | PV <sub>cc</sub> - 1.0 | _ | _ | V | $I_{OH} = -1 \text{ mA}$ | | Output low voltage | All output pins | V <sub>oL</sub> | _ | _ | 0.4 | V | I <sub>OL</sub> = 1.6 mA | | Input leakage | RES | I <sub>in</sub> | _ | _ | 1.0 | μΑ | $V_{in} = 0.5 \text{ to}$ | | current | STBY, NMI,<br>HRxD, MD2 to | - | _ | _ | 1.0 | μΑ | PV <sub>cc</sub> – 0.5 V | | | MD0, FWE | _ | | | 4.0 | • | | | | Ports 4 and 9 | | _ | _ | 1.0 | μΑ | $V_{in} = 0.5 \text{ to}$<br>$AV_{cc} - 0.5 \text{ V}$ | | Item | | Symbol | Min | Тур | Мах | Unit | Test<br>Conditions | | |--------------------------------------------------|-----------------------------------|--------------------|-----|-------------------------------|-------------------------------|-------------------------------|-------------------------------------------------------------------|------------| | Three-state<br>leakage<br>current<br>(off state) | Ports 1, A to F | I <sub>TSI</sub> | _ | _ | 1.0 | μΑ | $V_{in} = 0.5 \text{ to}$<br>$PV_{cc} - 0.5 \text{ V}$ | | | MOS input pull-up current | Ports A to E | -I <sub>P</sub> | 30 | _ | 300 | μΑ | $V_{in} = 0 V$ | | | Input | RES | C <sub>in</sub> | _ | _ | 30 | pF | $V_{in} = 0 V$ , | | | capacitance | NMI | | _ | _ | 30 | pF | f = 1 MHz,<br>- T <sub>a</sub> = 25°C | | | | All input pins except RES and NMI | | _ | - | 15 | pF | - 1 <sub>a</sub> – 25 O | | | Current dissipation*2 | Normal operation | I <sub>CC</sub> *4 | _ | 55<br>V <sub>cc</sub> = 3.3 V | 65<br>V <sub>cc</sub> = 3.6 V | mA | f = 20 MHz | | | | Sleep mode | - | | - | 40<br>V <sub>cc</sub> = 3.3 V | 50<br>V <sub>cc</sub> = 3.6 V | mA | f = 20 MHz | | | All modules stopped | | | 40 | | mA | f = 20 MHz,<br>$V_{cc} = 3.3 \text{ V}$<br>(reference<br>values) | | | | Medium-<br>speed mode<br>(φ/32) | | | 30 | _ | mA | f = 20 MHz,<br>$V_{cc} = 3.3 \text{ V}$<br>(reference<br>values) | | | | Subactive mode | | | 90<br>V <sub>cc</sub> = 3.3 V | 200 | μΑ | Using 32.768<br>kHz crystal<br>resonator | | | | Subsleep<br>mode | | _ | 60<br>V <sub>cc</sub> = 3.3 V | 120 | μΑ | Using 32.768<br>kHz crystal<br>resonator | | | | Watch mode | | _ | 12<br>V <sub>cc</sub> = 3.3 V | 30 | μΑ | Using 32.768<br>kHz crystal<br>resonator | | | | Standby | | | 2.0 | 5.0 | μΑ | $T_a \le 50^{\circ}C$ | | | | mode* <sup>3</sup> | | _ | _ | 20 | μΑ | 50°C < T <sub>a</sub> | | | Item | | Symbol | Min | Тур | Max | Unit | Test<br>Conditions | |--------------------------------------|-------------------------------------|-------------------------------|-----|--------------------------|--------------------------|------|---------------------------| | Port power | During | PI <sub>cc</sub> | _ | 15 | 20 | mA | | | supply<br>current | operation | | | PV <sub>cc</sub> = 5.0 V | PV <sub>cc</sub> = 5.5 V | | | | | In standby | | _ | _ | 5.0 | μΑ | | | | mode*3 | | | | PV <sub>cc</sub> = 5.5 V | | | | Analog power supply current | During A/D<br>and D/A<br>conversion | Al <sub>cc</sub> | _ | 1.0 | 2.0 | mA | $AV_{cc} = 5.0 \text{ V}$ | | | Idle | <del></del> | _ | _ | 5.0 | μΑ | | | Reference<br>power supply<br>current | During A/D<br>and D/A<br>conversion | Al <sub>cc</sub> | _ | 2.5 | 4.0 | mA | V <sub>ref</sub> = 5.0 V | | | Idle | <del></del> | _ | VA | 5.0 | μΑ | | | RAM standby | voltage | $V_{\scriptscriptstyle{RAM}}$ | 2.0 | _ | 7 | V | | - Notes: 1. If the A/D and D/A converter is not used, do not leave the $AV_{cc}$ , $V_{ref}$ , and $AV_{ss}$ pins open. Apply a voltage between 4.5 V and 5.5 V to the $AV_{cc}$ and $V_{ref}$ pins by connecting them to $PV_{cc}$ , for instance. Set $V_{ref} \le AV_{cc}$ . - 2. Current dissipation values are for $V_{IH} = V_{CC}$ (EXTAL, OSC1), $AV_{CC}$ (ports 4 and 9), or $PV_{CC}$ (other), and $V_{IL} = 0$ V, with all output pins unloaded and the on-chip MOS pull-up transistors in the off state. - 3. The values are for V $_{\rm RAM} \leq$ PV $_{\rm CC} <$ 3.0 V, V $_{\rm IH}$ min = V $_{\rm CC} -$ 0.1 V, and V $_{\rm IL}$ max = 0.1 V. - 4. $I_{cc}$ depends on $V_{cc}$ and f as follows: $I_{cc}$ max = 8.0 (mA) + 0.8 (mA/(MHz × V)) × $V_{cc}$ × f (normal operation) $I_{cc}$ max = 8.0 (mA) + 0.58 (mA/(MHz × V)) × $V_{cc}$ × f (sleep mode) - 5. Applies to the mask ROM version only. ### **Table 22.3 Permissible Output Currents** — Preliminary — Conditions: $V_{cc} = PLLV_{cc} = 3.0 \text{ V}$ to 3.6 V, $PV_{cc} = 4.5 \text{ V}$ to 5.5 V, $AV_{cc} = 4.5 \text{ V}$ to 5.5 V, $V_{ref} = 4.5 \text{ V}$ to $AV_{cc}$ , $V_{ss} = AV_{ss} = 0 \text{ V}$ , $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C} \text{ (wide-range specifications)}^*$ | Item | | | Symbol | Min | Тур | Max | Unit | |-------------------------------------------|--------------------------|---------------------------------------------|-------------------------|-----|-----|-----|------| | Permissible output low current (per pin) | All output pins | $PV_{cc} = 4.5 \text{ V to } 5.5 \text{ V}$ | I <sub>OL</sub> | _ | 4 | 10 | mA | | Permissible output low current (total) | Total of all output pins | PV <sub>cc</sub> = 4.5 V to 5.5 V | $\sum$ I <sub>OL</sub> | 7 | - | 100 | mA | | Permissible output high current (per pin) | All output pins | $PV_{cc} = 4.5 \text{ V to } 5.5 \text{ V}$ | <b>–I</b> <sub>OH</sub> | 7/ | 7 | 2.0 | mA | | Permissible output high current (total) | Total of all output pins | PV <sub>cc</sub> = 4.5 V to 5.5 V | $\Sigma - I_{OH}$ | | _ | 30 | mA | Note: \* To protect chip reliability, do not exceed the output current values in table 22.3. ## 22.3 AC Characteristics Figure 22.1 show, the test conditions for the AC characteristics. Figure 22.1 Output Load Circuit ## 22.3.1 Clock Timing Table 22.4 lists the clock timing ### **Table 22.4 Clock Timing** — Preliminary — Conditions: $V_{cc} = PLLV_{cc} = 3.0 \text{ V}$ to 3.6 V, $PV_{cc} = 4.5 \text{ V}$ to 5.5 V, $AV_{cc} = 4.5 \text{ V}$ to 5.5 V, $V_{ref} = 4.5 \text{ V}$ to $AV_{cc}$ , $V_{ss} = AV_{ss} = 0 \text{ V}$ , $\phi = 32.768 \text{ kHz}$ , 4 to 20 MHz, $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | Symbol | Min | Max | Unit | <b>Test Conditions</b> | |--------------------------------------------------------------|-------------------|--------|-----|------|-------------------------------| | Clock cycle time | t <sub>cyc</sub> | 50 | 250 | ns | Figure 22.2 | | Clock high pulse width | t <sub>ch</sub> | 15 | _ | ns | | | Clock low pulse width | t <sub>CL</sub> | 15 | 7 | ns | | | Clock rise time | t <sub>Cr</sub> | _ | 5 | ns | _ | | Clock fall time | t <sub>Cf</sub> | | 5 | ns | <del>_</del> | | Oscillation stabilization time at reset (crystal) | t <sub>osc1</sub> | 20 | _ | ms | Figure 22.3 | | Oscillation stabilization time in software standby (crystal) | t <sub>osc2</sub> | 8 | | ms | Figure 21A.3,<br>Figure 21B.3 | | External clock output stabilization delay time | t <sub>DEXT</sub> | 2 | _ | ms | Figure 22.3 | | 32-kHz clock oscillation settling time | t <sub>osc3</sub> | _ | 2 | S | | | Sub clock oscillator frequency | f <sub>SUB</sub> | 32.768 | _ | kHz | | | Sub clock (φ <sub>SUB</sub> ) cycle time | t <sub>SUB</sub> | 30.5 | _ | μs | | Figure 22.2 System Clock Timing Figure 22.3 Oscillation Stabilization Timing # 22.3.2 Control Signal Timing Table 22.5 lists the control signal timing. # **Table 22.5 Control Signal Timing** Conditions: $$\begin{split} V_{cc} = PLLV_{cc} = 3.0 \text{ V to } 3.6 \text{ V}, PV_{cc} = 4.5 \text{ V to } 5.5 \text{ V}, AV_{cc} = 4.5 \text{ V to } 5.5 \text{ V}, \\ V_{ref} = 4.5 \text{ V to } AV_{cc}, V_{ss} = AV_{ss} = 0 \text{ V}, \varphi = 32.768 \text{ kHz}, 4 \text{ to } 20 \text{ MHz}, T_a = -20^{\circ}\text{C to } +75^{\circ}\text{C (regular specifications)}, T_a = -40^{\circ}\text{C to } +85^{\circ}\text{C (wide-range specifications)} \end{split}$$ | Item | Symbol | Min | Max | Unit | <b>Test Conditions</b> | |-------------------------------------------------|-------------------|-----|-----|------------------|------------------------| | RES setup time | t <sub>RESS</sub> | 200 | _ | ns | Figure 22.4 | | RES pulse width | t <sub>RESW</sub> | 20 | _ | t <sub>cyc</sub> | | | NMI setup time | t <sub>NMIS</sub> | 150 | _ | ns | Figure 22.5 | | NMI hold time | t <sub>nmih</sub> | 10 | _ | | | | NMI pulse width (exiting software standby mode) | t <sub>nmiw</sub> | 200 | _ | ns | | | IRQ setup time | t <sub>IRQS</sub> | 150 | _ | ns | <del>_</del> | | IRQ hold time | t <sub>IRQH</sub> | 10 | _ | ns | | | IRQ pulse width (exiting software standby mode) | t <sub>IRQW</sub> | 200 | _ | ns | | Figure 22.4 Reset Input Timing Figure 22.5 Interrupt Input Timing ## 22.3.3 Bus Timing Table 22.6 lists the bus timing. ## Table 22.6 Bus Timing — Preliminary — Conditions: $V_{cc} = PLLV_{cc} = 3.0 \text{ V}$ to 3.6 V, $PV_{cc} = 4.5 \text{ V}$ to 5.5 V, $AV_{cc} = 4.5 \text{ V}$ to 5.5 V, $V_{ref} = 4.5 \text{ V}$ to $AV_{cc}$ , $V_{ss} = AV_{ss} = 0 \text{ V}$ , $\phi = 32.768 \text{ kHz}$ , 4 to 20 MHz, $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}$ C (regular specifications), $T_a = -40^{\circ}$ C to $+85^{\circ}$ C (wide-range specifications) | Item | Symbol | Min | Max | Unit | <b>Test Conditions</b> | |-------------------------|-------------------|----------------------------------|----------------------------------|------|------------------------| | Address delay time | t <sub>AD</sub> | _ | 25 | ns | Figure 22.6 to | | Address setup time | t <sub>AS</sub> | $0.5 \times t_{\text{cyc}} - 20$ | _ | ns | Figure 22.10 | | Address hold time | t <sub>AH</sub> | $0.5 \times t_{\text{cyc}} - 15$ | - | ns | _ | | AS delay time | t <sub>ASD</sub> | _ | 20 | ns | _ | | RD delay time 1 | t <sub>RSD1</sub> | - | 20 | ns | _ | | RD delay time 2 | t <sub>RSD2</sub> | _ | 20 | ns | _ | | Read data setup time | t <sub>RDS</sub> | 15 | - | ns | _ | | Read data hold time | t <sub>RDH</sub> | 0 | | ns | _ | | Read data access time 1 | t <sub>ACC1</sub> | - | $1.0 \times t_{\text{cyc}} - 35$ | ns | _ | | Read data access time 2 | t <sub>ACC2</sub> | 4 | $1.5 \times t_{\text{cyc}} - 25$ | ns | _ | | Read data access time 3 | t <sub>ACC3</sub> | - | $2.0 \times t_{\text{cyc}} - 35$ | ns | _ | | Read data access time 4 | t <sub>ACC4</sub> | - | $2.5 \times t_{\text{cyc}} - 25$ | ns | _ | | Read data access time 5 | t <sub>ACC5</sub> | | $3.0 \times t_{\text{cyc}} - 35$ | ns | _ | | WR delay time 1 | t <sub>WRD1</sub> | _ | 20 | ns | _ | | WR delay time 2 | t <sub>WRD2</sub> | _ | 20 | ns | _ | | WR pulse width 1 | t <sub>wsw1</sub> | $1.0 \times t_{\text{cyc}} - 20$ | <del>_</del> | ns | _ | | WR pulse width 2 | t <sub>wsw2</sub> | $1.5 \times t_{\text{cyc}} - 20$ | <del>_</del> | ns | _ | | Write data delay time | t <sub>wdd</sub> | _ | 30 | ns | _ | | Write data setup time | t <sub>wds</sub> | $0.5 \times t_{\text{cyc}} - 20$ | _ | ns | _ | | Write data hold time | t <sub>wdh</sub> | $0.5 \times t_{\text{cyc}} - 10$ | _ | ns | _ | | WAIT setup time | t <sub>wrs</sub> | 30 | _ | ns | Figure 22.8 | | WAIT hold time | t <sub>wth</sub> | 5 | _ | ns | _ | | Item | Symbol | Min | Max | Unit | <b>Test Conditions</b> | |-------------------|--------------------|-----|-----|------|------------------------| | BREQ setup time | t <sub>BRQS</sub> | 30 | _ | ns | Figure 22.11 | | BACK delay time | t <sub>BACD</sub> | _ | 15 | ns | _ | | Bus-floating time | t <sub>BZD</sub> | _ | 50 | ns | _ | | BREQO delay time | t <sub>BRQOD</sub> | _ | 25 | ns | Figure 22.12 | Figure 22.6 Basic Bus Timing (Two-State Access) Figure 22.7 Basic Bus Timing (Three-State Access) Figure 22.8 Basic Bus Timing (Three-State Access with One Wait State) Figure 22.9 Burst ROM Access Timing (Two-State Access) Figure 22.10 Burst ROM Access Timing (One-State Access) Figure 22.11 External Bus Release Timing Figure 22.12 External Bus Request Output Timing ### **Timing of On-Chip Supporting Modules** 22.3.4 Table 22.7 lists the timing of on-chip supporting modules. ### **Timing of On-Chip Supporting Modules Table 22.7** — Preliminary — Conditions: $V_{cc} = PLLV_{cc} = 3.0 \text{ V}$ to 3.6 V, $PV_{cc} = 4.5 \text{ V}$ to 5.5 V, $AV_{cc} = 4.5 \text{ V}$ to 5.5 V, $V_{\rm ref}$ = 4.5 V to $AV_{\rm CC}$ , $V_{\rm SS}$ = $AV_{\rm SS}$ = 0 V, $\phi$ = 32.768 kHz, 4 to 20 MHz, $T_{\rm a}$ = -20°C to $+75^{\circ}$ C (regular specifications), $T_a = -40^{\circ}$ C to $+85^{\circ}$ C (wide-range specifications) | Item | | | Symbol | Min | Max | Unit | <b>Test Conditions</b> | |------------------|---------------------------|-------------------|--------------------|-----|-----|-------------------|------------------------| | I/O port | Output data o | delay time | t <sub>PWD</sub> | _ | 50 | ns | Figure 22.13 | | | Input data se | tup time | t <sub>PRS</sub> | 30 | | 7 | | | | Input data ho | ld time | t <sub>PRH</sub> | 30 | - | | | | TPU | Timer output | delay time | t <sub>TOCD</sub> | | 50 | ns | Figure 22.14 | | | Timer input s | etup time | t <sub>TICS</sub> | 30 | | | | | | Timer clock in time | nput setup | t <sub>TCKS</sub> | 30 | | ns | Figure 22.15 | | | Timer clock | Single edge | t <sub>TCKWH</sub> | 1.5 | 7 | t <sub>cyc</sub> | _ | | | pulse width | Both edges | t <sub>TCKWL</sub> | 2.5 | _ | = | | | SCI | Input clock<br>cycle | Asynchro-<br>nous | t <sub>scyc</sub> | 4 | _ | t <sub>cyc</sub> | Figure 22.16 | | | | Synchronous | | 6 | _ | _ | | | | Input clock pu | ulse width | t <sub>sckw</sub> | 0.4 | 0.6 | t <sub>Scyc</sub> | _ | | | Input clock ris | se time | t <sub>SCKr</sub> | _ | 1.5 | t <sub>cyc</sub> | _ | | | Input clock fa | II time | t <sub>SCKf</sub> | _ | 1.5 | _ | | | | Transmit data | a delay time | t <sub>TXD</sub> | _ | 50 | ns | Figure 22.17 | | | Receive data (synchronous | | $\mathbf{t}_{RXS}$ | 50 | _ | | | | | Receive data (synchronous | | t <sub>RXH</sub> | 50 | _ | _ | | | A/D<br>converter | Trigger input | setup time | t <sub>TRGS</sub> | 30 | _ | ns | Figure 22.18 | | HCAN* | Transmit data | a delay time | t <sub>HTXD</sub> | _ | 100 | ns | Figure 22.19 | | | Transmit data | a setup time | t <sub>HRXS</sub> | 100 | _ | _ | | | | Transmit data | a hold time | t <sub>HRXH</sub> | 100 | _ | | | | | | | | | | | | | Item | | Symbol | Min | Max | Unit | <b>Test Conditions</b> | |------|----------------------------|-------------------|-----|-----|------|------------------------| | PPG | Pulse output delay time | t <sub>POD</sub> | _ | 50 | ns | Figure 22.20 | | WDT0 | Overflow output delay time | t <sub>wovd</sub> | _ | 50 | ns | Figure 22.21 | | WDT1 | Buzz output delay time | t <sub>BUZD</sub> | _ | 50 | ns | Figure 22.22 | Note: \* The HCAN input signal is asynchronous. However, its state is judged to have changed at the leading edge (two clock cycles) of the CK clock signal shown in figure 22.19. The HCAN output signal is also asynchronous. Its state changes based on the leading edge (two clock cycles) of the CK clock signal shown in figure 22.19. Figure 22.13 I/O Port Input/Output Timing Figure 22.14 TPU Input/Output Timing Figure 22.15 TPU Clock Input Timing Figure 22.16 SCK Clock Input Timing Figure 22.17 SCI Input/Output Timing (Clock Synchronous Mode) Figure 22.18 A/D Converter External Trigger Input Timing Figure 22.19 HCAN Input/Output Timing Figure 22.20 PPG Output Timing Figure 22.21 WDT0 Output Timing Figure 22.22 WDT1 Output Timing #### 22.4 A/D Conversion Characteristics Table 22.8 lists the A/D conversion characteristics. ### Table 22.8 A/D Conversion Characteristics — Preliminary — Conditions: $V_{CC} = PLLV_{CC} = 3.0 \text{ V}$ to 3.6 V, $PV_{CC} = 4.5 \text{ V}$ to 5.5 V, $AV_{CC} = 4.5 \text{ V}$ to 5.5 V, $V_{ref} = 4.5 \text{ V to AV}_{CC}, V_{SS} = AV_{SS} = 0 \text{ V}, \phi = 4 \text{ to } 20 \text{ MHz}, T_a = -20 ^{\circ}\text{C to } +75 ^{\circ}\text{C}$ (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | Min | Тур | Max | Unit | <b>Test Conditions</b> | |-------------------------------------|-------------|----------|----------|------|--------------------------| | Resolution | 10 | 10 | 10 | bits | | | Conversion time | _ | _ | _ | μs | AV <sub>cc</sub> < 4.5 V | | | 10 | _ | -/ | | AV <sub>cc</sub> ≥ 4.5 V | | Analog input capacitance | _ | | 20 | pF | | | Permissible signal-source impedance | _ | - | 5 | kΩ | | | Nonlinearity error | _ | - | ±3.5 | LSB | | | Offset error | _ | - | ±3.5 | LSB | | | Full-scale error | _ | | ±3.5 | LSB | | | Quantization | | ±0.5 | <u> </u> | LSB | | | Absolute accuracy | <b>Q-</b> \ | <b>—</b> | ±4.0 | LSB | | ### **D/A Conversion Characteristics** 22.5 Table 22.9 shows the D/A conversion characteristics. ### Table 22.9 D/A Conversion Characteristics Conditions: $V_{cc} = PLLV_{cc} = 3.0 \text{ V}$ to 3.6 V, $PV_{cc} = 4.5 \text{ V}$ to 5.5 V, $AV_{cc} = 4.5 \text{ V}$ to 5.5 V, $V_{ref} = 4.5 \text{ V to AV}_{CC}, V_{SS} = AV_{SS} = 0 \text{ V}, \phi = 4 \text{ to } 20 \text{ MHz}, T_a = -20^{\circ}\text{C to } +75^{\circ}\text{C}$ (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | ltem | Min | Тур | Max | Unit | Test Conditions | |-------------------|-----|------|------|------|-----------------------------| | Resolution | 8 | 8 | 8 | bits | | | Conversion time | _ | _ | 10 | μs | 20-pF capacitive load | | Absolute accuracy | _ | ±1.5 | ±2.0 | LSB | 2-MΩ resistive load | | | _ | _ | ±1.5 | LSB | 4-M $\Omega$ resistive load | Rev. 5.00 Jan 10, 2006 page 760 of 1042 REJ09B0275-0500 # 22.6 Flash Memory Characteristics ### **Table 22.10 Flash Memory Characteristics** Conditions: $V_{cc} = 3.0 \text{ to } 3.6 \text{ V}, \text{ AV}_{cc} = 4.5 \text{ to } 5.5 \text{ V}, \text{ V}_{ss} = \text{AV}_{ss} = 0 \text{ V}, \text{ T}_{a} = -20 \text{ to } +75^{\circ}\text{C}$ (regular specifications), $T_{a} = -40 \text{ to } +85^{\circ}\text{C}$ (wide-range specifications) | Item | | Symbol | Min | Тур | Max | Unit | |-----------------|-------------------------------------|------------------|-----|----------|------|--------------| | Programming t | | t <sub>p</sub> | _ | 10 | 200 | ms/128 bytes | | Erase time*1 *3 | *5 | t <sub>E</sub> | _ | 100 | 1000 | ms/block | | Number of rew | rites | N <sub>wec</sub> | _ | 7 | 100 | Times | | Programming | Wait time after SWE1 bit setting*1 | x0 | 1 | <b>—</b> | | μs | | | Wait time after PSU1 bit setting*1 | у | 50 | Ŧ/ | | μs | | | Wait time after P1 bit setting*1*4 | z0 | 7 | - | 30 | μs | | | | z1 | _ | | 10 | μs | | | | z2 | | | 200 | μs | | | Wait time after P1 bit clearing*1 | α | 5 | | _ | μs | | | Wait time after PSU1 bit clearing*1 | β | 5 | 7- | _ | μs | | | Wait time after PV1 bit setting*1 | γ | 4 | _ | _ | μs | | | Wait time after H'FF dummy write*1 | ε | 2 | _ | _ | μs | | | Wait time after PV1 bit clearing*1 | η | 2 | _ | _ | μs | | | Maximum number of writes*1 *4 | N1 | _ | _ | 6 | Times | | | | N2 | _ | _ | 994 | Times | | Common | Wait time after SWE1 bit clearing*1 | x1 | 100 | _ | _ | μs | | Erasing | Wait time after SWE1 bit setting*1 | х | 1 | _ | _ | μs | | | Wait time after ESU1 bit setting*1 | у | 100 | _ | _ | μs | | | Wait time after E1 bit setting*1*5 | Z | _ | _ | 10 | ms | | | Wait time after E1 bit clearing*1 | α | 10 | _ | _ | μs | | | Wait time after ESU1 bit clearing*1 | β | 10 | _ | _ | μs | | | Wait time after EV1 bit setting*1 | γ | 6 | _ | _ | μs | | | Wait time after H'FF dummy write*1 | ε | 2 | _ | _ | μs | | | Wait time after EV1 bit clearing*1 | η | 4 | _ | _ | μs | | | Maximum number of erases*1 *5 | N | _ | _ | 100 | Times | Notes: 1. Follow the program/erase algorithms when making the time settings. - 2. Programming time per 128 bytes. (Indicates the total time during which the P1 bit is set in flash memory control register 1 (FLMCR1). Does not include the program-verify time.) - 3. Time to erase one block. (Indicates the time during which the E1 bit is set in FLMCR1. Does not include the erase-verify time.) - Maximum programming time (t<sub>p</sub>(max) = Wait time after P1 bit setting (z) × maximum number of writes (N)) (z0 + z1) × 6 + z2 × 994 - Maximum erase time (t<sub>F</sub>(max) = Wait time after E1 bit setting (z) × maximum number of erases (N)) # 22.7 Usage Note Although both the F-ZTAT and mask ROM versions fully meet the electrical specifications listed in this manual, there may be differences in the actual values of the electrical characteristics, operating margins, noise margins, and so forth, due to differences in the fabrication process, the on-chip ROM, and the layout patterns. Therefore, if a system is evaluated using the F-ZTAT version, a similar evaluation should also be performed using the mask ROM version. # Appendix A Instruction Set # A.1 Instruction List # **Operand Notation** | Rd | General register (destination)* | |----------------|---------------------------------------------------------------------------------------------------------------------------------------| | Rs | General register (source)* | | Rn | General register* | | ERn | General register (32-bit register) | | MAC | Multiply-and-accumulate register (32-bit register) | | (EAd) | Destination operand | | (EAs) | Source operand | | EXR | Extended control register | | CCR | Condition-code register | | N | N (negative) flag in CCR | | Z | Z (zero) flag in CCR | | V | V (overflow) flag in CCR | | С | C (carry) flag in CCR | | PC | Program counter | | SP | Stack pointer | | #IMM | Immediate data | | disp | Displacement | | + | Add | | _ | Subtract | | × | Multiply | | ÷ | Divide | | ^ | Logical AND | | V | Logical OR | | $\oplus$ | Logical exclusive OR | | $\rightarrow$ | Transfer from the operand on the left to the operand on the right, or transition from the state on the left to the state on the right | | ٦ | Logical NOT (logical complement) | | ( ) < > | Contents of operand | | :8/:16/:24/:32 | 8-, 16-, 24-, or 32-bit length | | | | Note: \* General registers include 8-bit registers (R0H to R7H, R0L to R7L), 16-bit registers (R0 to R7, E0 to E7), and 32-bit registers (ER0 to ER7). # **Condition Code Notation** # Symbol | <b>\( \)</b> | Changes according to the result of instruction | |--------------|------------------------------------------------| | * | Undetermined (no guaranteed value) | | 0 | Always cleared to 0 | | 1 | Always set to 1 | | _ | Not affected by execution of the instruction | ## **Table A.1** Instruction Set # (1) Data Transfer Instructions | | | | Inst | Addressing Mode/<br>Instruction Length (Bytes) | Addressing Mode/<br>ruction Length (By | sing<br>Len | ₩<br>Jg Ag | de/ | es) | | | | | | | | |-----|-------------------------|------------|----------|------------------------------------------------|----------------------------------------|-------------|------------|--------------|-----|------------------------|---|----------------|-------------------|-------------------|--------|-----------------| | | | erand Size | , | นษา | (nЯ∃,b | +uŊ∃@/uŊ∃ | | d,PC)<br>asa | nne | | ŭ | Condition Code | iţi | ŭ | ode | No. of States*1 | | | Mnemonic | | XX# | @E<br> | | -@ | 60<br>(03 | | _ | Operation | - | I | z | | ပ<br>> | Advanced | | MOV | MOV.B #xx:8,Rd | В | 7 | | | | | | | #xx:8→Rd8 | Ī | I | $\leftrightarrow$ | $\leftrightarrow$ | 0 | - | | | MOV.B Rs,Rd | В | • • | 2 | | | | | | Rs8→Rd8 | Ī | Ι | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 1 | | | MOV.B @ERs,Rd | В | | 2 | | | | | | @ERs→Rd8 | - | Ι | $\leftrightarrow$ | <b>O</b> | 0 | 2 | | | MOV.B @(d:16,ERs),Rd | В | | | 4 | | | | | @(d:16,ERs)→Rd8 | Ī | Ι | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 3 | | | MOV.B @(d:32,ERs),Rd | В | | | 8 | | | | | @(d:32,ERs)→Rd8 | Ī | Ι | $\leftrightarrow$ | <b>→</b> | 0 | 5 | | | MOV.B @ERs+,Rd | В | | | | 2 | | | | @ERs→Rd8,ERs32+1→ERs32 | Ī | Ι | $\leftrightarrow$ | <b>)</b> | 0 | 3 | | | MOV.B @aa:8,Rd | В | | | | | 2 | | | @aa:8→Rd8 | Π | Ι | $\leftrightarrow$ | )<br> <br> | <br> | 2 | | | MOV.B @aa:16,Rd | В | | | | | 4 | | | @aa:16→Rd8 | Ī | Ι | $\leftrightarrow$ | <b>→</b> | 0 | 3 | | | MOV.B @aa:32,Rd | В | | | | | 9 | | | <i>@</i> aa:32→Rd8 | - | Ι | $\leftrightarrow$ | ) \$ | 0 | 4 | | | MOV.B Rs,@ERd | В | | 2 | | | | | | Rs8→@ERd | | Ι | $\leftrightarrow$ | <b>→</b> | 0 | 2 | | | MOV.B Rs, @ (d:16,ERd) | В | | | 4 | | | | | Rs8→@(d:16,ERd) | Ī | Ι | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 8 | | | MOV.B Rs, @ (d:32, ERd) | В | | | 8 | | | | | Rs8→@(d:32,ERd) | Ī | Ι | $\leftrightarrow$ | <b>→</b> | 0 | 5 | | | MOV.B Rs,@-ERd | В | | | | 7 | | _ | | ERd32-1→ERd32,Rs8→@ERd | П | Τ | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 3 | | | MOV.B Rs,@aa:8 | В | | | | | 2 | | | Rs8→@aa:8 | Ī | Ι | $\leftrightarrow$ | <b>→</b> | 0 | 2 | | | MOV.B Rs,@aa:16 | В | | | | | 4 | | | Rs8→@aa:16 | Ī | Τ | $\leftrightarrow$ | ) \$ | 0 | 3 | | | MOV.B Rs,@aa:32 | В | | | | | 9 | | | Rs8→@aa:32 | Π | Ι | $\leftrightarrow$ | )<br> <br> | 0 | 4 | | | MOV.W #xx:16,Rd | M | 4 | | | | | | | #xx:16→Rd16 | Ī | Ι | $\leftrightarrow$ | <b>→</b> | 0 | 2 | | | MOV.W Rs,Rd | > | | 2 | | | | | | Rs16→Rd16 | Π | Τ | $\leftrightarrow$ | <b>)</b> | 0 | 1 | | | MOV.W @ERs,Rd | ≥ | $\dashv$ | 7 | | | $\dashv$ | | | @ERs→Rd16 | Π | Т | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 2 | | | | | Inst | Addressing Mode/<br>Instruction Length (Bytes) | drestion | Sin | gğ | Addressing Mode/<br>ruction Length (By | _ tes | | | | | | | | | |-----|-------------------------|------------|------|------------------------------------------------|----------|-----------|------------|----------------------------------------|-------|-----|--------------------------|---------------------------|-------------------|-------------------|---|----------|-----------------| | | | erand Size | , | u <sub>N</sub> | (nЯ∃,b | +uA∃@/uA∃ | | ()a'p | 999 | | | S | Condition Code | ion | ő | <u>ə</u> | No. of States*1 | | | Mnemonic | | XX# | uŊ<br>⊕E | | | @ <b>9</b> | | 000 | _ | Operation | <b>=</b> | z | Z | > | ပ | Advanced | | MOV | MOV.W @(d:16,ERs),Rd | 3 | | | 4 | | | | | Ť | @(d:16,ERs)→Rd16 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 1 | 8 | | | MOV.W @(d:32,ERs),Rd | ≥ | | | ∞ | | | | | Ť | @(d:32,ERs)→Rd16 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 1 | 5 | | | MOV.W @ERs+,Rd | 8 | | | | 2 | | | | Ť | @ERs→Rd16,ERs32+2→ERs32 | $\frac{1}{1}$ | $\leftrightarrow$ | $\leftrightarrow$ | 0 | | 3 | | | MOV.W @aa:16,Rd | > | | | | | 4 | | | Ť | @aa:16→Rd16 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 1 | 3 | | | MOV.W @aa:32,Rd | Μ | | | | | 9 | | | _ | @aa:32→Rd16 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | Ι | 4 | | | MOV.W Rs, @ERd | Μ | | 2 | <u> </u> | | | | | _ | Rs16→@ERd | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | Ι | 2 | | | MOV.W Rs, @ (d:16, ERd) | 8 | | | 4 | | | | | _ | Rs16→@(d:16,ERd) | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | Ι | 3 | | | MOV.W Rs, @ (d:32, ERd) | 8 | | | 8 | | | | | _ | Rs16→@(d:32,ERd) | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | Ι | 5 | | | MOV.W Rs,@-ERd | N | | | | 2 | | | | _ | ERd32-2→ERd32,Rs16→@ERd | | <b>→</b> | $\leftrightarrow$ | 0 | Ι | 3 | | | MOV.W Rs,@aa:16 | M | | | | | 4 | | | _ | Rs16→@aa:16 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | Ι | 3 | | | MOV.W Rs, @aa:32 | > | | | | | 9 | | | _ | Rs16→@aa:32 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 1 | 4 | | | MOV.L #xx:32,ERd | ٦ | 9 | | | | | | | 71- | #xx:32→ERd32 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | Ι | 3 | | | MOV.L ERS,ERd | _ | -, | 7 | | | | | | _ | ERs32→ERd32 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | I | - | | | MOV.L @ERS,ERd | | | 4. | 4 | | | | | Ť | @ERs→ERd32 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 1 | 4 | | | MOV.L @(d:16,ERs),ERd | _ | | | 9 | | | | | _ | @(d:16,ERs)→ERd32 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | Ι | 5 | | | MOV.L @(d:32,ERs),ERd | _ | | | 10 | _ | | | | _ | @(d:32,ERs)→ERd32 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | Ι | 7 | | | MOV.L @ERs+,ERd | _ | | | | 4 | | | | | ©ERs→ERd32,ERs32+4→ERs32 | 1 | $\leftrightarrow$ | $\leftrightarrow$ | 0 | Ι | 5 | | | MOV.L @aa:16,ERd | _ | | | | | 9 | | | _ | @aa:16→ERd32 | 1 | $\leftrightarrow$ | $\leftrightarrow$ | 0 | | 5 | | | MOV.L @aa:32,ERd | _ | | | | | 8 | | | _ | @aa:32→ERd32 | $\frac{\perp}{\parallel}$ | $\leftrightarrow$ | $\leftrightarrow$ | 0 | Ι | 9 | | | | | nstr | Addressing Mode/<br>Instruction Length (Bytes) | ressi<br>on L | ing l | Aod<br>h (E | e/<br>3yte | <u>~</u> | | | | | | | |--------|-----------------------|------------|-----------|------------------------------------------------|---------------|-----------|-------------|------------|----------|--------------------------------------------------------|----------|-------------------|-------------------|----------------|-----------------| | | | erand Size | , | นษ | d,ERn) | ERn/@ERn+ | ( <b>)</b> | 999 | | | Cor | diti | on C | Condition Code | No. of States*1 | | | Mnemonic | | uy<br>#xx | | | @9<br>@9 | | | _ | Operation | <b>-</b> | z | Z | ပ<br>> | Advanced | | MOV | MOV.L ERs,@ERd | _ | | 4 | | | | | | ERs32→@ERd | | $\leftrightarrow$ | $\leftrightarrow$ | <del>-</del> 0 | 4 | | | MOV.L ERs,@(d:16,ERd) | _ | | | 9 | | | | | ERs32→@(d:16,ERd) | <u> </u> | $\leftrightarrow$ | $\leftrightarrow$ | <del>-</del> 0 | 5 | | | MOV.L ERs,@(d:32,ERd) | _ | | | 10 | | | | | ERs32→@(d:32,ERd) | 1 | $\leftrightarrow$ | $\leftrightarrow$ | <b>—</b> 0 | 7 | | | MOV.L ERs,@-ERd | _ | | | 7 | 4 | | | | ERd32-4→ERd32,ERs32→@ERd | | $\leftrightarrow$ | $\leftrightarrow$ | <b>—</b> 0 | 5 | | | MOV.L ERs,@aa:16 | _ | | | | 9 | | | | ERs32→@aa:16 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 5 | | | MOV.L ERs,@aa:32 | _ | | | | 8 | | | | ERs32→@aa:32 | | $\leftrightarrow$ | $\leftrightarrow$ | <b>—</b> 0 | 9 | | POP | POP.W Rn | ≥ | | | | | | | 7 | @SP→Rn16,SP+2→SP | + | $\leftrightarrow$ | $\leftrightarrow$ | <del>-</del> 0 | 8 | | | POP.L ERn | _ | | | | | | | 4 | @SP→ERn32,SP+4→SP | | $\leftrightarrow$ | $\leftrightarrow$ | <u> </u> | 5 | | PUSH | PUSH.W Rn | > | | | | | | | 7 | SP-2→SP,Rn16→@SP | _ | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 8 | | | PUSH.L ERn | _ | | | | | | | 4 | SP-4→SP,ERn32→@SP | | $\leftrightarrow$ | $\leftrightarrow$ | <b>—</b> 0 | 5 | | LDM | LDM @SP+,(ERm-ERn) | _ | | | | | | | 4 | (@SP→ERn32,SP+4→SP) | | | İ | | 7/9/11 [1] | | | | | | | | | | | | Repeated for each register restored | | | | | | | STM | STM (ERm-ERn),@-SP | _ | | | | | | | 4 | (SP-4→SP,ERn32→@SP) | H | H | İ | | 7/9/11 [1] | | | | | | | | | | | | Repeated for each register saved | | | | | | | MOVFPE | MOVFPE @aa:16,Rd | Can | not k | oe us | sed ii | the | H8, | S/26 | 26 ( | Cannot be used in the H8S/2626 Group or H8S/2623 Group | | | | | [2] | | MOVTPE | MOVTPE Rs,@aa:16 | Can | not k | oe us | sed ii | ר the | H8 | S/26 | 26 ( | Cannot be used in the H8S/2626 Group or H8S/2623 Group | | | | | [2] | ## (2) Arithmetic Instructions | | | | <u>s</u> | Addressing Mode/<br>Instruction Length (Bytes) | dre | Addressing Mode/<br>ruction Length (By | g M | (By | tes | | | | | | | | |------|------------------|------------|----------|------------------------------------------------|--------|----------------------------------------|------------|----------|----------|------------------------|--------------|-------------------|-------------------------------------|-------------------|-------------------|-----------------| | | | erand Size | ; | นษา | d,ERn) | ERn/@ERn+ | В | (Ja,h | BB (£ | | ප | Condition Code | tion | ပိ | de | No. of States*1 | | | Mnemonic | | XX# | uŊ<br>Bu | | | @ <b>9</b> | | <u> </u> | Operation | <u>т</u> | | z | ><br>2 | S | Advanced | | ADD | ADD.B #xx:8,Rd | Ф | 7 | | | | | | | Rd8+#xx:8→Rd8 | Ī | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | | ADD.B Rs,Rd | Ф | | 7 | | | | | | Rd8+Rs8→Rd8 | Ι | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | _ | | | ADD.W #xx:16,Rd | > | 4 | | | | | | | Rd16+#xx:16→Rd16 | | [3] | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 2 | | | ADD.W Rs,Rd | ≥ | | 2 | | | | | | Rd16+Rs16→Rd16 | Ī | [3] | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | - | | | ADD.L #xx:32,ERd | _ | 9 | | | | | | | ERd32+#xx:32→ERd32 | | [4] | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 3 | | | ADD.L ERs,ERd | _ | | 2 | | | | $\vdash$ | | ERd32+ERs32→ERd32 | | [4] | $\leftrightarrow$ $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | ADDX | ADDX #xx:8,Rd | В | 7 | | | | | | | Rd8+#xx:8+C→Rd8 | Ι | $\leftrightarrow$ | \$ € | (2] | $\leftrightarrow$ | 1 | | | ADDX Rs,Rd | ω | | 7 | | | | $\vdash$ | | Rd8+Rs8+C→Rd8 | 1 | $\leftrightarrow$ | <b>⊕</b> | 0 (2) | $\leftrightarrow$ | _ | | ADDS | ADDS #1,ERd | ٦ | | 2 | | | | | | ERd32+1→ERd32 | $\pm$ | _ | | | | 1 | | | ADDS #2,ERd | _ | | 2 | | | | | | ERd32+2→ERd32 | $\dot{\top}$ | _ | $\pm$ | | | 1 | | | ADDS #4,ERd | ٦ | | 2 | | | | | | ERd32+4→ERd32 | | | | | | 1 | | INC | INC.B Rd | Ф | | 7 | | | | | | Rd8+1→Rd8 | i | | $\leftrightarrow$ | $\leftrightarrow$ | | 1 | | | INC.W #1,Rd | ≥ | | 7 | | | | | | Rd16+1→Rd16 | i | | $\leftrightarrow$ | $\leftrightarrow$ | | 1 | | | INC.W #2,Rd | 8 | | 2 | | | | | | Rd16+2→Rd16 | $\pm$ | | $\Rightarrow$ | $\leftrightarrow$ | | 1 | | | INC.L #1,ERd | ٦ | | 2 | | | | | | ERd32+1→ERd32 | | | $\leftrightarrow$ | $\leftrightarrow$ | | 1 | | | INC.L #2,ERd | _ | | 7 | | | | | | ERd32+2→ERd32 | $^{\dagger}$ | ${\Box}$ | $\leftrightarrow$ | $\leftrightarrow$ | | 1 | | DAA | DAA Rd | ω | | 7 | | | | | | Rd8 decimal adjust→Rd8 | Ī | * | $\leftrightarrow$ | * | $\leftrightarrow$ | 1 | | SUB | SUB.B Rs,Rd | ω | | 7 | | | | $\dashv$ | | Rd8-Rs8→Rd8 | 1 | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | | SUB.W #xx:16,Rd | > | 4 | $\dashv$ | | | | $\vdash$ | | Rd16-#xx:16→Rd16 | Ī | [3] | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 2 | | | | | | Ad | lres . | sing | Addressing Mode/ | de/ | | | | | | | | | |-------|------------------|------------|----------|----------------------------|----------|------------|------------------|---------|-----|----------------------------------------|----|-------------------|-------------------|-----------------------|-------------------|-----------------| | | | | us | Instruction Length (Bytes) | <u>o</u> | Len | gth | B<br>Z | es) | | | | | | | | | | | erand Size | | นษา | (nЯ∃,t | ERn/@ERn+ | a,<br>PC) | (O 1,t. | | | ပိ | Condition Code | tion | ပိ | <del>g</del> | No. of States*¹ | | | Mnemonic | | XX# | ©E<br>gu | | <b>-</b> @ | שני<br>שני | | _ | Operation | _ | Ŧ | Z | <b>Z</b> | S | Advanced | | SUB | SUB.W Rs,Rd | ≥ | <u> </u> | 7 | | | $\vdash$ | | | Rd16-Rs16→Rd16 | T | <u>E</u> | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | - | | | SUB.L #xx:32,ERd | _ | 9 | | | | | | | ERd32-#xx:32→ERd32 | Ī | 4 | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | ဇ | | | SUB.L ERs, ERd | _ | | 2 | | | | | | ERd32-ERs32→ERd32 | Ī | 4 | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | - | | SUBX | SUBX #xx:8,Rd | В | 2 | | | | | | | Rd8-#xx:8-C→Rd8 | Т | $\leftrightarrow$ | \$]<br>\$ | <b>(5)</b> | $\leftrightarrow$ | 1 | | | SUBX Rs,Rd | В | - 1 | 2 | | | | | | Rd8-Rs8-C→Rd8 | - | $\leftrightarrow$ | \$]<br>\$ | <b>‡</b> [2] | $\leftrightarrow$ | 1 | | SUBS | SUBS #1,ERd | _ | - 1 | 2 | | | | | | ERd32-1→ERd32 | Ť | $\dot{\top}$ | | | | 1 | | | SUBS #2,ERd | L | - 1 | 2 | | | | | | ERd32-2→ERd32 | Ť | $\dot{\top}$ | _ | | 1 | 1 | | | SUBS #4,ERd | _ | - • | 2 | | | | | | ERd32-4→ERd32 | İ | † | <u> </u> | <u> </u> | | - | | DEC | DEC.B Rd | В | - 1 | 2 | | | | | | Rd8-1→Rd8 | İ | | $\leftrightarrow$ | $\leftrightarrow$ | 1 | 1 | | | DEC.W #1,Rd | 8 | - 1 | 2 | | | | | | Rd16-1→Rd16 | Ť | | $\updownarrow$ | $\leftrightarrow$ | | 1 | | | DEC.W #2,Rd | ≥ | - • | 2 | | | | | | Rd16-2→Rd16 | Ť | 1 | $\leftrightarrow$ | $\leftrightarrow$ | 1 | _ | | | DEC.L #1,ERd | _ | | 2 | | | | | | ERd32-1→ERd32 | İ | 1 | $\leftrightarrow$ | $\leftrightarrow$ | | 1 | | | DEC.L #2,ERd | _ | - 1 | 2 | | | | | | ERd32-2→ERd32 | Ť | 1 | $\leftrightarrow$ | $\leftrightarrow$ | 1 | 1 | | DAS | DAS Rd | В | - 1 | 2 | | | | | | Rd8 decimal adjust→Rd8 | П | * | <b>1</b> | * | * | 1 | | MULXU | MULXU.B Rs,Rd | В | - 1 | 7 | | | - | | | Rd8×Rs8→Rd16 (unsigned multiplication) | İ | $\dagger$ | $^{+}$ | $\frac{\perp}{\perp}$ | 4 | 3 | | | MULXU.W Rs,ERd | ≥ | ••• | 7 | | | | | | Rd16×Rs16→ERd32 | Ì | i | 1 | 1 | | 4 | | | | | | | | | | | | (unsigned multiplication) | | | | | | | | MULXS | MULXS.B Rs,Rd | В | • | 4 | | | | | | Rd8×Rs8→Rd16 (signed multiplication) | Ť | Ť | $\leftrightarrow$ | | 4 | 4 | | | MULXS.W Rs,ERd | ≷ | | 4 | | | | | | Rd16×Rs16→ERd32 | İ | 1 | $\leftrightarrow$ | <u> </u> | <u> </u> | 2 | | | | | | | | | - | | | (signed multiplication) | | | $\dashv$ | - | | | | | | | lnst | Addressing Mode/<br>Instruction Length (Bytes) | ress<br>ion l | Addressing Mode/<br>ruction Length (By | Mod<br>th | 3yte | (S) | | | | | | | | |-------|------------------|------------|-------|------------------------------------------------|---------------|----------------------------------------|-------------------------------------------------------------------------|------|----------|---------------------------------------------|-------------------------|-------------------|-------------------|-------------------|-------------------|-----------------| | | | erand Size | , | นษา | d,ERn) | ERn/@ERn+ | q,PC) | 999 | | | So | diti | Condition Code | Cod | ø | No. of States*1 | | | Mnemonic | | XX# | ®E<br>gu | @( | | 6<br>(03<br>(03<br>(03<br>(03<br>(03<br>(03<br>(03<br>(03<br>(03<br>(03 | | _ | Operation | | z | <b>Z</b> | ^ | ပ | Advanced | | DIVXU | DIVXU.B Rs,Rd | В | - (4 | 7 | | | | | | Rd16÷Rs8→Rd16 (RdH: remainder, | $\vdash$ | 9] – | [6] | I | 1 | 12 | | | | | | | | | | | | RdL: quotient) (unsigned division) | | | | | | | | | DIVXU.W Rs, ERd | > | (A | 7 | | | | | | ERd32÷Rs16→ERd32 (Ed: remainder, | | 9] – | [2] | | - | 20 | | | | | | | | | | | | Rd: quotient) (unsigned division) | | | | | | | | DIVXS | divxs.B Rs,Rd | В | 4, | 4 | | | | | | Rd16÷Rs8→Rd16 (RdH: remainder, | $\perp$ | 8] – | [8] | - | Ι | 13 | | | | | | | | | | | | RdL: quotient) (signed division) | | | | | | | | | DIVXS.W Rs, ERd | ≥ | 4 | 4 | | | | | | ERd32÷Rs16→ERd32 (Ed: remainder, | H | <u>8</u> | [8] [7] | | Τ | 21 | | | | | | | | | | | | Rd: quotient) (signed division) | | | | | | | | CMP | CMP.B #xx:8,Rd | В | 7 | | | | | | | Rd8-#xx:8 | <b>→</b> | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | _ | | | CMP.B Rs,Rd | В | · · · | 7 | | | | | | Rd8-Rs8 | | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | _ | | | CMP.W #xx:16,Rd | 8 | 4 | | | | | | | Rd16-#xx:16 | <u> </u> | (3] | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 2 | | | CMP.W Rs,Rd | 8 | N | 2 | | | | | | Rd16-Rs16 | <u> </u> | (3] ♦ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | | CMP.L #xx:32,ERd | Г | 9 | | | | | | | ERd32-#xx:32 | <u> </u> | [4] | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 3 | | | CMP.L ERS, ERd | _ | N | 7 | | | | | | ERd32-ERs32 | <u> </u> | <u>4</u> | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | _ | | NEG | NEG.B Rd | В | (1 | 2 | | | | | | 0-Rd8→Rd8 | $\overline{-}$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | | NEG.W Rd | > | - (1 | 2 | | | | | | 0-Rd16→Rd16 | $\overrightarrow{\Box}$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | | NEG.L ERd | _ | (1 | 7 | | | | | | 0-ERd32→ERd32 | 7 | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | EXTU | EXTU.W Rd | ≥ | (A | 7 | | | | | | 0→( <bit 15="" 8="" to=""> of Rd16)</bit> | 1 | 0 | $\leftrightarrow$ | 0 | Ι | 1 | | | EXTU.L ERd | _ | - | 7 | | | - | | $\dashv$ | 0→( <bit 16="" 31="" to=""> of ERd32)</bit> | $\pm$ | 0 | $\leftrightarrow$ | 0 | Т | 1 | | | | _= | <br>nstru | \ddr<br>uctic | essi<br>n L | Addressing Mode/<br>Instruction Length (Bytes) | lode<br>h (B) | ytes | | | | | | | | | |--------|------------------|------------|-----------|---------------|-------------|------------------------------------------------|---------------|----------|----------|-----------------------------------------|---|-------------------|-------------------|----------------|-----------------|--------| | | | erand Size | - | นษ | d,ERn) | s<br>EKn/@EKn+ | ( <b>)</b> 4 | 999 | | | 3 | ndi | tion | Condition Code | No. of States*1 | ates*1 | | | Mnemonic | dO<br>xx# | иЯ | <b>®</b> E | | -@ | @( | 0 0 | _ | Operation | _ | <u>н</u> | N | <b>c</b> | Advanced | pa | | EXTS | EXTS.W Rd | > | 2 | | | | | | <u> </u> | ( <bit 7=""> of Rd16)→</bit> | Ι | Η̈́ | <b>*</b> | 0 | 1 | | | | | | | | | | | | <u>v</u> | ( <bit 15="" 8="" to=""> of Rd16)</bit> | | | | | | | | | EXTS.L ERd | _ | 7 | | | | | | <u>v</u> | ( <bit 15=""> of ERd32)→</bit> | I | T | $\leftrightarrow$ | 0 | - | | | | | | | | | | | | <u>v</u> | (<br>bit 31 to 16> of ERd32) | | | | | | | | TAS | TAS @ERd *3 | В | | 4 | | | | | (G) | @ERd-0→CCR set, (1)→ | Ι | T | $\leftrightarrow$ | 0 | 4 | | | | | | | | | | | | <u>v</u> | ( <bit 7=""> of @ERd)</bit> | | | | | | | | MAC | MAC @ERn+, @ERm+ | I | | | 4 | 4 | | | (9) | @ERn×@ERm+MAC→MAC | Ι | H | <u> </u> | 1 | 4 | | | | | | | | | | | | s) | (signed multiplication) | | <u> </u> | [10] [10] [10] | [10] | | | | | | | | | | | | | ш | ERn+2→ERn,ERm+2→ERm | | | | | | | | CLRMAC | CLRMAC | | | | | | | | 2 0- | 0→MACH,MACL | Ι | - | <u> </u> | | 2 [11] | | | LDMAC | LDMAC ERS, MACH | _ | 7 | | | | | | 面 | ERs→MACH | I | | | | 2 [11] | | | | LDMAC ERS,MACL | Г | 7 | | | | | | Ш | ERS→MACL | Ι | | <u> </u><br> | <u> </u><br> - | 2 [11] | | | STMAC | STMAC MACH,ERd | Г | 2 | | | | | | Σ | MACH→ERd | Ι | T | $\leftrightarrow$ | | 1 [11] | | | | STMAC MACL,ERd | | 7 | | | $\dashv$ | | $\dashv$ | Σ | MACL→ERd | Ι | $\leftrightarrow$ | $\leftrightarrow$ | | 1 [11] | | # (3) Logical Instructions | | | | _ = | str | Add<br>ucti | ess<br>on I | ing<br>enç | Addressing Mode/<br>Instruction Length (Bytes) | ≱ e | es) | | | | | | | | |-----|------------------|------------|------------|-----|-------------|-------------|------------|------------------------------------------------|-----|-----|--------------------|---------|-----|-------------------|-------------------|----------------|-----------------| | | | esi2 basse | erand Size | | นษ | (uЯ∃'p | ERn/@ERn+ | a,<br>PC) | 999 | | | <u></u> | puo | <u>ڇ</u> | ŭ | Condition Code | No. of States*1 | | | Mnemonic | uU | xx# | Вn | | | | 100<br>100 | | _ | Operation | _ | I | z | 7 | <b>၁</b> | Advanced | | AND | AND.B #xx:8,Rd | ш | B 2 | | | | | | | | Rd8∧#xx:8→Rd8 | Ι | I | $\leftrightarrow$ | $\leftrightarrow$ | <u> </u> | 1 | | | AND.B Rs,Rd | ш | В | 7 | | | | | | | Rd8∧Rs8→Rd8 | I | I | $\leftrightarrow$ | $\leftrightarrow$ | 0 | - | | | AND.W #xx:16,Rd | > | ×<br>4 | | | | | | | | Rd16∧#xx:16→Rd16 | I | 1 | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 2 | | | AND.W Rs,Rd | > | > | 7 | | | | | | | Rd16∧Rs16→Rd16 | I | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | - | | | AND.L #xx:32,ERd | 1 | 9<br>T | | | | | | | | ERd32∧#xx:32→ERd32 | Ι | - | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 3 | | | AND.L ERs, ERd | _ | | 4 | | | | | | | ERd32∧ERs32→ERd32 | - | Ι | $\leftrightarrow$ | $\leftrightarrow$ | <u> </u> | 2 | | OR | OR.B #xx:8,Rd | Ш | B 2 | | | | | | | | Rd8∨#xx:8→Rd8 | | Ι | $\leftrightarrow$ | $\leftrightarrow$ | <br>0 | 1 | | | OR.B Rs,Rd | - | В | 2 | | | | | | | Rd8∨Rs8→Rd8 | | 1 | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 1 | | | OR.W #xx:16,Rd | > | W<br>4 | | | | | | | | Rd16∨#xx:16→Rd16 | Ι | Τ | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 2 | | | OR.W Rs,Rd | > | <b>N</b> | 2 | | | | | | | Rd16∨Rs16→Rd16 | | - | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 1 | | | OR.L #xx:32,ERd | 1 | L 6 | | | | | | | | ERd32∨#xx:32→ERd32 | _ | Τ | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 3 | | | OR.L ERS,ERd | 1 | ٦ | 4 | | | | | | | ERd32∨ERs32→ERd32 | Ι | - | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 2 | | XOR | XOR.B #xx:8,Rd | ш | B 2 | | | | | | | | Rd8⊕#xx:8→Rd8 | - | - | $\leftrightarrow$ | $\leftrightarrow$ | <u> </u> | 1 | | | XOR.B Rs,Rd | Ш | В | 2 | | | | | | | Rd8⊕Rs8→Rd8 | | Ι | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 1 | | | XOR.W #xx:16,Rd | ^ | W 4 | | | | | | | | Rd16⊕#xx:16→Rd16 | | Ι | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 2 | | | XOR.W Rs,Rd | > | > | 7 | | | | | | | Rd16⊕Rs16→Rd16 | Ι | Τ | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 1 | | | XOR.L #xx:32,ERd | _ | 9 | | | | | | | | ERd32⊕#xx:32→ERd32 | | П | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 3 | | | XOR.L ERS, ERd | | Г | 4 | | | | | | | ERd32⊕ERs32→ERd32 | | 1 | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 2 | | NOT | NOT.B Rd | | В | 7 | | | | | | | ¬ Rd8→Rd8 | - | 1 | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 1 | | | NOT.W Rd | > | > | 7 | | | | | | | ¬ Rd16→Rd16 | ı | - | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 1 | | | NOT.L ERd | _ | _ | 7 | | | | | | | ¬ ERd32→ERd32 | | T | $\leftrightarrow$ | $\leftrightarrow$ | <u> </u> | _ | ## (4) Shift Instructions | | | _ | nstı | Addressing Mode/<br>Instruction Length (Bytes) | res | len( | § £ | B de | es) | | | | | | | |------|---------------|------------|-----------|------------------------------------------------|-------------|-----------|-----------|----------|-----|-------------|----------|-------------------|-------------------|-------------------|-----------------| | | | erand Size | , | иЯ | (uЯ∃ʻp | ERn/@ERn+ | | g, PC) | | | Conc | Condition Code | ပိ | e<br>P | No. of States*1 | | | Mnemonic | | uy<br>#xx | | <b>@</b> (0 | | 909<br>@9 | | _ | Operation | <b>-</b> | z | ><br>2 | <u>ပ</u> | Advanced | | SHAL | SHAL.B Rd | В | 2 | | | | | $\vdash$ | | | | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | | SHAL.B #2,Rd | В | 2 | | | | | | | | | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | | SHAL.W Rd | 8 | 2 | | | | | | | 0- | | $\leftrightarrow$ | $\updownarrow$ | $\leftrightarrow$ | 1 | | | SHAL.W #2,Rd | 8 | 2 | | | | | | | C MSB - LSB | | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | | SHAL.L ERd | _ | 7 | | | | | | | | | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | | SHAL.L #2,ERd | _ | 7 | | | | | _ | | | 1 | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | SHAR | SHAR.B Rd | В | 7 | | | | | | | | 1 | $\leftrightarrow$ | $\leftrightarrow$ | <><br>0 | - | | | SHAR.B #2,Rd | Ф | 7 | | | | | | | | | $\leftrightarrow$ | $\leftrightarrow$ | <> 0 | _ | | | SHAR.W Rd | 8 | 2 | | | | | | | | | $\leftrightarrow$ | ¢ ( | <b>♦</b> 0 | 1 | | | SHAR.W #2,Rd | > | 7 | | | | | | | MSB TSB C | | $\leftrightarrow$ | $\leftrightarrow$ | <> 0 | - | | | SHAR.L ERd | _ | 7 | | | | | | | | | $\leftrightarrow$ | $\leftrightarrow$ | <> 0 | - | | | SHAR.L #2,ERd | _ | 7 | | | | | | | | 1 | $\leftrightarrow$ | $\leftrightarrow$ | <> 0 | - | | SHLL | SHLL.B Rd | В | 7 | | | | | | | | | $\leftrightarrow$ | $\leftrightarrow$ | <br> | - | | | SHLL.B #2,Rd | В | 7 | | | | | | | | | $\leftrightarrow$ | $\leftrightarrow$ | <br> | - | | | SHLL.W Rd | > | 2 | | | | | | | 0 | | $\leftrightarrow$ | <b>○</b> | <b>↔</b> 0 | 1 | | | SHLL.W #2,Rd | > | 7 | | | | | | | C MSB - LSB | | $\leftrightarrow$ | $\leftrightarrow$ | <> 0 | 1 | | | SHLL.L ERd | _ | 7 | | | | | | | | | $\leftrightarrow$ | $\leftrightarrow$ | <> 0 | - | | | SHLL.L #2,ERd | _ | 2 | | | | | | | | 1 | $\leftrightarrow$ | $\leftrightarrow$ | <b>⇔</b> 0 | _ | | | | | nstr | Addressing Mode/<br>Instruction Length (Bytes) | ress | eng | € € | B de | tes) | | | | | | | | | |-------|----------------|------------|------|------------------------------------------------|--------|-----------|-----|----------------|------|------------|-----------------------|-----|----------------|-------------------|-------------------|----------------|-----------------| | | | erand Size | | иЯ | (nЯ∃,b | ERn/@ERn+ | | д'ьс)<br>1 рег | nn c | | | ප | Condition Code | ţi | o<br>o | <del>g</del> e | No. of States*1 | | | Mnemonic | | ww. | | | | 60a | | _ | Operation | | _ | I | z | | ပ<br>> | Advanced | | SHLR | SHLR.B Rd | m | 7 | | | | | | _ | | | İ | | 0 | $\leftrightarrow$ | <br> | - | | | SHLR.B #2,Rd | В | 7 | | | | | | | | | i | | 0 | $\leftrightarrow$ | <br> | - | | | SHLR.W Rd | > | 7 | | | | | | | | $\overline{\uparrow}$ | İ | 1 | 0 | $\leftrightarrow$ | ↔ | - | | | SHLR.W #2,Rd | > | 7 | | | | | | | MSB — LSB | ပ | İ | | 0 | $\leftrightarrow$ | <b>↔</b> 0 | 1 | | | SHLR.L ERd | ٦ | 2 | | | | | | | | | Η̈́ | | 0 | ) \$ | <b>♦</b> 0 | 1 | | | SHLR.L #2,ERd | _ | 7 | | | | | | | | | İ | <u> </u> | 0 | $\leftrightarrow$ | <br> | 1 | | ROTXL | ROTXL.B Rd | В | 2 | | | | | | | | | İ | | $\leftrightarrow$ | <b>)</b> | <b>⇔</b> 0 | 1 | | | ROTXL.B #2,Rd | В | 2 | | | | | | | | | Ť | | $\leftrightarrow$ | <b>)</b> | <b>↔</b> 0 | 1 | | | ROTXL.W Rd | 8 | 2 | | | | | | | | P | Ė | | $\leftrightarrow$ | ) | <b>♦</b> 0 | 1 | | | ROTXL.W #2,Rd | 8 | 2 | | | | | | | C MSB 1 SB | م م | Ė | T | $\leftrightarrow$ | <b>→</b> | <b>↔</b> 0 | 1 | | | ROTXL.L ERd | ٦ | 2 | | | | | | | | | İ | 1 | $\leftrightarrow$ | ) | <b>♦</b> 0 | 1 | | | ROTXL.L #2,ERd | _ | 7 | | | | | | | | | İ | 1 | $\leftrightarrow$ | $\leftrightarrow$ | <b>↔</b> | 1 | | ROTXR | ROTXR.B Rd | В | 2 | | | | | | | | | İ | | $\leftrightarrow$ | <b>→</b> | <b>⇔</b> 0 | 1 | | | ROTXR.B #2,Rd | В | 2 | | | | | | | | Γ | Ť | | $\leftrightarrow$ | <b>)</b> | <b>♦</b> 0 | 1 | | | ROTXR.W Rd | 8 | 2 | | | | | | | | | İ | T | $\leftrightarrow$ | ) | <b>♦</b> 0 | 1 | | | ROTXR.W #2,Rd | > | 2 | | | | | | | MSB TSB C | ] (J | İ | T | $\leftrightarrow$ | <b>→</b> | <b>↔</b> 0 | 1 | | | ROTXR.L ERd | _ | 7 | | | | | - | | | | İ | 1 | $\leftrightarrow$ | $\leftrightarrow$ | <><br>0 | 1 | | | ROTXR.L #2,ERd | _ | 7 | | | | | | | | | İ | \ <u>'</u> | $\leftrightarrow$ | $\Rightarrow$ | <b>⇔</b> 0 | 7 | | | | | nstr | Addi | essi | Addressing Mode/<br>Instruction Length (Bytes) | lode<br>h (Bj | /<br>ytes) | | | | |------|---------------|------------|------|------------|----------|------------------------------------------------|----------------|------------|-------------|--------------------------|-----------------| | | | erand Size | | u Ŋ: | d,ERn) | g<br>EKn/@EKn+ | ( <b>ɔ</b> dʻp | BB @ | | Condition Code | No. of States*1 | | | Mnemonic | | KX# | <b>®</b> E | | -@<br>@ | @( | —<br>0 0 | Operation | I H N Z V C | Advanced | | ROTL | ROTL.B Rd | В | 2 | | | | | | | \$\ 0 \$ \$ − − | 1 | | | ROTL.B #2,Rd | В | 2 | | | | | | | \$ 0 \$ \$ − − | 1 | | | ROTL.W Rd | > | 7 | | | | | | | | 1 | | | ROTL.W #2,Rd | 8 | 2 | | | | | | C MSB + LSB | | 1 | | | ROTL.L ERd | _ | 2 | | | | | | | \$ 0 \$ \$ − − | 1 | | | ROTL.L #2,ERd | | 2 | | | | | | | | 1 | | ROTR | ROTR.B Rd | В | 2 | | | | | | | \$ 0 \$ \$ − − | 1 | | | ROTR.B #2,Rd | В | 7 | | | | | | | | - | | | ROTR.W Rd | 8 | 2 | | | | | | | | 1 | | | ROTR.W #2,Rd | 8 | 2 | | | | | | MSB — LSB C | | 1 | | | ROTR.L ERd | | 7 | | | | | | | | - | | | ROTR.L #2,ERd | $\exists$ | 2 | | $\vdash$ | | | | | \$\ 0 \$\ \$ − − | 1 | ## (5) Bit-Manipulation Instructions | | | | Inst | Adc | resi | Addressing Mode/<br>Instruction Length (Bytes) | 를 된<br>() | Byte | (SE | | | | | | |------|-------------------|------------|----------|-----|--------|------------------------------------------------|--------------|------|-----|---------------------|----------------|----------------|----------|-----------------| | | | erand Size | 7 | uЯ | (nЯ∃,b | ERn/@ERn+ | d,PC) | 999 | | | Condition Code | Cod | <u>a</u> | No. of States*1 | | | Mnemonic | | wx# | | @( | | 6 @<br>(0 (9 | | = | Operation | I<br>- | <b>7 7</b> | ပ | Advanced | | BSET | BSET #xx:3,Rd | В | 2 | | | | | | | (#xx:3 of Rd8)←1 | | <u> </u><br> - | Ι | 1 | | | BSET #xx:3,@ERd | Ф | | 4 | | | | | | (#xx:3 of @ERd)←1 | <br> | 1 | 1 | 4 | | | BSET #xx:3,@aa:8 | В | | | | 7 | 4 | | | (#xx:3 of @aa:8)←1 | | | Ι | 4 | | | BSET #xx:3,@aa:16 | В | | | | ٤ | 9 | | | (#xx:3 of @aa:16)←1 | | | | 5 | | | BSET #xx:3,@aa:32 | В | | | | ω | - & | | | (#xx:3 of @aa:32)←1 | | 1 | Τ | 9 | | | BSET Rn,Rd | В | 2 | | | | | | | (Rn8 of Rd8)←1 | | <br> | Ι | 1 | | | BSET Rn,@ERd | В | $\dashv$ | 4 | | $\exists$ | | | | (Rn8 of @ERd)←1 | <br> <br> <br> | 1 | Ι | 4 | | | BSET Rn,@aa:8 | Ф | $\dashv$ | | | 7 | 4 | | | (Rn8 of @aa:8)←1 | <br> | 1 | Ι | 4 | | | BSET Rn,@aa:16 | В | | | | ٤ | 9 | | | (Rn8 of @aa:16)←1 | | | Ι | 5 | | | BSET Rn,@aa:32 | В | | | | 3 | 8 | | | (Rn8 of @aa:32)←1 | | <u> </u><br> | Τ | 9 | | BCLR | BCLR #xx:3,Rd | В | 7 | | | | | | | (#xx:3 of Rd8)←0 | | <br> | Ι | 1 | | | BCLR #xx:3,@ERd | В | - | 4 | | $\exists$ | | | | (#xx:3 of @ERd)←0 | <br> <br> <br> | 1 | Ι | 4 | | | BCLR #xx:3,@aa:8 | В | | | | 7 | 4 | | | (#xx:3 of @aa:8)←0 | | | Ι | 4 | | | BCLR #xx:3,@aa:16 | В | | | | ٤ | 9 | | | (#xx:3 of @aa:16)←0 | | | Ι | 5 | | | BCLR #xx:3,@aa:32 | В | | | | 3 | 8 | | | (#xx:3 of @aa:32)←0 | | <u> </u><br> | Τ | 9 | | | BCLR Rn,Rd | В | 7 | | | | | | | (Rn8 of Rd8)←0 | <br> -<br> - | <u> </u><br> | Ι | 1 | | | BCLR Rn,@ERd | В | - | 4 | | $\exists$ | | | | (Rn8 of @ERd)←0 | | 1 | Ι | 4 | | | BCLR Rn,@aa:8 | Ф | $\dashv$ | _ | | 7 | 4 | | | (Rn8 of @aa:8)←0 | <br> | 1 | Ι | 4 | | | BCLR Rn,@aa:16 | В | | | | | 9 | _ | | (Rn8 of @aa:16)←0 | | <u> </u><br> | Ι | 5 | | | | | | 3 | 3 | 2 | Addrossis Model | 1 | | | | | | | | | |------|-------------------|------------|------|----------------------------|--------|------------|-----------------|-----------|------|-------------------------------------|--------------|----------|-------------------|----------------|----------|------------------------------| | | | | Inst | Instruction Length (Bytes) | io. | Le i | g f | 9 5 | (se | , | | | | | | | | | | erand Size | | uу | (nЯ∃,b | ERn/@ERn+ | | ged<br>() | nn 6 | 0 | Con | di<br>ţi | on ( | Condition Code | | No. of States <sup>*</sup> ¹ | | | Mnemonic | | XX# | @E<br> | | <b>-</b> @ | 6<br>6 | | _ | Operation | <u> </u> | z | 7 | > | ပ | Advanced | | BCLR | BCLR Rn,@aa:32 | В | | | | | 8 | | | (Rn8 of @aa:32)←0 | | | | | | 9 | | BNOT | BNOT #xx:3,Rd | В | (1 | 2 | | | | | | (#xx:3 of Rd8)←[¬ (#xx:3 of Rd8)] | | 1 | _ | <u> </u> | | 1 | | | BNOT #xx:3,@ERd | В | | 4 | | | | | | (#xx:3 of @ERd)← | | | | İ | | 4 | | | | | | | | | | | | [¬ (#xx:3 of @ERd)] | | | | | | | | | BNOT #xx:3,@aa:8 | В | | | | | 4 | | | (#xx:3 of @aa:8)← | <br> | 1 | | | 1 | 4 | | | | | | | | | | | | [¬ (#xx:3 of @aa:8)] | | | | | | | | | BNOT #xx:3,@aa:16 | В | | | | | 9 | | | (#xx:3 of @aa:16)← | <u> </u><br> | | 1 | Ì | 1 | 5 | | | | | | | | | | | | [¬ (#xx:3 of @aa:16)] | | | | | | | | | BNOT #xx:3,@aa:32 | В | | | | | <sub>∞</sub> | | | (#xx:3 of @aa:32)← | <u> </u><br> | 1 | | İ | 1 | 9 | | | | | | | | | | | | [¬ (#xx:3 of @aa:32)] | | | | | | | | | BNOT Rn,Rd | В | (1 | 2 | | | | | | (Rn8 of Rd8)←[¬ (Rn8 of Rd8)] — | <br> | | | | | 1 | | | BNOT Rn, @ERd | В | | 4 | | | | | | (Rn8 of @ERd)←[¬ (Rn8 of @ERd)] — | | | 1 | İ | | 4 | | | BNOT Rn, @aa:8 | В | | | | | 4 | | | (Rn8 of @aa:8)←[¬ (Rn8 of @aa:8)] — | | | - | İ | | 4 | | | BNOT Rn, @aa:16 | В | | | | | 9 | | | (Rn8 of @aa:16)← | <u> </u><br> | 1 | | İ | 1 | 2 | | | | | | | | | | | | [¬ (Rn8 of @aa:16)] | | | | | | | | | BNOT Rn, @aa:32 | В | | | | | ω | | | (Rn8 of @aa:32)← | <br> | <u> </u> | | 1 | <u> </u> | 9 | | | | | | | | | | | | [¬ (Rn8 of @aa:32)] | | | | | | | | BTST | BTST #xx:3,Rd | В | ., | 2 | | | | | | ¬ (#xx:3 of Rd8)→Z | <u> </u> | _ | $\leftrightarrow$ | İ | | 1 | | | BTST #xx:3,@ERd | В | | 4 | | | | | | ¬ (#xx:3 of @ERd)→Z | + | 4 | $\leftrightarrow$ | İ | | င | | | BTST #xx:3,@aa:8 | В | | | | | 4 | | | ¬ (#xx:3 of @aa:8)→Z | <u> </u> | _ | $\leftrightarrow$ | i | | 8 | | | BTST #xx:3,@aa:16 | В | | | | | 9 | | | ¬ (#xx:3 of @aa:16)→Z | <u> </u><br> | <u> </u> | $\leftrightarrow$ | <u> </u> | | 4 | | | 1 | | ł | ł | l | 1 | 1 | 1 | 1 | | l | l | l | 1 | l | | | | | | Inst | a Ad | dres | Addressing Mode/<br>Instruction Length (Bytes) | ₽g | <u>8</u> & | tes) | | | | | | | |------|-------------------|------------|------|----------|-------|------------------------------------------------|------------|------------|----------|-----------------------|----------------------|-------------------|----------------|-----------------|--------| | | | erand Size | : | นษา | ny=(n | ERn/@ERn+ | | Ja, | 86 @ | | Condition Code | on ( | ode | No. of States*¹ | ates*1 | | | Mnemonic | | XX# | ©E<br>©u | | | @ <b>9</b> | | <u> </u> | Operation | I<br>I | 7 | )<br> | Advanced | pe | | BTST | BTST #xx:3,@aa:32 | В | | | | | - 8 | | | ¬ (#xx:3 of @aa:32)→Z | <br> -<br> - | $\leftrightarrow$ | | - 2 | | | | BTST Rn,Rd | В | ., | 2 | | | | | | ¬ (Rn8 of Rd8)→Z | <br> -<br> - | $\leftrightarrow$ | <u> </u> | - | | | | BTST Rn,@ERd | В | | 4 | | | | | | ¬ (Rn8 of @ERd)→Z | <br> | $\leftrightarrow$ | | | | | | BTST Rn,@aa:8 | В | | | | | 4 | | | ¬ (Rn8 of @aa:8)→Z | | $\leftrightarrow$ | | 3 | | | | BTST Rn,@aa:16 | В | | | | | 9 | | | ¬ (Rn8 of @aa:16)→Z | <u> </u> | $\leftrightarrow$ | | - 4 | | | | BTST Rn,@aa:32 | В | | | | | 8 | | | ¬ (Rn8 of @aa:32)→Z | <br> | $\leftrightarrow$ | | - 2 | | | OT8 | BLD #xx:3,Rd | В | ., | 2 | | | | | | (#xx:3 of Rd8)→C | <u> </u><br> -<br> - | 1 | <del>+</del> - | 1 | | | | BLD #xx:3,@ERd | В | | 4 | | | | | | (#xx:3 of @ERd)→C | | 1 | <b>→</b> | 3 | | | | BLD #xx:3,@aa:8 | В | | | | | 4 | | | (#xx:3 of @aa:8)→C | | | <u>↔</u> | 3 | | | | BLD #xx:3,@aa:16 | В | | | | | 9 | | | (#xx:3 of @aa:16)→C | | 1 | < <u></u> | 4 | | | | BLD #xx:3,@aa:32 | В | | | | | 8 | | | (#xx:3 of @aa:32)→C | <u> </u> | 1 | <b>♦</b> — | 2 | | | BILD | BILD #xx:3,Rd | В | • • | 2 | | | | | | ¬ (#xx:3 of Rd8)→C | <br> <br> | | <u>↔</u> | _ | | | | BILD #xx:3,@ERd | В | | 4 | | | | | | ¬ (#xx:3 of @ERd)→C | | 1 | <b>→</b> | 3 | | | | BILD #xx:3,@aa:8 | В | | | | | 4 | | | ¬ (#xx:3 of @aa:8)→C | | | <u></u> | 3 | | | | BILD #xx:3,@aa:16 | В | | | | | 9 | | | ¬ (#xx:3 of @aa:16)→C | | | <u>↔</u> | 4 | | | | BILD #xx:3,@aa:32 | В | | | | | 8 | - | | ¬ (#xx:3 of @aa:32)→C | <br> <br> | | < <u></u> | 2 | | | BST | BST #xx:3,Rd | В | • • | 7 | | | | $\dashv$ | | C→(#xx:3 of Rd8) | <br> <br> | | | _ | | | | BST #xx:3,@ERd | В | | 4 | | | | $\dashv$ | | C→(#xx:3 of @ERd24) | | | 1 | 4 | | | | BST #xx:3,@aa:8 | В | | $\dashv$ | | | 4 | $\dashv$ | | C→(#xx:3 of @aa:8) | | Щ | $\perp$ | 4 | | | | | <u> </u> | nstr | Addressing Mode/<br>Instruction Length (Bytes) | ress<br>on L | ing<br>eng | Mo<br>F<br>F | Byte | SS | | | | | | | | |-------|---------------------|------------|---------|------------------------------------------------|--------------|------------|-----------------|---------------|----|---------------------------|---|------|--------|----------------|----------|-----------------| | | | erand Size | <u></u> | иЫ | d,ERn) | ERn/@ERn+ | q,PC) | @99<br>c':-c' | | | | Sono | Jition | Condition Code | | No. of States*1 | | | Mnemonic | dO<br>kx# | u Z | | @( | | 9<br> <br> (1) | | _ | Operation | _ | I | z | z < C | Advanced | nced | | BST | BST #xx:3,@aa:16 | В | | | | ٦ | 9 | | | C→(#xx:3 of @aa:16) | | - | | <u> </u><br> - | - 5 | 10 | | | BST #xx:3,@aa:32 | В | | | | ~ | 8 | | | C→(#xx:3 of @aa:32) | | | | 1 | 9 - | | | BIST | BIST #xx:3,Rd | В | 2 | | | | | | | ¬ C→(#xx:3 of Rd8) | | - | | | - | | | | BIST #xx:3,@ERd | В | | 4 | | | | | | ¬ C→(#xx:3 of @ERd24) | I | | - | | 4 | 1 | | | BIST #xx:3,@aa:8 | В | | | | 7 | 4 | | | ¬ C→(#xx:3 of @aa:8) | ı | | | | 4 | 1 | | | BIST #xx:3,@aa:16 | В | | | | 3 | 9 | | | ¬ C→(#xx:3 of @aa:16) | ı | | | | - 5 | 10 | | | BIST #xx:3,@aa:32 | В | | | | ~ | 8 | | | ¬ С→(#xx:3 of @aa:32) | | | 1 | 1 | 9 | | | BAND | BAND #xx:3,Rd | В | 2 | | | | | | | C∧(#xx:3 of Rd8)→C | | | | <b>↔</b> | 1 | | | | BAND #xx:3,@ERd | В | | 4 | | | | | | C∧(#xx:3 of @ERd24)→C | I | | - | <b>↔</b> | 3 | | | | BAND #xx:3,@aa:8 | В | | | | 7 | 4 | | | C∧(#xx:3 of @aa:8)→C | I | | | <b>↔</b> | 3 | 8 | | | BAND #xx:3,@aa:16 | В | | | | 3 | 9 | | | C∧(#xx:3 of @aa:16)→C | ı | | | <b>↔</b> | 4 | _ | | | BAND #xx:3,@aa:32 | В | | | | ~ | 8 | | | C∧(#xx:3 of @aa:32)→C | | | | <b>↔</b> | . 5 | 16 | | BIAND | BIAND #xx:3,Rd | В | 2 | | | | | | | C∧[¬ (#xx:3 of Rd8)]→C | | | | <del>+</del> | | | | | BIAND #xx:3, @ERd | В | | 4 | | | | | | C∧[¬ (#xx:3 of @ERd24)]→C | I | | | <b>↔</b> | 3 | | | | BIAND #xx:3, @aa:8 | В | | | | 7 | 4 | | | C∧[¬ (#xx:3 of @aa:8)]→C | I | | | <b>↔</b> | | 3 | | | BIAND #xx:3, @aa:16 | В | | | | 3 | 9 | | | C∧[¬ (#xx:3 of @aa:16)]→C | - | | | <> | 4 | _ | | | BIAND #xx:3, @aa:32 | В | | | | ~ | 8 | | | C∧[¬ (#xx:3 of @aa:32)]→C | | | | <b>↔</b> | 5 | 10 | | BOR | BOR #xx:3,Rd | В | 7 | | | | | | | C∨(#xx:3 of Rd8)→C | | 1 | | <> <br> | | | | | BOR #xx:3,@ERd | В | | 4 | | $\dashv$ | $\dashv$ | _ | | C√(#xx:3 of @ERd24)→C | _ | 井 | | <> <br> | ε | | | | | | nstr | Add | ress<br>on I | ing<br>eng | Addressing Mode/<br>Instruction Length (Bytes) | 3yte | (S) | | | | | |-------|--------------------|-------------|---------|------|--------------|------------|------------------------------------------------|--------|-----|---------------------------|---------------------|-------------------|-----------------| | | | perand Size | u<br>XX | )ERn | (d,ERn) | GERN®ERn+ | (q,PC)<br>(as | 0 @ 99 | - | : | dition C | 9 ( | No. of States*1 | | | | | | _ | | _ | | | - | Uperation Operation | ><br>V<br>Z | _ | Advanced | | BOR | BOR #xx:3,@aa:8 | ω | - | | | 7 | 4 | J | | C∨(#xx:3 of @aa:8)→C | <br> <br> <br> <br> | <b>→</b> | 3 | | | BOR #xx:3,@aa:16 | В | | | | • | 9 | | | C√(#xx:3 of @aa:16)→C | <br> <br> <br> <br> | $\leftrightarrow$ | 4 | | | BOR #xx:3,@aa:32 | В | | | | | | | | C√(#xx:3 of @aa:32)→C | | $\leftrightarrow$ | 5 | | BIOR | BIOR #xx:3,Rd | В | 2 | | | | | | | C√[¬ (#xx:3 of Rd8)]→C | | $\leftrightarrow$ | - | | | BIOR #xx:3,@ERd | В | | 4 | | | | | | C√[¬ (#xx:3 of @ERd24)]→C | | $\leftrightarrow$ | 3 | | | BIOR #xx:3,@aa:8 | В | | | | 7 | 4 | | | C√[¬ (#xx:3 of @aa:8)]→C | <br> <br> <br> <br> | $\leftrightarrow$ | 3 | | | BIOR #xx:3,@aa:16 | В | | | | | 9 | | | C√[¬ (#xx:3 of @aa:16)]→C | | $\leftrightarrow$ | 4 | | | BIOR #xx:3,@aa:32 | В | | | | ω | 8 | | | C√[¬ (#xx:3 of @aa:32)]→C | | $\leftrightarrow$ | 5 | | BXOR | BXOR #xx:3,Rd | Ф | 7 | | | | | | | C⊕(#xx:3 of Rd8)→C | | $\leftrightarrow$ | - | | | BXOR #xx:3,@ERd | В | | 4 | | | | | | C⊕(#xx:3 of @ERd24)→C | | $\leftrightarrow$ | 8 | | | BXOR #xx:3,@aa:8 | В | | | | 7 | 4 | | | C⊕(#xx:3 of @aa:8)→C | <br> <br> <br> <br> | $\leftrightarrow$ | 3 | | | BXOR #xx:3,@aa:16 | В | | | | 9 | 9 | | | C⊕(#xx:3 of @aa:16)→C | <br> | $\leftrightarrow$ | 4 | | | BXOR #xx:3,@aa:32 | В | | | | ω | - & | | | C⊕(#xx:3 of @aa:32)→C | | $\leftrightarrow$ | 5 | | BIXOR | BIXOR #xx:3,Rd | В | 2 | | | | | | | C⊕[¬ (#xx:3 of Rd8)]→C | | $\leftrightarrow$ | 1 | | | BIXOR #xx:3,@ERd | В | | 4 | | | | | | C⊕[¬ (#xx:3 of @ERd24)]→C | | $\leftrightarrow$ | 3 | | | BIXOR #xx:3,@aa:8 | В | | | | 7 | 4 | | | C⊕[¬ (#xx:3 of @aa:8)]→C | | $\leftrightarrow$ | 3 | | | BIXOR #xx:3,@aa:16 | В | | | | | 9 | | | C⊕[¬ (#xx:3 of @aa:16)]→C | | $\leftrightarrow$ | 4 | | | BIXOR #xx:3,@aa:32 | В | | | | ~ | - 8 | | | C⊕[¬ (#xx:3 of @aa:32)]→C | <br> | $\leftrightarrow$ | 5 | ## (6) Branch Instructions | | | | nst | Adc | res | Addressing Mode/<br>ruction Length (By | € f | Addressing Mode/<br>Instruction Length (Bytes) | (SE | | | | | | | | |-----|--------------------|---------|-----------------|------------|-------|----------------------------------------|------------|------------------------------------------------|-----|---------------------------|------------------------|---|---------------------------|----------------|----------|-----------------| | | | əziS bu | | ι | | +u\33@\u | \J | | | Operation | | ರ | undit | Condition Code | <b>a</b> | No. of States*1 | | | Mnemonic | | XX# | ®EB≀<br>Bn | ∃,b)@ | @-ER | @99<br>@99 | д,b)@<br>в@@ | _ | _ | Branching<br>Condition | _ | Z | z v | ပ | Advanced | | Bcc | BRA d:8(BT d:8) | | $\vdash \vdash$ | | | | .4 | 2 | | if condition is true then | Always | | | İ | | 2 | | | BRA d:16(BT d:16) | Ι | | | | | 7 | 4 | | PC←PC+d | | Ι | <u> </u> | | Π | 3 | | | BRN d:8(BF d:8) | - | | | | | . 1 | 2 | | else next; | Never | | | <u> </u> | | 2 | | | BRN d:16(BF d:16) | | | | | | 4, | 4 | | | | Ι | <u> </u> | <br> | Ι | ဇ | | | BHI d:8 | Τ | | | | | . 1 | 2 | | | C~Z=0 | Ι | $\frac{\perp}{\parallel}$ | | П | 2 | | | BHI d:16 | Ι | | | | | 4, | 4 | | | | Ι | <u> </u><br> | | Ι | 3 | | | BLS d:8 | I | | | | | . 1 | 2 | | | C~Z=1 | Π | | | | 2 | | | BLS d:16 | - | | | | | 7 | 4 | | | | Ι | <u> </u> | <u> </u> | | 3 | | | BCC d:B(BHS d:8) | ı | | | | | - 1 | 2 | | | C=0 | Ι | <br> | -<br>-<br>- | | 2 | | | BCC d:16(BHS d:16) | Τ | | | | | 4 | 4 | | | | Τ | | | | 3 | | | BCS d:8(BLO d:8) | 1 | | | | | . 4 | 2 | | | C=1 | Ι | | <br> | | 2 | | | BCS d:16(BLO d:16) | I | | | | | 4 | 4 | | | | Т | 1 | | | 3 | | | BNE d:8 | - | | | | | 2 | ~. | | | Z=0 | | | <u> </u> | | 2 | | | BNE d:16 | | | | | | 4, | 4 | | | | Ι | <u> </u> | <br> <br> | Ι | ဇ | | | BEQ d:8 | T | | | | | . 1 | 2 | | | Z=1 | Ι | $\frac{\perp}{\parallel}$ | | П | 2 | | | BEQ d:16 | | | | | | 4 | 4 | | | | Τ | $\frac{\perp}{\parallel}$ | | П | 3 | | | BVC d:8 | 1 | | | | | 7 | | | | N=0 | | 1 | | | 2 | | | BVC d:16 | Ι | | | | | 7 | 4 | | | | | $\perp$ | | | 3 | | | | | nstr | Addressing Mode/<br>Instruction Length (Bytes) | ress<br>on L | ing<br>enç | TH MO | Byte | (\$( | | | | | | | | | |-----|----------|---------|------|------------------------------------------------|--------------|------------|--------------|-------|------|-----------|------------------------|----------------------------------------------|------|------|----------------|---|-----------------| | | | əziS bu | | ι | | +u\33@\u | () | | | Operation | | Co | diţi | on C | Condition Code | | No. of States*1 | | | Mnemonic | | HXX | @ERI | ∃'p)@ | | ®aa<br>9,b)® | @ @ g | _ | | Branching<br>Condition | | z | 7 | > | ပ | Advanced | | Bcc | BVS d:8 | Ι | | | | | 2 | | | | V=1 | | | 1 | İ | | 2 | | | BVS d:16 | - | | | | | 4 | | | | | <u> </u> | | I | İ | 1 | 8 | | | BPL d:8 | Ι | | | | | 2 | | | | 0=N | | | Ι | İ | | 2 | | | BPL d:16 | 1 | | | | | 4 | | | | • | <u> </u> | 1 | Ţ | İ | Т | 8 | | | BMI d:8 | Τ | | | | | 2 | | | | N=1 | <u> </u><br> | | | İ | Ι | 2 | | | BMI d:16 | | | | | | 4 | | | | | | 1 | | İ | 1 | 3 | | | BGE d:8 | 1 | | | | | 2 | | | | N⊕V=0 | $\perp$ | 1 | Τ | İ | Т | 2 | | | BGE d:16 | Τ | | | | | 4 | | | | | <u> </u> | | | İ | 1 | 3 | | | BLT d:8 | - | | | | | 7 | | | | N⊕V=1 | | - | Τ | İ | 1 | 2 | | | BLT d:16 | 1 | | | | | 4 | | | | • | <u> </u><br> | 1 | Ţ | Ι | Т | ဧ | | | BGT d:8 | Τ | | | | | 7 | | | | Z~(N⊕V)=0 | <u> </u> | 1 | Τ | İ | Т | 2 | | | BGT d:16 | | | | | | 4 | | | | | | 1 | | İ | 1 | 3 | | | BLE d:8 | - | | | | | 7 | | | | Z~(N⊕V)=1 | | | | İ | 1 | 2 | | | BLE d:16 | Τ | | | | | 4 | | | | | | | | İ | 1 | 3 | | | | | A | ddre | Addressing Mode/<br>Instruction Length (Bytes) | g Mo | de/<br>(Byt | (se | | | | |-----|------------|---------------|----|------------|------------------------------------------------|------------|--------------|-----|--------------------|--------------------------|-----------------| | | | erand Size | | Rn<br>Rn | EKn/@EKn+<br>q,ERn) | 9 | ე-<br>მელებე | | | Condition Code | No. of States*1 | | | Mnemonic | xx# | иЯ | <b>®</b> E | | @ <b>9</b> | ) @<br>) @ | Ξ | Operation | I H N Z C | Advanced | | JMP | JMP @ERn | $\overline{}$ | | 2 | | | | | PC←ERn | | 7 | | | JMP @aa:24 | Т | | | | 4 | | | PC←aa:24 | <br> <br> <br> <br> | 3 | | | JMP @@aa:8 | | | | | | 2 | | PC←@aa:8 | <br> <br> <br> <br> | 2 | | BSR | BSR d:8 | | | | | - 1 | 2 | | PC→@-SP,PC←PC+d:8 | <br> <br> <br> <br> <br> | 4 | | | BSR d:16 | П | | | | 7 | 4 | | PC→@-SP,PC←PC+d:16 | | 9 | | JSR | JSR @ERn | | | 7 | | | | | PC→@-SP,PC←ERn | <br> <br> <br> <br> | 4 | | | JSR @aa:24 | | | | | 4 | | | PC→@-SP,PC←aa:24 | <br> <br> <br> <br> <br> | 5 | | | JSR @@aa:8 | $\overline{}$ | | | | | 2 | | PC→@-SP,PC←@aa:8 | | 9 | | RTS | RTS | П | | | | | | 2 | PC←@SP+ | | 5 | ## (7) System Control Instructions | | | lus | truc Ad | dres | Addressing Mode/<br>Instruction Length (Bytes) | g M | By (By | tes | | | | | | | | |---------------------|------------|-----|----------|-------------|------------------------------------------------|------------|--------|-----|--------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-----------------| | | erand Size | | ~a: | Rn<br>(GRA) | ERn/@ERn+ | | (Ja, | 999 | | ŭ | Condition Code | Ęį | ပို | <del>g</del> | No. of States*1 | | Mnemonic | | XX# | uŊ<br>Ku | | | @ <b>9</b> | | തെ | Operation | _ | т<br>- | z | | ပ<br>> | Advanced | | TRAPA #xx:2 | Ι | | | | | | | | PC→@-SP,CCR→@-SP, | - | Ι | Ħ | H | | 8 [13] | | | | | | | | | | | EXR→@-SP, <vector>→PC</vector> | | | | | | | | RTE | 1 | | | | | | | | EXR←@SP+,CCR←@SP+, | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 5 [13] | | | | | | | | | | | PC←@SP+ | | | | | | | | SLEEP | 1 | | | | | | | | Transition to power-down state | | - | Ť | i | | 2 | | LDC #xx:8,CCR | В | 7 | | | | | | | #xx:8→CCR | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | - | | LDC #xx:8,EXR | Ф | 4 | | | | | | | #xx:8→EXR | - | 1 | İ | 1 | | 2 | | LDC Rs,CCR | В | | 7 | | | | | | Rs8→CCR | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | - | | LDC Rs,EXR | В | | 7 | | | | | | Rs8→EXR | - | I | İ | <u> </u> | | - | | LDC @ERs,CCR | Μ | | 4 | _ | | | | | @ERs→CCR | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 3 | | LDC @ERS,EXR | ≥ | | 4 | _ | | | | | @ ERs→EXR | - | 1 | i | I | | 3 | | LDC @(d:16,ERs),CCR | ≥ | | | 9 | | | | | @ (d:16,ERs)→CCR | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 4 | | LDC @(d:16,ERs),EXR | > | | | 9 | | | | | @(d:16,ERs)→EXR | - | I | İ | 1 | | 4 | | LDC @(d:32,ERs),CCR | ≥ | | | 9 | | | | | @ (d:32,ERs)→CCR | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 9 | | LDC @(d:32,ERs),EXR | ≥ | | | 9 | | | | | @ (d:32,ERs)→EXR | | Τ | ΤĖ | H | 1 | 9 | | LDC @ERs+,CCR | ≥ | | | | 4 | | | | @ERs→CCR,ERs32+2→ERs32 | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 4 | | LDC @ERs+,EXR | ≥ | | | | 4 | | | | @ ERs→EXR, ERs32+2→ERs32 | | 1 | Ť | i i | 1 | 4 | | LDC @aa:16,CCR | ≥ | | | | | 9 | | | @aa:16→CCR | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 4 | | LDC @aa:16,EXR | 8 | | | | | 9 | | | @aa:16→EXR | - | 1 | Ť | 1 | | 4 | | LDC @aa:32,CCR | > | | | | | ∞ | | | @aa:32→CCR | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 5 | | LDC @aa:32,EXR | ≥ | | | | | ∞ | | | @aa:32→EXR | | Ī | i | <u> </u><br> | | ĸ | | | | | | | | | | | | | | L | | | | | | |------|-----------------------|------------|----------|------------|----------|------------|------------------------------------------------|----------|--------|------------------------|------|-------------------|-------------------|-------------------|-------------------------------------|-------------------|-----------------| | | | | Inst | Ade | dres | Sin<br>Ler | Addressing Mode/<br>Instruction Length (Bytes) | (B & | tes) | , | | | | | | | | | | | erand Size | , | uAE | d,ERn) | -ERn/@ERn+ | | (Ja,b | @ 99 | | | ŭ | oud | itior | Condition Code | <del>g</del> | No. of States*1 | | | Mnemonic | | (X# | иЯ<br>1.00 | | | ?@ | | _<br>m | Operation | | - | Ξ | z | ><br>Z | ပ | Advanced | | STC | STC CCR,Rd | В | | 2 | | | | | | CCR→Rd8 | | | 1 | Ť | 1 | 1 | - | | | STC EXR,Rd | В | - " | 7 | | | | | | EXR→Rd8 | | I | 1 | Ϊ́ | | | - | | | STC CCR, @ERd | > | | 4 | | | | | | CCR→@ERd | | Ι | Ι | T | | | 3 | | | STC EXR,@ERd | > | | 4 | | | | | | EXR→@ERd | | Ι | Ι | Η | <u> </u> | | 3 | | | STC CCR, @(d:16,ERd) | 8 | | | 9 | | | | | CCR→@(d:16,ERd) | | | Ι | $\dot{\top}$ | | | 4 | | | STC EXR,@(d:16,ERd) | > | | | 9 | | | | | EXR→@(d:16,ERd) | | | | Ť | 1 | 1 | 4 | | | STC CCR, @(d:32, ERd) | > | | | 10 | | | | | CCR→@(d:32,ERd) | | | 1 | İ | | | 9 | | | STC EXR,@(d:32,ERd) | > | | | 10 | | | | | EXR→@(d:32,ERd) | | | Ι | Ť | + | | 9 | | | STC CCR, @-ERd | > | | _ | | 4 | | | - | ERd32-2→ERd32,CCR→@ERd | ØERd | Π | Ι | $\dot{\parallel}$ | <u> </u> | _ | 4 | | | STC EXR,@-ERd | ≥ | | | | 4 | | | | ERd32-2→ERd32,EXR→@ERd | )ERd | Π | | i | | 1 | 4 | | | STC CCR,@aa:16 | 8 | | | | | 9 | | | CCR→@aa:16 | | | Ι | Ť | 1 | | 4 | | | STC EXR,@aa:16 | > | | _ | | | 9 | | | EXR→@aa:16 | | | Ι | $\dot{\top}$ | + | | 4 | | | STC CCR,@aa:32 | 8 | | | | | 8 | | | CCR→@aa:32 | | | Ι | T | 1 | | 5 | | | STC EXR,@aa:32 | 8 | | | | | 8 | | | EXR→@aa:32 | | | Ι | T | | | 5 | | ANDC | ANDC #xx:8,CCR | В | 2 | | | | | | | CCR^#xx:8→CCR | | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | | ANDC #xx:8,EXR | В | 4 | - | | | | | - | EXR∧#xx:8→EXR | | Π | Ι | $\dot{\parallel}$ | <u> </u> | _ | 2 | | ORC | ORC #xx:8,CCR | В | 2 | | | | | | | CCR√#xx:8→CCR | | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ $\leftrightarrow$ | $\leftrightarrow$ | 1 | | | ORC #xx:8,EXR | В | 4 | | | | | | | EXR∨#xx:8→EXR | | Π | - | Ħ | 1 | 1 | 2 | | XORC | XORC #xx:8,CCR | В | 7 | | | | | | | CCR⊕#xx:8→CCR | | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | | XORC #xx:8,EXR | В | 4 | _ | | | | | - | EXR⊕#xx:8→EXR | | | | Ħ | <u> </u> | $\perp$ | 2 | | NOP | NOP | 1 | $\dashv$ | $\dashv$ | $\dashv$ | | | $\dashv$ | - 1 | 2 PC←PC+2 | | Ц | | $\dot{\exists}$ | ╣ | $\blacksquare$ | - | ## (8) Block Transfer Instructions | | | | <u> </u> | Addressing Mode/<br>Instruction Length (Bytes) | Addressing Mode/<br>ruction Length (By | ress<br>on L | ing<br>eng | ₹<br> ₹ | Byte | (SÉ | | | | | |--------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------------------------------------|----------------------------------------|--------------|--------------|--------------|--------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------|------------------| | | | | erand Size | | иЯ | d,ERn) | ERn/@ERn+ | q,PC) | () 999<br>() () () | | | Condition Code | | No. of States*1 | | | Mn | Mnemonic | | wx# | | <b>@</b> ( | | 6<br>(0) | | _ | Operation | > Z N H I | ပ | Advanced | | EEPMOV | _ | EEPMOV.B | $\vdash$ | - | | | | $\vdash$ | $\vdash$ | 4 | if R4L≠0 | | 1 | 4+2n*2 | | | | | | | | | | | | | Repeat @ER5→@ER6 | | | | | | | | | | | | | | | | ER5+1→ER5 | | | | | | | | | | | | | | | | ER6+1→ER6 | | | | | | | | | | | | | | | | R4L-1→R4L | | | | | | | | | | | | | | | | Until R4L=0 | | | | | | | | | | | | | | | | else next; | | | | | | <u> </u> | EFPMOV W | I | | | | | | | 4 | if R4≠0 | | I | 4+2n*2 | | | 1 | | | | | | | | | - | Repeat @ER5→@ER6 | | | | | | | | | | | | | | | | FR5+1_FR5 | | | | | | | | | | | | | | | | ENSTITEDS | | | | | | | | | | | | | | | | EKO+1→EKO | | | | | | | | | | | | | | | | R4-1→R4 | | | | | | | | | | | | | | | | Until R4=0 | | | | | | | | | | | | | | | | else next; | | | | | Notes: | The T | In the states is the p | A | 1 | 1 5 | ַן נַ | | 1 | ļ. | ا<br>پر | The number of states is the number of states required for everytion when the instruction and its operands are located in on-whin memory | erands are locate | i Pa | Chip memory | | | 2. nist | n is the initial value of R4L or R4. | R 5 | 5 | 200 | 2 | 5 | 5 | 5 | 7 | | जात व जिल्ला | 5 | | | ., | | Only register ER0, ER1, ER4, or ER5 should be used when using the TAS instruction. | , or E | ER5 | sho | ud t | e u | sed ) | whe | n us | ing the TAS instruction. | | | | | | [1] Seve | en states for saving or res | storir | Jg tk | VO re | gist | ers, | nine | sta | tes 1 | Seven states for saving or restoring two registers, nine states for three registers, or eleven states for four registers. | or four registers. | | | | | | Cannot be used in the H8S/2626 Group or H8S/2623 Group. | 979 | בים בי | o dn | T I | S/25 | 23.5 | שסובי<br>מקווי | ું કે | C (++ | | | | | | | Set to 1 when a carry or borrow occurs at bit 77; otherwise cleared to 0. | | | מ מ | ) H | , ,<br>, , | 1 4 | N 10 | ב ב | ared to 0. | | | | | | | Set to 1 when a carry or borrow occurs at bit 27, ourse was creared to 0.<br>Retains its previous value when the result is zero; otherwise cleared to 0. | en t | ere<br>Fe | s at | isze | 9.0 | othe | rwisd | <u> </u> | eared to 0. | | | | | | | Set to 1 when the divisor is negative; otherwise cleared to 0. | egati | ive; | othe | rwis | e cle | are | 5 | 0 | | | | | | _ | | Set to 1 when the divisor is zero; otherwise cleared to 0. | ero; ( | othe | rwis | e cle | are | 10 | 0. | | | | | | | | | Set to 1 when the quotient is negative; otherwise cleared to 0. | nega | ative | ; oth | erwi | se c | lear | ed to | 0 0 | | | | | | | | One additional state is required for execution when EXR is valid. | 9d : | r ex | ecut | ioi : | wher | Ä. | ନ<br>: | , a | .d. | | | | | | [10] MAC<br>[11] A m | Unstruction results are in aximum of three additions | idica<br>Ista | ted | in th | e tla | gs v<br>ired | hen<br>for 6 | the | S | MAC instruction results are indicated in the flags when the STMAC instruction is executed.<br>A maximim of three additional states are required for execution of one of these instructions within three states after execution of a | three states after | execut | ion of a | | - | . — | Cinstruction. For example | e, if 1 | there | 9 is 6 | a on | e-sta | ate ir | ารtท | ıctic | MAC instruction. For example, if there is a one-state instruction (such as NOP) between a MAC instruction and one of these instructions, | struction and one | of the | se instructions, | | | that | that instruction will be two states longer. | tes | onge | er. | | | | | | | | | | | | | | | | | | | | | | | | | | ## **A.2** Instruction Codes Table A.2 shows the instruction codes. **Table A.2** Instruction Codes | _ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |--------------------|-----------|----------------|-------------|-----------------|-------------|------------------|---------------|-------------|-------------|-------------|---------------|------------|----------------|-------------|-----------------|-------------|------------------|---------------|----------------|----------------|---------------|------------------|-------------------|--------------------|--------------------|------------------|--------------------|------------------|--------------------| | | 10th byte | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 9th byte | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 8th byte | | | | | | | | | | | | | | | | | | | | | | | | 0 MMI0 | | | | | | | 7th byte | | | | | | | | | | | | | | | | | | | | | | | | 9 / | | | | | | Instruction Format | 6th byte | | | | | | | | | | | | | | | | | | | | | | | 0 IMM 0 | | | | | | | Instruction | 5th byte | | | | | IMM | | | | | | | | | | | IMM | | | | | | | 9 / | abs | | | | | | | 4th byte | | | IMM | | 2 | | | | | | | | | IMM | | 2 | 0 ers 0 erd | | IMM | | 0 MMI 0 | 0 MMI 0 | abs | a | | dsip | | disp | | | 3rd byte | | | 2 | | | | | | | | | | | NI | | | 9 | | 9 0 | | 9 / | 9 / | a | | | di | | ij | | | 2nd byte | IMM | rs rd | 1<br>rd | rs rd | 1 0 erd | 1 ers 0 erd | 0 0 erd | 8 0 erd | 9 0 erd | IMM | rs rd | IMM | s<br>D | pı 9 | rs rd | 6 0 erd | 0 | IMM | 4 1 | 0 IMM rd | 0 erd 0 | abs | 1 0 | 3 0 | dsip | 0 0 | dsip | 1 | | | yte | Б | 8 | 6 | 6 | A | A | В | В | В | rd | Е | rd | 9 | 6 | 9 | ٧ | 1 | 9 | 1 | 9 | ပ | ш | А | А | 0 | 8 | - | 80 | | | 1st byte | 8 | 0 | 7 | 0 | 7 | 0 | 0 | 0 | 0 | 6 | 0 | Е | - | 7 | 9 | 7 | 0 | 0 | 0 | 7 | 7 | 7 | 9 | 9 | 4 | 2 | 4 | 5 | | ا<br>ا | Size | В | В | 8 | W | Г | Г | Г | L | ٦ | В | В | В | В | W | 8 | _ | Г | В | В | В | В | В | В | В | _ | | 1 | 1 | | Mnemonic | | ADD.B #xx:8,Rd | ADD.B Rs,Rd | ADD.W #xx:16,Rd | ADD.W Rs,Rd | ADD.L #xx:32,ERd | ADD.L ERS,ERd | ADDS #1,ERd | ADDS #2,ERd | ADDS #4,ERd | ADDX #xx:8,Rd | ADDX Rs,Rd | AND.B #xx:8,Rd | AND.B Rs,Rd | AND.W #xx:16,Rd | AND.W Rs,Rd | AND.L #xx:32,ERd | AND.L ERS,ERd | ANDC #xx:8,CCR | ANDC #xx:8,EXR | BAND #xx:3,Rd | BAND #xx:3, @ERd | BAND #xx:3, @aa:8 | BAND #xx:3, @aa:16 | BAND #xx:3, @aa:32 | BRA d:8 (BT d:8) | BRA d:16 (BT d:16) | BRN d:8 (BF d:8) | BRN d:16 (BF d:16) | | Instruc- | tion | ADD | | | | | | ADDS | | | ADDX | | AND | | | | | | ANDC | | BAND | | | | | Bcc | | | | | Instruc- | | | | | | | | Instructio | Instruction Format | | | | | |----------|---------------------|------|-----|----------|----------|----------|----------|------------|--------------------|----------|----------|----------|-----------| | tion | Minemoria | Size | 1st | 1st byte | 2nd byte | 3rd byte | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | Всс | BHI d:8 | 1 | 4 | 2 | disp | | | | | | | | | | | BHI d:16 | I | 2 | 80 | 2 0 | dsip | ą. | | | | | | | | | BLS d:8 | 1 | 4 | 3 | disp | | | | | | | | | | | BLS d:16 | 1 | 2 | 8 | 3 0 | dsip | d | | | | | | | | | BCC d:8 (BHS d:8) | I | 4 | 4 | disp | | | | | | | | | | | BCC d:16 (BHS d:16) | 1 | 2 | 8 | 4 0 | disp | d. | | | | | | | | | BCS d:8 (BLO d:8) | Ι | 4 | 2 | disp | | | | | | | | | | | BCS d:16 (BLO d:16) | I | 2 | 8 | 2 0 | dsip | ď | | | | | | | | | BNE d:8 | 1 | 4 | 9 | dsib | | | | | | | | | | | BNE d:16 | 1 | 2 | 8 | 0 9 | dsip | d | | | | | | | | | BEQ d:8 | I | 4 | 7 | dsib | | | | | | | | | | | BEQ d:16 | 1 | 2 | 8 | 0 2 | dsip | d | | | | | | | | | BVC d:8 | I | 4 | ھ | dsip | | | | | | | | | | | BVC d:16 | 1 | 2 | 8 | 8 0 | dsip | dς | | | | | | | | | BVS d:8 | 1 | 4 | 6 | dsib | | | | | | | | | | | BVS d:16 | 1 | 2 | 8 | 0 6 | dsip | d | | | | | | | | | BPL d:8 | I | 4 | ∢ | disp | | | | | | | | | | | BPL d:16 | 1 | 2 | 8 | 0 Y | dsip | d | | | | | | | | | BMI d:8 | 1 | 4 | В | disp | | | | | | | | | | | BMI d:16 | I | 2 | 8 | B 0 | disp | d. | | | | | | | | | BGE d:8 | I | 4 | ပ | disp | | | | | | | | | | | BGE d:16 | 1 | 2 | 8 | C 0 | dsip | d | | | | | | | | | BLT d:8 | 1 | 4 | D | disp | | | | | | | | | | | BLT d:16 | 1 | 2 | 8 | 0 Q | dsib | d | | | | | | | | | BGT d:8 | I | 4 | ш | dsib | | | | | | | | | | | BGT d:16 | I | 2 | 8 | E 0 | disp | d | | | | | | | | | BLE d:8 | I | 4 | ш | disp | | | | | | | | | | | BLE d:16 | Ι | 2 | 8 | ь 0 | disp | d | | | | | | | | Instruc- | Mpemoric | į | | | | | | | | Instructi | Instruction Format | | | | | |----------|---------------------|------|---|----------|----------|--------|----------|-------|----------|-----------|--------------------|----------|----------|----------|-----------| | tion | | Size | | 1st byte | 2nd byte | oyte | 3rd byte | 4th | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | BCLR | BCLR #xx:3,Rd | В | 7 | 2 | имі о | Б | | | | | | | | | | | | BCLR #xx:3,@ERd | В | 7 | ۵ | 0 erd | 0 | 7 2 | O IMM | 0 | | | | | | | | | BCLR #xx:3, @aa:8 | В | 7 | F | abs | S | 7 2 | O IMM | 0 1 | | | | | | | | | BCLR #xx:3,@aa:16 | В | 9 | Α | 1 | 8 | | abs | | 7 2 | 0 MMI 0 | | | | | | | BCLR #xx:3,@aa:32 | В | 9 | ∢ | က | 80 | | | abs | St | | 7 2 | 0 MMI 0 | | | | | BCLR Rn,Rd | В | 9 | 2 | ٤ | ē | | | | | | | | | | | | BCLR Rn, @ERd | В | 7 | ۵ | 0 erd | 0 | 6 | ٤ | 0 | | | | | | | | | BCLR Rn, @aa:8 | В | 7 | ш | abs | ပွ | 6 | ٤ | 0 | | | | | | | | | BCLR Rn, @aa:16 | В | 9 | ∢ | - | 8 | | abs | | 6 2 | n<br>U | | | | | | | BCLR Rn, @aa:32 | В | 9 | ∢ | က | 80 | | | abs | St | | 6 2 | 0 | | | | BIAND | BIAND #xx:3,Rd | В | 7 | 9 | 1 IMM | Þ | | | | | | | | | | | | BIAND #xx:3, @ERd | В | 2 | ၁ | 0 erd | 0 | 9 / | 1 IMM | 0 | | | | | | | | | BIAND #xx:3, @aa:8 | В | 2 | Е | abs | S | 9 / | 1 IMM | 0 | | | | | | | | | BIAND #xx:3, @aa:16 | В | 9 | ∢ | - | 0 | | abs | | 9 / | 1 IMM 0 | | | | | | | BIAND #xx:3,@aa:32 | В | 9 | ∢ | က | 0 | | | abs | S | | 9 / | 1 IMM 0 | | | | BILD | BILD #xx:3,Rd | В | 2 | 7 | 1 IMM | Þ | | | | | | | | | | | | BILD #xx:3,@ERd | В | 7 | С | 0 erd | 0 | 7 7 | 1 IMM | 0 | | | | | | | | | BILD #xx:3,@aa:8 | В | 7 | ш | abs | S<br>် | 7 7 | 1 IMM | 0 | | | | | | | | | BILD #xx:3,@aa:16 | В | 9 | 4 | - | 0 | | abs | | 7 7 | 1 IMM 0 | | | | | | | BILD #xx:3,@aa:32 | В | 9 | A | 3 | 0 | | | abs | St | | 2 2 | 1 IMM 0 | | | | BIOR | BIOR #xx:3,Rd | В | 7 | 4 | 1 IMM | Þ | | | | | | | | | | | | BIOR #xx:3,@ERd | В | 7 | C | 0 erd | 0 | 7 4 | 1 IMM | 0 | | | | | | | | | BIOR #xx:3,@aa:8 | В | 7 | Е | abs | ş | 7 4 | 1 IMM | 0 | | | | | | | | | BIOR #xx:3,@aa:16 | В | 9 | Α | 1 | 0 | | abs | | 7 4 | 1 IMM 0 | | | | | | | BIOR #xx:3,@aa:32 | В | 9 | A | 3 | 0 | | | abs | St | | 7 4 | 1 IMM 0 | | | | Instruc- | Magazio | | | | | | | | | - | nstruct | Instruction Format | | | | | |----------|--------------------|------|-----|----------|----------|----------|----------|-----|----------|-----|----------|--------------------|----------|----------|----------|-----------| | tion | | Size | 1st | 1st byte | 2nd byte | yte | 3rd byte | te | 4th byte | 5 | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | BIST | BIST #xx:3,Rd | В | 9 | 7 | 1 IMM | 5 | | | | | | | | | | | | | BIST #xx:3,@ERd | В | 7 | D | 0 erd | 0 | 9 | 7 1 | 1 IMM 0 | | | | | | | | | | BIST #xx:3,@aa:8 | В | 7 | F | abs | | 9 | 7 1 | 1 IMM 0 | | | | | | | | | | BIST #xx:3,@aa:16 | В | 9 | А | 1 | 8 | | abs | | 9 | 2 | 1 IMM 0 | | | | | | | BIST #xx:3, @aa:32 | В | 9 | А | 3 | 8 | | | | abs | | | 2 9 | 1 IMM 0 | | | | BIXOR | BIXOR #xx:3,Rd | В | 7 | 5 | 1 IMM | 5 | | | | | | | | | | | | | BIXOR #xx:3,@ERd | В | 7 | ပ | 0 erd | 0 | | 5 1 | 1 IMM 0 | | | | | | | | | | BIXOR #xx:3,@aa:8 | ш | 7 | Ш | abs | ,, | | 5 | 1 IMM 0 | | | | | | | | | | BIXOR #xx:3,@aa:16 | В | 9 | Α | τ- | 0 | | abs | | 7 | 2 | 1 IMM 0 | | | | | | | BIXOR #xx:3,@aa:32 | В | 9 | Α | 3 | 0 | | | | abs | | | 7 5 | 1 IMM 0 | | | | BLD | BLD #xx:3,Rd | В | 7 | 7 | имі о | 5 | | | | | | | | | | | | | BLD #xx:3,@ERd | В | 7 | С | 0 erd | 0 | 7 | 0 2 | 0 MMI 0 | | | | | | | | | | BLD #xx:3,@aa:8 | В | 7 | Ш | abs | ,, | 7 | 7 0 | 0 IMM 0 | | | | | | | | | | BLD #xx:3,@aa:16 | В | 9 | Α | 1 | 0 | | abs | , | 7 | 7 | 0 IMM 0 | | | | | | | BLD #xx:3,@aa:32 | В | 9 | Α | 3 | 0 | | | | abs | | | 2 2 | 0 MMI 0 | | | | BNOT | BNOT #xx:3,Rd | В | 7 | 1 | ммі о | 5 | | | | | | | | | | | | | BNOT #xx:3, @ERd | В | 7 | D | 0 erd | 0 | 7 | 1 0 | 0 IMM 0 | | | | | | | | | | BNOT #xx:3, @aa:8 | В | 7 | F | sqe | ,, | 7 | 1 C | 0 MMI:0 | | | | | | | | | | BNOT #xx:3, @aa:16 | В | 9 | Α | 1 | 8 | | abs | , | 7 | | 0 IMM 0 | | | | | | | BNOT #xx:3, @aa:32 | В | 9 | Α | 8 | 8 | | | | aps | | | 7 1 | 0 IMM 0 | | | | | BNOT Rn,Rd | В | 9 | 1 | uл | Þ | | | | | | | | | | | | | BNOT Rn, @ERd | В | 7 | D | 0 erd | 0 | 9 | 1 | rn 0 | | | | | | | | | | BNOT Rn, @aa:8 | В | 7 | Ь | abs | <b>,</b> | 9 | _ | rn<br>0 | | | | | | | | | | BNOT Rn, @aa:16 | В | 9 | A | ~ | 80 | | aps | | 9 | | 0<br>E | | | | | | | BNOT Rn, @aa:32 | В | 9 | Α | က | 8 | | | | abs | | | 9 | n 0 | | | | Instruc- | Macmonic | [ | | | | | | Instruction Format | n Format | | | | | |----------|-------------------|------|----------|-----|----------|----------|----------|--------------------|----------|----------|----------|----------|-----------| | tion | | Size | 1st byte | yte | 2nd byte | 3rd byte | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | BOR | BOR #xx:3,Rd | В | 7 | 4 | O IMM rd | | | | | | | | | | | BOR #xx:3,@ERd | В | 7 | С | 0 erd 0 | 7 4 | O IMM O | | | | | | | | | BOR #xx:3,@aa:8 | В | 7 | Е | abs | 7 4 | 0 MMI 0 | | | | | | | | | BOR #xx:3,@aa:16 | В | 9 | Α | 1 0 | а | abs | 7 4 | 0 MMI 0 | | | | | | | BOR #xx:3,@aa:32 | В | 9 | ۷ | 3 0 | | В | abs | | 7 4 | 0 MMI 0 | | | | BSET | BSET #xx:3,Rd | В | 7 | 0 | pı MMI o | | | | | | | | | | | BSET #xx:3,@ERd | Ф | 7 | ۵ | 0 erd 0 | 7 0 | O IMM O | | | | | | | | | BSET #xx:3,@aa:8 | В | 7 | ш | abs | 7 0 | O IMMI O | | | | | | | | | BSET #xx:3,@aa:16 | Ф | 9 | ∢ | 8 | m | abs | 7 0 | O IMM O | | | | | | | BSET #xx:3,@aa:32 | В | 9 | Α | 3 8 | | В | abs | | 0 2 | 0 MMI 0 | | | | | BSET Rn,Rd | В | 9 | 0 | rn rd | | | | | | | | | | | BSET Rn, @ERd | В | 7 | ۵ | 0 erd 0 | 0 9 | 0 | | | | | | | | | BSET Rn, @aa:8 | В | 7 | F | abs | 0 9 | rn 0 | | | | | | | | | BSET Rn, @aa:16 | В | 9 | Α | 1 8 | а | abs | 0 9 | rn 0 | | | | | | | BSET Rn, @aa:32 | В | 9 | А | 3 8 | | а | abs | | 0 9 | rn 0 | | | | BSR | BSR d:8 | Ι | 2 | 2 | disp | | | | | | | | | | | BSR d:16 | Ι | 2 | ပ | 0 0 | р | disp | | | | | | | | BST | BST #xx:3,Rd | В | 9 | 7 | PI MMI 0 | | | | | | | | | | | BST #xx:3,@ERd | В | 7 | D | 0 erd 0 | 2 9 | O IMMI O | | | | | | | | | BST #xx:3,@aa:8 | В | 7 | F | abs | 2 9 | O IMM O | | | | | | | | | BST #xx:3,@aa:16 | В | 9 | Α | 1 8 | а | abs | 6 7 | 0 IMM 0 | | | | | | | BST #xx:3,@aa:32 | В | 9 | Α | 3 8 | | а | abs | | 2 9 | 0 IMM 0 | | | | BTST | BTST #xx:3,Rd | В | 7 | 3 | рл ММІ о | | | | | | | | | | | BTST #xx:3,@ERd | Ф | 7 | ပ | 0 erd 0 | 7 3 | 0 MMI 0 | | | | | | | | | BTST #xx:3,@aa:8 | Ф | 7 | ш | abs | 7 3 | 0 MMI 0 | | | | | | | | | BTST #xx:3,@aa:16 | В | 9 | ∢ | 0 | ø | abs | 7 3 | 0 MMI 0 | | | | | | | BTST #xx:3,@aa:32 | В | 9 | ⋖ | 3 | | Ø | abs | | 7 3 | 0 IMMI 0 | | | | | BTST Rn,Rd | В | 9 | 3 | rn rd | | | | | | | | | | | BTST Rn,@ERd | В | 7 | ပ | 0 erd 0 | 9 | о<br>ш | | | | | | | | Instruc- | Meanic | į | | | | | | | | Instruction Format | n Format | | | | | |----------|-------------------|------|----------|------|----------|---------|----------|-------|----------|--------------------|----------|----------|----------|----------|-----------| | tion | 2 | Size | 1st byte | oyte | 2nd byte | oyte | 3rd byte | 4th | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | BTST | BTST Rn, @aa:8 | В | 7 | ш | abs | ပွ | 9 | ٤ | 0 | | | | | | | | | BTST Rn,@aa:16 | В | 9 | Α | 1 | 0 | w | abs | | 6 3 | rn 0 | | | | | | | BTST Rn, @aa:32 | В | 9 | ٨ | 3 | 0 | | | abs | SC | | 6 3 | rn 0 | | | | BXOR | BXOR #xx:3,Rd | В | 7 | 2 | O IMM | rd<br>D | | | | | | | | | | | | BXOR #xx:3,@ERd | В | 7 | ပ | 0 erd | 0 | 7 5 | O IMM | 0 | | | | | | | | | BXOR #xx:3,@aa:8 | В | 7 | Ш | abs | န | 7 5 | ОІММ | 0 | | | | | | | | | BXOR #xx:3,@aa:16 | В | 9 | A | 1 | 0 | υ | abs | | 7 5 | 0 MMI 0 | | | | | | | BXOR #xx:3,@aa:32 | В | 9 | 4 | 3 | 0 | | | abs | SC | | 7 5 | 0 IMM 0 | | | | CLRMAC | CLRMAC CLRMAC | - | 0 | 1 | Α | 0 | | | | | | | | | | | CMP | CMP.B #xx:8,Rd | В | Α | rd | IMM | Σ | | | | | | | | | | | | CMP.B Rs,Rd | В | - | ပ | ร | 5 | | | | | | | | | | | | CMP.W #xx:16,Rd | Μ | 7 | 6 | 2 | Б | = | IMM | | | | | | | | | | CMP.W Rs,Rd | > | - | ۵ | ร | 5 | | | | | | | | | | | | CMP.L #xx:32,ERd | Γ | 7 | Α | 2 | 0 erd | | | IMM | M | | | | | | | | CMP.L ERs,ERd | Г | 1 | ч | 1 ers | 0 erd | | | | | | | | | | | DAA | DAA Rd | В | 0 | Ь | 0 | rd | | | | | | | | | | | DAS | DAS Rd | В | 1 | F | 0 | rd | | | | | | | | | | | DEC | DEC.B Rd | В | - | A | 0 | D. | | | | | | | | | | | | DEC.W #1,Rd | > | - | В | 2 | ā | | | | | | | | | | | | DEC.W #2,Rd | Ν | 1 | В | О | rd<br>D | | | | | | | | | | | | DEC.L #1,ERd | ٦ | - | В | | 0 erd | | | | | | | | | | | | DEC.L #2,ERd | L | 1 | В | ч. | 0 erd | | | | | | | | | | | DIVXS | DIVXS.B Rs,Rd | В | 0 | 1 | О | 0 | 5 1 | LS | rd | | | | | | | | | DIVXS.W Rs,ERd | W | 0 | 1 | D | 0 | 5 3 | rs | 0 erd | | | | | | | | DIVXU | DIVXU.B Rs,Rd | В | 2 | 1 | rs | rd<br>D | | | | | | | | | | | | DIVXU.W Rs,ERd | > | 2 | 3 | S | 0 erd | | | | | | | | | | | EEPMOV | EEPMOV EEPMOV.B | _ | 7 | В | 2 | ၁ | 5 9 | 8 | 4 | | | | | | | | | EEPMOV.W | Ι | 7 | В | Δ | 4 | 5 . 9 | 80 | ш. | | | | | | | | o i a par | | L | L | | | | | | | | Instruc | Instruction Format | mat | | | | | |-----------|---------------------|------|---|----------|----------|-------|----------|-----|----------|---|----------|--------------------|----------|----------|----------|----------|-----------| | tion | Mnemonic | Size | | 1st byte | 2nd byte | byte | 3rd byte | yte | 4th byte | | 5th byte | $\vdash$ | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | EXTS | EXTS.W Rd | ≥ | - | 7 | ۵ | 5 | | | | | | | | | | | | | | EXTS.L ERd | ٦ | - | 7 | ь | 0 erd | | | | | | | | | | | | | EXTU | EXTU.W Rd | Μ | - | 7 | 2 | Þ | | | | | | | | | | | | | | EXTU.L ERd | L | - | 7 | 7 | 0 erd | | | | | | | | | | | | | INC | INC.B Rd | В | 0 | Α | 0 | Þ | | | | | | | | | | | | | | INC.W #1,Rd | Μ | 0 | В | 2 | Þ | | | | | | | | | | | | | | INC.W #2,Rd | > | 0 | ω | Ω | 5 | | | | | | | | | | | | | | INC.L #1,ERd | L | 0 | В | 7 | 0 erd | | | | | | | | | | | | | | INC.L #2,ERd | Γ | 0 | В | ь | 0 erd | | | | | | | | | | | | | JMP | JMP @ERn | 1 | 2 | 6 | 0 ern | 0 | | | | | | | | | | | | | | JMP @aa:24 | 1 | 2 | Α | | | abs | | | | | | | | | | | | | JMP @@aa:8 | ١ | 2 | М | abs | Sc | | | | | | | | | | | | | JSR | JSR @ERn | Ι | 2 | ۵ | 0 ern | 0 | | | | | | | | | | | | | | JSR @aa:24 | Ι | 2 | ш | | | abs | ۲٥. | | | | | | | | | | | | JSR @@aa:8 | Ι | 2 | ш | abs | S | | | | | | | | | | | | | LDC | LDC #xx:8,CCR | В | 0 | 7 | MMI | Σ | | | | | | | | | | | | | | LDC #xx:8,EXR | В | 0 | - | 4 | - | 0 | 7 | IMM | | | | | | | | | | | LDC Rs,CCR | В | 0 | 3 | 0 | LS | | | | | | | | | | | | | | LDC Rs,EXR | В | 0 | 3 | 1 | LS | | | | | | | | | | | | | | LDC @ERs,CCR | W | 0 | - | 4 | 0 | 9 | 6 | 0 ers | 0 | | | | | | | | | | LDC @ERs,EXR | W | 0 | - | 4 | 1 | 9 | 6 | 0 ers | 0 | | | | | | | | | | LDC @(d:16,ERs),CCR | > | 0 | - | 4 | 0 | 9 | Ь | 0 ers | 0 | | disp | | | | | | | | LDC @(d:16,ERs),EXR | ≥ | 0 | - | 4 | - | 9 | ь | 0 ers | 0 | | disp | | | | | | | | LDC @(d:32,ERs),CCR | ≥ | 0 | - | 4 | 0 | 7 | 8 | 0 ers | 0 | <br>9 | 2 | 0 | | ਰ | dsip | | | | LDC @(d:32,ERs),EXR | Μ | 0 | 1 | 4 | 1 | 7 | 8 | 0 ers | 0 | B | 2 | 0 | | ij | disp | | | | LDC @ERs+,CCR | ≥ | 0 | - | 4 | 0 | 9 | ۵ | 0 ers | 0 | | | | | | | | | | LDC @ERs+,EXR | ≥ | 0 | - | 4 | - | 9 | ۵ | 0 ers | 0 | | | | | | | | | | LDC @aa:16,CCR | W | 0 | 1 | 4 | 0 | 9 | В | 0 | 0 | | dsip | | | | | | | | LDC @aa:16,EXR | Ν | 0 | - | 4 | 1 | 9 | В | 0 | 0 | | dsip | | | | | | | Instruc- | | | | | | | | | | | Instructic | Instruction Format | | | | | |----------|-------------------------|------|---|----------|-------|----------|----------|------|-------------|---------|------------|--------------------|----------|----------|----------|-----------| | tion | | Size | | 1st byte | 2nd | 2nd byte | 3rd byte | yte | 4th byte | oyte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | LDC | LDC @aa:32,CCR | > | 0 | - | 4 | 0 | 9 | В | 2 | 0 | | abs | SC | | | | | | LDC @aa:32,EXR | ≥ | 0 | - | 4 | - | 9 | В | 2 | 0 | | at | abs | | | | | LDM | LDM.L @SP+, (ERn-ERn+1) | _ | 0 | - | 1 | 0 | 9 | ٥ | 7 | 0:em+1 | | | | | | | | | LDM.L @SP+, (ERn-ERn+2) | _ | 0 | - | 2 | 0 | 9 | D | 7 | 0:em+2 | | | | | | | | | LDM.L @SP+, (ERn-ERn+3) | Γ | 0 | 1 | 3 | 0 | 9 | D | 7 | 0 ern+3 | | | | | | | | LDMAC | LDMAC ERS,MACH | ٦ | 0 | က | 2 | 0 ers | | | | | | | | | | | | | LDMAC ERS,MACL | _ | 0 | က | е | 0 ers | | | | | | | | | | | | MAC | MAC @ERn+, @ERm+ | - | 0 | 1 | 9 | 0 | 9 | ٥ | 0 ern 0 erm | 0 erm | | | | | | | | MOV | MOV.B #xx:8,Rd | В | Ь | Б | Ä | IMM | | | | | | | | | | | | | MOV.B Rs,Rd | В | 0 | ပ | LS | 5 | | | | | | | | | | | | | MOV.B @ERS,Rd | В | 9 | 80 | 0 ers | 5 | | | | | | | | | | | | | MOV.B @(d:16,ERs),Rd | В | 9 | ш | 0 ers | p | | disp | dέ | | | | | | | | | | MOV.B @(d:32,ERs),Rd | В | 2 | 8 | 0 ers | 0 | 9 | Α | 2 | г | | dsip | ds | | | | | | MOV.B @ERs+,Rd | В | 9 | ပ | 0 ers | 5 | | | | | | | | | | | | | MOV.B @aa:8,Rd | В | 2 | Б | al | abs | | | | | | | | | | | | | MOV.B @aa:16,Rd | В | 9 | ∢ | 0 | 5 | | aps | S | | | | | | | | | | MOV.B @aa:32,Rd | В | 9 | ٨ | 2 | ъ | | | | aps | S | | | | | | | | MOV.B Rs, @ERd | В | 9 | 8 | 1 erd | S | | | | | | | | | | | | | MOV.B Rs, @ (d:16,ERd) | В | 9 | ш | 1 erd | হ | | disp | ď | | | | | | | | | | MOV.B Rs, @ (d:32,ERd) | В | 7 | 8 | 0 erd | 0 | 9 | Α | ٧ | S | | disp | ds | | | | | | MOV.B Rs, @-ERd | В | 9 | ပ | 1 erd | ပ | | | | | | | | | | | | | MOV.B Rs,@aa:8 | В | က | ত | a | aps | | | | | | | | | | | | | MOV.B Rs,@aa :16 | В | 9 | ٧ | 8 | S | | abs | S | | | | | | | | | | MOV.B Rs, @aa:32 | В | 9 | ∢ | ∢ | હ | | | | abs | 6 | | | | | | | | MOV.W #xx:16,Rd | > | 7 | 6 | 0 | 5 | | IMM | Σ | | | | | | | | | | MOV.W Rs,Rd | > | 0 | ۵ | LS | 5 | | | | | | | | | | | | | MOV.W @ERs,Rd | > | 9 | 6 | 0 ers | Б | | | | | | | | | | | | | MOV.W @(d:16,ERs),Rd | ≥ | 9 | ш | 0 ers | 5 | | disp | ď | | | | | | | | | | MOV.W @(d:32,ERs),Rd | ≥ | 7 | 8 | 0 ers | 0 | 9 | В | 7 | 5 | | disp | ds | | | | | Instruc- | | | | | | | | | | <u>=</u> | Instruction Format | n Forn | nat | | | | | |----------|--------------------------|------|----------|---------|-----------|---------|----------|--------|--------------------------------------------------------|----------|--------------------|----------|-------|----------|----------|----------|-----------| | tion | Mineral | Size | 1st byte | yte | 2nd byte | yte | 3rd byte | /te | 4th byte | 5th | 5th byte | 6th byte | oyte | 7th byte | 8th byte | 9th byte | 10th byte | | MOV | MOV.W @ERs+,Rd | > | 9 | ۵ | 0 ers | 5 | | | | | | | | | | | | | | MOV.W @aa:16,Rd | Μ | 9 | В | 0 | Þ | | | | | | | | | | | | | | MOV.W @aa:32,Rd | M | 9 | В | 7 | Б | | | | abs | | | | | | | | | | MOV.W Rs, @ERd | 8 | 9 | 6 | 1 erd | LS | | | | | | | | | | | | | | MOV.W Rs, @(d:16,ERd) | > | 9 | ш | 1 erd | rs. | | | | | | | | | | | | | | MOV.W Rs, @(d:32,ERd) | Μ | 7 | 8 | 0 erd | 0 | 9 | В | A rs | | | | disp | | | | | | | MOV.W Rs,@-ERd | Μ | 9 | D | 1 erd | LS | | | | | | | | | | | | | | MOV.W Rs, @aa:16 | ≥ | 9 | В | 80 | S. | | | | | | | | | | | | | | MOV.W Rs,@aa:32 | > | 9 | ш | ∢ | బ | | | | abs | | | | | | | | | | MOV.L #xx:32,Rd | _ | 7 | ٨ | 0 | 0 erd | | | | IMM | | | | | | | | | | MOV.L ERS,ERd | ٦ | 0 | ч | 1 ers ( | 0 erd | | | | | | | | | | | | | | MOV.L @ERS,ERd | ٦ | 0 | 1 | 0 | 0 | 9 | 0 6 | 0 ers 0 erd | | | | | | | | | | | MOV.L @(d:16,ERs),ERd | ٦ | 0 | 1 | 0 | 0 | 9 | F 0 | 0 ers 0 erd | | disp | dς | | | | | | | | MOV.L @(d:32,ERs),ERd | _ | 0 | - | 0 | 0 | 7 | 8 | 0 ers 0 | 9 | В | 2 | 0 erd | | ö | disp | | | | MOV.L @ERs+,ERd | ٦ | 0 | 1 | 0 | 0 | 9 | 0 | 0 ers 0 erd | - | | | | | | | | | | MOV.L @aa:16 ,ERd | ٦ | 0 | 1 | 0 | 0 | 9 | В | 0 0 erd | | abs | S | | | | | | | | MOV.L @aa:32 ,ERd | ٦ | 0 | 1 | 0 | 0 | 9 | В | 2 0 erd | | | | abs | | | | | | | MOV.L ERs, @ERd | ٦ | 0 | 1 | 0 | 0 | 9 | 9 | 1 erd 0 ers | (0 | | | | | | | | | | MOV.L ERs, @(d:16,ERd) | _ | 0 | - | 0 | 0 | 9 | Т | 1 erd 0 ers | | disp | g. | | | | | | | | MOV.L ERs, @(d:32,ERd)*1 | ٦ | 0 | 1 | 0 | 0 | 7 | 8 0 | 0 erd 0 | 9 | В | ٧ | 0 ers | | ij | disp | | | | MOV.L ERs, @-ERd | _ | 0 | - | 0 | 0 | 9 | 0 | 1 erd 0 ers | (0 | | | | | | | | | | MOV.L ERs, @aa:16 | _ | 0 | - | 0 | 0 | 9 | В | 8 0 ers | (0 | aps | ဖွ | | | | | | | | MOV.L ERs, @aa:32 | ٦ | 0 | 1 | 0 | 0 | 9 | В | A 0 ers | | | | abs | | | | | | MOVFPE | MOVFPE MOVFPE @aa:16,Rd | В | Canno | t be us | sed in th | ne H8S, | ,2626 G | roup o | Cannot be used in the H8S/2626 Group or H8S/2623 Group | Group. | | | | | | | | | MOVTPE | MOVTPE MOVTPE Rs,@aa:16 | В | | | | | | | | | | | | | | | | | MULXS | MULXS.B Rs,Rd | В | 0 | - | ပ | 0 | 2 | 0 | r<br>L | | | | | | | | | | | MULXS.W Rs,ERd | ≥ | 0 | - | ပ | 0 | | 2 | rs 0 erd | | | | | | | | | | MULXU | MULXU MULXU.B Rs,Rd | ш | 2 | 0 | ย | Ð | | | | | | | | | | | | | | MULXU.W Rs,ERd | ≥ | 2 | 2 | ຍ | 0 erd | | | | | | | | | | | | | Instruc- | | | | | | | | | Instruction Format | n Format | | | | | |----------|-----------------|------|-------|---------|----------|-------|----------|-------------|--------------------|----------|----------|----------|----------|-----------| | tion | | Size | 1st k | st byte | 2nd byte | byte | 3rd byte | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | NEG | NEG.B Rd | В | - | 7 | 8 | Þ | | | | | | | | | | | NEG.W Rd | 8 | - | 7 | 6 | Б | | | | | | | | | | | NEG.L ERd | ٦ | - | 7 | В | 0 erd | | | | | | | | | | NOP | MOP | Ι | 0 | 0 | 0 | 0 | | | | | | | | | | NOT | NOT.B Rd | Ф | - | 7 | 0 | 5 | | | | | | | | | | | NOT.W Rd | Α | 1 | 7 | 1 | Þ | | | | | | | | | | | NOT.L ERd | _ | - | 7 | 3 | 0 erd | | | | | | | | | | OR | OR.B #xx:8,Rd | В | ပ | rd | IMM | Σ | | | | | | | | | | | OR.B Rs,Rd | В | 1 | 4 | rs | ы | | | | | | | | | | | OR.W #xx:16,Rd | ≥ | 7 | 6 | 4 | 5 | Ž | MM | | | | | | | | | OR.W Rs,Rd | ≥ | 9 | 4 | S | 5 | | | | | | | | | | | OR.L #xx:32,ERd | ٦ | 7 | Α | 4 | 0 erd | | IMMI | M | | | | | | | | OR.L ERS,ERd | _ | 0 | - | ш | 0 | 6 4 | 0 ers 0 erd | | | | | | | | ORC | ORC #xx:8,CCR | В | 0 | 4 | MMI | Σ | | | | | | | | | | | ORC #xx:8,EXR | В | 0 | 1 | 4 | 1 | 0 4 | MMI | | | | | | | | POP | POP.W Rn | Μ | 9 | D | 7 | ш | | | | | | | | | | | POP.L ERn | Г | 0 | 1 | 0 | 0 | 6 D | 7 0 ern | | | | | | | | PUSH | PUSH.W Rn | > | 9 | ۵ | ш | ٤ | | | | | | | | | | | PUSH.L ERn | Г | 0 | 1 | 0 | 0 | 6 D | F 0 ern | | | | | | | | ROTL | ROTL.B Rd | В | - | 2 | 8 | pı | | | | | | | | | | | ROTL.B #2, Rd | М | - | 7 | ပ | Ð | | | | | | | | | | | ROTL.W Rd | ≥ | _ | 7 | 6 | 5 | | | | | | | | | | | ROTL.W #2, Rd | ≥ | - | 2 | ۵ | Ð | | | | | | | | | | | ROTL.L ERd | _ | - | 7 | Ф | 0 erd | | | | | | | | | | | ROTL.L #2, ERd | _ | - | 2 | ь | 0 erd | | | | | | | | | | Instruc- | Memoric | | | | | | | | Instruction Format | n Format | | | | | |----------|-----------------|------|----------|------|----------|-------|----------|----------|--------------------|----------|----------|----------|----------|-----------| | tion | | Size | 1st byte | oyte | 2nd byte | byte | 3rd byte | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | ROTR | ROTR.B Rd | В | <u></u> | ო | ∞ | Þ | | | | | | | | | | | ROTR.B #2, Rd | В | 1 | 3 | ၁ | Б | | | | | | | | | | | ROTR.W Rd | Μ | - | 3 | 6 | 5 | | | | | | | | | | | ROTR.W #2, Rd | ≥ | - | က | ۵ | 5 | | | | | | | | | | | ROTR.L ERd | ٦ | - | က | В | 0 erd | | | | | | | | | | | ROTR.L #2, ERd | ٦ | 1 | 3 | F | 0 erd | | | | | | | | | | ROTXL | ROTXL.B Rd | В | - | 2 | 0 | Þ | | | | | | | | | | | ROTXL.B #2, Rd | В | - | 2 | 4 | 5 | | | | | | | | | | | ROTXL.W Rd | ≥ | - | 2 | - | Þ | | | | | | | | | | | ROTXL.W #2, Rd | 8 | - | 2 | 2 | Б | | | | | | | | | | | ROTXL.L ERd | _ | - | 2 | က | 0 erd | | | | | | | | | | | ROTXL.L #2, ERd | ٦ | - | 2 | 7 | 0 erd | | | | | | | | | | ROTXR | ROTXR.B Rd | В | τ- | 3 | 0 | 5 | | | | | | | | | | | ROTXR.B #2, Rd | В | 1 | 3 | 4 | Б | | | | | | | | | | | ROTXR.W Rd | M | 1 | 3 | 1 | Б | | | | | | | | | | | ROTXR.W #2, Rd | W | 1 | 3 | 5 | Þ | | | | | | | | | | | ROTXR.L ERd | L | - | 3 | 3 | 0 erd | | | | | | | | | | | ROTXR.L #2, ERd | L | _ | 3 | 7 | 0 erd | | | | | | | | | | RTE | RTE | 1 | 5 | 9 | 7 | 0 | | | | | | | | | | RTS | RTS | Ι | 2 | 4 | 7 | 0 | | | | | | | | | | SHAL | SHAL.B Rd | В | - | 0 | 8 | rd | | | | | | | | | | | SHAL.B #2, Rd | В | 1 | 0 | ပ | p | | | | | | | | | | | SHAL.W Rd | M | 1 | 0 | 6 | p. | | | | | | | | | | | SHAL.W #2, Rd | Μ | 1 | 0 | D | rd | | | | | | | | | | | SHAL.L ERd | ٦ | - | 0 | В | 0 erd | | | | | | | | | | | SHAL.L #2, ERd | _ | - | 0 | ш | 0 erd | | | | | | | | | | Instruc- | ois concern | | | | | | | | | | Instruction Format | n Form | at | | | | | |----------|-----------------------|------|----------|----------|-----|----------|----------|-----|----------|---|--------------------|----------|-----|----------|----------|----------|-----------| | tion | | Size | 1st | 1st byte | 2nd | 2nd byte | 3rd byte | | 4th byte | | 5th byte | 6th byte | yte | 7th byte | 8th byte | 9th byte | 10th byte | | SHAR | SHAR.B Rd | В | - | - | 80 | 5 | | | | | | | | | | | | | | SHAR.B #2, Rd | В | - | 1 | ပ | 5 | | | | | | | | | | | | | | SHAR.W Rd | 8 | - | 1 | 6 | 5 | | | | | | | | | | | | | | SHAR.W #2, Rd | 3 | - | - | ۵ | 5 | | | | | | | | | | | | | | SHAR.L ERd | ٦ | - | 1 | В | 0 erd | | | | | | | | | | | | | | SHAR.L #2, ERd | _ | <u>_</u> | - | ш | 0 erd | | | | | | | | | | | | | SHLL | SHLL.B Rd | В | 1 | 0 | 0 | p | | | | | | | | | | | | | | SHLL.B #2, Rd | В | - | 0 | 4 | 5 | | | | | | | | | | | | | | SHLL.W Rd | M | 1 | 0 | 1 | 5 | | | | | | | | | | | | | | SHLL.W #2, Rd | Ν | - | 0 | 2 | 5 | | | | | | | | | | | | | | SHLL.L ERd | ٦ | 1 | 0 | 3 | 0 erd | | | | | | | | | | | | | | SHLL.L #2, ERd | L | 1 | 0 | 7 | 0 erd | | | | | | | | | | | | | SHLR | SHLR.B Rd | В | - | 1 | 0 | Б | | | | | | | | | | | | | | SHLR.B #2, Rd | В | 1 | 1 | 4 | 5 | | | | | | | | | | | | | | SHLR.W Rd | 8 | 1 | 1 | 1 | 5 | | | | | | | | | | | | | | SHLR.W #2, Rd | 8 | - | - | 2 | 5 | | | | | | | | | | | | | | SHLR.L ERd | ٦ | 1 | 1 | 3 | 0 erd | | | | | | | | | | | | | | SHLR.L #2, ERd | Г | 1 | 1 | 7 | 0 erd | | | | | | | | | | | | | SLEEP | SLEEP | Ι | 0 | 1 | 8 | 0 | | | | | | | | | | | | | STC | STC.B CCR,Rd | В | 0 | 2 | 0 | Ð | | | | | | | | | | | | | | STC.B EXR,Rd | В | 0 | 2 | - | 5 | | | | | | | | | | | | | | STC.W CCR,@ERd | ≥ | 0 | - | 4 | 0 | 9 | 9 | 1 erd 0 | | | | | | | | | | | STC.W EXR,@ERd | > | 0 | 1 | 4 | - | 9 | 9 1 | 1 erd 0 | | | | | | | | | | | STC.W CCR,@(d:16,ERd) | γ | 0 | 1 | 4 | 0 | 9 | Р 1 | 1 erd 0 | | di | disp | | | | | | | | STC.W EXR,@(d:16,ERd) | ≥ | 0 | - | 4 | - | 9 | т | 1 erd 0 | _ | qi | disp | | | | | | | | STC.W CCR,@(d:32,ERd) | ≥ | 0 | - | 4 | 0 | 7 | 8 | 0 erd 0 | 9 | В | ⋖ | 0 | | ij | dsip | | | | STC.W EXR,@(d:32,ERd) | 8 | 0 | 1 | 4 | - | 7 | 8 0 | 0 erd 0 | 9 | В | Α | 0 | | di | disp | | | | STC.W CCR,@-ERd | > | 0 | 1 | 4 | 0 | 9 | D 1 | 1 erd 0 | | | | | | | | | | | STC.W EXR,@-ERd | 8 | 0 | 1 | 4 | - | 9 | D 1 | 1 erd 0 | | | | | | | | | | Inetrilo | | | | | | | | | | | Instructio | Instruction Format | | | | | |----------|-------------------------|------|----------|------|-------------|-------|----------|-----|-------------|-------|------------|--------------------|----------|----------|----------|-----------| | tion | Mnemonic | Size | 1st byte | oyte | 2nd byte | yte | 3rd byte | yte | 4th byte | yte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | STC | STC.W CCR,@aa:16 | ≥ | 0 | - | 4 | 0 | 9 | В | 80 | 0 | at | abs | | | | | | | STC.W EXR,@aa:16 | > | 0 | - | 4 | - | 9 | В | 80 | 0 | at | abs | | | | | | | STC.W CCR,@aa:32 | > | 0 | - | 4 | 0 | 9 | В | A | 0 | | abs | S | | | | | | STC.W EXR,@aa:32 | 8 | 0 | 1 | 4 | 1 | 9 | В | Α | 0 | | at | abs | | | | | STM | STM.L(ERn-ERn+1), @-SP | ٦ | 0 | - | 1 | 0 | 9 | ٥ | ш. | 0 ern | | | | | | | | | STM.L (ERn-ERn+2), @-SP | ٦ | 0 | 1 | 7 | 0 | 9 | D | ш. | 0 ern | | | | | | | | | STM.L (ERn-ERn+3), @-SP | _ | 0 | - | е | 0 | 9 | ۵ | ш | 0 ern | | | | | | | | STMAC | STMAC MACH,ERd | ٦ | 0 | 2 | ) 7 | 0 ers | | | | | | | | | | | | | STMAC MACL,ERd | ٦ | 0 | 2 | 3 ( | 0 ers | | | | | | | | | | | | SUB | SUB.B Rs,Rd | В | 1 | 8 | SJ | rd | | | | | | | | | | | | | SUB.W #xx:16,Rd | 8 | 7 | 6 | 3 | ъ | | IMM | Σ | | | | | | | | | | SUB.W Rs,Rd | ≥ | - | 6 | SI | 5 | | | | | | | | | | | | | SUB.L #xx:32,ERd | ٦ | 7 | Α | ) E | 0 erd | | | | IMM | > | | | | | | | | SUB.L ERS,ERd | ٦ | 1 | А | 1 ers 0 erd | ) erd | | | | | | | | | | | | SUBS | SUBS #1,ERd | ٦ | - | В | 0 | 0 erd | | | | | | | | | | | | | SUBS #2,ERd | Г | 1 | В | 8 | 0 erd | | | | | | | | | | | | | SUBS #4,ERd | ٦ | 1 | В | ) 6 | 0 erd | | | | | | | | | | | | SUBX | SUBX #xx:8,Rd | В | В | rd | MMI | 5 | | | | | | | | | | | | | SUBX Rs,Rd | В | - | ш | ខ | Þ | | | | | | | | | | | | TAS | TAS @ERd*2 | В | 0 | - | ш | 0 | | В | 0 erd | ပ | | | | | | | | TRAPA | TRAPA #x:2 | Ί | 2 | 7 | 00 IMM | 0 | | | | | | | | | | | | XOR | XOR.B #xx:8,Rd | В | O | rd | MMI | 5 | | | | | | | | | | | | | XOR.B Rs,Rd | В | 1 | 5 | LS. | ъ | | | | | | | | | | | | | XOR.W #xx:16,Rd | 8 | 7 | 6 | 2 | rd | | IMM | Σ | | | | | | | | | | XOR.W Rs,Rd | ≥ | 9 | 2 | ន | Þ | | | | | | | | | | | | | XOR.L #xx:32,ERd | ٦ | 7 | ٧ | 2 | 0 erd | | | | IMM | > | | | | | | | | XOR.L ERS,ERd | ٦ | 0 | 1 | ш.<br>Ш | 0 | 9 | 5 | 0 ers 0 erd | 0 erd | | | | | | | | Instruc- | Mnemonic | ا | | | | | Instruction Format | n Format | | | | | |----------|----------------|------|----------|----------|----------|----------|--------------------|----------|----------|----------|----------|-----------| | tion | | 2126 | 1st byte | 2nd byte | 3rd byte | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | XORC | XORC #xx:8,CCR | В | 0 5 | MMI | | | | | | | | | | | XORC #xx:8,EXR | В | 0 | 4 | 0 2 | MM | | | | | | | Notes: 1. Bit 7 of the 4th byte of the MOV.L ERs, @(d:32,ERd) instruction can be either 1 or 0. 2. Only register ER0, ER1, ER4, or ER5 should be used when using the TAS instruction. Legend: MM. mmediate data (2, 3, 8, 16, or 32 bits) Absolute address (8, 16, 24, or 32 bits) abs: Displacement (8, 16, or 32 bits) Register field (4 bits specifying an 8-bit or 16-bit register. The symbols rs, rd, and rn correspond to operand symbols Rs, Rd, and Rn.) Register field (3 bits specifying an address register or 32-bit register. The symbols ers, erd, ern, and erm correspond to operand ers, erd, ern, erm: rs, rd, rn: disp: symbols ERs, ERd, ERn, and ERm.) The register fields specify general registers as follows. | dress<br>Bit Re | Address Register<br>32-Bit Register | 16-Bit | 16-Bit Register | 8-Bit | 8-Bit Register | |-------------------|-------------------------------------|-------------------|---------------------|-------------------|---------------------| | Register<br>Field | General<br>Register | Register<br>Field | General<br>Register | Register<br>Field | General<br>Register | | | ERO | 0000 | RO | 0000 | ROH | | | ER1 | 0001 | <b>7</b> | 0001 | R1H | | | • | • | • | • | • | | | • | • | • | • | • | | | • | • | • | • | • | | | ER7 | 0111 | R7 | 0111 | R7H | | | | 1000 | E0 | 1000 | ROL | | | | 1001 | П | 1001 | R1L | | | | • | • | • | • | | | | • | • | • | • | | | | • | • | • | • | | | | 1111 | E7 | 1111 | R7L | # A.3 Operation Code Map Table A.3 shows the operation code map. **Table A.3 Operation Code Map (1)** | | ш | Table<br>A.3(2) | Table<br>A.3(2) | | | BLE | | | | | | | | | | | | |----------------------------------------------------------------------------------------------------------------------------------|--------|-----------------|-----------------|-------|---|-----|-----------------|-----------------|---------------------------------------------------------------------------------------------|-----|------|----------|------|----|-----|-----|-----| | | | | | | | | | | | | | | | | | | | | | ш | ADDX | SUBX | | | BGT | JSR | | Table A.3(3) | | | | | | | | | | | ۵ | 2 | CMP | | | BLT | | MOV | Tab | | | | | | | | | | | ပ | MOV | CN | | | BGE | BSR | | | | | | | | | | | | H is 0. | В | Table<br>A.3(2) | Table<br>A.3(2) | | | BMI | | | EEPMOV | | | | | | | | | | int bit of B<br>int bit of B | ∢ | Table<br>A.3(2) | Table<br>A.3(2) | | | BPL | JMP | Table<br>A.3(2) | Table<br>A.3(2) | | | | | | | | | | st significe<br>st significe | 6 | ۵ | В | | | BVS | | > | Table<br>A.3(2) | | | | | | | | | | when mo | 80 | ADD | SUB | ď | j | BVC | Table<br>A.3(2) | MOV | MOV | 0 | × | <u> </u> | X | ~ | ~ | 0 | > | | <ul> <li>Instruction when most significant bit of BH is 0.</li> <li>Instruction when most significant bit of BH is 1.</li> </ul> | 7 | LDC | Table<br>A.3(2) | MOV B | | BEQ | TRAPA | BST<br>BIST | BLD BILD | ADD | ADDX | CMP | SUBX | OR | XOR | AND | MOV | | | 9 | ANDC | AND | | | BNE | RTE | | BAND E | | | | | | | | | | | 2 | XORC | XOR | | | BCS | BSR | _ | BXOR BIXOR | | | | | | | | | | <b>1</b> | 4 | ORC | OR | | | BCC | RTS | ~ | BOR BIOR | | | | | | | | | | 2nd byte<br>BH BL | ъ | DC<br>LDMAC | Table<br>A.3(2) | | | BLS | DIVXU | | <u>г</u> | | | | | | | | | | | 2 | | Table<br>A.3(2) | | | 표 | MULXU | 2 | ב<br>ה | | | | | | | | | | 1st byte | - | | Table<br>A.3(2) | | | BRN | DIVXU | Ę | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>- | | | | | | | | | | epoo u | 0 | NOP | Table<br>A.3(2) | | | BRA | MULXU | i i | - DOI | | | | | | | | | | Instruction code | 4<br>4 | 0 | - | 2 | က | 4 | 2 | 9 | 7 | 8 | ი | 4 | В | ပ | ٥ | ш | ш | Note: \* Cannot be used in the H8S/2626 Group or H8S/2623 Group. **Table A.3 Operation Code Map (2)** | ш | Table<br>A.3(3) | | INC | | SHAL | SHAR | ROTL | ROTR | EXTS | | DEC | | BLE | | | | | |-------|-----------------|-----|------|-----|----------|------|-------|-------|------|-----|------|-----|-----|-----------------|-----|-----|--| | ш | TAS | | | | | | | | | | | | BGT | | | | | | ٥ | Table<br>A.3(3) | | NC | | | | | | EXTS | | DEC | | BLT | | | | | | O | Table<br>A.3(3) | ADD | | MOV | SHAL | SHAR | ROTL | ROTR | | SUB | | CMP | BGE | MOVTPE | | | | | В | | ΑΓ | | M | | | | | NEG | เ | | ็อ | BMI | | | | | | 4 | CLRMAC* | | | | | | | | | | | | BPL | MOV | | | | | თ | | | ADDS | | AL. | SHAR | ROTL | ROTR | NEG | | BS | | BVS | | | | | | 8 | SLEEP | | AD | | SHAL | SH | S S | RO | Z | | SUBS | | BVC | MOV | | | | | 7 | | | INC | | SHLL | SHLR | ROTXL | ROTXR | EXTU | | DEC | | BEQ | | | | | | 9 | MAC* | | | | | | | | | | | | BNE | | AND | AND | | | 5 | | | INC | | | | | | EXTU | | DEC | | BCS | | XOR | XOR | | | 4 | LDC | | | | SHLL | SHLR | ROTXL | ROTXR | | | | | BCC | MOVFPE | OR | OR | | | 3 | STM | | | | | | | | NOT | | | | BLS | Table<br>A.3(4) | SUB | SUB | | | 2 | | | | | | | | | | | | | H | MOV | CMP | CMP | | | _ | LDM | | | | SHLL | SHLR | ROTXL | ROTXR | NOT | | | | BRN | Table<br>A.3(4) | ADD | ADD | | | 0 | MOV | INC | ADDS | DAA | <u>R</u> | SH | RO. | RO. | × | DEC | SUBS | DAS | BRA | MOV | MOV | MOV | | | AH AL | 01 | 0A | 0B | 90F | 10 | 7 | 12 | 13 | 17 | 1A | 18 | 1 | 28 | 6A | 62 | 7A | | Cannot be used in the H8S/2626 Group or H8S/2623 Group. 2nd byte В 1st byte ¥ ΑH **Table A.3 Operation Code Map (3)** | | | | | Р (- | | | | | | | | | | | |---------------------------------------------------|---------------------------------------------------|---|----------------------|-------|-------|-------|----------|---------------|-------------|----------|----------|---------------|-------------|----------| | Instruction when most significant bit of DH is 0. | Instruction when most significant bit of DH is 1. | | Ь | | | | | | | | | | | | | ificant bit | ificant bit | | Е | | | | | | | | | | | | | most sign | most sigr | | D | | | | | | | | | | | | | tion when | tion when | | С | | | | | | | | | | | | | — Instruct | — Instruct | | В | | | | | | | | | | | | | N | | | А | | | | | | | | | | | | | Į, | | | 6 | | | | | | | | | | | | | | | | 8 | | | | | | | | | | | | | | | | 7 | | | | | BLD | BST<br>BIST | | | BLD | BST<br>BIST | | | 4th byte | DL | | 9 | | | AND | | BAND<br>BIAND | | | | BAND BIAND | | | | 4th | 품 | | 5 | | | XOR | | SXOR BIXOR | | | | 3XOR<br>BIXOR | | | | 3rd byte | 귕 | | 4 | | | OR | | BOR I | | | | BOR I | | | | | BL CH | - | 3 | | DIVXS | | BTST | BTST | | | BTST | BTST | | | | 2nd byte | ВН | | 2 | MULXS | | | | | BCLR | BCLR | | | BCLR | BCLR | | 1st byte | AL | | 1 | | DIVXS | | | | BNOT | BNOT | | | BNOT | BNOT | | 1st | AH | | 0 | MULXS | | | | | BSET | BSET | | | BSET | BSET | | Instruction code | | | CL<br>AH AL BH BL CH | 01C05 | 01D05 | 01106 | 7Cr06 *1 | 7Cr07 *1 | 7Dr06 *1 | 7Dr07 *1 | 7Eaa6 *2 | 7Eaa7 *2 | 7Faa6 *2 | 7Faa7 *2 | Notes: 1. r is the register specification field. 2. aa is the absolute address specification. **Table A.3 Operation Code Map (4)** | | | Instruction when most significant bit of FH is 0. Instruction when most significant bit of FH is 1. | D E F | | | | | |------------------|-------|-----------------------------------------------------------------------------------------------------|--------------------|------------|-----------------|-------------|--------| | | | struction wh | C | | | | | | | | | Α | | | | | | 6th byte | FH FL | | 6 | | | | | | | 묘 | | 80 | | | | | | 5th byte | H | | 7 | | ND BLD BILD | BST<br>BIST | | | byte | | | 9 | | BAND<br>R BIAND | | | | 4th byte | DH DL | | 2 | | BIOR BIXOR BA | | | | 3rd byte | 귕 | | 4 | | BOR B | | | | 3r | CH | | 8 | H | <u> </u> | | | | 2nd byte | H BL | | 2 | | u | 0 | אר אין | | | H H | | _ | | | | | | 1st byte | AL | | _ | | | TO Ma | | | | AH | | 0 | | | 1000 | פאבו | | Instruction code | | | AHALBHBLCHCLDHDLEH | 6A10aaaa6* | 6A10aaaa7* | 6A18aaaa6* | | | | | <ul> <li>Instruction when most significant bit of HH is</li> <li>Instruction when most significant bit of HH is</li> </ul> | Ь | | | | | |---------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------|------------------------------------|----------------|----------------| | | | nificant bi<br>nificant bil | Е | | | | | | m | 土 | most sigr<br>most sigr | D | | | | | | 8th byte | ±<br>± | on when<br>on when | С | | | | | | 7th byte | Э | – Instructi<br>– Instructi | В | | | | | | | НЭ | | A | | | | | | 6th byte | FL | | 6 | | | | | | | FH | | | | | | | | 5th byte | EL | | 8 | | | L | | | 5th b | ЕН | | 7 | | BLD BILI | BST<br>BIST | | | byte | ٦٥ | | 9 | | BAND<br>BIAND | | | | 3rd byte 4th byte | сн сг рн рг | | 5 | | BOR BXOR BAND BLD BIOR BIXOR BIAND | | | | byte | CL | | 4 | | DR BIOR | | | | | CH | | 3 | ŀ | | | | | yte | BL | | 3 | Ĭ | <u></u> | | | | 2nd byte | ВН | | 2 | | | 9109 | DC LY | | byte | AL | | 1 | | | TONG | | | 1st | АН | | 0 | | | FEG | - BSE | | Instruction code 1st byte | | | GL<br>AHALBHBL FHFLGH | 6A30aaaaaaa6* | 6A30aaaaaaa7* | 6A38aaaaaaaa6* | 6A38aaaaaaaa7* | Note: \* aa is the absolute address specification. #### **A.4** Number of States Required for Instruction Execution The tables in this section can be used to calculate the number of states required for instruction execution by the CPU. Table A.5 indicates the number of instruction fetch, data read/write, and other cycles occurring in each instruction. Table A.4 indicates the number of states required for each cycle. The number of states required for execution of an instruction can be calculated from these two tables as follows: Execution states = $$I \times S_1 + J \times S_1 + K \times S_K + L \times S_1 + M \times S_M + N \times S_N$$ **Examples:** Advanced mode, program code and stack located in external memory, on-chip supporting modules accessed in two states with 8-bit bus width, external devices accessed in three states with one wait state and 16-bit bus width. 1. BSET #0, @FFFFC7:8 From table A.5: $$I = L = 2$$ , $J = K = M = N = 0$ From table A.4: $$S_{r} = 4$$ , $S_{r} = 2$ Number of states required for execution = $2 \times 4 + 2 \times 2 = 12$ 2. JSR @@30 From table A.5: $$I = J = K = 2$$ . $L = M = N = 0$ From table A.4: $$S_{I} = S_{J} = S_{K} = 4$$ Number of states required for execution = $2 \times 4 + 2 \times 4 + 2 \times 4 = 24$ **Table A.4** Number of States per Cycle | | | | Access Conditions | | | | | | | | |---------------------|----------------|-------------------|-------------------|----------------|----------------------|-------------------|-------------------|-------------------|--|--| | | | | | Chip | | Externa | I Device | | | | | Cycle | | On-Chip<br>Memory | | orting<br>dule | 8-Bit Bus 16-Bit Bus | | | t Bus | | | | | | | 8-Bit<br>Bus | 16-Bit<br>Bus | 2-State<br>Access | 3-State<br>Access | 2-State<br>Access | 3-State<br>Access | | | | Instruction fetch | Sı | 1 | 4 | 2 | 4 | 6 + 2m | 2 | 3 + m | | | | Branch address read | S <sub>J</sub> | | | | | | | | | | | Stack operation | S <sub>K</sub> | | | | | | | | | | | Byte data access | S <sub>L</sub> | | 2 | | 2 | 3 + m | | | | | | Word data access | S <sub>M</sub> | | 4 | | 4 | 6 + 2m | | | | | | Internal operation | S <sub>N</sub> | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Legend: m: Number of wait states inserted into external device access **Table A.5** Number of Cycles in Instruction Execution | Instruction | Mnemonic | Instruction<br>Fetch<br>I | Branch<br>Address Read<br>J | Stack<br>Operation<br>K | Byte Data<br>Access<br>L | Word Data<br>Access<br>M | Internal<br>Operation<br>N | |-------------|-------------------|---------------------------|-----------------------------|-------------------------|--------------------------|--------------------------|----------------------------| | ADD | ADD.B #xx:8,Rd | 1 | - | | | | | | | ADD.B Rs,Rd | 1 | | | | | | | | ADD.W #xx:16,Rd | 2 | | | | | | | | ADD.W Rs,Rd | 1 | | | | | | | | ADD.L #xx:32,ERd | 3 | | | | | | | | ADD.L ERs,ERd | 1 | | | | | | | ADDS | ADDS #1/2/4,ERd | 1 | | | | | | | ADDX | ADDX #xx:8,Rd | 1 | | | | | | | | ADDX Rs,Rd | 1 | | | | | | | AND | AND.B #xx:8,Rd | 1 | | | | | | | | AND.B Rs,Rd | 1 | | | | | | | | AND.W #xx:16,Rd | 2 | | | | | | | | AND.W Rs,Rd | 1 | | | | | | | | AND.L #xx:32,ERd | 3 | | | | | | | | AND.L ERs,ERd | 2 | | | | | | | ANDC | ANDC #xx:8,CCR | 1 | | | | | _ | | | ANDC #xx:8,EXR | 2 | | | | | | | BAND | BAND #xx:3,Rd | 1 | | | | | | | | BAND #xx:3,@ERd | 2 | | | 1 | | | | | BAND #xx:3,@aa:8 | 2 | | | 1 | | | | | BAND #xx:3,@aa:16 | 3 | | | 1 | | | | | BAND #xx:3,@aa:32 | 4 | | | 1 | | | | Всс | BRA d:8 (BT d:8) | 2 | | | | | | | | BRN d:8 (BF d:8) | 2 | | | | | | | | BHI d:8 | 2 | | | | | | | | BLS d:8 | 2 | | | | | | | | BCC d:8 (BHS d:8) | 2 | | | | | | | | BCS d:8 (BLO d:8) | 2 | | | | | | | | BNE d:8 | 2 | | | | | | | | BEQ d:8 | 2 | | | | | | | | BVC d:8 | 2 | | | | | | | | BVS d:8 | 2 | | | | | | | | BPL d:8 | 2 | | | | | | | | BMI d:8 | 2 | | | | | | | | BGE d:8 | 2 | | | | | | | | BLT d:8 | 2 | | | | | | | | BGT d:8 | 2 | | | | | | | | BLE d:8 | 2 | | | | | | | Instruction | Mnemonic | Instruction<br>Fetch<br>I | Branch<br>Address Read<br>J | Stack<br>Operation<br>K | Byte Data<br>Access<br>L | Word Data<br>Access<br>M | Internal<br>Operation<br>N | |-------------|---------------------|---------------------------|-----------------------------|-------------------------|--------------------------|--------------------------|----------------------------| | Bcc | BRA d:16 (BT d:16) | 2 | <u> </u> | - N | | IVI | 1 | | БСС | BRN d:16 (BF d:16) | 2 | | | | | 1 | | | BHI d:16 | 2 | | | | | 1 | | | BLS d:16 | 2 | | | | | 1 | | | BCC d:16 (BHS d:16) | 2 | | | | | 1 | | | BCS d:16 (BLO d:16) | 2 | | | | | 1 | | | BNE d:16 | 2 | | | | | 1 | | | BEQ d:16 | 2 | | | | | 1 | | | BVC d:16 | 2 | | | | | 1 | | | BVS d:16 | 2 | | | | | 1 | | | BPL d:16 | 2 | | | | | 1 | | | BMI d:16 | 2 | | | | | 1 | | | BGE d:16 | 2 | | | | | 1 | | | BLT d:16 | 2 | | | | | 1 | | | BGT d:16 | 2 | | | | | 1 | | | BLE d:16 | 2 | | | | | 1 | | BCLR | BCLR #xx:3,Rd | 1 | | | | | | | | BCLR #xx:3,@ERd | 2 | | | 2 | | | | | BCLR #xx:3,@aa:8 | 2 | | | 2 | | | | | BCLR #xx:3,@aa:16 | 3 | | | 2 | | | | | BCLR #xx:3,@aa:32 | 4 | | | 2 | | | | | BCLR Rn,Rd | 1 | | | | | | | | BCLR Rn,@ERd | 2 | | | 2 | | | | | BCLR Rn,@aa:8 | 2 | | | 2 | | | | | BCLR Rn,@aa:16 | 3 | | | 2 | | | | | BCLR Rn,@aa:32 | 4 | | | 2 | | | | BIAND | BIAND #xx:3,Rd | 1 | | | | | | | | BIAND #xx:3,@ERd | 2 | | | 1 | | | | | BIAND #xx:3,@aa:8 | 2 | | | 1 | | | | | BIAND #xx:3,@aa:16 | 3 | | | 1 | | | | | BIAND #xx:3,@aa:32 | 4 | | | 1 | | | | BILD | BILD #xx:3,Rd | 1 | | | | | | | | BILD #xx:3,@ERd | 2 | | | 1 | | | | | BILD #xx:3,@aa:8 | 2 | | | 1 | | | | | BILD #xx:3,@aa:16 | 3 | | | 1 | | | | | BILD #xx:3,@aa:32 | 4 | | | 1 | | | | Instruction | Mnemonic | Instruction<br>Fetch<br>I | Branch<br>Address Read<br>J | Stack<br>Operation<br>K | Byte Data<br>Access<br>L | Word Data<br>Access<br>M | Internal<br>Operation<br>N | |-------------|--------------------|---------------------------|-----------------------------|-------------------------|--------------------------|--------------------------|----------------------------| | BIOR | BIOR #xx:8,Rd | 1 | | | | | | | | BIOR #xx:8,@ERd | 2 | | | 1 | | | | | BIOR #xx:8,@aa:8 | 2 | | | 1 | | | | | BIOR #xx:8,@aa:16 | 3 | | | 1 | | | | | BIOR #xx:8,@aa:32 | 4 | | | 1 | | | | BIST | BIST #xx:3,Rd | 1 | | | | | | | | BIST #xx:3,@ERd | 2 | | | 2 | | | | | BIST #xx:3,@aa:8 | 2 | | | 2 | | | | | BIST #xx:3,@aa:16 | 3 | | | 2 | | | | | BIST #xx:3,@aa:32 | 4 | | | 2 | | | | BIXOR | BIXOR #xx:3,Rd | 1 | | | | | | | | BIXOR #xx:3,@ERd | 2 | | | 1 | | | | | BIXOR #xx:3,@aa:8 | 2 | | | 1 | | | | | BIXOR #xx:3,@aa:16 | 3 | | | 1 | | | | | BIXOR #xx:3,@aa:32 | 4 | | | 1 | | | | BLD | BLD #xx:3,Rd | 1 | | | | | | | | BLD #xx:3,@ERd | 2 | | | 1 | | | | | BLD #xx:3,@aa:8 | 2 | | | 1 | | | | | BLD #xx:3,@aa:16 | 3 | | | 1 | | | | | BLD #xx:3,@aa:32 | 4 | | | 1 | | | | BNOT | BNOT #xx:3,Rd | 1 | | | | | | | | BNOT #xx:3,@ERd | 2 | | | 2 | | | | | BNOT #xx:3,@aa:8 | 2 | | | 2 | | | | | BNOT #xx:3,@aa:16 | 3 | | | 2 | | | | | BNOT #xx:3,@aa:32 | 4 | | | 2 | | | | | BNOT Rn,Rd | 1 | | | | | | | | BNOT Rn,@ERd | 2 | | | 2 | | | | | BNOT Rn,@aa:8 | 2 | | | 2 | | | | | BNOT Rn,@aa:16 | 3 | | | 2 | | | | | BNOT Rn,@aa:32 | 4 | | | 2 | | | | BOR | BOR #xx:3,Rd | 1 | | | | | | | | BOR #xx:3,@ERd | 2 | | | 1 | | | | | BOR #xx:3,@aa:8 | 2 | | | 1 | | | | | BOR #xx:3,@aa:16 | 3 | | | 1 | | | | | BOR #xx:3,@aa:32 | 4 | | | 1 | | | | Instruction | Mnemonic | Instruction<br>Fetch<br>I | Branch<br>Address Read<br>J | Stack<br>Operation<br>K | Byte Data<br>Access<br>L | Word Data<br>Access<br>M | Internal<br>Operation<br>N | |-------------|-------------------|---------------------------|-----------------------------|-------------------------|--------------------------|--------------------------|----------------------------| | BSET | | 1 | J | N . | | IVI | | | DOEI | BSET #xx:3,Rd | 2 | | | 0 | | | | | BSET #xx:3,@ERd | | | | 2 | | | | | BSET #xx:3,@aa:8 | 2 | | | 2 | | | | | BSET #xx:3,@aa:16 | 3 | | | 2 | | | | | BSET #xx:3,@aa:32 | 4 | | | 2 | | | | | BSET Rn,Rd | 1 | | | | | | | | BSET Rn,@ERd | 2 | | | 2 | | | | | BSET Rn,@aa:8 | 2 | | | 2 | | | | | BSET Rn,@aa:16 | 3 | | | 2 | | | | | BSET Rn,@aa:32 | 4 | | | 2 | | | | BSR | BSR d:8 | 2 | | 2 | | | | | | BSR d:16 | 2 | | 2 | | | 1 | | BST | BST #xx:3,Rd | 1 | | | | | | | | BST #xx:3,@ERd | 2 | | | 2 | | | | | BST #xx:3,@aa:8 | 2 | | | 2 | | | | | BST #xx:3,@aa:16 | 3 | | | 2 | | | | | BST #xx:3,@aa:32 | 4 | | | 2 | | | | BTST | BTST #xx:3,Rd | 1 | | | | | | | | BTST #xx:3,@ERd | 2 | | | 1 | | | | | BTST #xx:3,@aa:8 | 2 | | | 1 | | | | | BTST #xx:3,@aa:16 | 3 | | | 1 | | | | | BTST #xx:3,@aa:32 | 4 | | | 1 | | | | | BTST Rn,Rd | 1 | | | | | | | | BTST Rn,@ERd | 2 | | | 1 | | | | | BTST Rn,@aa:8 | 2 | | | 1 | | | | | BTST Rn,@aa:16 | 3 | | | 1 | | | | | BTST Rn,@aa:32 | 4 | | | 1 | | | | BXOR | BXOR #xx:3,Rd | 1 | | | | | | | | BXOR #xx:3,@ERd | 2 | | | 1 | | | | | BXOR #xx:3,@aa:8 | 2 | | | 1 | | | | | BXOR #xx:3,@aa:16 | 3 | | | 1 | | | | | BXOR #xx:3,@aa:32 | 4 | | | 1 | | | | CLRMAC | CLRMAC | 1 | | | | | 1*3 | | CMP | CMP.B #xx:8,Rd | 1 | | | | | | | | CMP.B Rs,Rd | 1 | | | | | | | | CMP.W #xx:16,Rd | 2 | | | | | | | | CMP.W Rs,Rd | 1 | | | | | | | | CMP.L #xx:32,ERd | 3 | | | | | | | | CMP.L ERs,ERd | 1 | | | | | | | DAA | DAA Rd | 1 | | | | | | | Instruction | Mnemonic | Instruction<br>Fetch | Branch<br>Address Read<br>J | Stack<br>Operation<br>K | Byte Data<br>Access<br>L | Word Data<br>Access<br>M | Internal<br>Operation<br>N | |-------------|---------------------|----------------------|-----------------------------|-------------------------|--------------------------|--------------------------|----------------------------| | | | | J | N. | <u> </u> | IVI | IN | | DAS | DAS Rd | 1 | | | | | | | DEC | DEC.B Rd | 1 | | | | | | | | DEC.W #1/2,Rd | 1 | | | | | | | DII () (0 | DEC.L #1/2,ERd | 1 | | | | | 44 | | DIVXS | DIVXS.B Rs,Rd | 2 | | | | | 11 | | DIV (V/L) | DIVXS.W Rs,ERd | 2 | | | | | 19 | | DIVXU | DIVXU.B Rs,Rd | 1 | | | | | 11 | | | DIVXU.W Rs,ERd | 1 | | | 0 0*2 | | 19 | | EEPMOV | EEPMOV.B | 2 | | | 2n + 2*2 | | | | | EEPMOV.W | 2 | | | 2n + 2*2 | | | | EXTS | EXTS.W Rd | 1 | | | | | | | | EXTS.L ERd | 1 | | | | | | | EXTU | EXTU.W Rd | 1 | | | | | | | | EXTU.L ERd | 1 | | | | | | | INC | INC.B Rd | 1 | | | | | | | | INC.W #1/2,Rd | 1 | | | | | | | | INC.L #1/2,ERd | 1 | | | | | | | JMP | JMP @ERn | 2 | | | | | | | | JMP @aa:24 | 2 | | | | | 1 | | | JMP @@aa:8 | 2 | 2 | | | | 1 | | JSR | JSR @ERn | 2 | | 2 | | | | | | JSR @aa:24 | 2 | | 2 | | | 1 | | | JSR @@aa:8 | 2 | 2 | 2 | | | | | LDC | LDC #xx:8,CCR | 1 | | | | | | | | LDC #xx:8,EXR | 2 | | | | | | | | LDC Rs,CCR | 1 | | | | | | | | LDC Rs,EXR | 1 | | | | | | | | LDC @ERs,CCR | 2 | | | | 1 | | | | LDC @ERs,EXR | 2 | | | | 1 | | | | LDC @(d:16,ERs),CCR | 3 | | | | 1 | | | | LDC @(d:16,ERs),EXR | 3 | | | | 1 | | | | LDC @(d:32,ERs),CCR | 5 | | | | 1 | | | | LDC @(d:32,ERs),EXR | 5 | | | | 1 | | | | LDC @ERs+,CCR | 2 | | | | 1 | 1 | | | LDC @ERs+,EXR | 2 | | | | 1 | 1 | | | LDC @aa:16,CCR | 3 | | | | 1 | | | | LDC @aa:16,EXR | 3 | | | | 1 | | | | LDC @aa:32,CCR | 4 | | | | 1 | | | | LDC @aa:32,EXR | 4 | | | | 1 | | | Instruction | Mnemonic | Instruction<br>Fetch<br>I | Branch<br>Address Read<br>J | Stack<br>Operation<br>K | Byte Data<br>Access<br>L | Word Data<br>Access<br>M | Internal<br>Operation<br>N | |-------------|-------------------------|---------------------------|-----------------------------|-------------------------|--------------------------|--------------------------|----------------------------| | LDM | LDM.L @SP+, (ERn-ERn+1) | 2 | | 4 | | | 1 | | | LDM.L @SP+, (ERn-ERn+2) | 2 | | 6 | | | 1 | | | LDM.L @SP+, (ERn-ERn+3) | 2 | | 8 | | | 1 | | LDMAC | LDMAC ERs,MACH | 1 | | | | | 1*3 | | | LDMAC ERs,MACL | 1 | | | | | 1*3 | | MAC | MAC @ERn+,@ERm+ | 2 | | | | 2 | | | MOV | MOV.B #xx:8,Rd | 1 | | | | | | | | MOV.B Rs,Rd | 1 | | | | | | | | MOV.B @ERs,Rd | 1 | | | 1 | | | | | MOV.B @(d:16,ERs),Rd | 2 | | | 1 | | | | | MOV.B @(d:32,ERs),Rd | 4 | | | 1 | | | | | MOV.B @ERs+,Rd | 1 | | | 1 | | 1 | | | MOV.B @aa:8,Rd | 1 | | | 1 | | | | | MOV.B @aa:16,Rd | 2 | | | 1 | | | | | MOV.B @aa:32,Rd | 3 | | | 1 | | | | | MOV.B Rs,@ERd | 1 | | | 1 | | | | | MOV.B Rs,@(d:16,ERd) | 2 | | | 1 | | | | | MOV.B Rs,@(d:32,ERd) | 4 | | | 1 | | | | | MOV.B Rs,@-ERd | 1 | | | 1 | | 1 | | | MOV.B Rs,@aa:8 | 1 | | | 1 | | | | | MOV.B Rs,@aa:16 | 2 | | | 1 | | | | | MOV.B Rs,@aa:32 | 3 | | | 1 | | | | | MOV.W #xx:16,Rd | 2 | | | | | | | | MOV.W Rs,Rd | 1 | | | | | | | | MOV.W @ERs,Rd | 1 | | | | 1 | | | | MOV.W @(d:16,ERs),Rd | 2 | | | | 1 | | | | MOV.W @(d:32,ERs),Rd | 4 | | | | 1 | | | | MOV.W @ERs+,Rd | 1 | | | | 1 | 1 | | | MOV.W @aa:16,Rd | 2 | | | | 1 | | | | MOV.W @aa:32,Rd | 3 | | | | 1 | | | | MOV.W Rs,@ERd | 1 | | | | 1 | | | | MOV.W Rs,@(d:16,ERd) | 2 | | | | 1 | | | | MOV.W Rs,@(d:32,ERd) | 4 | | | | 1 | | | | MOV.W Rs,@-ERd | 1 | | | | 1 | 1 | | | MOV.W Rs,@aa:16 | 2 | | | | 1 | | | | MOV.W Rs,@aa:32 | 3 | | | | 1 | | | | MOV.L #xx:32,ERd | 3 | | | | | | | | MOV.L ERs,ERd | 1 | | | | | | | | MOV.L @ERs,ERd | 2 | | | | 2 | | | Instruction | Mnemonic | Instruction<br>Fetch<br>I | Branch<br>Address Read<br>J | Stack<br>Operation<br>K | Byte Data<br>Access<br>L | Word Data<br>Access<br>M | Internal<br>Operation<br>N | |-------------|-----------------------|---------------------------|-----------------------------|-------------------------|--------------------------|--------------------------|----------------------------| | MOV | MOV.L @(d:16,ERs),ERd | 3 | | | | 2 | | | | MOV.L @(d:32,ERs),ERd | 5 | | | | 2 | | | | MOV.L @ERs+,ERd | 2 | | | | 2 | 1 | | | MOV.L @aa:16,ERd | 3 | | | | 2 | | | | MOV.L @aa:32,ERd | 4 | | | | 2 | | | | MOV.L ERs,@ERd | 2 | | | | 2 | | | | MOV.L ERs,@(d:16,ERd) | 3 | | | | 2 | | | | MOV.L ERs,@(d:32,ERd) | 5 | | | | 2 | | | | MOV.L ERs,@-ERd | 2 | | | | 2 | 1 | | | MOV.L ERs,@aa:16 | 3 | | | | 2 | | | | MOV.L ERs,@aa:32 | 4 | | | | 2 | | | MOVFPE | MOVFPE @:aa:16,Rd | Can not be u | used in the H8S/2 | 2626 Group o | r H8S/2623 G | Group. | | | MOVTPE | MOVTPE Rs,@:aa:16 | _ | | | | | | | MULXS | MULXS.B Rs,Rd | 2 | | | | | 2*3 | | | MULXS.W Rs,ERd | 2 | | | | | 3*3 | | MULXU | MULXU.B Rs,Rd | 1 | | | | | 2*3 | | | MULXU.W Rs,ERd | 1 | | | | | 3*3 | | NEG | NEG.B Rd | 1 | | | | | | | | NEG.W Rd | 1 | | | | | | | | NEG.L ERd | 1 | | | | | | | NOP | NOP | 1 | | | | | | | NOT | NOT.B Rd | 1 | | | | | | | | NOT.W Rd | 1 | | | | | | | | NOT.L ERd | 1 | | | | | | | OR | OR.B #xx:8,Rd | 1 | | | | | | | | OR.B Rs,Rd | 1 | | | | | | | | OR.W #xx:16,Rd | 2 | | | | | | | | OR.W Rs,Rd | 1 | | | | | | | | OR.L #xx:32,ERd | 3 | | | | | | | | OR.L ERs,ERd | 2 | | | | | | | ORC | ORC #xx:8,CCR | 1 | | | | | | | | ORC #xx:8,EXR | 2 | | | | | | | POP | POP.W Rn | 1 | | | | 1 | 1 | | | POP.L ERn | 2 | | | | 2 | 1 | | PUSH | PUSH.W Rn | 1 | | | | 1 | 1 | | | PUSH.L ERn | 2 | | | | 2 | 1 | | Instruction | Mnemonic | Instruction<br>Fetch<br>I | Branch<br>Address Read<br>J | Stack<br>Operation<br>K | Byte Data<br>Access<br>L | Word Data<br>Access<br>M | Internal<br>Operation<br>N | |-------------|----------------|---------------------------|-----------------------------|-------------------------|--------------------------|--------------------------|----------------------------| | ROTL | ROTL.B Rd | 1 | | | | | | | | ROTL.B #2,Rd | 1 | | | | | | | | ROTL.W Rd | 1 | | | | | | | | ROTL.W #2,Rd | 1 | | | | | | | | ROTL.L ERd | 1 | | | | | | | | ROTL.L #2,ERd | 1 | | | | | | | ROTR | ROTR.B Rd | 1 | | | | | | | | ROTR.B #2,Rd | 1 | | | | | | | | ROTR.W Rd | 1 | | | | | | | | ROTR.W #2,Rd | 1 | | | | | | | | ROTR.L ERd | 1 | | | | | | | | ROTR.L #2,ERd | 1 | | | | | | | ROTXL | ROTXL.B Rd | 1 | | | | | | | | ROTXL.B #2,Rd | 1 | | | | | | | | ROTXL.W Rd | 1 | | | | | | | | ROTXL.W #2,Rd | 1 | | | | | | | | ROTXL.L ERd | 1 | | | | | | | | ROTXL.L #2,ERd | 1 | | | | | | | ROTXR | ROTXR.B Rd | 1 | | | | | | | | ROTXR.B #2,Rd | 1 | | | | | | | | ROTXR.W Rd | 1 | | | | | | | | ROTXR.W #2,Rd | 1 | | | | | | | | ROTXR.L ERd | 1 | | | | | | | | ROTXR.L #2,ERd | 1 | | | | | | | RTE | RTE | 2 | | 2/3*1 | | | 1 | | RTS | RTS | 2 | | 2 | | | 1 | | SHAL | SHAL.B Rd | 1 | | | | | | | | SHAL.B #2,Rd | 1 | | | | | | | | SHAL.W Rd | 1 | | | | | | | | SHAL.W #2,Rd | 1 | | | | | | | | SHAL.L ERd | 1 | | | | | | | | SHAL.L #2,ERd | 1 | | | | | | | SHAR | SHAR.B Rd | 1 | | | | | | | | SHAR.B #2,Rd | 1 | | | | | | | | SHAR.W Rd | 1 | | | | | | | | SHAR.W #2,Rd | 1 | | | | | | | | SHAR.L ERd | 1 | | | | | | | | SHAR.L #2,ERd | 1 | | | | | | | | • | Instruction<br>Fetch | Address Read | | Byte Data<br>Access | Word Data<br>Access | Operation | |-------------|------------------------|----------------------|--------------|---|---------------------|---------------------|-----------| | Instruction | Mnemonic | <u> </u> | J | K | L | М | N | | SHLL | SHLL.B Rd | 1 | | | | | | | | SHLL.B #2,Rd | 1 | | | | | | | | SHLL.W Rd | 1 | | | | | | | | SHLL.W #2,Rd | 1 | | | | | | | | SHLL.L ERd | 1 | | | | | | | | SHLL.L #2,ERd | 1 | | | | | | | SHLR | SHLR.B Rd | 1 | | | | | | | | SHLR.B #2,Rd | 1 | | | | | | | | SHLR.W Rd | 1 | | | | | | | | SHLR.W #2,Rd | 1 | | | | | | | | SHLR.L ERd | 1 | | | | | | | | SHLR.L #2,ERd | 1 | | | | | | | SLEEP | SLEEP | 1 | | | | | 1 | | STC | STC.B CCR,Rd | 1 | | | | | | | | STC.B EXR,Rd | 1 | | | | | | | | STC.W CCR,@ERd | 2 | | | | 1 | | | | STC.W EXR,@ERd | 2 | | | | 1 | | | | STC.W CCR,@(d:16,ERd) | 3 | | | | 1 | | | | STC.W EXR,@(d:16,ERd) | 3 | | | | 1 | | | | STC.W CCR,@(d:32,ERd) | 5 | | | | 1 | | | | STC.W EXR,@(d:32,ERd) | 5 | | | | 1 | | | | STC.W CCR,@-ERd | 2 | | | | 1 | 1 | | | STC.W EXR,@-ERd | 2 | | | | 1 | 1 | | | STC.W CCR,@aa:16 | 3 | | | | 1 | | | | STC.W EXR,@aa:16 | 3 | | | | 1 | | | | STC.W CCR,@aa:32 | 4 | | | | 1 | | | | STC.W EXR,@aa:32 | 4 | | | | 1 | | | STM | STM.L (ERn-ERn+1),@-SP | 2 | | 4 | | | 1 | | | STM.L (ERn-ERn+2),@-SP | 2 | | 6 | | | 1 | | | STM.L (ERn-ERn+3),@-SP | 2 | | 8 | | | 1 | | STMAC*3 | STMAC MACH,ERd | 1 | | | | | *3 | | | STMAC MACL,ERd | 1 | | | | | *3 | | SUB | SUB.B Rs,Rd | 1 | | | | | | | | SUB.W #xx:16,Rd | 2 | | | | | | | | SUB.W Rs,Rd | 1 | | | | | | | | SUB.L #xx:32,ERd | 3 | | | | | | | | SUB.L ERs,ERd | 1 | | | | | | | SUBS | SUBS #1/2/4,ERd | 1 | | | | | | | SUBX | SUBX #xx:8,Rd | 1 | | | | | | | | SUBX Rs,Rd | 1 | | | | | | Rev. 5.00 Jan 10, 2006 page 816 of 1042 REJ09B0275-0500 | Instruction | Mnemonic | Instruction<br>Fetch<br>I | Branch<br>Address Read<br>J | Stack<br>Operation<br>K | Byte Data<br>Access<br>L | Word Data<br>Access<br>M | Internal<br>Operation<br>N | |-------------|------------------|---------------------------|-----------------------------|-------------------------|--------------------------|--------------------------|----------------------------| | TAS | TAS @ERd *4 | 2 | | | 2 | | | | TRAPA | TRAPA #x:2 | 2 | 2 | 2/3*1 | | | 2 | | XOR | XOR.B #xx:8,Rd | 1 | | | | | | | | XOR.B Rs,Rd | 1 | | | | | | | | XOR.W #xx:16,Rd | 2 | | | | | | | | XOR.W Rs,Rd | 1 | | | | | | | | XOR.L #xx:32,ERd | 3 | | | | | | | | XOR.L ERs,ERd | 2 | | | | | | | XORC | XORC #xx:8,CCR | 1 | | | | | | | | XORC #xx:8,EXR | 2 | | | | | | Notes: 1. 2 when EXR is invalid, 3 when EXR is valid. - 2. 5 for concatenated execution, 4 otherwise. - 3. An internal operation may require between 0 and 3 additional states, depending on the preceding instruction. - 4. Only register ER0, ER1, ER4, or ER5 should be used when using the TAS instruction. ### A.5 Bus States during Instruction Execution Table A.6 indicates the types of cycles that occur during instruction execution by the CPU. See table A.4 for the number of states per cycle. #### How to Read the Table: | Legend: | | |---------|-------------------------------------------------------------------| | R:B | Byte-size read | | R:W | Word-size read | | W:B | Byte-size write | | W:W | Word-size write | | :M | Transfer of the bus is not performed immediately after this cycle | | 2nd | Address of 2nd word (3rd and 4th bytes) | | 3rd | Address of 3rd word (5th and 6th bytes) | | 4th | Address of 4th word (7th and 8th bytes) | | 5th | Address of 5th word (9th and 10th bytes) | | NEXT | Address of next instruction | | EA | Effective address | | VEC | Vector address | Figure A.1 shows timing waveforms for the address bus and the $\overline{RD}$ , $\overline{HWR}$ , and $\overline{LWR}$ signals during execution of the above instruction with an 8-bit bus, using three-state access with no wait states. Figure A.1 Address Bus, RD, HWR, and LWR Timing (8-Bit Bus, Three-State Access, No Wait States) **Table A.6** Instruction Execution Cycles | Instruction | 7 | 2 | 8 | 4 | 2 | 9 | 7 | 8 | 6 | |--------------------|----------|----------|------------|--------|------------|---|---|---|---| | ADD.B #xx:8,Rd | R:W NEXT | | | | | | | | | | ADD.B Rs,Rd | R:W NEXT | | | | | | | | | | ADD.W #xx:16,Rd | R:W 2nd | R:W NEXT | | | | | | | | | ADD.W Rs,Rd | R:W NEXT | | | | | | | | | | ADD.L #xx:32,ERd | R:W 2nd | R:W 3rd | R:W NEXT | | | | | | | | ADD.L ERs,ERd | R:W NEXT | | | | | | | | | | ADDS #1/2/4,ERd | R:W NEXT | | | | | | | | | | ADDX #xx:8,Rd | R:W NEXT | | | | | | | | | | ADDX Rs,Rd | R:W NEXT | | | | | | | | | | AND.B #xx:8,Rd | R:W NEXT | | | | | | | | | | AND.B Rs,Rd | R:W NEXT | | | | | | | | | | AND.W #xx:16,Rd | R:W 2nd | R:W NEXT | | | | | | | | | AND.W Rs,Rd | R:W NEXT | | | | | | | | | | AND.L #xx:32,ERd | R:W 2nd | R:W 3rd | R:W NEXT | | | | | | | | AND.L ERS,ERd | R:W 2nd | R:W NEXT | | | | | | | | | ANDC #xx:8,CCR | R:W NEXT | | | | | | | | | | ANDC #xx:8,EXR | R:W 2nd | R:W NEXT | | | | | | | | | BAND #xx:3,Rd | R:W NEXT | | | | | | | | | | BAND #xx:3, @ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BAND #xx:3, @aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BAND #xx:3, @aa:16 | R:W 2nd | R:W 3rd | R:B EA | NEXT | | | | | | | BAND #xx:3, @aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | BRA d:8 (BT d:8) | R:W NEXT | R:W EA | | | | | | | | | BRN d:8 (BF d:8) | R:W NEXT | R:W EA | | | | | | | | | BHI d:8 | R:W NEXT | R:W EA | | | | | | | | | BLS d:8 | R:W NEXT | R:W EA | | | | | | | | | BCC d:8 (BHS d:8) | R:W NEXT | R:W EA | | | | | | | | | BCS d:8 (BLO d:8) | R:W NEXT | R:W EA | | | | | | | | | BNE d:8 | R:W NEXT | R:W EA | | | | | | | | | BEQ d:8 | R:W NEXT | R:W EA | | | | | | | | | BVC d:8 | R:W NEXT | R:W EA | | | | | | | | | BVS d:8 | R:W NEXT | R:W EA | | | | | | | | | BPL d:8 | R:W NEXT | R:W EA | | | | | | | | | BMI d:8 | R:W NEXT | R:W EA | | | | | | | | | BGE d:8 | R:W NEXT | R:W EA | | | | | | | | | BLT d:8 | R:W NEXT | R:W EA | | | | | | | | | BGT d:8 | R:W NEXT | R:W EA | | | | | | | | | Instruction | _ | 2 | 8 | 4 | 5 | 9 | 7 | 80 | 6 | |---------------------------------------|----------|------------------------------------|------------------|--------|--------|---|---|----|---| | BLE d:8 | R:W NEXT | R:W EA | | | | | | | | | BRA d:16 (BT d:16) | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BRN d:16 (BF d:16) | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BHI d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BLS d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BCC d:16 (BHS d:16) | R:W 2nd | Internal operation,<br>1 state | R:W EA | | | | | | | | BCS d:16 (BLO d:16) | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BNE d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BEQ d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BVC d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BVS d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BPL d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BMI d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BGE d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BLT d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BGT d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BLE d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BCLR #xx:3,Rd | R:W NEXT | | | | | | | | | | BCLR #xx:3,@ERd | R:W 2nd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | | BCLR #xx:3,@aa:8<br>BCLR #xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B:M EA R:W:M I | ZEXT | W:B EA | | | | | | Instruction | _ | 2 | 3 | 4 | 5 | 9 | 7 | 8 | 6 | |--------------------|----------|----------|---------------------|------------|------------|--------|---|---|---| | BCLR #xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M EA | R:W:M NEXT | W:B EA | | | | | BCLR Rn,Rd | R:W NEXT | | | | | | | | | | BCLR Rn, @ ERd | R:W 2nd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | | BCLR Rn,@aa:8 | R:W 2nd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | | BCLR Rn,@aa:16 | R:W 2nd | R:W 3rd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | BCLR Rn,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M EA | R:W:M NEXT | W:B EA | | | | | BIAND #xx:3,Rd | R:W NEXT | | | | | | | | | | BIAND #xx:3,@ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BIAND #xx:3,@aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BIAND #xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BIAND #xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | BILD #xx:3,Rd | R:W NEXT | | | | | | | | | | BILD #xx:3,@ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BILD #xx:3,@aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BILD #xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BILD #xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | BIOR #xx:3,Rd | R:W NEXT | | | | | | | | | | BIOR #xx:3,@ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BIOR #xx:3,@aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BIOR #xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BIOR #xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | BIST #xx:3,Rd | R:W NEXT | | | | | | | | | | BIST #xx:3,@ERd | R:W 2nd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | | BIST #xx:3,@aa:8 | R:W 2nd | R:B:M EA | R:W:M NEXT W:B EA | W:B EA | | | | | | | BIST #xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | BIST #xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M EA | R:W:M NEXT | W:B EA | | | | | BIXOR #xx:3,Rd | R:W NEXT | | | | | | | | | | BIXOR #xx:3,@ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BIXOR #xx:3,@aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BIXOR #xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BIXOR #xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | BLD #xx:3,Rd | R:W NEXT | | | | | | | | | | BLD #xx:3, @ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BLD #xx:3, @aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BLD #xx:3, @aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BLD #xx:3, @aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | BNOT #xx:3,Rd | R:W NEXT | | | | | | | | | | Instruction | - | 2 | 8 | 4 | 5 | 9 | 7 | 8 | 6 | |--------------------|----------|---------------------|-------------------------------|---------------------|---------------|--------|---|---|---| | BNOT #xx:3,@ERd | R:W 2nd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | | BNOT #xx:3,@aa:8 | R:W 2nd | R:B:M EA | R:W:M NEXT W:B EA | W:B EA | | | | | | | BNOT #xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B:M EA | R:W:M NEXT W:B EA | W:B EA | | | | | | BNOT #xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M EA | R:W:M NEXT | W:B EA | | | | | BNOT Rn,Rd | R:W NEXT | | | | | | | | | | BNOT Rn, @ERd | R:W 2nd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | | BNOT Rn,@aa:8 | R:W 2nd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | | BNOT Rn,@aa:16 | R:W 2nd | R:W 3rd | R:B:M EA | R:W:M NEXT W:B EA | W:B EA | | | | | | BNOT Rn,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M EA | VEXT | W:B EA | | | | | BOR #xx:3,Rd | R:W NEXT | | | | | | | | | | BOR #xx:3,@ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BOR #xx:3,@aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BOR #xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BOR #xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | BSET #xx:3,Rd | R:W NEXT | | | | | | | | | | BSET #xx:3, @ERd | R:W 2nd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | | BSET #xx:3, @aa:8 | R:W 2nd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | | BSET #xx:3, @aa:16 | R:W 2nd | R:W 3rd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | BSET #xx:3, @aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M EA | R:W:M NEXT | W:B EA | | | | | BSET Rn,Rd | R:W NEXT | | | | | | | | | | BSET Rn,@ERd | R:W 2nd | R:B:M EA | R:W:M NEXT W:B EA | W:B EA | | | | | | | BSET Rn,@aa:8 | R:W 2nd | R:B:M EA | R:W:M NEXT W:B EA | W:B EA | | | | | | | BSET Rn,@aa:16 | R:W 2nd | R:W 3rd | R:B:M EA | R:W:M NEXT W:B EA | W:B EA | | | | | | BSET Rn,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M EA | R:W:M NEXT | W:B EA | | | | | BSR d:8 | R:W NEXT | R:W EA | W:W:M stack (H) W:W stack (L) | W:W stack (L) | | | | | | | BSR d:16 | R:W 2nd | Internal operation, | R:W EA | W:W:M stack (H) | W:W stack (L) | | | | | | | | 1 state | | | | | | | | | BST #xx:3,Rd | R:W NEXT | | | | | | | | | | BST #xx:3,@ERd | R:W 2nd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | | BST #xx:3,@aa:8 | R:W 2nd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | | BST #xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | BST #xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M EA | R:W:M NEXT | W:B EA | | | | | BTST #xx:3,Rd | R:W NEXT | | | | | | | | | | BTST #xx:3, @ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | Instruction | - | 2 | 3 | 4 | 5 | 9 | 7 | 8 | 6 | |--------------------|----------|---------------------|-------------------------------|----------------|--------------------------------------|----------|---|---|---| | BTST #xx:3, @aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BTST #xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BTST #xx:3, @aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | BTST Rn,Rd | R:W NEXT | | | | | | | | | | BTST Rn, @ ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BTST Rn,@aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BTST Rn,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BTST Rn,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | BXOR #xx:3,Rd | R:W NEXT | | | | | | | | | | BXOR #xx:3,@ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BXOR #xx:3,@aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BXOR #xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BXOR #xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | CLRMAC | R:W NEXT | Internal operation, | | | | | | | | | | | 1 state | | | | | | | | | CMP.B #xx:8,Rd | R:W NEXT | | | | | | | | | | CMP.B Rs,Rd | R:W NEXT | | | | | | | | | | CMP.W #xx:16,Rd | R:W 2nd | R:W NEXT | | | | | | | | | CMP.W Rs,Rd | R:W NEXT | | | | | | | | | | CMP.L #xx:32,ERd | R:W 2nd | R:W 3rd | R:W NEXT | | | | | | | | CMP.L ERs, ERd | R:W NEXT | | | | | | | | | | DAA Rd | R:W NEXT | | | | | | | | | | DAS Rd | R:W NEXT | | | | | | | | | | DEC.B Rd | R:W NEXT | | | | | | | | | | DEC.W #1/2,Rd | R:W NEXT | | | | | | | | | | DEC.L #1/2,ERd | R:W NEXT | | | | | | | | | | DIVXS.B Rs,Rd | R:W 2nd | R:W NEXT | Internal operation, 11 states | ion, 11 states | | | | | | | DIVXS.W Rs,ERd | R:W 2nd | R:W NEXT | Internal operation, 19 states | ion, 19 states | | | | | | | DIVXU.B Rs,Rd | R:W NEXT | Internal opera | Internal operation, 11 states | | | | | | | | DIVXU.W Rs,ERd | R:W NEXT | Internal opera | Internal operation, 19 states | | | | | | | | EEPMOV.B | R:W 2nd | R:B EAs*1 | R:B EAd*1 | R:B EAs*2 | W:B EAd*2 | R:W NEXT | | | | | EEPMOV.W | R:W 2nd | R:B EAs*1 | R:B EAd*1 | R:B EAs*2 | W:B EAd*2 | R:W NEXT | | | | | EXTS.W Rd | R:W NEXT | | | ← Repeated | Repeated n times $^{*2} \rightarrow$ | | | | | | EXTS.L ERd | R:W NEXT | | | | | | | | | | EXTU.W Rd | R:W NEXT | | | | | | | | | | EXTU.L ERd | R:W NEXT | | | | | | | | | | INC.B Rd | R:W NEXT | | | | | | | | | | 6 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |-------------|---------------|----------------|----------|----------------------------|---------|----------------------------|---------|---------------------------------|------------------------------------|-------------------------------|---------------|---------------|------------|------------|--------------|--------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------|----------------|----------------|----------------|----------------|------------------------------------------------------------------------|-------------| | 8 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 7 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 9 | | | | | | | | | | R:W EA | | | | | | | | | R:W EA | R:W EA | | | | | | | | | | | 2 | | | | | | R:W EA | | | W:W stack (L) | W:W stack (L) | | | | | | | | | R:W NEXT | R:W NEXT | | | | | | R:W EA | R:W EA | R:W stack (L)*3 | | | 4 | | | | | | Internal operation, R:W EA | 1 state | W:W stack (L) | W:W:M stack (H) W:W stack (L) | W:W:M stack (H) W:W stack (L) | | | | | | | R:W EA | R:W EA | R:W 5th | R:W 5th | R:W EA | R:W EA | | R:W EA | R:W EA | R:W NEXT | R:W NEXT | R:W:M stack (H)*3 | | | 3 | | | | R:W EA | | R:W aa:8 | | W:W:M stack (H) W:W stack (L) | R:W EA | R:W aa:8 | | | | | R:W EA | R:W EA | R:W NEXT | R:W NEXT | R:W 4th | R:W 4th | Internal operation, | Internal operation, | 1 state | R:W NEXT | R:W NEXT | R:W 4th | R:W 4th | R:W:M NEXT Internal operation, R:W:M stack (H)*3 R:W stack (L)*3 | 1 state | | 2 | | | R:W EA | Internal operation, R:W EA | 1 state | R:W:M aa:8 | | R:W EA | Internal operation, R:W EA 1 state | R:W:M aa:8 | | R:W NEXT | | | R:W NEXT | R:W NEXT | R:W 3rd | R:W 3rd | R:W 3rd | R:W 3rd | R:W NEXT | R:W NEXT | | R:W 3rd | R:W 3rd | R:W 3rd | R:W 3rd | R:W:M NEXT | | | - | R:W NEXT | R:W NEXT | R:W NEXT | R:W 2nd | | R:W NEXT | | R:W NEXT | R:W 2nd | R:W NEXT | R:W NEXT | R:W 2nd | R:W NEXT | R:W NEXT | R:W 2nd | R:W 2nd | R:W 2nd | R:W 2nd | R:W 2nd | R:W 2nd | | | Instruction | INC.W #1/2,Rd | INC.L #1/2,ERd | JMP @ERn | JMP @aa:24 | | JMP @@aa:8 | | JSR @ERn | JSR @aa:24 | JSR @@aa:8 | LDC #xx:8,CCR | LDC #xx:8,EXR | LDC Rs,CCR | LDC Rs,EXR | LDC @ERs,CCR | LDC @ERs,EXR | LDC @(d:16,ERs),CCR | LDC @(d:16,ERs),EXR | LDC @(d:32,ERs),CCR | LDC @(d:32,ERs),EXR | LDC @ERs+,CCR | LDC @ERs+,EXR | | LDC @aa:16,CCR | LDC @aa:16,EXR | LDC @aa:32,CCR | LDC @aa:32,EXR | LDM.L @SP+, | (ERn-ERn+1) | | Instruction | - | 2 | 3 | 4 | 2 | 9 | 7 | 8 | 6 | |------------------------|----------|--------------------------------|--------------------------------|---------------------------------------------------------------|------------------------|---|---|---|---| | LDM.L @SP+,(ERn-ERn+2) | R:W 2nd | R:W NEXT | Internal operation,<br>1 state | Internal operation, R:W:M stack (H)*3 R:W stack (L)*3 1 State | R:W stack (L)*3 | | | | | | LDM.L @SP+,(ERn-ERn+3) | R:W 2nd | R:W NEXT | Internal operation,<br>1 state | Internal operation, R:W:M stack (H)*3 R:W stack (L)*3 1 state | R:W stack (L)*3 | | | | | | LDMAC ERS, MACH | R:W NEXT | Internal operation,<br>1 state | | ← Repeated | ← Repeated n times*3 → | | | | | | LDMAC ERS, MACL | R:W NEXT | Internal operation,<br>1 state | | | | | | | | | MAC @ERn+,@ERm+ | R:W 2nd | R:W NEXT | R:W EAn | R:W EAm | | | | | | | MOV.B #xx:8,Rd | R:W NEXT | | | | | | | | | | MOV.B Rs,Rd | R:W NEXT | | | | | | | | | | MOV.B @ERs,Rd | R:W NEXT | R:B EA | | | | | | | | | MOV.B @(d:16,ERs),Rd | R:W 2nd | R:W NEXT | R:B EA | | | | | | | | MOV.B @(d:32,ERs),Rd | R:W 2nd | R:W 3rd | R:W 4th | R:W NEXT | R:B EA | | | | | | MOV.B @ERs+,Rd | R:W NEXT | Internal operation, R:B EA | R:B EA | | | | | | | | | | 1 state | | | | | | | | | MOV.B @aa:8,Rd | R:W NEXT | R:B EA | | | | | | | | | MOV.B @aa:16,Rd | R:W 2nd | T | R:B EA | | | | | | | | MOV.B @aa:32,Rd | R:W 2nd | R:W 3rd | R:W NEXT | R:B EA | | | | | | | MOV.B Rs, @ERd | R:W NEXT | W:B EA | | | | | | | | | MOV.B Rs, @(d:16,ERd) | R:W 2nd | R:W NEXT | W:B EA | | | | | | | | MOV.B Rs, @(d:32,ERd) | R:W 2nd | R:W 3rd | R:W 4th | R:W NEXT | W:B EA | | | | | | MOV.B Rs, @-ERd | R:W NEXT | Internal operation, W:B EA | W:B EA | | | | | | | | MOV B Bs @22:8 | P-W NEXT | W.B FA | | | | | | | | | MOV.B Rs,@aa:16 | R:W 2nd | R:W NEXT | W:B EA | | | | | | | | MOV.B Rs, @aa:32 | R:W 2nd | R:W 3rd | R:W NEXT | W:B EA | | | | | | | MOV.W #xx:16,Rd | R:W 2nd | R:W NEXT | | | | | | | | | MOV.W Rs,Rd | R:W NEXT | | | | | | | | | | MOV.W @ERS,Rd | R:W NEXT | R:W EA | | | | | | | | | MOV.W @(d:16,ERs),Rd | R:W 2nd | R:W NEXT | R:W EA | | | | | | | | MOV.W @(d:32,ERs),Rd | R:W 2nd | R:W 3rd | R:W 4th | R:W NEXT | R:W EA | | | | | | MOV.W @ERs+, Rd | R:W NEXT | Internal operation, R:W EA | R:W EA | | | | | | | | | | 1 state | | | | | | | | | MOV.W @aa:16,Rd | R:W 2nd | R:W NEXT | R:W EA | | | | | | | | MOV.W @aa:32,Rd | R:W 2nd | R:W 3rd | R:W NEXT | R:B EA | | | | | | | MOV.W Rs,@ERd | R:W NEXT | W:W EA | | | | | | | | | Instruction | - | 2 | 8 | 4 | 5 | 9 | 7 | 8 | 6 | |------------------------|---------------|---------------------------------------------------------|------------------------------|--------------|----------|----------|----------|---|---| | MOV.W Rs,@(d:16,ERd) | R:W 2nd | R:W NEXT | W:W EA | | | | | | | | MOV.W Rs, @(d:32,ERd) | R:W 2nd | R:W 3rd | R:E 4th | R:W NEXT | W:W EA | | | | | | MOV.W Rs,@-ERd | R:W NEXT | Internal operation, W:W EA 1 state | W:W EA | | | | | | | | MOV.W Rs,@aa:16 | R:W 2nd | R:W NEXT | W:W EA | | | | | | | | MOV.W Rs,@aa:32 | R:W 2nd | R:W 3rd | R:W NEXT | W:W EA | | | | | | | MOV.L #xx:32,ERd | R:W 2nd | R:W 3rd | R:W NEXT | | | | | | | | MOV.L ERS,ERd | R:W NEXT | | | | | | | | | | MOV.L @ERS,ERd | R:W 2nd | R:W:M NEXT | R:W:M EA | R:W EA+2 | | | | | | | MOV.L @(d:16,ERs),ERd | R:W 2nd | R:W:M 3rd | R:W NEXT | R:W:M EA | R:W EA+2 | | | | | | MOV.L @(d:32,ERs),ERd | | R:W:M 3rd | R:W:M 4th | R:W 5th | R:W NEXT | R:W:M EA | R:W EA+2 | | | | MOV.L @ERs+,ERd | R:W 2nd | R:W:M NEXT | Internal operation, | R:W:M EA | R:W EA+2 | | | | | | | | | 1 state | | | | | | | | MOV.L @aa:16,ERd | R:W 2nd | R:W:M 3rd | R:W NEXT | R:W:M EA | R:W EA+2 | | | | | | MOV.L @aa:32,ERd | R:W 2nd | R:W:M 3rd | R:W 4th | R:W NEXT | R:W:M EA | R:W EA+2 | | | | | MOV.L ERS, @ERd | R:W 2nd | R:W:M NEXT | W:W:M EA | W:W EA+2 | | | | | | | MOV.L ERs, @(d:16,ERd) | R:W 2nd | R:W:M 3rd | R:W NEXT | W:W:M EA | W:W EA+2 | | | | | | MOV.L ERS, @(d:32,ERd) | R:W 2nd | R:W:M 3rd | R:W:M 4th | R:W 5th | R:W NEXT | W:W:M EA | W:W EA+2 | | | | MOV.L ERS, @-ERd | R:W 2nd | R:W:M NEXT | Internal operation, | W:W:M EA | W:W EA+2 | | | | | | | | | 1 state | | | | | | | | MOV.L ERs,@aa:16 | R:W 2nd | R:W:M 3rd | R:W NEXT | W:W:M EA | W:W EA+2 | | | | | | MOV.L ERs, @aa:32 | R:W 2nd | R:W:M 3rd | R:W 4th | R:W NEXT | W:W:M EA | W:W EA+2 | | | | | MOVFPE @aa:16,Rd | Cannot be use | Cannot be used in the H8S/2626 Group or H8S/2623 Group. | 3 Group or H8S/ | 2623 Group. | | | | | | | MOVTPE Rs,@aa:16 | | | | | | | | | | | MULXS.B Rs,Rd | R:W 2nd | R:W NEXT | Internal operation, 2 states | on, 2 states | | | | | | | MULXS.W Rs,ERd | R:W 2nd | R:W NEXT | Internal operation, 3 states | on, 3 states | | | | | | | MULXU.B Rs,Rd | R:W NEXT | Internal operation, 2 states | on, 2 states | | | | | | | | MULXU.W Rs,ERd | R:W NEXT | Internal operation, 3 states | on, 3 states | | | | | | | | NEG.B Rd | R:W NEXT | | | | | | | | | | NEG.W Rd | R:W NEXT | | | | | | | | | | NEG.L ERd | R:W NEXT | | | | | | | | | | NOP | R:W NEXT | | | | | | | | | | NOT.B Rd | R:W NEXT | | | | | | | | | | NOT.W Rd | R:W NEXT | | | | | | | | | | NOT.L ERd | R:W NEXT | | | | | | | | | | OR.B #xx:8,Rd | R:W NEXT | | | | | | | | | | OR.B Rs,Rd | R:W NEXT | | | | | | | | | | Instruction | 7 | 2 | 8 | 4 | 2 | 9 | 7 | 8 | 6 | |-----------------|----------|------------------------------------|--------------------------------------|----------|----------|---|---|---|---| | OR.W #xx:16,Rd | R:W 2nd | R:W NEXT | | | | | | | | | OR.W Rs,Rd | R:W NEXT | | | | | | | | | | OR.L #xx:32,ERd | R:W 2nd | R:W 3rd | R:W NEXT | | | | | | | | OR.L ERs,ERd | R:W 2nd | R:W NEXT | | | | | | | | | ORC #xx:8,CCR | R:W NEXT | | | | | | | | | | ORC #xx:8,EXR | R:W 2nd | R:W NEXT | | | | | | | | | POP.W Rn | R:W NEXT | Internal operation, R:W EA | R:W EA | | | | | | | | POP.L ERn | R:W 2nd | R:W:M NEXT | Internal operation, R:W:M EA | R:W:M EA | R:W EA+2 | | | | | | | i<br>i | Ì | 1 state | ì | l<br>i | | | | | | PUSH.W Rn | R:W NEXT | Internal operation, W:W EA 1 state | W:W EA | | | | | | | | PUSH.L ERn | R:W 2nd | R:W:M NEXT | Internal operation, W:W:M EA 1 state | W:W:M EA | W:W EA+2 | | | | | | ROTL.B Rd | R:W NEXT | | | | | | | | | | ROTL.B #2,Rd | R:W NEXT | | | | | | | | | | ROTL.W Rd | R:W NEXT | | | | | | | | | | ROTL.W #2,Rd | R:W NEXT | | | | | | | | | | ROTL.L ERd | R:W NEXT | | | | | | | | | | ROTL.L #2,ERd | R:W NEXT | | | | | | | | | | ROTR.B Rd | R:W NEXT | | | | | | | | | | ROTR.B #2,Rd | R:W NEXT | | | | | | | | | | ROTR.W Rd | R:W NEXT | | | | | | | | | | ROTR.W #2,Rd | R:W NEXT | | | | | | | | | | ROTR.L ERd | R:W NEXT | | | | | | | | | | ROTR.L #2,ERd | R:W NEXT | | | | | | | | | | ROTXL.B Rd | R:W NEXT | | | | | | | | | | ROTXL.B #2,Rd | R:W NEXT | | | | | | | | | | ROTXL.W Rd | R:W NEXT | | | | | | | | | | ROTXL.W #2,Rd | R:W NEXT | | | | | | | | | | ROTXL.L ERd | R:W NEXT | | | | | | | | | | ROTXL.L #2,ERd | R:W NEXT | | | | | | | | | | ROTXR.B Rd | R:W NEXT | | | | | | | | | | ROTXR.B #2,Rd | R:W NEXT | | | | | | | | | | ROTXR.W Rd | R:W NEXT | | | | | | | | | | ROTXR.W #2,Rd | R:W NEXT | | | | | | | | | | ROTXR.L ERd | R:W NEXT | | | | | | | | | | Instruction | - | 2 | 8 | 4 | 2 | 9 | 7 | 8 | 6 | |----------------------|----------|-------------------------------|---------------|-----------------------------------|-----------------------------------|-------|---|---|---| | ROTXR.L #2,ERd | R:W NEXT | | | | | | | | | | RTE | R:W NEXT | R:W stack (EXR) R:W stack (H) | R:W stack (H) | R:W stack (L) | Internal operation, R:W*4 1 state | R:W*4 | | | | | RTS | R:W NEXT | R:W:M stack (H) R:W stack (L) | R:W stack (L) | Internal operation, R:W*4 1 state | R:W*4 | | | | | | SHAL.B Rd | R:W NEXT | | | | | | | | | | SHAL.B #2,Rd | R:W NEXT | | | | | | | | | | SHAL.W Rd | R:W NEXT | | | | | | | | | | SHAL.W #2,Rd | R:W NEXT | | | | | | | | | | SHAL.L ERd | R:W NEXT | | | | | | | | | | SHAL.L #2,ERd | R:W NEXT | | | | | | | | | | SHAR.B Rd | R:W NEXT | | | | | | | | | | SHAR.B #2,Rd | R:W NEXT | | | | | | | | | | SHAR.W Rd | R:W NEXT | | | | | | | | | | SHAR.W #2,Rd | R:W NEXT | | | | | | | | | | SHAR.L ERd | R:W NEXT | | | | | | | | | | SHAR.L #2,ERd | R:W NEXT | | | | | | | | | | SHLL.B Rd | R:W NEXT | | | | | | | | | | SHLL.B #2,Rd | R:W NEXT | | | | | | | | | | SHLL.W Rd | R:W NEXT | | | | | | | | | | SHLL.W #2,Rd | R:W NEXT | | | | | | | | | | SHLL.L ERd | R:W NEXT | | | | | | | | | | SHLL.L #2,ERd | R:W NEXT | | | | | | | | | | SHLR.B Rd | R:W NEXT | | | | | | | | | | SHLR.B #2,Rd | R:W NEXT | | | | | | | | | | SHLR.W Rd | R:W NEXT | | | | | | | | | | SHLR.W #2,Rd | R:W NEXT | | | | | | | | | | SHLR.L ERd | R:W NEXT | | | | | | | | | | SHLR.L #2,ERd | R:W NEXT | | | | | | | | | | SLEEP | R:W NEXT | Internal operation:M | | | | | | | | | STC CCR,Rd | R:W NEXT | | | | | | | | | | STC EXR,Rd | R:W NEXT | | | | | | | | | | STC CCR, @ERd | R:W 2nd | R:W NEXT | W:W EA | | | | | | | | | R:W 2nd | R:W NEXT | W:W EA | | | | | | | | STC CCR, @(d:16,ERd) | R:W 2nd | R:W 3rd | R:W NEXT | W:W EA | | | | | | | Instruction | - | 2 | 8 | 4 | 2 | 9 | 7 | 8 | 6 | |------------------------|----------|--------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------|---------------------------|-----------|-----------|-----------------------------------|-------| | STC EXR,@(d:16,ERd) | R:W 2nd | R:W 3rd | R:W NEXT | W:W EA | | | | | | | STC CCR, @ (d:32, ERd) | R:W 2nd | R:W 3rd | R:W 4th | R:W 5th | R:W NEXT | W:W EA | | | | | STC EXR, @ (d:32, ERd) | R:W 2nd | R:W 3rd | R:W 4th | R:W 5th | R:W NEXT | W:W EA | | | | | STC CCR,@-ERd | R:W 2nd | R:W NEXT | Internal operation, W:W EA | W:W EA | | | | | | | STC FXR @-FRd | R:W 2nd | R:W NEXT | Internal operation W:W FA | W.W FA | | | | | | | )<br>;<br>;<br>; | | | 1 state | ,<br>I | | | | | | | STC CCR,@aa:16 | R:W 2nd | R:W 3rd | R:W NEXT | W:W EA | | | | | | | STC EXR,@aa:16 | R:W 2nd | R:W 3rd | R:W NEXT | W:W EA | | | | | | | STC CCR,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:W NEXT | W:W EA | | | | | | STC EXR,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:W NEXT | W:W EA | | | | | | STM.L(ERn-ERn+1),@-SP | R:W 2nd | R:W:M NEXT | Internal operation,<br>1 state | Internal operation, $\left \text{W:W:M stack (H)}^{*3} \right \text{W:W stack (L)}^{*3}$ 1 state | W:W stack (L)*3 | | | | | | STM.L(ERn-ERn+2),@-SP | R:W 2nd | R:W:M NEXT | Internal operation, | Internal operation, W:W:M stack (H)*3 W:W stack (L)*3 | W:W stack (L)*3 | | | | | | | | | 1 state | 9 | 9 | | | | | | STM.L(ERn-ERn+3),@-SP | R:W 2nd | R:W:M NEXT | Internal operation,<br>1 state | Internal operation, $\left. \text{W:W:M} \text{ stack (H)}^{*3} \right \text{W:W stack (L)}^{*3}$ 1 state | W:W stack (L)*3 | | | | | | STMAC MACH, ERd | R:W NEXT | | | | | | | | | | STMAC MACL, ERd | R:W NEXT | | | | | | | | | | SUB.B Rs,Rd | R:W NEXT | | | | | | | | | | SUB.W #xx:16,Rd | R:W 2nd | R:W NEXT | | | | | | | | | SUB.W Rs,Rd | R:W NEXT | | | | | | | | | | SUB.L #xx:32,ERd | R:W 2nd | R:W 3rd | R:W NEXT | | | | | | | | SUB.L ERs,ERd | R:W NEXT | | | | | | | | | | SUBS #1/2/4,ERd | R:W NEXT | | | | | | | | | | SUBX #xx:8,Rd | R:W NEXT | | | | | | | | | | SUBX Rs,Rd | R:W NEXT | | | | | | | | | | TAS @ERd*8 | R:W 2nd | R:W NEXT | R:B:M EA | W:B EA | | | | | | | TRAPA #x:2 | R:W NEXT | Internal operation,<br>1 state | W:W stack (L) | W:W stack (H) | W:W stack (EXR) R:W:M VEC | R:W:M VEC | R:W VEC+2 | Internal operation, R:W*7 1 state | ₹:W*7 | | XOR.B #xx8,Rd | R:W NEXT | | | | | | | | | | XOR.B Rs,Rd | R:W NEXT | | | | | | | | | | XOR.W #xx:16,Rd | R:W 2nd | R:W NEXT | | | | | | | | | XOR.W Rs,Rd | R:W NEXT | | | | | | | | | | XOR.L #xx:32,ERd | R:W 2nd | R:W 3rd | R:W NEXT | | | | | | | | Instruction | - | 2 | 3 | 4 | 2 | 9 | 2 | 8 | 6 | |---------------------|------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------------|-----------------|-----------|-----------|---------------------|-------| | XOR.L ERS, ERd | R:W 2nd R:W NEXT | R:W NEXT | | | | | | | | | XORC #xx:8,CCR | R:W NEXT | | | | | | | | | | XORC #xx:8,EXR | R:W 2nd R:W NEXT | R:W NEXT | | | | | | | | | Reset exception | R:W VEC | R:W VEC R:W VEC+2 Internal operation, R:W*5 | Internal operation, | R:W*5 | | | | | | | | | | 1 state | | | | | | | | Interrupt exception | R:W*6 | Internal operation, | Itemal operation, W.W stack (L) W:W stack (H) W:W stack (EXR) R:W:M VEC R:W VEC+2 Internal operation, R:W*8 | W:W stack (H) | W:W stack (EXR) | R:W:M VEC | R:W VEC+2 | Internal operation, | R:W*8 | | | | 1 state | | | | | | 1 state | | EAs is the contents of ER5. EAd is the contents of ER6. Notes: EAs is the contents of ER5. EAd is the contents of ER6. Both registers are incremented by 1 after execution of the instruction, n is the initial 2 Repeated two times to save or restore two registers, three times for three registers, or four times for four registers. value of R4L or R4. If n = 0, these bus cycles are not executed. Start address after return. 4. က Start address of the program. Prefetch address, equal to two plus the PC value pushed onto the stack. In recovery from sleep mode or software standby mode the read 5. Start address of the interrupt-handling routine. operation is replaced by an internal operation. Only register ER0, ER1, ER4, or ER5 should be used when using the TAS instruction. Rev. 5.00 Jan 10, 2006 page 830 of 1042 REJ09B0275-0500 #### **A.6** Condition Code Modification C' This section indicates the effect of each CPU instruction on the condition code. The notation used in the table is defined below. 31 for longword operands m =15 for word operands 7 for byte operands The i-th bit of the source operand Si Di The i-th bit of the destination operand Ri The i-th bit of the result The specified bit in the destination operand Dn Not affected Modified according to the result of the instruction (see definition) **\$** 0 Always cleared to 0 1 Always set to 1 Undetermined (no guaranteed value) Z'Z flag before instruction execution C flag before instruction execution **Table A.7** Condition Code Modification | Instruction | Н | N | z | ٧ | С | Definition | |-------------|-----------|-----------|--------------|-----------|-----------|------------------------------------------------------------------------------------| | ADD | <b>\$</b> | <b>\$</b> | <b>\$</b> | <b>\$</b> | <b>\$</b> | $H = Sm-4 \cdot Dm-4 + Dm-4 \cdot \overline{Rm-4} + Sm-4 \cdot \overline{Rm-4}$ | | | | | | | | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | $V = Sm \cdot Dm \cdot \overline{Rm} + \overline{Sm} \cdot \overline{Dm} \cdot Rm$ | | | | | | | | $C = Sm \cdot Dm + Dm \cdot \overline{Rm} + Sm \cdot \overline{Rm}$ | | ADDS | _ | _ | _ | _ | _ | | | ADDX | <b>\$</b> | <b>1</b> | <b>\( \)</b> | <b>\$</b> | <b>\$</b> | $H = Sm-4 \cdot Dm-4 + Dm-4 \cdot \overline{Rm-4} + Sm-4 \cdot \overline{Rm-4}$ | | | | | | | | N = Rm | | | | | | | | $Z = Z' \cdot \overline{Rm} \cdot \dots \cdot \overline{R0}$ | | | | | | | | $V = Sm \cdot Dm \cdot \overline{Rm} + \overline{Sm} \cdot \overline{Dm} \cdot Rm$ | | | | | | | | $C = Sm \cdot Dm + Dm \cdot \overline{Rm} + Sm \cdot \overline{Rm}$ | | AND | _ | <b>\$</b> | <b>\$</b> | 0 | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | ANDC | <b>\$</b> | <b>\$</b> | <b>\$</b> | <b>\$</b> | <b>\$</b> | Stores the corresponding bits of the result. | | | | | | | | No flags change when the operand is EXR. | | BAND | _ | _ | _ | _ | <b>1</b> | $C = C' \cdot Dn$ | | Всс | _ | _ | _ | _ | _ | | | BCLR | _ | _ | _ | _ | _ | | | BIAND | _ | | _ | _ | <b>\$</b> | $C = C' \cdot \overline{Dn}$ | | BILD | _ | _ | _ | _ | <b>\$</b> | $C = \overline{Dn}$ | | BIOR | _ | _ | _ | _ | <b>\$</b> | $C = C' + \overline{Dn}$ | | BIST | _ | _ | _ | _ | _ | | | BIXOR | _ | _ | _ | _ | <b>\$</b> | $C = C' \cdot Dn + \overline{C'} \cdot \overline{Dn}$ | | BLD | _ | _ | _ | _ | <b>\$</b> | C = Dn | | BNOT | _ | _ | _ | _ | _ | | | BOR | _ | _ | _ | _ | <b>\$</b> | C = C' + Dn | | BSET | _ | _ | _ | _ | _ | | | BSR | _ | _ | _ | _ | _ | | | BST | _ | _ | _ | _ | _ | | | BTST | _ | _ | <b>\$</b> | _ | _ | $Z = \overline{Dn}$ | | BXOR | _ | _ | _ | _ | <b>\$</b> | $C = C' \cdot \overline{Dn} + \overline{C'} \cdot Dn$ | | Instruction | Н | N | Z | ٧ | С | Definition | |-------------|-----------|----------|-----------|-----------|-----------|------------------------------------------------------------------------------------| | CLRMAC | _ | _ | _ | _ | _ | | | CMP | <b>\$</b> | <b>1</b> | <b>1</b> | <b>\$</b> | <b>1</b> | $H = Sm-4 \cdot \overline{Dm-4} + \overline{Dm-4} \cdot Rm-4 + Sm-4 \cdot Rm-4$ | | | | | | | | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | $V = \overline{Sm} \cdot Dm \cdot \overline{Rm} + Sm \cdot \overline{Dm} \cdot Rm$ | | | | | | | | $C = Sm \cdot \overline{Dm} + \overline{Dm} \cdot Rm + Sm \cdot Rm$ | | DAA | * | <b>1</b> | <b>\$</b> | * | <b>\$</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | C: decimal arithmetic carry | | DAS | * | <b>1</b> | <b>\$</b> | * | <b>\$</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \cdots \cdot \overline{R0}$ | | | | | | | | C: decimal arithmetic borrow | | DEC | | <b>1</b> | <b>\$</b> | <b>1</b> | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | $V = Dm \cdot \overline{Rm}$ | | DIVXS | _ | <b>1</b> | <b>1</b> | _ | _ | $N = Sm \cdot \overline{Dm} + \overline{Sm} \cdot Dm$ | | | | | | | | $Z = \overline{Sm} \cdot \overline{Sm-1} \cdot \dots \cdot \overline{S0}$ | | DIVXU | _ | <b>1</b> | <b>\$</b> | _ | _ | N = Sm | | | | | | | | $Z = \overline{Sm} \cdot \overline{Sm-1} \cdot \dots \cdot \overline{S0}$ | | EEPMOV | _ | _ | _ | _ | _ | | | EXTS | _ | <b>1</b> | <b>\$</b> | 0 | | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \cdots \cdot \overline{R0}$ | | EXTU | _ | 0 | <b>\$</b> | 0 | _ | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | INC | _ | <b>1</b> | <b>\$</b> | <b>1</b> | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \cdots \cdot \overline{R0}$ | | | | | | | | $V = \overline{Dm} \cdot Rm$ | | JMP | _ | _ | _ | _ | _ | | | JSR | _ | _ | | _ | | | | LDC | \$ | <b>1</b> | <b>1</b> | <b>\$</b> | <b>\$</b> | Stores the corresponding bits of the result. | | | | | | | | No flags change when the operand is EXR. | | LDM | _ | _ | _ | _ | _ | | | LDMAC | _ | _ | _ | _ | _ | | | MAC | _ | _ | _ | _ | _ | | | Instruction | Н | N | Z | ٧ | С | Definition | |-------------|-----------|-----------|--------------|-----------|-----------|-----------------------------------------------------------------------------------------| | MOV | _ | <b>1</b> | <b>\$</b> | 0 | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm} - \overline{1} \cdot \cdots \cdot \overline{R0}$ | | MOVFPE | | | | | | Can not be used in the H8S/2626 Group or H8S/2623 Group. | | MOVTPE | | | | | | | | MULXS | _ | <b>1</b> | <b>1</b> | _ | _ | N = R2m | | | | | | | | $Z = \overline{R2m} \cdot \overline{R2m-1} \cdot \dots \cdot \overline{R0}$ | | MULXU | _ | _ | _ | _ | _ | | | NEG | <b>\$</b> | <b>1</b> | <b>\$</b> | <b>\$</b> | <b>\$</b> | H = Dm-4 + Rm-4 | | | | | | | | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | $V = Dm \cdot Rm$ | | | | | | | | C = Dm + Rm | | NOP | _ | _ | _ | _ | _ | | | NOT | _ | <b>1</b> | <b>\$</b> | 0 | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm} - 1 \cdot \cdots \cdot \overline{R0}$ | | OR | _ | <b>\$</b> | <b>\$</b> | 0 | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm} - 1 \cdot \dots \cdot \overline{R0}$ | | ORC | <b>\$</b> | <b>1</b> | <b>1</b> | <b>\$</b> | <b>\$</b> | Stores the corresponding bits of the result. | | | | | | | | No flags change when the operand is EXR. | | POP | _ | <b>1</b> | <b>\$</b> | 0 | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm} - 1 \cdot \cdots \cdot \overline{R0}$ | | PUSH | _ | <b>1</b> | <b>\$</b> | 0 | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm} - 1 \cdot \dots \cdot \overline{R0}$ | | ROTL | _ | <b>1</b> | <b>1</b> | 0 | <b>\$</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm} - 1 \cdot \dots \cdot \overline{R0}$ | | | | | | | | C = Dm (1-bit shift) or $C = Dm-1$ (2-bit shift) | | ROTR | _ | <b>1</b> | <b>\( \)</b> | 0 | <b>\$</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | C = D0 (1-bit shift) or $C = D1$ (2-bit shift) | RENESAS | Instruction | н | N | z | ٧ | С | Definition | |-------------|-----------|-----------|-----------|--------------|-----------|----------------------------------------------------------------------------------------------------------------------------------| | ROTXL | _ | <b>1</b> | <b>\$</b> | 0 | <b>\$</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \cdots \cdot \overline{R0}$ | | | | | | | | C = Dm (1-bit shift) or C = Dm-1 (2-bit shift) | | ROTXR | _ | <b>\$</b> | <b>1</b> | 0 | <b>1</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm} - 1 \cdot \cdots \cdot \overline{R0}$ | | | | | | | | C = D0 (1-bit shift) or $C = D1$ (2-bit shift) | | RTE | <b>\$</b> | <b>\$</b> | <b>\$</b> | <b>1</b> | <b>1</b> | Stores the corresponding bits of the result. | | RTS | _ | _ | _ | _ | _ | | | SHAL | _ | <b>\$</b> | <b>\$</b> | <b>\$</b> | <b>1</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm} - 1 \cdot \cdots \cdot \overline{R0}$ | | | | | | | | $V = \overline{Dm \cdot Dm - 1 + \overline{Dm} \cdot \overline{Dm - 1}} $ (1-bit shift) | | | | | | | | $V = \overline{Dm \cdot Dm - 1 \cdot Dm - 2 \cdot \overline{Dm} \cdot \overline{Dm - 1} \cdot \overline{Dm - 2}} $ (2-bit shift) | | | | | | | | C = Dm (1-bit shift) or C = Dm-1 (2-bit shift) | | | | | | | | | | SHAR | _ | <b>1</b> | <b>\$</b> | 0 | <b>1</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm} - 1 \cdot \dots \cdot \overline{R0}$ | | | | | | | | C = D0 (1-bit shift) or $C = D1$ (2-bit shift) | | SHLL | _ | <b>\$</b> | <b>1</b> | 0 | <b>1</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | C = Dm (1-bit shift) or C = Dm-1 (2-bit shift) | | SHLR | _ | 0 | <b>\$</b> | 0 | <b>1</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm} - 1 \cdot \cdots \cdot \overline{R0}$ | | | | | | | | C = D0 (1-bit shift) or $C = D1$ (2-bit shift) | | SLEEP | _ | _ | _ | _ | _ | | | STC | _ | _ | _ | _ | _ | | | STM | _ | _ | _ | _ | _ | | | STMAC | _ | <b>1</b> | <b>1</b> | <b>\( \)</b> | _ | N = 1 if MAC instruction resulted in negative value in MAC register | | | | | | | | Z = 1 if MAC instruction resulted in zero value in MAC register | | | | | | | | V = 1 if MAC instruction resulted in overflow | | | | | | | | | | Instruction | н | N | z | ٧ | С | Definition | |-------------|-----------|----------|--------------|-----------|-----------|------------------------------------------------------------------------------------| | SUB | <b>\$</b> | <b>1</b> | <b>\$</b> | <b>\</b> | <b>\$</b> | $H = Sm-4 \cdot \overline{Dm-4} + \overline{Dm-4} \cdot Rm-4 + Sm-4 \cdot Rm-4$ | | | | | | | | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \cdots \cdot \overline{R0}$ | | | | | | | | $V = \overline{Sm} \cdot Dm \cdot \overline{Rm} + Sm \cdot \overline{Dm} \cdot Rm$ | | | | | | | | $C = Sm \cdot \overline{Dm} + \overline{Dm} \cdot Rm + Sm \cdot Rm$ | | SUBS | _ | _ | _ | _ | _ | | | SUBX | <b>\$</b> | <b>1</b> | <b>\( \)</b> | <b>\$</b> | <b>\$</b> | $H = Sm-4 \cdot \overline{Dm-4} + \overline{Dm-4} \cdot Rm-4 + Sm-4 \cdot Rm-4$ | | | | | | | | N = Rm | | | | | | | | $Z = Z' \cdot \overline{Rm} \cdot \dots \cdot \overline{R0}$ | | | | | | | | $V = \overline{Sm} \cdot Dm \cdot \overline{Rm} + Sm \cdot \overline{Dm} \cdot Rm$ | | | | | | | | $C = Sm \cdot \overline{Dm} + \overline{Dm} \cdot Rm + Sm \cdot Rm$ | | TAS | _ | <b>1</b> | <b>\$</b> | 0 | | N = Dm | | | | | | | | $Z = \overline{Dm} \cdot \overline{Dm-1} \cdot \cdots \cdot \overline{D0}$ | | TRAPA | _ | _ | _ | _ | _ | | | XOR | _ | <b>1</b> | <b>\$</b> | 0 | | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | XORC | <b>\$</b> | <b>1</b> | <b>\$</b> | <b>1</b> | <b>\$</b> | Stores the corresponding bits of the result. | | | | | | | | No flags change when the operand is EXR. | # Appendix B Internal I/O Register ## **B.1** Address | Address | Register<br>Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module<br>Name | Data Bus<br>Width | |--------------|------------------|---------|---------|---------|---------|---------|---------|--------|--------|----------------|-------------------| | H'EBC0 | MRA | SM1 | SM0 | DM1 | DM0 | MD1 | MD0 | DTS | Sz | DTC | 16/32*1 | | to<br>H'EFBF | MRB | CHNE | DISEL | _ | _ | _ | _ | _ | _ | _ | bits | | | SAR | | | | | | | | | _ | | | | | | | | | | | | | _ | | | | | | | | | | | | | _ | | | | DAR | | | | | | | | | _ | | | | | | | | | | | | | _ | | | | | | | | | | | | | _ | | | | CRA | | | | | | | | | _ | | | | | | | | | | | | | = | | | | CRB | | | | | | | | | _ | | | H'F800 | MCR | MCR7 | | MCR5 | | | MCR2 | MCR1 | MCR0 | HCAN | 8 16 | | H'F801 | GSR | _ | _ | _ | | GSR3 | GSR2 | GSR1 | GSR0 | - IIOAN | 8 | | H'F802 | BCR | BCR7 | BCR6 | BCR5 | BCR4 | BCR3 | BCR2 | BCR1 | BCR0 | _ | 8, 16 | | H'F803 | _ | BCR15 | BCR14 | BCR13 | BCR12 | BCR11 | BCR10 | BCR9 | BCR8 | _ | 0, 10 | | H'F804 | MBCR | MBCR7 | MBCR6 | MBCR5 | MBCR4 | MBCR3 | MBCR2 | MBCR1 | _ | = | | | H'F805 | _ | MBCR15 | MBCR14 | MBCR13 | MBCR12 | MBCR11 | MBCR10 | MBCR9 | MBCR8 | _ | | | H'F806 | TXPR | TXPR7 | TXPR6 | TXPR5 | TXPR4 | TXPR3 | TXPR2 | TXPR1 | _ | _ | | | H'F807 | _ | TXPR15 | TXPR14 | TXPR13 | TXPR12 | TXPR11 | TXPR10 | TXPR9 | TXPR8 | _ | | | H'F808 | TXCR | TXCR7 | TXCR6 | TXCR5 | TXCR4 | TXCR3 | TXCR2 | TXCR1 | _ | _ | | | H'F809 | _ | TXCR15 | TXCR14 | TXCR13 | TXCR12 | TXCR11 | TXCR10 | TXCR9 | TXCR8 | _ | | | H'F80A | TXACK | TXACK7 | TXACK6 | TXACK5 | TXACK4 | TXACK3 | TXACK2 | TXACK1 | _ | _ | | | H'F80B | _ | TXACK15 | TXACK14 | TXACK13 | TXACK12 | TXACK11 | TXACK10 | TXACK9 | TXACK8 | _ | | | H'F80C | ABACK | ABACK7 | ABACK6 | ABACK5 | ABACK4 | ABACK3 | ABACK2 | ABACK1 | _ | _ | | | H'F80D | | ABACK15 | ABACK14 | ABACK13 | ABACK12 | ABACK11 | ABACK10 | ABACK9 | ABACK8 | _ | | | H'F80E | RXPR | RXPR7 | RXPR6 | RXPR5 | RXPR4 | RXPR3 | RXPR2 | RXPR1 | RXPR0 | _ | | | H'F80F | | RXPR15 | RXPR14 | RXPR13 | RXPR12 | RXPR11 | RXPR10 | RXPR9 | RXPR8 | _ | | | H'F810 | RFPR | RFPR7 | RFPR6 | RFPR5 | RFPR4 | RFPR3 | RFPR2 | RFPR1 | RFPR0 | _ | | | H'F811 | | RFPR15 | RFPR14 | RFPR13 | RFPR12 | RFPR11 | RFPR10 | RFPR9 | RFPR8 | _ | | | H'F812 | IRR | IRR7 | IRR6 | IRR5 | IRR4 | IRR3 | IRR2 | IRR1 | IRR0 | _ | | | H'F813 | | _ | _ | _ | IRR12 | _ | _ | IRR9 | IRR8 | | | | | Address | Register<br>Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module<br>Name | Data Bus<br>Width | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------|----------|----------|----------|----------|----------|----------|----------|----------|----------------|-------------------| | HF816 | H'F814 | MBIMR | MBIMR7 | MBIMR6 | MBIMR5 | MBIMR4 | MBIMR3 | MBIMR2 | MBIMR1 | MBIMR0 | HCAN | 8, 16 | | HF818 REC | H'F815 | = | MBIMR15 | MBIMR14 | MBIMR13 | MBIMR12 | MBIMR11 | MBIMR10 | MBIMR9 | MBIMR8 | = | | | HF818 REC | H'F816 | IMR | IMR7 | IMR6 | IMR5 | IMR4 | IMR3 | IMR2 | IMR1 | _ | _ | | | HF819 TEC | H'F817 | = | _ | _ | _ | IMR12 | _ | _ | IMR9 | IMR8 | = | | | HF81A | H'F818 | REC | | | | | | | | | = | 8 16 | | HF81B UMSR15 | H'F819 | TEC | | | | | | | | | _ | 8 | | HFB1C LAFMLL LAFML5 LAFML6 LAFML4 LAFML1 LAFML1< | H'F81A | UMSR | UMSR7 | UMSR6 | UMSR5 | UMSR4 | UMSR3 | UMSR2 | UMSR1 | UMSR0 | _ | 8, 16 | | HF81D | H'F81B | | UMSR15 | UMSR14 | UMSR13 | UMSR12 | UMSR11 | UMSR10 | UMSR9 | UMSR8 | _ | | | HF81E | H'F81C | LAFML | LAFML7 | LAFML6 | LAFML5 | LAFML4 | LAFML3 | LAFML2 | LAFML1 | LAFML0 | | | | HF81F | H'F81D | | LAFML15 | LAFML14 | LAFML13 | LAFML12 | LAFML11 | LAFML10 | LAFML9 | LAFML8 | | | | HF820 MCO[1] | H'F81E | LAFMH | LAFMH7 | LAFMH6 | LAFMH5 | _ | _ | _ | LAFMH1 | LAFMH0 | | | | HF821 MCO[2] | H'F81F | | LAFMH15 | LAFMH14 | LAFMH13 | LAFMH12 | LAFMH11 | LAFMH10 | LAFMH9 | LAFMH8 | _ | | | HF822 MC0[3] | H'F820 | MC0[1] | _ | _ | _ | _ | DLC3 | DLC2 | DLC1 | DLC0 | _ | | | HF823 MC0[4] - | H'F821 | MC0[2] | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | HF824 MC0[5] STD_ID2 STD_ID1 STD_ID0 RTR IDE — EXD_ID16 EXD_ID16 HF825 MC0[6] STD_ID10 STD_ID8 STD_ID8 STD_ID7 STD_ID6 STD_ID5 STD_ID4 STD_ID3 EXD_ID7 EXD_ID7 EXD_ID7 EXD_ID7 EXD_ID8 EXD_ID17 EXD_ID18 EXD_ID18 EXD_ID18 EXD_ID18 EXD_ID18 EXD_ID18 EXD_ID19 EXD_ID19 EXD_ID19 EXD_ID19 EXD_ID19 EXD_ID18 EXD_ID18 EXD_ID18 EXD_ID18 EXD_ID18 EXD_ID18 EXD_ID18 EXD_ID19 EXD_ID19 EXD_ID18 EXD_ID1 | H'F822 | MC0[3] | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | HF825 MC0[6] STD_ID10 STD_ID9 STD_ID8 STD_ID7 STD_ID6 STD_ID5 STD_ID4 STD_ID5 STD_ID6 STD_ID6 STD_ID7 STD_ID8 STD_ID7 STD_ID8 STD_ID8 STD_ID7 STD_ID8 STD_ID | H'F823 | MC0[4] | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | HF826 MCO[7] EXD_ID7 EXD_ID6 EXD_ID5 EXD_ID4 EXD_ID3 EXD_ID2 EXD_ID1 EXD_ID0 HF827 MCO[8] EXD_ID15 EXD_ID14 EXD_ID13 EXD_ID12 EXD_ID11 EXD_ID10 EXD_ID9 EXD_ID8 HF828 MC1[1] | H'F824 | MC0[5] | STD_ID2 | STD_ID1 | STD_ID0 | RTR | IDE | _ | EXD_ID17 | EXD_ID16 | _ | | | HTF827 MCO[8] EXD_ID15 EXD_ID14 EXD_ID13 EXD_ID12 EXD_ID11 EXD_ID10 EXD_ID9 EXD_ID8 HTF828 MC1[1] | H'F825 | MC0[6] | STD_ID10 | STD_ID9 | STD_ID8 | STD_ID7 | STD_ID6 | STD_ID5 | STD_ID4 | STD_ID3 | _ | | | Hif828 MC1[1] | H'F826 | MC0[7] | EXD_ID7 | EXD_ID6 | EXD_ID5 | EXD_ID4 | EXD_ID3 | EXD_ID2 | EXD_ID1 | EXD_ID0 | _ | | | H'F829 MC1[2] — — — — — — — — — — — — — — — — — — — | H'F827 | MC0[8] | EXD_ID15 | EXD_ID14 | EXD_ID13 | EXD_ID12 | EXD_ID11 | EXD_ID10 | EXD_ID9 | EXD_ID8 | _ | | | HF82A MC1[3] — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — | H'F828 | MC1[1] | _ | _ | _ | _ | DLC3 | DLC2 | DLC1 | DLC0 | _ | | | H'F82B MC1[4] — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — <th< td=""><td>H'F829</td><td>MC1[2]</td><td>_</td><td>_</td><td>_</td><td>_</td><td>_</td><td>_</td><td>_</td><td>_</td><td>_</td><td></td></th<> | H'F829 | MC1[2] | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | H'F82C MC1[5] STD_ID2 STD_ID1 STD_ID0 RTR IDE — EXD_ID17 EXD_ID16 H'F82D MC1[6] STD_ID10 STD_ID9 STD_ID8 STD_ID7 STD_ID6 STD_ID3 STD_ID3 STD_ID3 STD_ID4 STD_ID3 H'F82E MC1[7] EXD_ID7 EXD_ID6 EXD_ID5 EXD_ID4 EXD_ID3 EXD_ID12 EXD_ID10 EXD_ID9 EXD_ID8 H'F83F MC1[8] EXD_ID15 EXD_ID14 EXD_ID13 EXD_ID12 EXD_ID10 EXD_ID9 EXD_ID8 H'F830 MC2[1] — — — DLC3 DLC2 DLC1 DLC0 H'F831 MC2[2] — — — — — — — H'F832 MC2[3] — — — — — — — — — — — — — — — — — — — — — — — — | H'F82A | MC1[3] | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | H'F82D MC1[6] STD_ID10 STD_ID9 STD_ID8 STD_ID7 STD_ID6 STD_ID5 STD_ID4 STD_ID3 H'F82E MC1[7] EXD_ID7 EXD_ID6 EXD_ID5 EXD_ID4 EXD_ID3 EXD_ID2 EXD_ID1 EXD_ID0 H'F82F MC1[8] EXD_ID15 EXD_ID14 EXD_ID13 EXD_ID12 EXD_ID10 EXD_ID9 EXD_ID8 H'F830 MC2[1] — — — DLC3 DLC2 DLC1 DLC0 H'F831 MC2[2] — — — — — — H'F832 MC2[3] — — — — — — H'F833 MC2[4] — — — — — — — H'F834 MC2[5] STD_ID2 STD_ID1 STD_ID0 RTR IDE — EXD_ID16 STD_ID3 H'F835 MC2[6] STD_ID10 STD_ID8 STD_ID5 STD_ID5 STD_ID4 STD_ID3 | H'F82B | MC1[4] | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | H'F82E MC1[7] EXD_ID7 EXD_ID6 EXD_ID5 EXD_ID4 EXD_ID3 EXD_ID2 EXD_ID1 EXD_ID0 H'F82F MC1[8] EXD_ID15 EXD_ID14 EXD_ID13 EXD_ID12 EXD_ID10 EXD_ID19 EXD_ID8 H'F830 MC2[1] — — — DLC3 DLC2 DLC1 DLC0 H'F831 MC2[2] — — — — — — H'F832 MC2[3] — — — — — — H'F833 MC2[4] — — — — — — H'F834 MC2[5] STD_ID2 STD_ID0 RTR IDE — EXD_ID16 EXD_ID16 H'F835 MC2[6] STD_ID10 STD_ID8 STD_ID8 STD_ID5 STD_ID5 STD_ID4 STD_ID3 H'F836 MC2[7] EXD_ID16 EXD_ID15 EXD_ID16 EXD_ID10 EXD_ID10 EXD_ID10 EXD_ID10 EXD_ID10 EXD_ID10 <t< td=""><td>H'F82C</td><td>MC1[5]</td><td>STD_ID2</td><td>STD_ID1</td><td>STD_ID0</td><td>RTR</td><td>IDE</td><td>_</td><td>EXD_ID17</td><td>EXD_ID16</td><td>_</td><td></td></t<> | H'F82C | MC1[5] | STD_ID2 | STD_ID1 | STD_ID0 | RTR | IDE | _ | EXD_ID17 | EXD_ID16 | _ | | | H'F82F MC1[8] EXD_ID15 EXD_ID14 EXD_ID13 EXD_ID12 EXD_ID11 EXD_ID10 EXD_ID9 EXD_ID8 H'F830 MC2[1] — — — DLC3 DLC2 DLC1 DLC0 H'F831 MC2[2] — — — — — — H'F832 MC2[3] — — — — — — H'F833 MC2[4] — — — — — — H'F834 MC2[5] STD_ID2 STD_ID1 STD_ID0 RTR IDE — EXD_ID16 EXD_ID16 H'F835 MC2[6] STD_ID10 STD_ID8 STD_ID7 STD_ID6 STD_ID5 STD_ID3 EXD_ID10 STD_ID3 EXD_ID10 | H'F82D | MC1[6] | STD_ID10 | STD_ID9 | STD_ID8 | STD_ID7 | STD_ID6 | STD_ID5 | STD_ID4 | STD_ID3 | _ | | | HF830 MC2[1] — — — DLC3 DLC2 DLC1 DLC0 HF831 MC2[2] — — — — — — — HF832 MC2[3] — — — — — — — HF833 MC2[4] — — — — — — — HF834 MC2[5] STD_ID2 STD_ID1 STD_ID0 RTR IDE — EXD_ID17 EXD_ID16 HF835 MC2[6] STD_ID10 STD_ID8 STD_ID7 STD_ID6 STD_ID3 STD_ID4 STD_ID3 HF836 MC2[7] EXD_ID7 EXD_ID5 EXD_ID4 EXD_ID3 EXD_ID2 EXD_ID1 EXD_ID0 HF837 MC2[8] EXD_ID15 EXD_ID14 EXD_ID13 EXD_ID12 EXD_ID10 EXD_ID8 EXD_ID8 HF838 MC3[1] — — — — DLC2 DLC1 DLC0 | H'F82E | MC1[7] | EXD_ID7 | EXD_ID6 | EXD_ID5 | EXD_ID4 | EXD_ID3 | EXD_ID2 | EXD_ID1 | EXD_ID0 | _ | | | H'F831 MC2[2] — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — <th< td=""><td>H'F82F</td><td>MC1[8]</td><td>EXD_ID15</td><td>EXD_ID14</td><td>EXD_ID13</td><td>EXD_ID12</td><td>EXD_ID11</td><td>EXD_ID10</td><td>EXD_ID9</td><td>EXD_ID8</td><td>_</td><td></td></th<> | H'F82F | MC1[8] | EXD_ID15 | EXD_ID14 | EXD_ID13 | EXD_ID12 | EXD_ID11 | EXD_ID10 | EXD_ID9 | EXD_ID8 | _ | | | H'F832 MC2[3] — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — <th< td=""><td>H'F830</td><td>MC2[1]</td><td>_</td><td>_</td><td>_</td><td>_</td><td>DLC3</td><td>DLC2</td><td>DLC1</td><td>DLC0</td><td>_</td><td></td></th<> | H'F830 | MC2[1] | _ | _ | _ | _ | DLC3 | DLC2 | DLC1 | DLC0 | _ | | | H'F833 MC2[4] — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — <th< td=""><td>H'F831</td><td>MC2[2]</td><td>_</td><td>_</td><td>_</td><td>_</td><td>_</td><td>_</td><td>_</td><td>_</td><td>_</td><td></td></th<> | H'F831 | MC2[2] | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | H'F834 MC2[5] STD_ID2 STD_ID1 STD_ID0 RTR IDE — EXD_ID17 EXD_ID16 H'F835 MC2[6] STD_ID10 STD_ID8 STD_ID7 STD_ID6 STD_ID4 STD_ID3 H'F836 MC2[7] EXD_ID7 EXD_ID6 EXD_ID5 EXD_ID4 EXD_ID2 EXD_ID1 EXD_ID0 H'F837 MC2[8] EXD_ID15 EXD_ID14 EXD_ID13 EXD_ID12 EXD_ID10 EXD_ID9 EXD_ID8 H'F838 MC3[1] — — — DLC3 DLC2 DLC1 DLC0 | H'F832 | MC2[3] | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | H'F835 MC2[6] STD_ID10 STD_ID8 STD_ID7 STD_ID6 STD_ID5 STD_ID4 STD_ID3 H'F836 MC2[7] EXD_ID7 EXD_ID6 EXD_ID5 EXD_ID4 EXD_ID3 EXD_ID2 EXD_ID1 EXD_ID0 H'F837 MC2[8] EXD_ID15 EXD_ID14 EXD_ID13 EXD_ID12 EXD_ID11 EXD_ID10 EXD_ID8 H'F838 MC3[1] — — DLC3 DLC2 DLC1 DLC0 | H'F833 | MC2[4] | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | H'F836 MC2[7] EXD_ID7 EXD_ID6 EXD_ID5 EXD_ID4 EXD_ID3 EXD_ID2 EXD_ID1 EXD_ID0 H'F837 MC2[8] EXD_ID15 EXD_ID14 EXD_ID13 EXD_ID12 EXD_ID10 EXD_ID10 EXD_ID9 EXD_ID8 H'F838 MC3[1] — — — DLC3 DLC2 DLC1 DLC0 | H'F834 | MC2[5] | STD_ID2 | STD_ID1 | STD_ID0 | RTR | IDE | _ | EXD_ID17 | EXD_ID16 | | | | H'F837 MC2[8] EXD_ID15 EXD_ID14 EXD_ID13 EXD_ID12 EXD_ID11 EXD_ID10 EXD_ID9 EXD_ID8 H'F838 MC3[1] — — — DLC3 DLC2 DLC1 DLC0 | H'F835 | MC2[6] | STD_ID10 | STD_ID9 | STD_ID8 | STD_ID7 | STD_ID6 | STD_ID5 | STD_ID4 | STD_ID3 | _ | | | H'F838 MC3[1] — — — DLC3 DLC2 DLC1 DLC0 | H'F836 | MC2[7] | EXD_ID7 | EXD_ID6 | EXD_ID5 | EXD_ID4 | EXD_ID3 | EXD_ID2 | EXD_ID1 | EXD_ID0 | | | | | H'F837 | MC2[8] | EXD_ID15 | EXD_ID14 | EXD_ID13 | EXD_ID12 | EXD_ID11 | EXD_ID10 | EXD_ID9 | EXD_ID8 | - | | | H'F839 MC3[2] — — — — — — — — | H'F838 | MC3[1] | _ | _ | _ | _ | DLC3 | DLC2 | DLC1 | DLC0 | = | | | | H'F839 | MC3[2] | | _ | | | _ | _ | | _ | | | | Address | Register<br>Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module<br>Name | Data Bus<br>Width | |---------|------------------|----------|----------|----------|----------|----------|----------|----------|----------|----------------|-------------------| | H'F83A | MC3[3] | _ | _ | _ | _ | _ | _ | _ | _ | HCAN | 8, 16 | | H'F83B | MC3[4] | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | H'F83C | MC3[5] | STD_ID2 | STD_ID1 | STD_ID0 | RTR | IDE | _ | EXD_ID17 | EXD_ID16 | | | | H'F83D | MC3[6] | STD_ID10 | STD_ID9 | STD_ID8 | STD_ID7 | STD_ID6 | STD_ID5 | STD_ID4 | STD_ID3 | _ | | | H'F83E | MC3[7] | EXD_ID7 | EXD_ID6 | EXD_ID5 | EXD_ID4 | EXD_ID3 | EXD_ID2 | EXD_ID1 | EXD_ID0 | _ | | | H'F83F | MC3[8] | EXD_ID15 | EXD_ID14 | EXD_ID13 | EXD_ID12 | EXD_ID11 | EXD_ID10 | EXD_ID9 | EXD_ID8 | | | | H'F840 | MC4[1] | _ | _ | _ | _ | DLC3 | DLC2 | DLC1 | DLC0 | | | | H'F841 | MC4[2] | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | H'F842 | MC4[3] | _ | _ | _ | _ | _ | _ | _ | _ | | | | H'F843 | MC4[4] | _ | _ | _ | _ | _ | _ | _ | _ | | | | H'F844 | MC4[5] | STD_ID2 | STD_ID1 | STD_ID0 | RTR | IDE | _ | EXD_ID17 | EXD_ID16 | | | | H'F845 | MC4[6] | STD_ID10 | STD_ID9 | STD_ID8 | STD_ID7 | STD_ID6 | STD_ID5 | STD_ID4 | STD_ID3 | _ | | | H'F846 | MC4[7] | EXD_ID7 | EXD_ID6 | EXD_ID5 | EXD_ID4 | EXD_ID3 | EXD_ID2 | EXD_ID1 | EXD_ID0 | | | | H'F847 | MC4[8] | EXD_ID15 | EXD_ID14 | EXD_ID13 | EXD_ID12 | EXD_ID11 | EXD_ID10 | EXD_ID9 | EXD_ID8 | _ | | | H'F848 | MC5[1] | _ | _ | _ | _ | DLC3 | DLC2 | DLC1 | DLC0 | _ | | | H'F849 | MC5[2] | _ | _ | _ | _ | _ | _ | _ | _ | | | | H'F84A | MC5[3] | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | H'F84B | MC5[4] | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | H'F84C | MC5[5] | STD_ID2 | STD_ID1 | STD_ID0 | RTR | IDE | _ | EXD_ID17 | EXD_ID16 | _ | | | H'F84D | MC5[6] | STD_ID10 | STD_ID9 | STD_ID8 | STD_ID7 | STD_ID6 | STD_ID5 | STD_ID4 | STD_ID3 | = | | | H'F84E | MC5[7] | EXD_ID7 | EXD_ID6 | EXD_ID5 | EXD_ID4 | EXD_ID3 | EXD_ID2 | EXD_ID1 | EXD_ID0 | = | | | H'F84F | MC5[8] | EXD_ID15 | EXD_ID14 | EXD_ID13 | EXD_ID12 | EXD_ID11 | EXD_ID10 | EXD_ID9 | EXD_ID8 | = | | | H'F850 | MC6[1] | | | | | DLC3 | DLC2 | DLC1 | DLC0 | _ | | | H'F851 | MC6[2] | _ | _ | _ | _ | _ | _ | _ | _ | = | | | H'F852 | MC6[3] | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | H'F853 | MC6[4] | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | H'F854 | MC6[5] | STD_ID2 | STD_ID1 | STD_ID0 | RTR | IDE | _ | EXD_ID17 | EXD_ID16 | = | | | H'F855 | MC6[6] | STD_ID10 | STD_ID9 | STD_ID8 | STD_ID7 | STD_ID6 | STD_ID5 | STD_ID4 | STD_ID3 | = | | | H'F856 | MC6[7] | EXD_ID7 | EXD_ID6 | EXD_ID5 | EXD_ID4 | EXD_ID3 | EXD_ID2 | EXD_ID1 | EXD_ID0 | _ | | | H'F857 | MC6[8] | EXD_ID15 | EXD_ID14 | EXD_ID13 | EXD_ID12 | EXD_ID11 | EXD_ID10 | EXD_ID9 | EXD_ID8 | = | | | H'F858 | MC7[1] | | | | | DLC3 | DLC2 | DLC1 | DLC0 | _ | | | H'F859 | MC7[2] | _ | _ | _ | _ | _ | _ | _ | _ | = | | | H'F85A | MC7[3] | _ | _ | _ | _ | _ | _ | _ | _ | = | | | H'F85B | MC7[4] | _ | | _ | | | | | | = | | | H'F85C | MC7[5] | STD_ID2 | STD_ID1 | STD_ID0 | RTR | IDE | _ | EXD_ID17 | EXD_ID16 | _ | | | H'F85D | MC7[6] | STD_ID10 | STD_ID9 | STD_ID8 | STD_ID7 | STD_ID6 | STD_ID5 | STD_ID4 | STD_ID3 | = | | | H'F85E | MC7[7] | EXD_ID7 | EXD_ID6 | EXD_ID5 | EXD_ID4 | EXD_ID3 | EXD_ID2 | EXD_ID1 | EXD_ID0 | | | | Address | Register<br>Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module<br>Name | Data Bus<br>Width | |---------|------------------|----------|----------|----------|----------|----------|----------|----------|----------|----------------|-------------------| | H'F85F | MC7[8] | EXD_ID15 | | EXD_ID13 | | EXD_ID11 | EXD_ID10 | EXD_ID9 | EXD_ID8 | HCAN | 8, 16 | | H'F860 | MC8[1] | _ | _ | | _ | DLC3 | DLC2 | DLC1 | DLC0 | - | -, - | | H'F861 | MC8[2] | _ | _ | _ | _ | _ | _ | _ | _ | - | | | H'F862 | MC8[3] | _ | _ | _ | _ | _ | _ | _ | _ | - | | | H'F863 | MC8[4] | _ | _ | _ | _ | _ | _ | _ | _ | - | | | H'F864 | MC8[5] | STD_ID2 | STD_ID1 | STD_ID0 | RTR | IDE | _ | EXD_ID17 | EXD_ID16 | - | | | H'F865 | MC8[6] | STD_ID10 | STD_ID9 | STD_ID8 | STD_ID7 | STD_ID6 | STD_ID5 | STD_ID4 | STD_ID3 | - | | | H'F866 | MC8[7] | EXD_ID7 | EXD_ID6 | EXD_ID5 | EXD_ID4 | EXD_ID3 | EXD_ID2 | EXD_ID1 | EXD_ID0 | - | | | H'F867 | MC8[8] | EXD_ID15 | EXD_ID14 | EXD_ID13 | EXD_ID12 | EXD_ID11 | EXD_ID10 | EXD_ID9 | EXD_ID8 | - | | | H'F868 | MC9[1] | _ | _ | _ | _ | DLC3 | DLC2 | DLC1 | DLC0 | - | | | H'F869 | MC9[2] | _ | _ | _ | _ | _ | _ | _ | _ | - | | | H'F86A | MC9[3] | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | H'F86B | MC9[4] | _ | _ | _ | _ | _ | _ | _ | _ | - | | | H'F86C | MC9[5] | STD ID2 | STD ID1 | STD ID0 | RTR | IDE | _ | EXD ID17 | EXD ID16 | _ | | | H'F86D | MC9[6] | STD_ID10 | STD_ID9 | STD_ID8 | STD_ID7 | STD_ID6 | STD_ID5 | STD_ID4 | STD_ID3 | - | | | H'F86E | MC9[7] | EXD_ID7 | EXD_ID6 | EXD_ID5 | EXD_ID4 | EXD_ID3 | EXD_ID2 | EXD_ID1 | EXD_ID0 | - | | | H'F86F | MC9[8] | EXD_ID15 | EXD_ID14 | EXD_ID13 | EXD_ID12 | EXD_ID11 | EXD_ID10 | EXD_ID9 | EXD_ID8 | = | | | H'F870 | MC10[1] | _ | _ | _ | _ | DLC3 | DLC2 | DLC1 | DLC0 | _ | | | H'F871 | MC10[2] | _ | _ | _ | _ | _ | _ | | _ | _ | | | H'F872 | MC10[3] | _ | _ | _ | _ | _ | _ | _ | _ | - | | | H'F873 | MC10[4] | _ | _ | _ | _ | _ | _ | _ | _ | - | | | H'F874 | MC10[5] | STD_ID2 | STD_ID1 | STD_ID0 | RTR | IDE | _ | EXD_ID17 | EXD_ID16 | - | | | H'F875 | MC10[6] | STD_ID10 | STD_ID9 | STD_ID8 | STD_ID7 | STD_ID6 | STD_ID5 | STD_ID4 | STD_ID3 | = | | | H'F876 | MC10[7] | EXD_ID7 | EXD_ID6 | EXD_ID5 | EXD_ID4 | EXD_ID3 | EXD_ID2 | EXD_ID1 | EXD_ID0 | = | | | H'F877 | MC10[8] | EXD_ID15 | EXD_ID14 | EXD_ID13 | EXD_ID12 | EXD_ID11 | EXD_ID10 | EXD_ID9 | EXD_ID8 | _ | | | H'F878 | MC11[1] | _ | _ | _ | _ | DLC3 | DLC2 | DLC1 | DLC0 | _ | | | H'F879 | MC11[2] | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | H'F87A | MC11[3] | _ | _ | _ | _ | _ | _ | _ | _ | - | | | H'F87B | MC11[4] | _ | _ | _ | _ | _ | _ | _ | _ | - | | | H'F87C | MC11[5] | STD_ID2 | STD_ID1 | STD_ID0 | RTR | IDE | _ | EXD_ID17 | EXD_ID16 | _ | | | H'F87D | MC11[6] | STD_ID10 | STD_ID9 | STD_ID8 | STD_ID7 | STD_ID6 | STD_ID5 | STD_ID4 | STD_ID3 | - | | | H'F87E | MC11[7] | EXD_ID7 | EXD_ID6 | EXD_ID5 | EXD_ID4 | EXD_ID3 | EXD_ID2 | EXD_ID1 | EXD_ID0 | _ | | | H'F87F | MC11[8] | EXD_ID15 | EXD_ID14 | EXD_ID13 | EXD_ID12 | EXD_ID11 | EXD_ID10 | EXD_ID9 | EXD_ID8 | _ | | | H'F880 | MC12[1] | _ | _ | _ | _ | DLC3 | DLC2 | DLC1 | DLC0 | = | | | H'F881 | MC12[2] | _ | _ | _ | _ | _ | _ | _ | _ | - | | | H'F882 | MC12[3] | _ | _ | _ | _ | _ | _ | _ | _ | - | | | H'F883 | MC12[4] | _ | _ | _ | _ | _ | _ | _ | _ | - | | | | | | | | | | | | | | | | Marchand | | | | | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------|----------|----------|----------|----------|----------|----------|----------|----------|----------------|------------------| | HF885 MC12[6] STD_ID10 ST | Address | Register<br>Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module<br>Name | Data Bu<br>Width | | HF886 MC12[7] EXD_ID7 EXD_ID8 EXD_ID8 EXD_ID8 EXD_ID1 EXD_ID | H'F884 | MC12[5] | STD_ID2 | STD_ID1 | STD_ID0 | RTR | IDE | _ | EXD_ID17 | EXD_ID16 | HCAN | 8, 16 | | HF887 MC12 8 EXD_ID15 EXD_ID14 EXD_ID13 EXD_ID12 EXD_ID16 EX | H'F885 | MC12[6] | STD_ID10 | STD_ID9 | STD_ID8 | STD_ID7 | STD_ID6 | STD_ID5 | STD_ID4 | STD_ID3 | _ | | | HF888 MC13[1] - | H'F886 | MC12[7] | EXD_ID7 | EXD_ID6 | EXD_ID5 | EXD_ID4 | EXD_ID3 | EXD_ID2 | EXD_ID1 | EXD_ID0 | _ | | | HF889 MC13 2 | H'F887 | MC12[8] | EXD_ID15 | EXD_ID14 | EXD_ID13 | EXD_ID12 | EXD_ID11 | EXD_ID10 | EXD_ID9 | EXD_ID8 | = | | | HF88A MC13 3 - | H'F888 | MC13[1] | _ | _ | _ | _ | DLC3 | DLC2 | DLC1 | DLC0 | = | | | HF88B MC13 4 | H'F889 | MC13[2] | _ | _ | _ | _ | _ | _ | _ | _ | = | | | HF88C MC13[5] STD_ID2 STD_ID1 STD_ID0 RTR IDE - EXD_ID17 EXD_ID16 EXD_ID16 HF88D MC13[6] STD_ID10 STD_ID2 STD_ID3 STD_ID3 STD_ID3 STD_ID4 STD_ID3 STD_ID4 STD_ID3 EXD_ID17 EXD_ID16 EXD_ID17 EXD_ID16 EXD_ID18 E | H'F88A | MC13[3] | _ | _ | _ | _ | _ | _ | _ | _ | = | | | HF88D MC13[6] STD_ID10 STD_ID2 STD_ID3 STD_ID4 STD_ID5 STD_ID5 STD_ID4 STD_ID3 STD_ID4 STD_ID5 STD_ID5 STD_ID4 STD_ID5 STD_I | H'F88B | MC13[4] | _ | _ | _ | _ | _ | _ | _ | _ | = | | | HF88E MC13 7 EXD_ID7 EXD_ID8 EXD_ID8 EXD_ID4 EXD_ID3 EXD_ID2 EXD_ID1 EXD_ID0 EXD_ID8 HF88F MC13 8 EXD_ID15 EXD_ID14 EXD_ID13 EXD_ID12 EXD_ID11 EXD_ID10 EXD_ID9 EXD_ID8 HF890 MC14 1] | H'F88C | MC13[5] | STD_ID2 | STD_ID1 | STD_ID0 | RTR | IDE | _ | EXD_ID17 | EXD_ID16 | = | | | HF88F MC13 8 EXD_ID15 EXD_ID14 EXD_ID13 EXD_ID12 EXD_ID11 EXD_ID10 EXD_ID19 EXD_ID18 HF889 MC14 11 | H'F88D | MC13[6] | STD_ID10 | STD_ID9 | STD_ID8 | STD_ID7 | STD_ID6 | STD_ID5 | STD_ID4 | STD_ID3 | = | | | HF890 MC14[1] - | H'F88E | MC13[7] | EXD_ID7 | EXD_ID6 | EXD_ID5 | EXD_ID4 | EXD_ID3 | EXD_ID2 | EXD_ID1 | EXD_ID0 | = | | | HF891 MC14[2] - | H'F88F | MC13[8] | EXD_ID15 | EXD_ID14 | EXD_ID13 | EXD_ID12 | EXD_ID11 | EXD_ID10 | EXD_ID9 | EXD_ID8 | _ | | | HF892 MC14[3] | H'F890 | MC14[1] | _ | _ | _ | _ | DLC3 | DLC2 | DLC1 | DLC0 | - | | | HF893 MC14[4] - | H'F891 | MC14[2] | _ | _ | _ | _ | _ | _ | _ | _ | - | | | HF894 MC14[5] STD_ID2 STD_ID1 STD_ID0 RTR IDE — EXD_ID17 EXD_ID16 HF895 MC14[6] STD_ID10 STD_ID9 STD_ID8 STD_ID7 STD_ID6 STD_ID5 STD_ID4 STD_ID3 HF896 MC14[7] EXD_ID7 EXD_ID6 EXD_ID5 EXD_ID14 EXD_ID12 EXD_ID12 EXD_ID10 EXD_ID9 EXD_ID8 HF897 MC14[8] EXD_ID15 EXD_ID14 EXD_ID13 EXD_ID12 EXD_ID11 EXD_ID10 EXD_ID9 EXD_ID8 HF898 MC15[1] — — — — — — — — — | H'F892 | MC14[3] | _ | _ | _ | _ | _ | _ | _ | _ | - | | | HF895 MC14[6] STD_ID10 STD_ID9 STD_ID8 STD_ID8 STD_ID5 STD_ID5 STD_ID4 STD_ID5 STD_ID4 STD_ID5 STD_ID5 STD_ID4 STD_ID5 STD_ID5 STD_ID4 STD_ID5 STD_ID5 STD_ID4 STD_ID5 | H'F893 | MC14[4] | _ | _ | _ | _ | _ | _ | _ | _ | - | | | HF896 MC14[7] EXD_ID7 EXD_ID6 EXD_ID5 EXD_ID4 EXD_ID3 EXD_ID1 EXD_ID1 EXD_ID0 HF897 MC14[8] EXD_ID15 EXD_ID14 EXD_ID13 EXD_ID12 EXD_ID11 EXD_ID10 EXD_ID9 EXD_ID8 HF898 MC15[1] — — — — — DLC3 DLC2 DLC1 DLC0 HF899 MC15[2] — — — — — — — — — — — — — — — — — — — | H'F894 | MC14[5] | STD_ID2 | STD_ID1 | STD_ID0 | RTR | IDE | _ | EXD_ID17 | EXD_ID16 | _ | | | HF897 MC14[8] EXD_ID15 EXD_ID14 EXD_ID13 EXD_ID12 EXD_ID11 EXD_ID10 EXD_ID9 EXD_ID8 HF898 MC15[1] — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — | H'F895 | MC14[6] | STD_ID10 | STD_ID9 | STD_ID8 | STD_ID7 | STD_ID6 | STD_ID5 | STD_ID4 | STD_ID3 | - | | | H'F898 MC15[1] — — — — — — — — DLC3 DLC2 DLC1 DLC0 H'F899 MC15[2] — — — — — — — — — — — — — — — — — — — | H'F896 | MC14[7] | EXD_ID7 | EXD_ID6 | EXD_ID5 | EXD_ID4 | EXD_ID3 | EXD_ID2 | EXD_ID1 | EXD_ID0 | - | | | H'F899 MC15[2] — — — — — — — — — — — — — — — — — — — | H'F897 | MC14[8] | EXD_ID15 | EXD_ID14 | EXD_ID13 | EXD_ID12 | EXD_ID11 | EXD_ID10 | EXD_ID9 | EXD_ID8 | - | | | H'F89A MC15[3] — — — — — — — — — — — — — — — — — — — | H'F898 | MC15[1] | _ | _ | _ | _ | DLC3 | DLC2 | DLC1 | DLC0 | = | | | H'F89B MC15[4] — — — — — — — — — — — — — — — — — — — | H'F899 | MC15[2] | _ | _ | _ | _ | _ | _ | _ | _ | = | | | H'F89C MC15[5] STD_ID2 STD_ID1 STD_ID0 RTR IDE — EXD_ID17 EXD_ID16 H'F89D MC15[6] STD_ID10 STD_ID9 STD_ID8 STD_ID7 STD_ID6 STD_ID5 STD_ID4 STD_ID3 H'F89E MC15[7] EXD_ID7 EXD_ID6 EXD_ID5 EXD_ID4 EXD_ID3 EXD_ID2 EXD_ID1 EXD_ID0 H'F89F MC15[8] EXD_ID15 EXD_ID14 EXD_ID13 EXD_ID12 EXD_ID11 EXD_ID10 EXD_ID9 EXD_ID8 H'F8B0 MD0[1] H'F8B1 MD0[2] H'F8B2 MD0[3] H'F8B3 MD0[4] H'F8B4 MD0[5] H'F8B5 MD0[6] H'F8B6 MD0[7] H'F8B6 MD0[7] | H'F89A | MC15[3] | _ | _ | _ | _ | _ | _ | _ | _ | - | | | H'F89D MC15[6] STD_ID10 STD_ID9 STD_ID8 STD_ID7 STD_ID6 STD_ID5 STD_ID4 STD_ID3 H'F89E MC15[7] EXD_ID7 EXD_ID6 EXD_ID5 EXD_ID4 EXD_ID3 EXD_ID2 EXD_ID1 EXD_ID0 H'F89F MC15[8] EXD_ID15 EXD_ID14 EXD_ID13 EXD_ID12 EXD_ID11 EXD_ID10 EXD_ID9 EXD_ID8 H'F8BO MD0[1] H'F8B1 MD0[2] H'F8B2 MD0[3] H'F8B3 MD0[4] H'F8B4 MD0[5] H'F8B5 MD0[6] H'F8B6 MD0[7] H'F8B6 MD0[7] | H'F89B | MC15[4] | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | H'F89E MC15[7] EXD_ID7 EXD_ID6 EXD_ID5 EXD_ID4 EXD_ID3 EXD_ID2 EXD_ID1 EXD_ID0 H'F89F MC15[8] EXD_ID15 EXD_ID14 EXD_ID13 EXD_ID12 EXD_ID11 EXD_ID10 EXD_ID9 EXD_ID8 H'F8B0 MD0[1] H'F8B1 MD0[2] H'F8B2 MD0[3] H'F8B3 MD0[4] H'F8B4 MD0[5] H'F8B5 MD0[6] H'F8B6 MD0[7] H'F8B6 MD0[7] | H'F89C | MC15[5] | STD_ID2 | STD_ID1 | STD_ID0 | RTR | IDE | _ | EXD_ID17 | EXD_ID16 | - | | | H'F89F MC15[8] EXD_ID15 EXD_ID14 EXD_ID13 EXD_ID12 EXD_ID11 EXD_ID10 EXD_ID9 EXD_ID8 H'F88D MD0[1] H'F8B1 MD0[2] H'F8B2 MD0[3] H'F8B3 MD0[4] H'F8B4 MD0[5] H'F8B5 MD0[6] H'F8B6 MD0[7] H'F8B6 MD0[7] | H'F89D | MC15[6] | STD_ID10 | STD_ID9 | STD_ID8 | STD_ID7 | STD_ID6 | STD_ID5 | STD_ID4 | STD_ID3 | - | | | H'F8B0 MD0[1] H'F8B1 MD0[2] H'F8B2 MD0[3] H'F8B3 MD0[4] H'F8B4 MD0[5] H'F8B5 MD0[6] H'F8B6 MD0[7] H'F8B7 MD0[8] | H'F89E | MC15[7] | EXD_ID7 | EXD_ID6 | EXD_ID5 | EXD_ID4 | EXD_ID3 | EXD_ID2 | EXD_ID1 | EXD_ID0 | - | | | H'F8B1 MD0[2] H'F8B2 MD0[3] H'F8B3 MD0[4] H'F8B4 MD0[5] H'F8B5 MD0[6] H'F8B6 MD0[7] H'F8B7 MD0[8] | H'F89F | MC15[8] | EXD_ID15 | EXD_ID14 | EXD_ID13 | EXD_ID12 | EXD_ID11 | EXD_ID10 | EXD_ID9 | EXD_ID8 | - | | | H'F8B2 MD0[3] H'F8B3 MD0[4] H'F8B4 MD0[5] H'F8B5 MD0[6] H'F8B6 MD0[7] H'F8B7 MD0[8] | H'F8B0 | MD0[1] | | | | | | | | | - | | | H'F8B3 MD0[4] H'F8B4 MD0[5] H'F8B5 MD0[6] H'F8B6 MD0[7] H'F8B7 MD0[8] | H'F8B1 | MD0[2] | | | | | | | | | _ | | | H'F8B4 MD0[5] H'F8B5 MD0[6] H'F8B6 MD0[7] H'F8B7 MD0[8] | H'F8B2 | MD0[3] | | | | | | | | | _ | | | H'F8B5 MD0[6] H'F8B6 MD0[7] H'F8B7 MD0[8] | H'F8B3 | MD0[4] | | | | | | | | | _ | | | H'F8B6 MD0[7] H'F8B7 MD0[8] | H'F8B4 | MD0[5] | | | | | | | | | _ | | | H'F8B7 MD0[8] | H'F8B5 | MD0[6] | | | | | | | | | _ | | | | H'F8B6 | MD0[7] | | | | | | | | | = | | | H'F8B8 MD1[1] | H'F8B7 | MD0[8] | | | | | | | | | = | | | | H'F8B8 | MD1[1] | | | | | | | | | = | | | Address | Register<br>Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module<br>Name | Data Bus<br>Width | |---------|------------------|-------|-------|-------|-------|-------|-------|-------|-------|----------------|-------------------| | H'F8B9 | MD1[2] | | | | | | | | | HCAN | 8, 16 | | H'F8BA | MD1[3] | | | | | | | | | | | | H'F8BB | MD1[4] | | | | | | | | | | | | H'F8BC | MD1[5] | | | | | | | | | | | | H'F8BD | MD1[6] | | | | | | | | | | | | H'F8BE | MD1[7] | | | | | | | | | | | | H'F8BF | MD1[8] | | | | | | | | | | | | H'F8C0 | MD2[1] | | | | | | | | | | | | H'F8C1 | MD2[2] | | | | | | | | | | | | H'F8C2 | MD2[3] | | | | | | | | | | | | H'F8C3 | MD2[4] | | | | | | | | | | | | H'F8C4 | MD2[5] | | | | | | | | | | | | H'F8C5 | MD2[6] | | | | | | | | | | | | H'F8C6 | MD2[7] | | | | | | | | | | | | H'F8C7 | MD2[8] | | | | | | | | | <del></del> | | | H'F8C8 | MD3[1] | | | | | | | | | <del></del> | | | H'F8C9 | MD3[2] | | | | | | | | | | | | H'F8CA | MD3[3] | | | | | | | | | | | | H'F8CB | MD3[4] | | | | | | | | | | | | H'F8CC | MD3[5] | | | | | | | | | | | | H'F8CD | MD3[6] | | | | | | | | | | | | H'F8CE | MD3[7] | | | | | | | | | | | | H'F8CF | MD3[8] | | | | | | | | | | | | H'F8D0 | MD4[1] | | | | | | | | | | | | H'F8D1 | MD4[2] | | | | | | | | | | | | H'F8D2 | MD4[3] | | | | | | | | | | | | H'F8D3 | MD4[4] | | | | | | | | | | | | H'F8D4 | MD4[5] | | | | | | | | | | | | H'F8D5 | MD4[6] | | | | | | | | | | | | H'F8D6 | MD4[7] | | | | | | | | | | | | H'F8D7 | MD4[8] | | | | | | | | | | | | H'F8D8 | MD5[1] | | | | | | | | | | | | H'F8D9 | MD5[2] | | | | | | | | | | | | H'F8DA | MD5[3] | | | | | | | | | | | | H'F8DB | MD5[4] | | | | | | | | | <u> </u> | | | H'F8DC | MD5[5] | | | | | | | | | _ | | | H'F8DD | MD5[6] | | | | | | | | | | | | H7800F MDS[7] A FAN B 16 H7800F MDS[8] A FAN B 16 H7810F MDS[1] A FAN B 16 H7810F MDS[2] A FAN B 16 H7810F MDS[3] A FAN B 16 H7810F MDS[6] A FAN B 16 H7810F MDS[8] A FAN B 16 H7810F MDS[8] A FAN B 16 H7810F MDS[8] A FAN B 16 H7810F MDS[8] A FAN B 16 H7810F MD7[9] A FAN B 16 H7810F MD7[8] A FAN B 16 H7810F MDS[8] MDS[ | Address | Register<br>Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module<br>Name | Data Bus<br>Width | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------|-------|-------|-------|-------|-------|-------|-------|-------|----------------|-------------------| | HF8E0 MO6[1] HF8E1 MO6[2] HF8E2 MO6[3] HF8E3 MO6[4] HF8E4 MO6[5] HF8E5 MO6[6] HF8E6 MO6[7] HF8E7 MO6[8] HF8E8 MO7[1] HF8E8 MO7[1] HF8E8 MO7[3] HF8E8 MO7[4] HF8E8 MO7[5] HF8E8 MO7[6] HF8E0 MO7[6] HF8E0 MO7[6] HF8E0 MO7[6] HF8E0 MO7[6] HF8E1 MO7[7] HF8E2 MO7[8] HF8E3 MO6[1] HF8E4 MO8[2] HF8E5 MO6[3] HF8E7 MO8[3] HF8E8 MO8[4] HF8E9 MO8[5] HF8E9 MO8[6] HF8E9 MO8[7] HF8E9 MO8[7] HF8E9 MO8[8] HF8E9 MO8[7] HF8E9 MO8[8] HF8E9 MO8[7] HF8E9 MO8[8] HF8E9 MO8[7] HF8E9 MO8[8] HF8E9 MO8[7] HF8E9 MO9[8] HF8E9 MO9[9] HFR9 | H'F8DE | MD5[7] | | | | | | | | | HCAN | 8, 16 | | HF8E1 MD6[2] HF8E2 MD6[3] HF8E3 MD6[4] HF8E4 MD6[6] HF8E6 MD6[7] HF8E6 MD6[8] HF8E8 MD7[1] HF8E8 MD7[1] HF8E8 MD7[3] HF8E8 MD7[3] HF8E8 MD7[8] HF8E9 MD7[8] HF8E9 MD7[8] HF8E9 MD7[8] HF8E9 MD7[8] HF8E9 MD7[8] HF8E9 MD8[1] HF8E9 MD8[1] HF8E9 MD8[2] HF8E9 MD8[3] HF8E9 MD8[4] HF8E9 MD8[5] HF8E9 MD8[6] HF8E9 MD8[6] HF8E9 MD8[7] HF8E9 MD8[8] HF8E9 MD8[8] HF8E9 MD8[9] HF8E9 MD9[1] HFR9 MD9[1] HFR9 MD9[1] HFR9 MD9[1] HFR9 MD9[1] HFR9 MD9[1] HFR9 MD9[1 | H'F8DF | MD5[8] | | | | | | | | | | | | HF8E2 MD6[3] HF8E3 MD6[4] HF8E4 MD6[5] HF8E5 MD6[6] HF8E6 MD6[7] HF8E7 MD6[8] HF8E8 MD7[1] HF8E8 MD7[2] HF8E8 MD7[3] HF8E8 MD7[4] HF8E8 MD7[6] HF8E8 MD7[7] HF8E8 MD7[7] HF8E9 MD8[6] HF8E8 MD7[7] HF8E9 MD8[1] HF8E9 MD8[1] HF8E9 MD8[1] HF8E9 MD8[2] HF8E9 MD8[3] HF8E9 MD8[4] HF8E9 MD8[6] HF8E9 MD8[6] HF8E9 MD8[6] HF8E9 MD8[6] HF8E9 MD8[7] HF8E9 MD8[8] HF8E9 MD8[8] HF8E9 MD8[9] HF8E9 MD8[9] HF8E9 MD8[9] HF8E9 MD9[1] MD9[2] HF8E9 MD9[3] HF8E9 MD9[4] HF8E9 MD9[5] HF8E9 MD9[6] HF8E9 MD9[6] HF8E9 MD9[8] HF8E9 MD9[8] HF8E9 MD9[8] HF8E9 MD9[8] HF8E9 MD9[8] HF8E9 MD9[8] | H'F8E0 | MD6[1] | | | | | | | | | | | | HF8E3 MD6[4] HF8E4 MD6[5] HF8E5 MD6[6] HF8E6 MD6[7] HF8E7 MD6[8] HF8E8 MD7[1] HF8E8 MD7[1] HF8E9 MD7[2] HF8E8 MD7[3] HF8E8 MD7[4] HF8E0 MD7[6] HF8E0 MD7[6] HF8E0 MD7[7] HF8E1 MD7[8] HF8E2 MD7[8] HF8E3 MD8[1] HF8E4 MD8[2] HF8E5 MD8[3] HF8E5 MD8[4] HF8E7 MD8[8] HF8E8 MD8[9] HF8E8 MD8[9] HF8E8 MD8[9] HF8E8 MD8[9] HF8E8 MD8[9] HF8E8 MD9[2] HF8E8 MD9[2] HF8E8 MD9[3] HF8E8 MD9[4] HF8E8 MD9[5] HF8E8 MD9[6] HF8E8 MD9[7] HF8E8 MD9[8] HF8E8 MD9[9] | H'F8E1 | MD6[2] | | | | | | | | | | | | HF8E4 MD6[5] HF8E5 MD6[6] HF8E6 MD6[7] HF8E7 MD6[8] HF8E8 MD7[1] HF8E8 MD7[1] HF8E8 MD7[3] HF8E8 MD7[4] HF8E8 MD7[6] HF8E8 MD7[6] HF8E8 MD7[7] HF8E8 MD7[7] HF8E8 MD7[8] HF8E8 MD7[8] HF8E9 MD8[2] HF8E9 MD8[3] HF8E9 MD8[3] HF8E9 MD8[6] HF8E9 MD8[6] HF8E8 MD8[7] HF8E9 MD8[8] | H'F8E2 | MD6[3] | | | | | | | | | | | | HF8E5 MD8[6] HF8E6 MD8[7] HF8E7 MD8[8] HF8E8 MD7[1] HF8E8 MD7[2] HF8E8 MD7[3] HF8E8 MD7[4] HF8E8 MD7[6] HF8E8 MD7[6] HF8E8 MD7[7] HF8E9 MD8[1] HF8E9 MD8[1] HF8E9 MD8[2] HF8E9 MD8[3] HF8E9 MD8[4] HF8E9 MD8[6] HF8E9 MD8[6] HF8E9 MD8[6] HF8E9 MD8[7] HF8E9 MD8[8] | H'F8E3 | MD6[4] | | | | | | | | | | | | HF8E6 MD6[7] HF8E7 MD6[8] HF8E8 MD7[1] HF8E8 MD7[2] HF8E8 MD7[3] HF8E8 MD7[4] HF8E0 MD7[5] HF8E0 MD7[6] HF8E0 MD7[6] HF8E0 MD7[8] HF8E7 MD7[8] HF8E7 MD8[1] HF8E7 MD8[2] HF8E8 MD8[3] HF8E8 MD8[4] HF8E8 MD8[6] | H'F8E4 | MD6[5] | | | | | | | | | | | | HF8E7 MD8[8] HF8E8 MD7[1] HF8E9 MD7[2] HF8EA MD7[3] HF8EB MD7[4] HF8EC MD7[5] HF8EC MD7[6] HF8EC MD7[7] HF8EF MD7[8] HF8EF MD7[8] HF8EF MD8[1] HF8EF MD8[2] HF8EF MD8[3] HF8EF MD8[4] HF8EF MD8[6] HF8EF MD8[6] HF8EF MD8[7] HF8EF MD8[8] MD9[8] | H'F8E5 | MD6[6] | | | | | | | | | | | | HF8E8 MD7[1] HF8E9 MD7[2] HF8EA MD7[3] HF8EB MD7[4] HF8EC MD7[5] HF8EC MD7[6] HF8EC MD7[7] HF8EF MD7[8] HF8EF MD7[8] HF8EF MD8[1] HF8EF MD8[2] HF8EF MD8[3] HF8EF MD8[3] HF8EF MD8[5] HF8EF MD8[6] HF8EF MD8[7] HF8EF MD8[7] HF8EF MD8[8] MD9[1] HF8EF MD9[2] HF8EF MD9[3] HF8EF MD9[4] HF8EF MD9[5] HF8EF MD9[6] HF8EF MD9[6] HF8EF MD9[6] HF8EF MD9[6] HF8EF MD9[7] HF8EF MD9[8] HF8EF MD9[8] HF8EF MD9[8] HF8EF MD9[9] HF8EF MD9[8] | H'F8E6 | MD6[7] | | | | | | | | | | | | HF8E9 MD7[2] HF8EA MD7[3] HF8EB MD7[4] HF8EC MD7[5] HF8EC MD7[6] HF8EE MD7[7] HF8EE MD7[8] HF8EF MD7[8] HF8EF MD8[1] HF8EF MD8[2] HF8EF MD8[3] HF8EF MD8[4] HF8EF MD8[5] HF8EF MD8[6] HF8EF MD8[6] HF8EF MD8[7] HF8EF MD8[8] HF8EF MD8[9] HF8EF MD8[9] HF8EF MD8[9] HF8EF MD8[9] HF8EF MD9[1] HF8EF MD9[1] HF8EF MD9[2] HF8EF MD9[3] HF8EF MD9[4] HF8EF MD9[5] HF8EF MD9[6] HF8EF MD9[7] HF8EF MD9[8] HF8EF MD9[8] HF8EF MD9[9] | H'F8E7 | MD6[8] | | | | | | | | | | | | HF8EA MD7[3] HF8EB MD7[4] HF8EC MD7[5] HF8ED MD7[6] HF8EE MD7[7] HF8EF MD7[8] HF8EF MD8[1] HF8F1 MD8[2] HF8F2 MD8[3] HF8F3 MD8[4] HF8F4 MD8[5] HF8F4 MD8[5] HF8F5 MD8[6] HF8F6 MD8[7] HF8F7 MD8[8] HF8F7 MD8[8] HF8F8 MD9[1] HF8F8 MD9[1] HF8F8 MD9[1] HF8F8 MD9[2] HF8F8 MD9[3] HF8F8 MD9[3] HF8F8 MD9[3] HF8F8 MD9[4] HF8F8 MD9[5] HF8F8 MD9[6] MD9[7] HF8F8 MD9[8] HF8F9 MD9[8] HF8F9 MD9[8] HF8F9 MD9[8] HF8F9 MD9[8] HF8F9 MD9[8] | H'F8E8 | MD7[1] | | | | | | | | | | | | HF8EB MD7[4] HF8EC MD7[5] HF8ED MD7[6] HF8EE MD7[7] HF8EF MD7[8] HF8F7 MD8[1] HF8F1 MD8[2] HF8F2 MD8[3] HF8F3 MD8[4] HF8F4 MD8[5] HF8F5 MD8[6] HF8F6 MD8[7] HF8F7 MD8[8] HF8F8 MD9[1] HF8F8 MD9[1] HF8F8 MD9[1] HF8F8 MD9[1] HF8F9 MD9[2] HF8F9 MD9[2] HF8F8 MD9[3] HF8F8 MD9[4] HF8F8 MD9[6] MD9[7] HF8F8 MD9[8] HF8F9 MD9[8] HF8F9 MD9[8] HF8F9 MD9[8] HF8F9 MD9[8] | H'F8E9 | MD7[2] | | | | | | | | | | | | HF8EC MD7[5] HF8ED MD7[6] HF8EE MD7[7] HF8EF MD7[8] HF8F0 MD8[1] HF8F1 MD8[2] HF8F2 MD8[3] HF8F3 MD8[4] HF8F3 MD8[6] HF8F4 MD8[5] HF8F5 MD8[6] HF8F8 MD8[7] HF8F8 MD9[1] HF8F8 MD9[1] HF8F8 MD9[2] HF8F8 MD9[3] MD9[4] HF8F8 MD9[5] HF8F8 MD9[5] HF8F8 MD9[6] MD9[7] HF8F8 MD9[8] HF8F9 MD9[8] HF8F9 MD9[8] HF8F9 MD9[8] HF8F9 MD9[8] | H'F8EA | MD7[3] | | | | | | | | | | | | HF8ED MD7[6] HF8EE MD7[7] HF8EF MD7[8] HF8FO MD8[1] HF8F1 MD8[2] HF8F2 MD8[3] HF8F3 MD8[4] HF8F4 MD8[5] HF8F5 MD8[6] HF8F6 MD8[7] HF8F6 MD8[7] HF8F7 MD8[8] HF8F8 MD9[1] HF8F8 MD9[1] HF8F8 MD9[3] HF8F9 MD9[2] HF8FA MD9[3] HF8FB MD9[4] HF8FB MD9[4] HF8FB MD9[4] HF8FB MD9[5] HF8FB MD9[6] HF8FB MD9[6] HF8FB MD9[7] HF8FF MD9[8] | H'F8EB | MD7[4] | | | | | | | | | | | | HF8EE MD7[7] HF8EF MD7[8] HF8FO MD8[1] HF8F1 MD8[2] HF8F2 MD8[3] HF8F3 MD8[4] HF8F4 MD8[5] HF8F5 MD8[6] HF8F6 MD8[7] HF8F7 MD8[8] HF8F8 MD9[1] HF8F8 MD9[2] HF8F8 MD9[2] HF8F8 MD9[3] HF8FB MD9[4] HF8FC MD9[5] HF8FC MD9[5] HF8FF MD9[6] HF8FF MD9[8] HF8FO MD1[1] HF8FF MD9[8] | H'F8EC | MD7[5] | | | | | | | | | | | | HF8EF MD7[8] HF8F0 MD8[1] HF8F1 MD8[2] HF8F2 MD8[3] HF8F3 MD8[4] HF8F4 MD8[5] HF8F5 MD8[6] HF8F6 MD8[7] HF8F7 MD8[8] HF8F8 MD9[1] HF8F8 MD9[2] HF8F8 MD9[2] HF8F8 MD9[3] HF8F8 MD9[4] HF8F8 MD9[5] HF8F8 MD9[6] HF8F8 MD9[7] HF8F8 MD9[8] HF8F8 MD9[9] HF8FF MD9[8] HF8FO MD1[9] | H'F8ED | MD7[6] | | | | | | | | | | | | H'F8F0 MD8[1] H'F8F1 MD8[2] H'F8F2 MD8[3] H'F8F3 MD8[4] H'F8F4 MD8[5] H'F8F5 MD8[6] H'F8F6 MD8[7] H'F8F7 MD8[8] H'F8F8 MD9[1] H'F8F8 MD9[2] H'F8F8 MD9[3] H'F8F8 MD9[4] H'F8F8 MD9[5] H'F8F8 MD9[6] H'F8F8 MD9[6] H'F8F8 MD9[7] H'F8F8 MD9[8] H'F8F8 MD9[8] H'F8F9 MD9[8] H'F8F9 MD9[8] H'F8F9 MD9[8] H'F8F9 MD9[8] H'F8F9 MD9[8] H'F8F9 MD9[8] | H'F8EE | MD7[7] | | | | | | | | | | | | H'F8F1 MD8[2] H'F8F2 MD8[3] H'F8F3 MD8[4] H'F8F4 MD8[5] H'F8F5 MD8[6] H'F8F6 MD8[7] H'F8F7 MD8[8] H'F8F8 MD9[1] H'F8F8 MD9[2] H'F8F8 MD9[3] H'F8F8 MD9[4] H'F8FB MD9[4] H'F8FB MD9[4] H'F8FB MD9[6] H'F8FB MD9[7] H'F8FB MD9[7] H'F8FF MD9[8] H'F8FF MD9[8] H'F900 MD10[1] | H'F8EF | MD7[8] | | | | | | | | | | | | H'F8F2 MD8[3] H'F8F3 MD8[4] H'F8F4 MD8[5] H'F8F5 MD8[6] H'F8F6 MD8[7] H'F8F7 MD8[8] H'F8F8 MD9[1] H'F8F8 MD9[2] H'F8F8 MD9[3] H'F8F8 MD9[4] H'F8FC MD9[5] H'F8FC MD9[6] H'F8FE MD9[7] H'F8FF MD9[8] H'F8FF MD9[8] H'F8FF MD9[8] H'F900 MD10[1] H'F901 MD10[2] | H'F8F0 | MD8[1] | | | | | | | | | | | | H'F8F3 MD8[4] H'F8F4 MD8[5] H'F8F5 MD8[6] H'F8F6 MD8[7] H'F8F7 MD8[8] H'F8F8 MD9[1] H'F8F9 MD9[2] H'F8FA MD9[3] H'F8FB MD9[4] H'F8FB MD9[4] H'F8FC MD9[5] H'F8FD MD9[6] H'F8FE MD9[7] H'F8FF MD9[8] H'F900 MD10[1] H'F901 MD10[2] | H'F8F1 | MD8[2] | | | | | | | | | | | | H'F8F4 MD8[5] H'F8F5 MD8[6] H'F8F6 MD8[7] H'F8F7 MD8[8] H'F8F8 MD9[1] H'F8F9 MD9[2] H'F8F8 MD9[3] H'F8FB MD9[4] H'F8FC MD9[5] H'F8FC MD9[6] H'F8FE MD9[7] H'F8FF MD9[8] H'F900 MD10[1] H'F901 MD10[2] | H'F8F2 | MD8[3] | | | | | | | | | | | | H'F8F5 MD8[6] H'F8F6 MD8[7] H'F8F7 MD8[8] H'F8F8 MD9[1] H'F8F9 MD9[2] H'F8FA MD9[3] H'F8FB MD9[4] H'F8FC MD9[5] H'F8FC MD9[6] H'F8FE MD9[7] H'F8FE MD9[8] H'F900 MD10[1] H'F901 MD10[2] | H'F8F3 | MD8[4] | | | | | | | | | | | | H'F8F6 MD8[7] H'F8F7 MD8[8] H'F8F8 MD9[1] H'F8F9 MD9[2] H'F8FA MD9[3] H'F8FB MD9[4] H'F8FC MD9[5] H'F8FC MD9[6] H'F8FE MD9[7] H'F8FF MD9[8] H'F900 MD10[1] H'F901 MD10[2] | H'F8F4 | MD8[5] | | | | | | | | | | | | H'F8F7 MD8[8] H'F8F8 MD9[1] H'F8F9 MD9[2] H'F8FA MD9[3] H'F8FB MD9[4] H'F8FC MD9[5] H'F8FD MD9[6] H'F8FE MD9[7] H'F8FF MD9[8] H'F900 MD10[1] H'F901 MD10[2] | H'F8F5 | MD8[6] | | | | | | | | | | | | H'F8F8 MD9[1] H'F8F9 MD9[2] H'F8FA MD9[3] H'F8FB MD9[4] H'F8FC MD9[5] H'F8FD MD9[6] H'F8FE MD9[7] H'F8FF MD9[8] H'F900 MD10[1] H'F901 MD10[2] | H'F8F6 | MD8[7] | | | | | | | | | | | | H'F8F9 MD9[2] H'F8FA MD9[3] H'F8FB MD9[4] H'F8FC MD9[5] H'F8FD MD9[6] H'F8FE MD9[7] H'F8FF MD9[8] H'F900 MD10[1] H'F901 MD10[2] | H'F8F7 | MD8[8] | | | | | | | | | | | | H'F8FA MD9[3] H'F8FB MD9[4] H'F8FC MD9[5] H'F8FD MD9[6] H'F8FE MD9[7] H'F8FF MD9[8] H'F900 MD10[1] H'F901 MD10[2] | H'F8F8 | MD9[1] | | | | | | | | | | | | H'F8FB MD9[4] H'F8FC MD9[5] H'F8FD MD9[6] H'F8FE MD9[7] H'F8FF MD9[8] H'F900 MD10[1] H'F901 MD10[2] | H'F8F9 | MD9[2] | | | | | | | | | | | | H'F8FC MD9[5] H'F8FD MD9[6] H'F8FE MD9[7] H'F8FF MD9[8] H'F900 MD10[1] H'F901 MD10[2] | H'F8FA | MD9[3] | | | | | | | | | | | | H'F8FD MD9[6] H'F8FE MD9[7] H'F8FF MD9[8] H'F900 MD10[1] H'F901 MD10[2] | H'F8FB | MD9[4] | | | | | | | | | | | | H'F8FE MD9[7] H'F8FF MD9[8] H'F900 MD10[1] H'F901 MD10[2] | H'F8FC | MD9[5] | | | | | | | | | | | | H'F8FF MD9[8] H'F900 MD10[1] H'F901 MD10[2] | H'F8FD | MD9[6] | | | | | | | | | | | | H'F900 MD10[1]<br>H'F901 MD10[2] | H'F8FE | MD9[7] | | | | | | | | | | | | H'F901 MD10[2] | H'F8FF | MD9[8] | | | | | | | | | <del></del> | | | | H'F900 | MD10[1] | | | | | | | | | _ | | | H'F902 MD10[3] | H'F901 | MD10[2] | | | | | | | | | _ | | | | H'F902 | MD10[3] | | | | | | | | | | | | Address | Register<br>Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module<br>Name | Data Bus<br>Width | |---------|------------------|-------|-------|-------|-------|-------|-------|-------|-------|----------------|-------------------| | H'F903 | MD10[4] | | | | | | | | | HCAN | 8, 16 | | H'F904 | MD10[5] | | | | | | | | | _ | | | H'F905 | MD10[6] | | | | | | | | | | | | H'F906 | MD10[7] | | | | | | | | | | | | H'F907 | MD10[8] | | | | | | | | | _ | | | H'F908 | MD11[1] | | | | | | | | | _ | | | H'F909 | MD11[2] | | | | | | | | | | | | H'F90A | MD11[3] | | | | | | | | | _ | | | H'F90B | MD11[4] | | | | | | | | | | | | H'F90C | MD11[5] | | | | | | | | | | | | H'F90D | MD11[6] | | | | | | | | | | | | H'F90E | MD11[7] | | | | | | | | | | | | H'F90F | MD11[8] | | | | | | | | | _ | | | H'F910 | MD12[1] | | | | | | | | | | | | H'F911 | MD12[2] | | | | | | | | | | | | H'F912 | MD12[3] | | | | | | | | | | | | H'F913 | MD12[4] | | | | | | | | | _ | | | H'F914 | MD12[5] | | | | | | | | | | | | H'F915 | MD12[6] | | | | | | | | | | | | H'F916 | MD12[7] | | | | | | | | | _ | | | H'F917 | MD12[8] | | | | | | | | | | | | H'F918 | MD13[1] | | | | | | | | | | | | H'F919 | MD13[2] | | | | | | | | | | | | H'F91A | MD13[3] | | | | | | | | | | | | H'F91B | MD13[4] | | | | | | | | | | | | H'F91C | MD13[5] | | | | | | | | | | | | H'F91D | MD13[6] | | | | | | | | | <u></u> | | | H'F91E | MD13[7] | | | | | | | | | | | | H'F91F | MD13[8] | | | | | | | | | | | | H'F920 | MD14[1] | | | | | | | | | _ | | | H'F921 | MD14[2] | | | | | | | | | | | | H'F922 | MD14[3] | | | | | | | | | _ | | | H'F923 | MD14[4] | | | | | | | | | | | | H'F924 | MD14[5] | | | | | | | | | | | | H'F925 | MD14[6] | | | | | | | | | | | | H'F926 | MD14[7] | | | | | | | | | | | | H'F927 | MD14[8] | | | | | | | | | | | | H'F928 | MD15[1] | | | | | | | | | | | | Address | Register<br>Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module<br>Name | Data Bus<br>Width | |---------|------------------|--------|--------|---------|----------|--------|--------|--------|--------|------------------------------------------------------|-------------------| | H'F929 | MD15[2] | | | | | | | | | HCAN | 8, 16 | | H'F92A | MD15[3] | | | | | | | | | _ | | | H'F92B | MD15[4] | | | | | | | | | | | | H'F92C | MD15[5] | | | | | | | | | _ | | | H'F92D | MD15[6] | | | | | | | | | _ | | | H'F92E | MD15[7] | | | | | | | | | | | | H'F92F | MD15[8] | | | | | | | | | | | | H'FDAC | DADR2*6 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | D/A | 8 | | H'FDAD | DADR3*6 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | converter | | | H'FDAE | DACR23*6 | DAOE1 | DAOE0 | DAE | _ | _ | _ | _ | _ | | | | H'FDB4 | SCRX | _ | _ | _ | _ | FLSHE | _ | _ | _ | ROM | 8 | | H'FDE4 | SBYCR | SSBY | STS2 | STS1 | STS0 | OPE | _ | _ | _ | Power-<br>down state | 8 | | H'FDE5 | SYSCR | MACS | _ | INTM1 | INTM0 | NMIEG | _ | - | RAME | MCU,<br>RAM<br>interrupt<br>controller | 8 | | H'FDE6 | SCKCR | PSTOP | _ | _ | _ | STCS | SCK2 | SCK1 | SCK0 | Clock<br>pulse<br>generator,<br>power-<br>down state | 8 | | H'FDE7 | MDCR | _ | _ | _ | _ | _ | MDS2 | MDS1 | MDS0 | MCU | 8 | | H'FDE8 | MSTPCRA | MSTPA7 | MSTPA6 | MSTPA5 | MSTPA4 | MSTPA3 | MSTPA2 | MSTPA1 | MSTPA0 | Power- | 8 | | H'FDE9 | MSTPCRB | MSTPB7 | MSTPB6 | MSTPB5 | MSTPB4 | MSTPB3 | MSTPB2 | MSTPB1 | MSTPB0 | down state | | | H'FDEA | MSTPCRC | MSTPC7 | MSTPC6 | MSTPC5 | MSTPC4 | MSTPC3 | MSTPC2 | MSTPC1 | MSTPC0 | | | | H'FDEB | PFCR | _ | _ | BUZZE*4 | _ | AE3 | AE2 | AE1 | AE0 | MCU, bus controller | 8 | | H'FDEC | LPWRCR | DTON*4 | LSON*4 | NESEL*4 | SUBSTP*4 | RFCUT | _ | STC1 | STC0 | Clock<br>pulse<br>generator | 8 | | H'FE00 | BARA | | _ | _ | _ | _ | _ | _ | _ | PC break | 8 | | | | BAA23 | BAA22 | BAA21 | BAA20 | BAA19 | BAA18 | BAA17 | BAA16 | controller | | | | | BAA15 | BAA14 | BAA13 | BAA12 | BAA11 | BAA10 | BAA9 | BAA8 | _ | | | | | BAA7 | BAA6 | BAA5 | BAA4 | BAA3 | BAA2 | BAA1 | BAA0 | | | | H'FE04 | BARB | _ | _ | _ | _ | _ | _ | _ | _ | | | | | | BAA23 | BAA22 | BAA21 | BAA20 | BAA19 | BAA18 | BAA17 | BAA16 | _ | | | | | BAA15 | BAA14 | BAA13 | BAA12 | BAA11 | BAA10 | BAA9 | BAA8 | | | | | | BAA7 | BAA6 | BAA5 | BAA4 | BAA3 | BAA2 | BAA1 | BAA0 | _ | | | H'FE08 | BCRA | CMFA | CDA | BAMRA2 | BAMRA1 | BAMRA0 | CSELA1 | CSELA0 | BIEA | _ | | | H'FE09 | BCRB | CMFB | CDB | BAMRB2 | BAMRB1 | BAMRA0 | CSELB1 | CSELB0 | BIEB | | | | Address | Register<br>Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module<br>Name | Data Bus<br>Width | |---------|------------------|---------|---------|----------|----------|---------|---------|---------|---------|----------------|-------------------| | H'FE12 | ISCRH | _ | _ | _ | _ | IRQ5SCB | IRQ5SCA | IRQ4SCB | IRQ4SCA | Interrupt | 8 | | H'FE13 | ISCRL | IRQ3SCB | IRQ3SCA | IRQ2SCB | IRQ2SCA | IRQ1SCB | IRQ1SCA | IRQ0SCB | IRQ0SCA | controller | | | H'FE14 | IER | _ | _ | IRQ5E | IRQ4E | IRQ3E | IRQ2E | IRQ1E | IRQ0E | _ | | | H'FE15 | ISR | _ | _ | IRQ5F | IRQ4F | IRQ3F | IRQ2F | IRQ1F | IRQ0F | <del>_</del> | | | H'FE16 | DTCERA | DTCEA7 | DTCEA6 | DTCEA5 | DTCEA4 | DTCEA3 | DTCEA2 | DTCEA1 | DTCEA0 | DTC | 8 | | H'FE17 | DTCERB | DTCEB7 | DTCEB6 | DTCEB5 | DTCEB4 | DTCEB3 | DTCEB2 | DTCEB1 | DTCEB0 | | | | H'FE18 | DTCERC | DTCEC7 | DTCEC6 | DTCEC5 | DTCEC4 | DTCEC3 | DTCEC2 | DTCEC1 | DTCEC0 | | | | H'FE19 | DTCERD | DTCED7 | DTCED6 | DTCED5 | DTCED4 | DTCED3 | DTCED2 | DTCED1 | DTCED0 | _ | | | H'FE1A | DTCERE | DTCEE7 | DTCEE6 | DTCEE5 | DTCEE4 | DTCEE3 | DTCEE2 | DTCEE1 | DTCEE0 | _ | | | H'FE1B | DTCERF | DTCEF7 | DTCEF6 | DTCEF5 | DTCEF4 | DTCEF3 | DTCEF2 | DTCEF1 | DTCEF0 | _ | | | H'FE1C | DTCERG | DTCEG7 | DTCEG6 | DTCEG5 | DTCEG4 | DTCEG3 | DTCEG2 | DTCEG1 | DTCEG0 | _ | | | H'FE1F | DTVECR | SWDTE | DTVEC6 | DTVEC5 | DTVEC4 | DTVEC3 | DTVEC2 | DTVEC1 | DTVEC0 | | | | H'FE26 | PCR | G3CMS1 | G3CMS0 | G2CMS1 | G2CMS0 | G1CMS1 | G1CMS0 | G0CMS1 | G0CMS0 | PPG | 8 | | H'FE27 | PMR | G3INV | G2INV | G1INV | G0INV | G3NOV | G2NOV | G1NOV | G0NOV | _ | | | H'FE28 | NDERH | NDER15 | NDER14 | NDER13 | NDER12 | NDER11 | NDER10 | NDER9 | NDER8 | _ | | | H'FE29 | NDERL | NDER7 | NDER6 | NDER5 | NDER4 | NDER3 | NDER2 | NDER1 | NDER0 | _ | | | H'FE2A | PODRH | POD15 | POD14 | POD13 | POD12 | POD11 | POD10 | POD9 | POD8 | _ | | | H'FE2B | PODRL | POD7 | POD6 | POD5 | POD4 | POD3 | POD2 | POD1 | POD0 | _ | | | H'FE2C | NDRH*2 | NDR15 | NDR14 | NDR13 | NDR12 | NDR11 | NDR10 | NDR9 | NDR8 | _ | | | H'FE2D | NDRL*2 | NDR7 | NDR6 | NDR5 | NDR4 | NDR3 | NDR2 | NDR1 | NDR0 | _ | | | H'FE2E | NDRH*2 | _ | _ | _ | _ | NDR11 | NDR10 | NDR9 | NDR8 | _ | | | H'FE2F | NDRL*2 | _ | _ | _ | _ | NDR3 | NDR2 | NDR1 | NDR0 | | | | H'FE30 | P1DDR | P17DDR | P16DDR | P15DDR | P14DDR | P13DDR | P12DDR | P11DDR | P10DDR | I/O port | 8 | | H'FE39 | PADDR | _ | _ | PA5DDR*5 | PA4DDR*5 | PA3DDR | PA2DDR | PA1DDR | PA0DDR | _ | | | H'FE3A | PBDDR | PB7DDR | PB6DDR | PB5DDR | PB4DDR | PB3DDR | PB2DDR | PB1DDR | PB0DDR | _ | | | H'FE3B | PCDDR | PC7DDR | PC6DDR | PC5DDR | PC4DDR | PC3DDR | PC2DDR | PC1DDR | PC0DDR | _ | | | H'FE3C | PDDDR | PD7DDR | PD6DDR | PD5DDR | PD4DDR | PD3DDR | PD2DDR | PD1DDR | PD0DDR | _ | | | H'FE3D | PEDDR | PE7DDR | PE6DDR | PE5DDR | PE4DDR | PE3DDR | PE2DDR | PE1DDR | PE0DDR | _ | | | H'FE3E | PFDDR | PF7DDR | PF6DDR | PF5DDR | PF4DDR | PF3DDR | PF2DDR | PF1DDR | PF0DDR | _ | | | H'FE40 | PAPCR | | _ | PA5PCR*5 | PA4PCR*5 | PA3PCR | PA2PCR | PA1PCR | PA0PCR | = | | | H'FE41 | PBPCR | PB7PCR | PB6PCR | PB5PCR | PB4PCR | PB3PCR | PB2PCR | PB1PCR | PB0PCR | _ | | | H'FE42 | PCPCR | PC7PCR | PC6PCR | PC5PCR | PC4PCR | PC3PCR | PC2PCR | PC1PCR | PC0PCR | _ | | | H'FE43 | PDPCR | PD7PCR | PD6PCR | PD5PCR | PD4PCR | PD3PCR | PD2PCR | PD1PCR | PD0PCR | _ | | | H'FE44 | PEPCR | PE7PCR | PE6PCR | PE5PCR | PE4PCR | PE3PCR | PE2PCR | PE1PCR | PE0PCR | _ | | | H'FE47 | PAODR | _ | _ | PA5ODR*5 | PA4ODR*5 | PA3ODR | PA2ODR | PA10DR | PA0ODR | _ | | | H'FE48 | PBODR | PB7ODR | PB6ODR | PB5ODR | PB4ODR | PB3ODR | PB2ODR | PB1ODR | PB0ODR | _ | | | H'FE49 | PCODR | PC7ODR | PC6ODR | PC5ODR | PC4ODR | PC3ODR | PC2ODR | PC10DR | PC0ODR | | | | HFE80 TOR3 | Address | Register<br>Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module<br>Name | Data Bus<br>Width | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------|-------|-------|-------|-------|-------|-------|-------|-------|----------------|-------------------| | HFE82 TIOR3H IOR3 IOR2 IOR1 IOR0 IOA3 IOA2 IOA1 IOA0 HFE88 TIOR3L IOD3 IOD2 IOD1 IOD0 IOC3 IOC2 IOC1 IOC0 HFE84 TIER3 TIGE | H'FE80 | TCR3 | CCLR2 | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU3 | 16 | | HFE83 | H'FE81 | TMDR3 | _ | _ | BFB | BFA | MD3 | MD2 | MD1 | MD0 | | | | HFE84 TIER3 | H'FE82 | TIOR3H | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | | | | HFE85 TSR3 | H'FE83 | TIOR3L | IOD3 | IOD2 | IOD1 | IOD0 | IOC3 | IOC2 | IOC1 | IOC0 | | | | HFE88 TGR3A HFE88 TGR3A HFE88 TGR3C HFE88 TGR3C HFE8E | H'FE84 | TIER3 | TTGE | _ | _ | TCIEV | TGIED | TGIEC | TGIEB | TGIEA | | | | HFE88 TGR3A HFE89 HFE80 TGR3C HFE80 HFE80 TGR3C HFE80 HFE80 TGR3C HFE80 HFE80 TGR3C HFE80 HFE80 TGR3C HFE80 HFE80 TGR4 HFE90 TCR4 — CCLR1 CCLR0 CKEG1 CKEG0 TPSC2 TPSC1 TPSC0 HFE90 TGR4 GB3 IOB2 IOB1 IOB0 IOA3 IOA2 IOA1 IOA0 HFE91 TIGR4 TIGE — TCIEU TCIEV — TGFB TGFA HFE98 TGR4A HFE99 TGR4A HFE90 TGR4A HFE90 TGR4A HFE90 TGR4A HFE90 TGR4C TGR5C HFE | H'FE85 | TSR3 | _ | _ | _ | TCFV | TGFD | TGFC | TGFB | TGFA | | | | HFE88 | H'FE86 | TCNT3 | | | | | | | | | | | | HFE80 | H'FE87 | _ | | | | | | | | | | | | HFE8A | H'FE88 | TGR3A | | | | | | | | | | | | HFE8D | H'FE89 | _ | | | | | | | | | | | | HFE8D | H'FE8A | TGR3B | | | | | | | | | | | | HFE8D | H'FE8B | _ | | | | | | | | | | | | HFEBE | H'FE8C | TGR3C | | | | | | | | | | | | HFE8F | H'FE8D | _ | | | | | | | | | | | | HFE90 | H'FE8E | TGR3D | | | | | | | | | | | | HFE91 TMDR4 | H'FE8F | _ | | | | | | | | | | | | HFE92 TIOR4 | H'FE90 | TCR4 | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU4 | 16 | | HFE94 TIER4 TTGE | H'FE91 | TMDR4 | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | | | | HFE95 | H'FE92 | TIOR4 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | | | | HFE96 TCNT4 HFE97 HFE98 TGR4A HFE99 HFE98 TGR4B HFE99 HFE98 TGR5A HFE48 TGR5B TGR5B HFE48 TGR5B TGR5 | H'FE94 | TIER4 | TTGE | _ | TCIEU | TCIEV | _ | _ | TGIEB | TGIEA | | | | HFE98 TGR4A HFE99 TGR4B HFE99 TGR4B HFE90 TGR5 CCLR1 CCLR0 CKEG1 CKEG0 TPSC2 TPSC1 TPSC0 TPUS 16 TGR5 TG | H'FE95 | TSR4 | TCFD | _ | TCFU | TCFV | _ | _ | TGFB | TGFA | | | | HFE98 TGR4A HFE99 HFE98 TGR4B HFE98 TGR4B HFE98 HFE98 HFE98 HFEA0 TCR5 | H'FE96 | TCNT4 | | | | | | | | | | | | HFE98 HFE9A TGR4B HFE9B HFEA0 TCR5 — CCLR1 CCLR0 CKEG1 CKEG0 TPSC2 TPSC1 TPSC0 TPSC0 TPFEA1 TMDR5 — — — — MD3 MD2 MD1 MD0 HFEA1 TMDR5 — — — — MD3 MD2 MD1 MD0 HFEA2 TIOR5 IOB3 IOB2 IOB1 IOB0 IOA3 IOA2 IOA1 IOA0 HFEA4 TIER5 TTGE — TCIEU TCIEV — — TGIEB TGIEA HFEA5 TSR5 TCFD — TCFU TCFV — — TGFB TGFA HFEA6 TCNT5 HFEA7 HFEA8 TGR5A HFEA8 TGR5A HFEA9 HFEAA TGR5B | H'FE97 | _ | | | | | | | | | | | | HFE9A TGR4B HFE9B HFEAD TCR5 CCLR1 CCLR0 CKEG1 CKEG0 TPSC2 TPSC1 TPSC0 TPSC0 TPSC1 TPSC1 TPSC0 TPSC1 TPSC0 TPSC1 TPSC1 TPSC0 TPSC1 TPSC0 TPSC1 TPSC1 TPSC0 TPSC1 TPSC1 TPSC1 TPSC0 TPSC1 TPSC1 TPSC1 TPSC0 TPSC1 | H'FE98 | TGR4A | | | | | | | | | <del></del> | | | H'FE9B H'FE40 TCR5 — CCLR1 CCLR0 CKEG1 CKEG0 TPSC2 TPSC1 TPSC0 TPU5 16 H'FEA1 TMDR5 — — — — MD3 MD2 MD1 MD0 H'FEA2 TIOR5 IOB3 IOB2 IOB1 IOB0 IOA3 IOA2 IOA1 IOA0 H'FEA4 TIER5 TTGE — TCIEU TCIEV — — TGIEB TGIEA H'FEA5 TSR5 TCFD — TCFU TCFV — — TGFB TGFA H'FEA6 TCNT5 H'FEA7 H'FEA8 TGR5A H'FEA8 TGR5A | H'FE99 | _ | | | | | | | | | | | | H'FEA0 TCR5 — CCLR1 CCLR0 CKEG1 CKEG0 TPSC2 TPSC1 TPSC0 TPU5 16 H'FEA1 TMDR5 — — — MD3 MD2 MD1 MD0 H'FEA2 TIOR5 IOB3 IOB2 IOB1 IOB0 IOA3 IOA2 IOA1 IOA0 H'FEA4 TIER5 TTGE — TCIEU TCIEV — — TGFB TGFA H'FEA5 TSR5 TCFD — TCFU TCFV — — TGFB TGFA H'FEA6 TCNT5 — — — — TGFB TGFA H'FEA8 TGR5A — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — <t< td=""><td>H'FE9A</td><td>TGR4B</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></t<> | H'FE9A | TGR4B | | | | | | | | | | | | H'FEA1 TMDR5 — — — MD3 MD2 MD1 MD0 H'FEA2 TIOR5 IOB3 IOB2 IOB1 IOB0 IOA3 IOA2 IOA1 IOA0 H'FEA4 TIER5 TTGE — TCIEU TCIEV — — TGIEB TGIEA H'FEA5 TSR5 TCFD — TCFU TCFV — — TGFB TGFA H'FEA7 — H'FEA8 TGR5A — — H'FEA9 — — H'FEA9 — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — <t< td=""><td>H'FE9B</td><td>_</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></t<> | H'FE9B | _ | | | | | | | | | | | | H'FEA2 TIOR5 IOB3 IOB2 IOB1 IOB0 IOA3 IOA2 IOA1 IOA0 H'FEA4 TIER5 TTGE — TCIEU TCIEV — — TGIEB TGIEA H'FEA5 TSR5 TCFD — TCFU TCFV — — TGFB TGFA H'FEA6 TCNT5 — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — | H'FEA0 | TCR5 | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU5 | 16 | | H'FEA4 TIER5 TTGE — TCIEU TCIEV — TGIEB TGIEA H'FEA5 TSR5 TCFD — TCFV — — TGFB TGFA H'FEA6 TCNT5 — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — | H'FEA1 | TMDR5 | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | | | | H'FEA5 TSR5 TCFD TCFU TCFV — TGFB TGFA H'FEA6 TCNT5 — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — | H'FEA2 | TIOR5 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | | | | H'FEA6 TCNT5 H'FEA8 TGR5A H'FEA9 TGR5B | H'FEA4 | TIER5 | TTGE | _ | TCIEU | TCIEV | _ | _ | TGIEB | TGIEA | | | | H'FEA7 H'FEA8 TGR5A H'FEA9 H'FEAA TGR5B | H'FEA5 | TSR5 | TCFD | _ | TCFU | TCFV | _ | _ | TGFB | TGFA | | | | H'FEA8 TGR5A H'FEA9 TGR5B | H'FEA6 | TCNT5 | | | | | | | | | | | | H'FEA9 TGR5B | H'FEA7 | _ | | | | | | | | | | | | H'FEAA TGR5B | H'FEA8 | TGR5A | | | | | | | | | | | | <del></del> | H'FEA9 | _ | | | | | | | | | _ | | | H'FEAB | H'FEAA | TGR5B | | | | | | | | | <u>.</u> | | | | H'FEAB | | | | | | | | | | | | | Address | Register<br>Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module<br>Name | Data Bus<br>Width | |---------|------------------|-------|--------|---------|---------|--------|-------|-------|-------|----------------|-------------------| | H'FEB0 | TSTR | _ | _ | CST5 | CST4 | CST3 | CST2 | CST1 | CST0 | TPU | 16 | | H'FEB1 | TSYR | _ | _ | SYNC5 | SYNC4 | SYNC3 | SYNC2 | SYNC1 | SYNC0 | All | | | H'FEC0 | IPRA | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | Interrupt | 8 | | H'FEC1 | IPRB | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | controller | | | H'FEC2 | IPRC | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | <del>_</del> | | | H'FEC3 | IPRD | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | | | | H'FEC4 | IPRE | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | | | | H'FEC5 | IPRF | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | | | | H'FEC6 | IPRG | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | | | | H'FEC7 | IPRH | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | | | | H'FEC8 | IPRI | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | | | | H'FEC9 | IPRJ | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | | | | H'FECA | IPRK | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | <del></del> " | | | H'FECC | IPRM | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | | | | H'FED0 | ABWCR | ABW7 | ABW6 | ABW5 | ABW4 | ABW3 | ABW2 | ABW1 | ABW0 | Bus | 8 | | H'FED1 | ASTCR | AST7 | AST6 | AST5 | AST4 | AST3 | AST2 | AST1 | AST0 | controller | | | H'FED2 | WCRH | W71 | W70 | W61 | W60 | W51 | W50 | W41 | W40 | <del></del> " | | | H'FED3 | WCRL | W31 | W30 | W21 | W20 | W11 | W10 | W01 | W00 | | | | H'FED4 | BCRH | ICIS1 | ICIS0 | BRSTRM | BRSTS1 | BRSTS0 | _ | _ | _ | | | | H'FED5 | BCRL | BRLE | BREQOE | _ | _ | _ | _ | WDBE | WAITE | | | | H'FEDB | RAMER*3 | _ | _ | _ | _ | RAMS | RAM2 | RAM1 | RAM0 | ROM | | | H'FF00 | P1DR | P17DR | P16DR | P15DR | P14DR | P13DR | P12DR | P11DR | P10DR | I/O port | 8 | | H'FF09 | PADR | _ | _ | PA5DR*5 | PA4DR*5 | PA3DR | PA2DR | PA1DR | PA0DR | | | | H'FF0A | PBDR | PB7DR | PB6DR | PB5DR | PB4DR | PB3DR | PB2DR | PB1DR | PB0DR | | | | H'FF0B | PCDR | PC7DR | PC6DR | PC5DR | PC4DR | PC3DR | PC2DR | PC1DR | PC0DR | | | | H'FF0C | PDDR | PD7DR | PD6DR | PD5DR | PD4DR | PD3DR | PD2DR | PD1DR | PD0DR | | | | H'FF0D | PEDR | PE7DR | PE6DR | PE5DR | PE4DR | PE3DR | PE2DR | PE1DR | PE0DR | | | | H'FF0E | PFDR | PF7DR | PF6DR | PF5DR | PF4DR | PF3DR | PF2DR | PF1DR | PF0DR | | | | H'FF10 | TCR0 | CCLR2 | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU0 | 16 | | H'FF11 | TMDR0 | _ | _ | BFB | BFA | MD3 | MD2 | MD1 | MD0 | | | | H'FF12 | TIOR0H | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | | | | H'FF13 | TIOR0L | IOD3 | IOD2 | IOD1 | IOD0 | IOC3 | IOC2 | IOC1 | IOC0 | | | | H'FF14 | TIER0 | TTGE | _ | _ | TCIEV | TGIED | TGIEC | TGIEB | TGIEA | | | | H'FF15 | TSR0 | _ | _ | _ | TCFV | TGFD | TGFC | TGFB | TGFA | | | | H'FF16 | TCNT0 | | | | | | | | | | | | H'FF17 | | | | - | - | | | | | | | | Address | Register<br>Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module<br>Name | Data Bus<br>Width | |-------------------|------------------|-------|-------------------|-------|-------|-------|-------|-------|-------|----------------|-------------------| | H'FF18 | TGR0A | | | | | | | | | TPU0 | 16 | | H'FF19 | _ | • | | | | | | | | | | | H'FF1A | TGR0B | | | | | | | | | | | | H'FF1B | | | | | | | | | | | | | H'FF1C | TGR0C | | | | | | | | | | | | H'FF1D | | | | | | | | | | | | | H'FF1E | TGR0D | | | | | | | | | | | | H'FF1F | | | | | | | | | | | | | H'FF20 | TCR1 | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU1 | 16 | | H'FF21 | TMDR1 | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | | | | H'FF22 | TIOR1 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | <u> </u> | | | H'FF24 | TIER1 | TTGE | _ | TCIEU | TCIEV | _ | _ | TGIEB | TGIEA | | | | H'FF25 | TSR1 | TCFD | _ | TCFU | TCFV | _ | _ | TGFB | TGFA | <u> </u> | | | H'FF26 | TCNT1 | | | | | | | | | | | | H'FF27 | _ | • | | | | | | | | <u> </u> | | | H'FF28 | TGR1A | | | | | | | | | <u> </u> | | | H'FF29 | _ | • | | | | | | | | | | | H'FF2A | TGR1B | | | | | | | | | | | | H'FF2B | _ | • | | | | | | | | <u> </u> | | | H'FF30 | TCR2 | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU2 | 16 | | H'FF31 | TMDR2 | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | | | | H'FF32 | TIOR2 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | | | | H'FF34 | TIER2 | TTGE | _ | TCIEU | TCIEV | _ | _ | TGIEB | TGIEA | | | | H'FF35 | TSR2 | TCFD | _ | TCFU | TCFV | _ | _ | TGFB | TGFA | | | | H'FF36 | TCNT2 | | | | | | | | | | | | H'FF37 | | | | | | | | | | | | | H'FF38 | TGR2A | | | | | | | | | | | | H'FF39 | | | | | | | | | | | | | H'FF3A | TGR2B | | | | | | | | | | | | H'FF3B | _ | • | | | | | | | | | | | H'FF74 | TCSR0 | OVF | WT/ <del>IT</del> | TME | _ | _ | CKS2 | CKS1 | CKS0 | WDT0 | 16 | | (Write) | TCNT0 | | | | | | | | | | | | H'FF75<br>(Read) | TCNT0 | | | | | | | | | | | | H'FF76<br>(Write) | RSTCSR | WOVF | RSTE | RSTS | _ | _ | _ | _ | _ | | | | H'FF77<br>(Read) | RSTCSR | WOVF | RSTE | RSTS | _ | _ | _ | _ | _ | | | | Address | Register<br>Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module<br>Name | Data Bus<br>Width | |---------|------------------|-------|-------|-------|-------|-------|-------|-------|-------|---------------------------|-------------------| | H'FF78 | SMR0 | C/Ā | CHR | PE | O/Ē | STOP | MP | CKS1 | CKS0 | SCI0 | 8 | | | | GM | BLK | PE | O/E | BCP1 | BCP0 | CKS1 | CKS0 | Smart card<br>interface 0 | <br> | | H'FF79 | BRR0 | | | | | | | | | SCI0, | _ | | H'FF7A | SCR0 | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | smart card<br>interface 0 | | | H'FF7B | TDR0 | | | | | | | | | | | | H'FF7C | SSR0 | TDRE | RDRF | ORER | FER | PER | TEND | MPB | MPBT | SCI0 | _ | | | | TDRE | RDRF | ORER | ERS | PER | TEND | MPB | MPBT | Smart card interface 0 | | | H'FF7D | RDR0 | | | | | | | | | SCI0, | | | H'FF7E | SCMR0 | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | smart card<br>interface 0 | | | H'FF80 | SMR1 | C/Ā | CHR | PE | O/E | STOP | MP | CKS1 | CKS0 | SCI1 | 8 | | | | GM | BLK | PE | O/Ē | BCP1 | BCP0 | CKS1 | CKS0 | Smart card interface 1 | l | | H'FF81 | BRR1 | | | | | | | | | SCI1, | | | H'FF82 | SCR1 | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | smart card<br>interface 1 | | | H'FF83 | TDR1 | | | | | | | | | | _ | | H'FF84 | SSR1 | TDRE | RDRF | ORER | FER | PER | TEND | MPB | MPBT | SCI1 | _ | | | SSR1 | TDRE | RDRF | ORER | ERS | PER | TEND | MPB | MPBT | Smart card<br>interface 1 | | | H'FF85 | RDR1 | | | | | | | | | SCI1, | | | H'FF86 | SCMR1 | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | smart card<br>interface 1 | | | H'FF88 | SMR2 | C/A | CHR | PE | O/E | STOP | MP | CKS1 | CKS0 | SCI2 | 8 | | | | GM | BLK | PE | O/E | BCP1 | BCP0 | CKS1 | CKS0 | Smart card interface 2 | | | H'FF89 | BRR2 | | | | | | | | | SCI2, | _ | | H'FF8A | SCR2 | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | smart card<br>interface 2 | | | H'FF8B | TDR2 | | | | | | | | | | | | H'FF8C | SSR2 | TDRE | RDRF | ORER | FER | PER | TEND | MPB | MPBT | SCI2 | | | | SSR2 | TDRE | RDRF | ORER | ERS | PER | TEND | MPB | MPBT | Smart card<br>interface 2 | | | H'FF8D | RDR2 | | | | | | | | | SCI2, | _ | | H'FF8E | SCMR2 | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | smart card | | | Address | Register<br>Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module<br>Name | Data Bus<br>Width | |------------------|------------------|-------|-------|-------|-------|---------|-------|-------|-------|----------------|-------------------| | H'FF90 | ADDRA | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | A/D | 16 | | H'FF91 | | AD1 | AD0 | _ | _ | _ | _ | _ | _ | converter | | | H'FF92 | ADDRB | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | | | | H'FF93 | | AD1 | AD0 | _ | _ | _ | _ | _ | _ | | | | H'FF94 | ADDRC | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | | | | H'FF95 | | AD1 | AD0 | _ | _ | _ | _ | _ | _ | | | | H'FF96 | ADDRD | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | | | | H'FF97 | _ | AD1 | AD0 | _ | _ | _ | _ | _ | _ | <del></del> | | | H'FF98 | ADCSR | ADF | ADIE | ADST | SCAN | СНЗ | CH2 | CH1 | CH0 | <del></del> | | | H'FF99 | ADCR | TRGS1 | TRGS0 | _ | _ | CKS1 | CKS0 | _ | _ | <del></del> | | | H'FFA2 | TCSR1*6 | OVF | WT/ĪT | TME | PSS | RST/NMI | CKS2 | CKS1 | CKS0 | WDT1 | 16 | | (Write) | TCNT1*6 | | | | | | | | | <del></del> | | | H'FFA3<br>(Read) | TCNT1*6 | | | | | | | | | | | | H'FFA8 | FLMCR1*3 | FWE | SWE1 | ESU1 | PSU1 | EV1 | PV1 | E1 | P1 | ROM | 8 | | H'FFA9 | FLMCR2*3 | FLER | _ | _ | _ | _ | _ | _ | _ | <del></del> | | | H'FFAA | EBR1*3 | EB7 | EB6 | EB5 | EB4 | EB3 | EB2 | EB1 | EB0 | <del></del> | | | H'FFAB | EBR2*3 | _ | _ | _ | _ | EB11 | EB10 | EB9 | EB8 | <del></del> | | | H'FFAC | FLPWCR | PDWND | _ | _ | _ | _ | _ | _ | _ | <del></del> | | | H'FFB0 | PORT1 | P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 | I/O port | 8 | | H'FFB3 | PORT4 | P47 | P46 | P45 | P44 | P43 | P42 | P41 | P40 | <del></del> | | | H'FFB8 | PORT9 | P97 | P96 | P95 | P94 | P93 | P92 | P91 | P90 | <del></del> | | | H'FFB9 | PORTA | _ | _ | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | <del></del> | | | H'FFBA | PORTB | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | <del></del> | | | H'FFBB | PORTC | PC7 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 | _ | | | H'FFBC | PORTD | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 | _ | | | H'FFBD | PORTE | PE7 | PE6 | PE5 | PE4 | PE3 | PE2 | PE1 | PE0 | _ | | | H'FFBE | PORTF | PF7 | PF6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 | <del></del> | | | | | | | | | | | | | | | Notes: 1. Located in on-chip RAM. The bus width is 32 bits when the DTC accesses this area as register information, and 16 bits otherwise. - 2. The address depends on the output trigger setting. - These registers are present in the F-ZTAT version, but not in the mask ROM version. An undefined value will be returned if these registers are read in the mask ROM version. - Valid only in the H8S/2626 Group; reserved bits in the H8S/2623 Group. For the handling of these bits in register writes, see the individual register descriptions the respective sections. - Valid only in the H8S/2623 Group; reserved bits in the H8S/2626 Group. For the handling of these bits in register writes, see the individual register descriptions the respective sections. - 6. These registers are not available, and must not be accessed, in the H8S/2623 Group. #### **B.2** Functions #### MRA—DTC Mode Register A H'EBC0-H'EFBF DTC Bit 7 5 3 2 0 6 4 1 SM<sub>1</sub> SM<sub>0</sub> DM1 DM<sub>0</sub> MD1 MD0 DTS Sz Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: DTC data transfer size Byte-size transfer Word-size transfer DTC transfer mode select Destination side is repeat area or block area Source side is repeat area or block area DTC mode 0 Normal mode Repeat mode 1 0 Block transfer mode 1 Destination address mode DAR is fixed DAR is incremented after a transfer. 1 (by +1 when Sz = 0; by +2 when Sz = 1) DAR is decremented after a transfer (by -1 when Sz = 0; by -2 when Sz = 1) Source address mode SAR is fixed 0 SAR is incremented after a transfer (by +1 when Sz = 0: by +2 when Sz = 1) SAR is decremented after a transfer (by -1 when Sz = 0; by -2 when Sz = 1) | | Mode Regi | ster B | | Н | 'EBC0–H | l'EFBF | | | | DTC | |-----------------------------------------|---------------------------------------------------------------|-----------------------------------------|-------------------------------------------|-----------------------------------------|-----------------------------|-------------------------------------------|------------------|----------------|------------------|--------------------------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | | 1 | ( | ) | | | CHNE | DISEL | _ | _ | _ | _ | _ | _ | _ | _ | | Initial value: | Undefined | Undefined | Undefined | Undefined | Undefined | Undefined | Unde | efined | Unde | fined | | Read/Write: | | | _ | _ | _ | _ | - | _ | - | - | | | | | | | | | | | | | | | | DTC ii | nterrupt se | lect | | | | | | | | | | | fter a data | | nds, the CF | PU interrup | ot is d | isabl | ed | | | | | | nless the tr | | | | | | | | | | | 1 A | fter a data | transfer er | nds, the CF | PU interrup | ot is e | nable | ed | | | | | | | | | | | | | | | | | ain transf | er enable<br>data transf | | | | | | | | | | | | | er | | | | | | | | | וטן | C chain tr | ansiei | | | | | | | | | | | | | | | | | | | | | SAR—DTC S | ource Add | ress Regi | ster | Н | 'EBC0-H | l'EFBF | | | | DTC | | | | | 19 | | | 4 | 3 | 2 | 1 | 0 | | Bit : | 23 22 | 21 20 | 13 | | | 4 | J | | | • | | Bit : | 23 22 | 21 20 | | | | 4 | | | | | | Bit : | Unde- Unde- | | Unde- | - ·<br>- · | <br><br> | Unde- | Unde-<br>fined | Unde- | Unde-<br>fined | Unde- | | | Unde- Unde- | Unde- Unde- | Unde- | | <br><br> | Unde- | Unde- | Unde- | Unde-<br>fined | Unde- | | Initial value : | Unde- Unde- | Unde- Unde-<br>fined fined | Unde-<br>fined | | <br><br> | Unde-<br>fined | Unde-<br>fined | Unde- | Unde-<br>fined | Unde- | | Initial value : | Unde- Unde- | Unde- Unde-<br>fined fined | Unde- | - · · · · · · · · · · · · · · · · · · · | <br><br><br><br>er data sou | Unde-<br>fined | Unde-<br>fined | Unde- | Unde-<br>fined | Unde- | | Initial value : | Unde- Unde-<br>fined fined | Unde-Unde-<br>fined fined | Undefined — Specifies D | | <br><br><br>er data sou | Unde-<br>fined<br>— | Unde-<br>fined | Unde- | Unde-<br>fined | Unde- | | Initial value :<br>Read/Write : | Unde- Unde-<br>fined fined | Unde-Unde-<br>fined fined | Undefined — Specifies D | | | Unde-<br>fined<br>— | Unde-<br>fined | Unde- | Unde-<br>fined — | Unde-<br>fined | | Initial value : Read/Write : DAR—DTC I | Unde- Unde-<br>fined fined | Unde-Unde-<br>fined fined — — — § | Undefined — Specifies D Register | | | Underfined —— urce addres | Unde-<br>fined — | Unde-<br>fined | fined | Undefined | | Initial value : Read/Write : DAR—DTC I | Unde- Unde- fined fined — — Destination 23 22 Unde- Unde- | Unde-Unde-fined fined fined fined fined | Undefined — Specifies D Register 19 Unde- | | | Undefined — urce addres I'EFBF 4 Unde- | Unde-<br>fined — | Unde-<br>fined | fined | Undefined DTC 0 Unde- | Specifies DTC transfer data destination address | CRA—DT | CRA—DTC Transfer Count Register A | | | | | | | | | | H'EBC0-H'EFBF | | | | | | DTC | |--------------|-----------------------------------|-------|------|------|------|--------|--------|---------------|------|------|----------------|---------|--------|-----|---|---|-----| | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Initial valu | e : | | | | | | | | | | Unde-<br>fined | | | | | | | | Read/Writ | e: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | | • | | | CRA | λН - | | | - | - | | | - C | RAL | | | - | | | | | | | | | | | | | | | | | | | | | | | | | | S | Specif | ies th | ne nu | mber | of D | ΓC da | ita tra | ınsfer | S | | | | | CRB—DT | C T | ransf | er C | ount | Regi | ster l | В | H'EBC0-H'EFBF | | | | | | | | | DTC | | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | | Initial valu | e : | | | | | | | | | | Unde-<br>fined | | | | | | | | Read/Writ | e: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | | | | | | | | | | 1 | | | | | | | | Specifies the number of DTC block data transfers #### H'F800 **HCAN** MCR—Master Control Register **MCR** Bit 7 6 5 3 2 1 0 MCR7 MCR5 MCR2 MCR1 MCR<sub>0</sub> 0 O 0 0 1 Initial value: 0 0 0 Read/Write: R/W R R/W R R R/W R/W R/W Reset request Normal operating mode (MCR0 = 0 and GSR3 = 0)[Setting condition] When 0 is written after an HCAN reset HCAN reset mode transition request Halt request HCAN normal operating mode HCAN halt mode transition request Message transmission method Transmission order determined by message identifier priority Transmission order determined by mailbox (buffer) number priority (TXPR1 > TXPR15) HCAN sleep mode HCAN sleep mode released Transition to HCAN sleep mode enabled HCAN sleep mode release HCAN sleep mode release by CAN bus operation disabled HCAN sleep mode release by CAN bus operation enabled | GSR—Genera | al Status F | Register | | | H'F801 | | | | | | | |----------------|-------------|----------|---|------|--------------|--------------------------|------------------------------------------|-------------------------------------|--|--|--| | GSR | | | | | | | | | | | | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | _ | _ | _ | _ | GSR3 | GSR2 | GSR1 | GSR0 | | | | | Initial value: | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | | | | | Read/Write : | R | R | R | R | R | R | R | | | | | | | | | | | | | Bus off flag | 9 | | | | | | | | | | | | | t condition]<br>ery from<br>f state | | | | | | | | | | | | | TEC ≥ 256<br>ff state) | | | | | | | | | | | Transmit/ | receive wa | rning flag | | | | | | | | | | | Whe | et condition<br>n TEC < 96<br>< 96 or TE | and | | | | | | | | | | | 1 Whe | n TEC ≥ 96<br>≥ 96 | or | | | | | | | | | | <br>Message | transmissic | n status fla | ıg | | | | | | | | | | 0 Mess | age transm | ission peri | od | | | | | | | | | | 1 [Rese | t condition | | | | | | | | | | | Rese | et status bi | t | | | | | | | | | | | 0 | | erating stat<br>ndition] | e<br> | | | | | After an HCAN internal reset MCR0 reset mode and sleep mode 1 Configuration mode [Reset condition] # **BCR**—Bit Configuration Register ## H'F802 ### **HCAN** ## **BCR** | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |-----|---|----|----|----|----|----|----|---|---| | | | | | | | | | | | | | BCR7 | BCR6 | BCR5 | BCR4 | BCR3 | BCR2 | BCR1 | BCR0 | |----------------|------|------|------|------|------|------|------|------| | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Read/Write: R/W R/W R/W R/W R/W R/W R/W ## Baud rate prescale | 0 | 0 | 0 | 0 | 0 | 0 | 2 × system clock | |---|---|---|---|---|---|--------------------| | 0 | 0 | 0 | 0 | 0 | 1 | 4 × system clock | | 0 | 0 | 0 | 0 | 1 | 0 | 6 × system clock | | : | : | : | : | : | : | : | | 1 | 1 | 1 | 1 | 1 | 1 | 128 × system clock | #### Resynchronization jump width | · · · · · · · · · · · · · · · · · · · | | | | | | | | | | |---------------------------------------|---|-------------------------------------------------|--|--|--|--|--|--|--| | 0 | 0 | Max. bit synchronization width = 1 time quantum | | | | | | | | | | 1 | Max. bit synchronization width = 2 time quanta | | | | | | | | | 1 | 0 | Max. bit synchronization width = 3 time quanta | | | | | | | | | | 1 | Max. bit synchronization width = 4 time quanta | | | | | | | | | BCR | | | | | | | | | | | | | | |----------------|----------------------------------------------------------------------|--------------|-----|------|-------------------------|--------|----------|-------|-------|-----|---------|-----------------------------------------|--------| | Bit : | 7 | 6 | | 5 | | 4 | | ; | 3 | | 2 | 1 | 0 | | | BCR1 | 5 BCR14 | ВС | R13 | 3 | BCR1 | 2 | вс | R11 | ı | BCR10 | BCR9 | BCR8 | | Initial value: | 0 | 0 | | 0 | | 0 | | ( | 0 | | 0 | 0 | 0 | | Read/Write: | R/W | R/W | F | R/W | | R/W | | R | /W | | R/W | R/W | R/W | | | | | | | | | Tim | e se | egm | ent | 1 | | | | | | | | | | | 0 | 0 | 0 | 0 | Setting | prohibited | | | | | | | | | | 0 | 0 | 0 | 1 | Setting | prohibited | | | | | | | | | | 0 | 0 | 1 | 0 | Setting | prohibited | | | | | | | | | | 0 | 0 | 1 | 1 | TSEG1 | = 4 time q | uanta | | | | | | | | | 0 | 1 | 0 | 0 | TSEG1 | = 5 time q | uanta | | | | | | | | | : | : | : | : | : | | | | | | | | | | | 1 | 1 | 1 | 1 | TSEG1 | = 16 time | quanta | | | | | Tim | e se | gm | ent 2 | | | | | | | | | | | | 0 | 0 | 0 | Settin | g pı | rohil | oited | t | | | | | | | | | | 1 | TSEG | 32 = | 2 ti | me | qua | nta | | | | | | | | 1 | 0 | TSEG | 32 = | 3 ti | me | qua | nta | | | | | | | | | 1 | TSEG | 32 = | 4 ti | me | qua | inta | | | | | | | 1 | 0 | 0 | TSEG | 32 = | 5 ti | me | qua | nta | | | | | | | | | 1 | TSEG | 62 = | 6 ti | me | qua | nta | | | | | | | | 1 | 0 | TSEG | 32 = | 7 ti | me | qua | nta | | | | | | | | | 1 TSEG2 = 8 time quanta | | | | | | | | | | | | | | | | | | | | | | | | | | | sample point | | | | | | | | | | | | | | 0 | Bit sampling | | • | | • | | | | | • | • • • • • • • • • • • • • • • • • • • • | | | | 1 Bit sampling at three points (end of time segment 1 (TSEG1), and 1 | | | | | | a 1 time | | | | | | | Note: For details, see section 15.2.3, Bit Configuration Register (BCR). quantum before and after) MBCR—Mailbox Configuration Register | MBCR | | | | | | | | | |----------------|--------|--------|--------|--------------|-------------|--------|-------|-------| | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | MBCR7 | MBCR6 | MBCR5 | MBCR4 | MBCR3 | MBCR2 | MBCR1 | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | Read/Write: | R/W R | | | | | | | | | | | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | MBCR15 | MBCR14 | MBCR13 | MBCR12 | MBCR11 | MBCR10 | MBCR9 | MBCR8 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R/W | | | | | | | | | | | | | | | | | | | | | | | | M | lailbox sett | ing registe | r | | | H'F804 Corresponding mailbox is set for transmission Corresponding mailbox is set for reception **HCAN** | TXPR—Trans | mit Wait | Register | | HCAN | | | | | |----------------|----------|----------|--------|--------|--------|--------|-------|-------| | TXPR | | | | | | | | | | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | TXPR7 | TXPR6 | TXPR5 | TXPR4 | TXPR3 | TXPR2 | TXPR1 | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R/W R | | | | | | | | | | | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | TXPR15 | TXPR14 | TXPR13 | TXPR12 | TXPR11 | TXPR10 | TXPR9 | TXPR8 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R/W | | | | | | | | | | | | | | | | _ | | | | # Transmit wait register | | Transmit message idle state in corresponding mailbox [Clearing condition] Message transmission completion and cancellation completion | |---|---------------------------------------------------------------------------------------------------------------------------------------| | 1 | Transmit wait for transmit message in corresponding mailbox (CAN bus arbitration) | TXCR—Transmit Wait Cancel Register | TXCR | | | | | | | | | |----------------|--------|--------|--------|--------|--------|--------|-------|-------| | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | TXCR7 | TXCR6 | TXCR5 | TXCR4 | TXCR3 | TXCR2 | TXCR1 | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R/W R | | | | | | | | | | | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | TXCR15 | TXCR14 | TXCR13 | TXCR12 | TXCR11 | TXCR10 | TXCR9 | TXCR8 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R/W | | | | | | | | | | Transmit wait cancel register H'F808 | Transmit message cancellation idle state in corresponding mailbox [Clearing condition] Completion of TXPR clearing (when transmit message is canceled normally) | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | TXPR cleared for corresponding mailbox (transmit message cancellation) | | | **HCAN** | TXACK—Tra | H | I'F80A | | | HCAN | | | | | |----------------|---------|---------|---------|--------------------------------------------------------------|-------------|-------------|--------|--------|--| | TXACK | | | | | | | | | | | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 88 | | | | TXACK7 | TXACK6 | TXACK5 | TXACK4 | TXACK3 | TXACK2 | TXACK1 | _ | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write: | R/(W)* R | | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | TXACK15 | TXACK14 | TXACK13 | TXACK12 | TXACK11 | TXACK10 | TXACK9 | TXACK8 | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write: | R/(W)* | | | | | | Transmit | acknowled | dae registe | r | | | | | | | | | aring condi | | ·I | | | | | | | | 1 1 - | ing 1 | шоп | | | | | | | | | Completion of message transmission for corresponding mailbox | | | | | | ABACK—Abort Acknowledge Register | ABACK | | | | | | | | | | |-----------------------------------------------------------------|----------------------------|---------|---------|---------|--------|-----------|---------|--------|--------| | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | ABACK7 | ABACK6 | ABACK5 | ABACK4 | 4 ABACK3 | ABACK2 | ABACK1 | _ | | Initial value | : ' | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | : | R/(W)* R | | | | | | | | | | | | | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | ABACK15 | ABACK14 | ABACK13 | ABACK1 | 2 ABACK11 | ABACK10 | ABACK9 | ABACK8 | | Initial value | : ' | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | : | R/(W)* | | | | | | | | | | | | | Abort acknowledge register | | | | | | | | | | 0 [Clearing condition] Writing 1 | | | | | | | | | | | Completion of transmit message cancel for corresponding mailbox | | | | | | cellation | | | | H'F80C **HCAN** | RXPR—Recei | er | H'F80E | | | | HCAN | | | | |------------------------------------------------------|----------------------------------|--------|--------|--------|--------|--------|--------|----------|--| | RXPR | | | | | | | | | | | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 88 | | | | RXPR7 | RXPR6 | RXPR5 | RXPR4 | RXPR3 | RXPR2 | RXPR1 | RXPR0 | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write: | R/(W)* | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | RXPR15 | RXPR14 | RXPR13 | RXPR12 | RXPR11 | RXPR10 | RXPR9 | RXPR8 | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write: | R/(W)* | | | | | | | | | | | | | | Receive complete register | | | | | | | | | | | 0 [Clearing condition] Writing 1 | | | | | | | | | | 1 Completion of message (data frame or remote frame) | | | | | | | | e frame) | | reception in corresponding mailbox ### **HCAN** | <b>RFPR</b> | |-------------| |-------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RFPR7 | RFPR6 | RFPR5 | RFPR4 | RFPR3 | RFPR2 | RFPR1 | RFPR0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/(W)* | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RFPR15 | RFPR14 | RFPR13 | RFPR12 | RFPR11 | RFPR10 | RFPR9 | RFPR8 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/(W)* | | | | | | | | | | | RFPR7<br>0<br>R/(W)*<br>7<br>RFPR15<br>0 | RFPR7 RFPR6 0 0 R/(W)* R/(W)* 7 6 RFPR15 RFPR14 0 0 | RFPR7 RFPR6 RFPR5 0 0 0 R/(W)* R/(W)* R/(W)* 7 6 5 RFPR15 RFPR14 RFPR13 0 0 0 | RFPR7 RFPR6 RFPR5 RFPR4 0 0 0 0 R/(W)* R/(W)* R/(W)* R/(W)* 7 6 5 4 RFPR15 RFPR14 RFPR13 RFPR12 0 0 0 0 | RFPR7 RFPR6 RFPR5 RFPR4 RFPR3 0 0 0 0 0 R/(W)* R/(W)* R/(W)* R/(W)* R/(W)* 7 6 5 4 3 RFPR15 RFPR14 RFPR13 RFPR12 RFPR11 0 0 0 0 0 | RFPR7 RFPR6 RFPR5 RFPR4 RFPR3 RFPR2 0 0 0 0 0 0 R/(W)* R/(W)* R/(W)* R/(W)* R/(W)* R/(W)* 7 6 5 4 3 2 RFPR15 RFPR14 RFPR13 RFPR12 RFPR11 RFPR10 0 0 0 0 0 0 | RFPR7 RFPR6 RFPR5 RFPR4 RFPR3 RFPR2 RFPR1 0 0 0 0 0 0 0 0 R/(W)* R/(W)* R/(W)* R/(W)* R/(W)* R/(W)* R/(W)* R/(W)* 7 6 5 4 3 2 1 RFPR15 RFPR14 RFPR13 RFPR12 RFPR11 RFPR10 RFPR9 0 0 0 0 0 0 0 | Remote request wait register | _ | 1 | |---|---------------------------------------------------------------| | 0 | [Clearing condition] | | | Writing 1 | | 1 | Completion of remote frame reception in corresponding mailbox | #### IRR—Interrupt Register H'F812 **HCAN IRR** Bit 15 14 13 12 11 10 9 8 IRR7 IRR6 IRR5 IRR4 IRR3 IRR2 IRR1 IRR0 Initial value: O 0 0 0 0 0 0 0 Read/Write: R/(W)\* R/(W)\* R/(W)\* R/(W)\* R/(W)\* R R R/(W)\* Reset interrupt flag [Clearing condition] Writing 1 Hardware reset (HCAN module stop. software standby) [Setting condition] When reset processing is completed after a hardware reset (HCAN module stop. software standby) Receive message interrupt flag [Clearing condition] Clearing of all bits in RXPR (receive complete register) of mailbox for which receive interrupt requests are enabled MBIMR Data frame or remote frame received and stored in mailbox [Setting conditions] When data frame or remote frame reception is completed When corresponding MBIMR = 0 Remote frame request interrupt flag [Clearing condition] Clearing of all bits in RFPR (remote request wait register) of mailbox for which receive interrupt requests are enabled MBIMR Remote frame received and stored in mailbox [Setting conditions] When remote frame reception is completed When corresponding MBIMR = 0 Bus off interrupt flag Transmit overload warning interrupt flag [Clearing condition] Writing 1 [Clearing condition] Writing 1 Bus off state caused by transmit error Error warning state caused by transmit error [Setting condition] [Setting condition] When TEC ≥ 256 When TEC ≥ 96 Receive overload warning interrupt flag [Clearing condition] Overload frame/bus off recovery interrupt flag Writing 1 [Clearing condition] Error warning state caused by receive error Writing 1 [Setting condition] When REC ≥ 96 Overload frame transmission or recovery from bus off state Error passive interrupt flag [Setting conditions] [Clearing condition] Error active/passive state Writing 1 - When overload frame is transmitted Error passive state caused by transmit/receive error · Bus off state - When 11 recessive bits are received [Setting condition] 128 times (REC ≥ 128) When TEC ≥ 128 or REC ≥ 128 | IRR | | | | | | | | | | |-----------------|---|---|---|--------|---------------------------------|--------------------------------------------------------------------------|-----------------|--------------|--| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | _ | _ | IRR12 | _ | _ | IRR9 | IRR8 | | | Initial value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write: | _ | _ | _ | R/(W)* | _ | | R | R/(W)* | | | | | | | | | | | | | | | | | | | Mailbo | ox empty interr | upt flag | | | | | | | | | | Clearing condi<br>Vriting 1 | tion] | | | | | | | | | | Transmit message has been transmitted or aborted, and new message can be | | | | | | | | | | s | tored<br>Setting conditi | _ | , | | | | | | | | v | When TXPR (ti | ransmit wait re | | | | | | | | | | completion of to | | | | | | | | | | <br>Jnread interru | ipt flag | | | | | | | | | | | condition] | | | | | | | | | | Clearing<br>status re | of all bits in UI<br>gister) | MSR (unread | message | | | | | | | | | nessage overv | vrite | | | | | | | | | When UN | condition]<br>MSR (unread r | nessage statu | us register) | | | | | | | L | is set | | | | | | | | | | | ion interrupt f | | | | | | | | | | | ous idle state<br>ing condition | | | | | Writing 1 [Setting condition] CAN bus operation in HCAN sleep mode Bus operation (dominant bit detection) in HCAN sleep mode | MBIMR- | -Mailbox | Interrupt | Mask | Register | |-------------|----------|------------|---------|----------| | 14117114117 | Manbox | mici i upi | MICHAEL | register | | L | ויז | TQ | 1 | 1 | |---|-----|----|---|---| | _ | | חח | | 4 | **HCAN** | BI | | |----|--| | | | | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |----------------|---------|---------|---------|---------|---------|---------|--------|--------| | | MBIMR7 | MBIMR6 | MBIMR5 | MBIMR4 | MBIMR3 | MBIMR2 | MBIMR1 | MBIMR0 | | Initial value: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write: | R/W | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | MBIMR15 | MBIMR14 | MBIMR13 | MBIMR12 | MBIMR11 | MBIMR10 | MBIMR9 | MBIMR8 | | Initial value: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write: | R/W # Mailbox interrupt mask | | [Transmitting] Interrupt request to CPU due to TXPR clearing [Receiving] Interrupt request to CPU due to RXPR setting | |---|-----------------------------------------------------------------------------------------------------------------------| | 1 | Interrupt requests to CPU disabled | #### **IMR**—Interrupt Mask Register H'F816 **HCAN** IMR Bit 13 12 10 9 15 14 11 IMR7 IMR6 IMR5 IMR4 IMR3 IMR2 IMR1 1 1 1 1 Initial value: 1 1 1 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W R Receive message interrupt mask Message reception interrupt request (RM1) to CPU by IRR1 enabled Message reception interrupt request (RM1) to CPU by IRR1 disabled Remote frame request interrupt mask Remote frame reception interrupt request (OVR0) to CPU by IRR2 enabled Remote frame reception interrupt request (OVR0) to CPU by IRR2 disabled Transmit overload warning interrupt mask TEC error warning interrupt request (OVR0) to CPU by IRR3 enabled TEC error warning interrupt request (OVR0) to CPU by IRR3 disabled Receive overload warning interrupt mask 0 REC error warning interrupt request (OVR0) to CPU by IRR4 enabled 1 REC error warning interrupt request (OVR0) to CPU by IRR4 disabled Error passive interrupt mask Error passive interrupt request to (ERS0) CPU by IRR5 enabled Error passive interrupt request to (ERS0) CPU by IRR5 disabled 1 Bus off interrupt mask Bus off interrupt request (ERS0) to CPU by IRR6 enabled Bus off interrupt request (ERS0) to CPU by IRR6 disabled Overload frame/bus off recovery interrupt mask Overload frame/bus off recovery interrupt request (OVR0) to CPU by IRR7 enabled Overload frame/bus off recovery interrupt request (OVR0) to CPU by IRR7 disabled Rev. 5.00 Jan 10, 2006 page 870 of 1042 | IMR | | | | | | | | | |-----------------|---|--------|-------------|--------------------------|--------|------------------------------|------|-------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | IMR12 | _ | _ | IMR9 | IMR8 | | Initial value : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write : | _ | _ | | R/W | _ | _ | R/W | R/W | | | | | | | | terrupt mas | | SLEO) | | | | | | | | RR8 enable | | 5223) | | | | | | | | oty interrupt<br>RR8 disable | | SLE0) | | | | | Unre | ead interrup | t mask | | | | | | | | | Unread me<br>request (O' | | | | | | | | | | Unread me<br>request (O' | | | | | | | | <br>Bu | s operation | on interrupt | mask | | | | | | | 0 | | eration inte | | est (OVR0) | | | | | | 1 | | eration inte | | est (OVR0) | | | | REC—Receive | Н | 'F818 | | | HCAN | | | | |-----------------------------|-------------|---------|----------------------------------|--------|--------|--------|--------|--------| | REC | | | | | | | | | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R | R | R | R | R | R | R | R | | TEC—Transm | nit Error ( | Counter | | Н | l'F819 | | | HCAN | | TEC | | | | | | | | | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R | R | R | R | R | R | R | R | | UMSR—Unread Message Statu | | | Register | Н | 'F81A | | | HCAN | | UMSR | | | | | | | | | | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | UMSR7 | UMSR6 | UMSR5 | UMSR4 | UMSR3 | UMSR2 | UMSR1 | UMSR0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R/(W)* | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | UMSR15 | UMSR14 | UMSR13 | UMSR12 | UMSR11 | UMSR10 | UMSR9 | UMSR8 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R/(W)* | | | | | | | | | | | Unread message status flags | | | | | | | | | | | | 0 | 0 [Clearing condition] Writing 1 | | | | | | | | | 1 | | | | | | | Note: \* Can only be written with 1 for flag clearing. When a new message is received before RXPR is cleared **HCAN** **HCAN** | LAFML | | | | | | | | | | |----------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------|------------|---------------|---------|--------|--------|--| | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | LAFML7 | LAFML6 | LAFML5 | LAFML4 | LAFML3 | LAFML2 | LAFML1 | LAFML0 | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write: | R/W | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | LAFML15 | LAFML14 | LAFML13 | LAFML12 | LAFML11 | LAFML10 | LAFML9 | LAFML8 | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write: | R/W | | LAFMH | | | | | | | | | | | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | LAFMH7 | LAFMH6 | LAFMH5 | _ | _ | _ | LAFMH1 | LAFMH0 | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write: | R/W | R/W | R/W | R | R | R | R/W | R/W | | | | | | | | | | | | | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | LAFMH15 | LAFMH14 | LAFMH13 | LAFMH12 | LAFMH11 | LAFMH10 | LAFMH9 | LAFMH8 | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write: | R/W | | | LAFMH Bi | its 7 to 0 a | nd 15 to 13 | 3—11-bit i | dentifier fil | ter | | | | | | O Stored in MC0, MD0 (receive-only mailbox) depending on bit match between MC0 message identifier and receive message identifier (Care) | | | | | | | | | | | Stored in MC0, MD0 (receive-only mailbox) regardless of bit match between MC0 message identifier and receive message identifier (Don't Care) | | | | | | | | | | | LAFMH bits 9 and 8, LAFML Bits 15 to 0—18-bit identifier filter | | | | | | | | | H'F81C H'F81E LAFML—Local Acceptance Filter Mask **LAFMH—Local Acceptance Filter Mask** message identifier and receive message identifier (Care) message identifier and receive message identifier (Don't Care) Stored in MC0 (receive-only mailbox) depending on bit match between MC0 Stored in MC0 (receive-only mailbox) regardless of bit match between MC0 #### Appendix B Internal I/O Register MC0—Message Control H'F820 MCx[1] Bit: 6 5 3 2 0 DLC3 DLC2 DLC1 DLC0 Undefined Undefined Undefined Undefined Initial value: Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Data length code n n 0 Data length = 0 bytes Data length = 1 byte 1 0 Data length = 2 bytes Data length = 3 bytes 1 0 Data length = 4 bytes Data length = 5 bytes 1 0 Data length = 6 bytes 1 Data length = 7 bytes 0/1 0/1 0/1 Data length = 8 bytes MCx[2] Bit : 6 5 4 3 2 0 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[3] Bit : 2 Ω 7 6 5 4 3 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[4] Bit: 7 6 5 4 3 2 0 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[5] Bit : 7 6 5 4 3 2 0 STD\_ID2 STD\_ID1 STD\_ID0 RTR IDE EXD\_ID17 EXD\_ID16 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Identifier extension Extended identifier Standard format These bits set the identifier 1 Extended format (extended identifier) of data Standard identifier frames and remote frames Remote transmission request These bits set the identifier Data frame (standard identifier) of data Remote frame frames and remote frames MCx[6] Bit : 5 3 STD ID10 STD ID9 STD ID8 STD ID7 STD ID6 STD ID5 STD ID4 STD ID3 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Standard identifier These bits set the identifier (standard identifier) of data frames and remote frames MCx[7] Bit: 7 6 5 3 0 EXD\_ID7 EXD\_ID6 EXD\_ID5 EXD\_ID4 EXD\_ID3 EXD\_ID2 EXD\_ID1 EXD\_ID0 Undefined Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[8] Bit : 3 2 0 EXD ID15 EXD ID14 EXD ID13 EXD ID12 EXD ID11 EXD ID10 EXD ID9 EXD ID8 Undefined Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W RENESAS Extended identifier These bits set the identifier (extended identifier) of data frames and remote frames **HCAN** ## MC1—Message Control ## H'F828 **HCAN** | MCx[1] Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|-----------|------------------|---------------------------------|---------------------------|-----------------|------------------|---------------|------------------------------| | | _ | _ | | _ | DLC3 | DLC2 | DLC1 | DLC0 | | Initial value: | Undefined | Read/Write: | R/W R/W_ | | | | | | | | ength code — | <u> </u> | | | | | | | | 0 | 0 0 0 | | th = 0 bytes | | | | | | | | 1 0 | 3 | th = 1 byte | | | | | | | | 1 1 | | th = 2 bytes<br>th = 3 bytes | | | | | | | | 1 0 0 | 3 | th = 4 bytes | | | | | | | | · ° - | | th = 5 bytes | | | | | | | | 1 0 | 3 | th = 6 bytes | | | | | | | | 1 | Data lengt | th = 7 bytes | | | | | | | 1 | 0/1 0/1 0/ | 1 Data lengt | th = 8 bytes | | MO 101 D: | - | • | _ | | | | | | | MCx[2] Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Initial value : | Undefined | Read/Write: | R/W | rtead/write . | 10,44 | 10/44 | 10,44 | 10/44 | 10,00 | 10,44 | 10/44 | 10,44 | | MCx[3] Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | | _ | _ | _ | _ | _ | | Initial value: | Undefined | Read/Write: | R/W | MCx[4] Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | _ | | | Initial value: | Undefined | Read/Write: | R/W | | | | | | | | | | | MCx[5] Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | STD_ID2 | STD_ID1 | STD_ID0 | RTR | IDE | _ | EXD_ID17 | EXD_ID16 | | Initial value: | Undefined | Read/Write: | R/W | | | | | | | | F | | | | | | | | entifier extens | | Extended ider | tthe identifier | | | | | | | 1 Extended | | | ntifier) of data | | | Standard | identifier | D | | | | rames and re | | | | | s set the ident | | note transmis Data frame | | 1 | | | | | | identifier) of o | Jala 📙 | Remote fra | | | | | | | rrames an | d remote fran | nes | Tromoto iii | | ı | | | | MCx[6] Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | STD_ID10 | STD_ID9 | STD_ID8 | STD_ID7 | STD_ID6 | STD_ID5 | STD_ID4 | STD_ID3 | | Initial value: | Undefined | Read/Write: | R/W | | | C+ | andard identit | ior — | | | | | | | | | | | standard ider | ntifier) of data | frames and re | emote frames | | | | | | , | | · | | | | MCx[7] Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Lateral control | EXD_ID7 | EXD_ID6 | EXD_ID5 | EXD_ID4 | EXD_ID3 | EXD_ID2 | EXD_ID1 | EXD_ID0 | | Initial value : | Undefined | Read/Write: | _R/W | R/W | MCx[8] Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | EXD_ID15 | EXD_ID14 | EXD_ID13 | EXD_ID12 | EXD_ID11 | EXD_ID10 | EXD_ID9 | EXD_ID8 | | Initial value: | Undefined | Read/Write: | R/W | | | | | e | | | | | | | | | tended identi<br>ese bits set t | | extended ide | ntifier) of data | frames and r | emote frames | Rev. 5.00 Jan 10, 2006 page 875 of 1042 REJ09B0275-0500 x = 1 ### Appendix B Internal I/O Register MC2—Message Control H'F830 MCx[1] Bit: 6 5 3 2 0 DLC3 DLC2 DLC1 DLC0 Undefined Undefined Undefined Undefined Initial value: Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Data length code n n n 0 Data length = 0 bytes Data length = 1 byte 1 0 Data length = 2 bytes Data length = 3 bytes 1 0 Data length = 4 bytes Data length = 5 bytes 1 0 Data length = 6 bytes 1 Data length = 7 bytes 0/1 0/1 0/1 Data length = 8 bytes MCx[2] Bit : 6 5 4 3 2 0 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[3] Bit : 2 Ω 7 6 5 4 3 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[4] Bit: 7 6 5 4 3 2 1 0 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[5] Bit : 7 6 5 4 3 2 0 STD\_ID2 STD\_ID1 STD\_ID0 RTR IDE EXD\_ID17 EXD\_ID16 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Identifier extension Extended identifier Standard format These bits set the identifier 1 Extended format (extended identifier) of data Standard identifier frames and remote frames Remote transmission request These bits set the identifier Data frame (standard identifier) of data Remote frame frames and remote frames MCx[6] Bit : 5 3 STD ID10 STD ID9 STD ID8 STD ID7 STD ID6 STD ID5 STD ID4 STD ID3 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Standard identifier These bits set the identifier (standard identifier) of data frames and remote frames MCx[7] Bit: 7 6 5 3 0 EXD\_ID7 EXD\_ID6 EXD\_ID5 EXD\_ID4 EXD\_ID3 EXD\_ID2 EXD\_ID1 EXD\_ID0 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[8] Bit : 3 2 0 EXD ID15 EXD ID14 EXD ID13 EXD ID12 EXD ID11 EXD ID10 EXD ID9 EXD ID8 Undefined Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Extended identifier These bits set the identifier (extended identifier) of data frames and remote frames x = 2 **HCAN** ## MC3—Message Control ## H'F838 **HCAN** | MCx[1] Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|-----------|-----------------|---------------------------------|---------------|--------------------|------------------|---------------|-----------------------------| | | _ | _ | - | _ | DLC3 | DLC2 | DLC1 | DLC0 | | Initial value: | Undefined | Read/Write: | R/W R/W_ | | | | | | | | ength code — | l | | | | | | | | 0 | 0 0 0 | | th = 0 bytes | | | | | | | | 1 ( | | th = 1 byte<br>th = 2 bytes | | | | | | | | | | th = 3 bytes | | | | | | | | 1 0 ( | | th = 4 bytes | | | | | | | | | | th = 5 bytes | | | | | | | | 1 ( | | th = 6 bytes | | | | | | | | 1 | | th = 7 bytes | | | | | | | 1 | 0/1 0/1 0/ | 1 Data leng | th = 8 bytes | | MCx[2] Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | _ | _ | _ | _ | | Initial value: | Undefined | Read/Write: | R/W | MCx[3] Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Initial value: | Undefined | Read/Write: | R/W | MCx[4] Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | _ | _ | _ | _ | | Initial value: | Undefined | Read/Write: | R/W | | | | | | | | | | | MCx[5] Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | STD_ID2 | STD_ID1 | STD_ID0 | RTR | IDE | _ | EXD_ID17 | EXD_ID16 | | Initial value : | Undefined | Read/Write: | R/W | | | | | Ide | ntifier extens | sion | Extended ide | ntifier | | | | | | | 0 Standard | | These bits se | | | | Standard | identifier | | | 1 Extended | | | ntifier) of data | | | | s set the ident | rifier Rer | mote transmis | sion request | 1 | frames and re | mote trames | | | | identifier) of | data 0 | | | | | | | | frames an | d remote fran | nes 1 | Remote fra | ame | | | | | MCx[6] Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | STD_ID10 | STD_ID9 | STD_ID8 | STD_ID7 | STD_ID6 | STD_ID5 | STD_ID4 | STD_ID3 | | Initial value: | Undefined | Read/Write: | R/W | | | St | andard identi | fier — | | | | | | | | | | | standard iden | itifier) of data | frames and re | emote frames | | MCx[7] Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | EXD_ID7 | EXD_ID6 | EXD_ID5 | EXD_ID4 | EXD_ID3 | EXD_ID2 | EXD_ID1 | EXD_ID0 | | Initial value: | Undefined | Read/Write: | R/W | MCv[0] Dit : | 7 | 6 | 5 | 4 | 2 | 2 | 4 | 0 | | MCx[8] Bit : | EXD ID15 | EXD ID14 | EXD ID13 | EXD ID12 | 3<br>EXD ID11 | EXD ID10 | 1<br>EXD ID9 | EXD ID8 | | Initial value : | Undefined | Read/Write : | R/W | | | | | | | | | <u> </u> | | | | | tended identi<br>ese bits set t | | J<br>extended ider | ntifier) of data | frames and r | emote frames | | | | | | | | . , | | | Rev. 5.00 Jan 10, 2006 page 877 of 1042 REJ09B0275-0500 x = 3 ### Appendix B Internal I/O Register MC4—Message Control H'F840 MCx[1] Bit: 6 5 3 2 0 DLC3 DLC2 DLC1 DLC0 Undefined Undefined Undefined Undefined Initial value: Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Data length code n n 0 Data length = 0 bytes Data length = 1 byte 1 0 Data length = 2 bytes Data length = 3 bytes 1 0 Data length = 4 bytes Data length = 5 bytes 1 0 Data length = 6 bytes 1 Data length = 7 bytes 0/1 0/1 0/1 Data length = 8 bytes MCx[2] Bit : 6 5 4 3 2 0 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[3] Bit : 2 Ω 7 6 5 4 3 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[4] Bit: 7 6 5 4 3 2 0 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[5] Bit : 7 6 5 4 3 2 0 STD\_ID2 STD\_ID1 STD\_ID0 RTR IDE EXD\_ID17 EXD\_ID16 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Identifier extension Extended identifier Standard format These bits set the identifier 1 Extended format (extended identifier) of data Standard identifier frames and remote frames Remote transmission request These bits set the identifier Data frame (standard identifier) of data Remote frame frames and remote frames MCx[6] Bit : 5 3 STD ID10 STD ID9 STD ID8 STD ID7 STD ID6 STD ID5 STD ID4 STD ID3 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Standard identifier These bits set the identifier (standard identifier) of data frames and remote frames 3 EXD\_ID7 EXD\_ID6 EXD\_ID5 EXD\_ID4 EXD\_ID3 EXD\_ID2 EXD\_ID1 EXD\_ID0 Undefined Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[8] Bit : 3 2 0 EXD ID15 EXD ID14 EXD ID13 EXD ID12 EXD ID11 EXD ID10 EXD ID9 EXD ID8 Undefined Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W Extended identifier 6 5 These bits set the identifier (extended identifier) of data frames and remote frames x = 4 0 **HCAN** 7 MCx[7] Bit: **HCAN** #### MC5—Message Control H'F848 2 MCx[1] Bit: 5 0 DLC3 DLC2 DLC1 DLC0 Undefined Undefined Undefined Undefined Undefined Initial value : Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Data length code 0 n 0 Data length = 0 bytes Data length = 1 byte 1 1 0 Data length = 2 bytes Data length = 3 bytes 0 Data length = 4 bytes Data length = 5 bytes Data length = 6 bytes 1 0 1 Data length = 7 bytes 0/1 Data length = 8 bytes 0/1 0/1 MCx[2] Bit : 7 6 5 4 3 2 n Initial value : Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[3] Bit : 7 6 2 n 5 4 3 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[4] Bit: 7 6 5 4 3 2 1 0 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[5] Bit : 7 6 2 5 4 3 0 STD\_ID2 STD\_ID1 STD\_ID0 RTR IDE EXD\_ID17 EXD\_ID16 Initial value : Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Identifier extension Extended identifier Standard format These bits set the identifier 1 Extended format (extended identifier) of data Standard identifier frames and remote frames Remote transmission request These bits set the identifier 0 Data frame (standard identifier) of data Remote frame frames and remote frames MCx[6] Bit : 3 STD ID10 STD ID9 STD ID8 STD ID7 STD ID6 STD ID5 STD ID4 STD ID3 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Standard identifier These bits set the identifier (standard identifier) of data frames and remote frames MCx[7] Bit: 7 6 5 3 0 EXD\_ID7 EXD\_ID6 EXD\_ID5 EXD\_ID4 EXD\_ID3 EXD\_ID2 EXD\_ID1 EXD\_ID0 Undefined Undefined Undefined Undefined Initial value: Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[8] Bit: 0 EXD ID15 EXD ID14 EXD ID13 EXD ID12 EXD ID11 EXD ID10 EXD ID9 EXD ID8 Initial value : Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Extended identifier These bits set the identifier (extended identifier) of data frames and remote frames x = 5 #### Appendix B Internal I/O Register MC6—Message Control H'F850 MCx[1] Bit: 6 5 3 2 0 DLC3 DLC2 DLC1 DLC0 Undefined Undefined Undefined Undefined Initial value: Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Data length code n n 0 Data length = 0 bytes Data length = 1 byte 1 0 Data length = 2 bytes Data length = 3 bytes 1 0 Data length = 4 bytes Data length = 5 bytes 1 0 Data length = 6 bytes 1 Data length = 7 bytes 0/1 0/1 0/1 Data length = 8 bytes MCx[2] Bit : 6 5 4 3 2 0 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[3] Bit : 2 Ω 7 6 5 4 3 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[4] Bit: 7 6 5 4 3 2 0 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[5] Bit : 7 6 5 4 3 2 0 STD\_ID2 STD\_ID1 STD\_ID0 RTR IDE EXD\_ID17 EXD\_ID16 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Identifier extension Extended identifier Standard format These bits set the identifier 1 Extended format (extended identifier) of data Standard identifier frames and remote frames Remote transmission request These bits set the identifier Data frame (standard identifier) of data Remote frame frames and remote frames MCx[6] Bit : 5 3 STD ID10 STD ID9 STD ID8 STD ID7 STD ID6 STD ID5 STD ID4 STD ID3 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Standard identifier These bits set the identifier (standard identifier) of data frames and remote frames MCx[7] Bit: 5 3 0 EXD\_ID7 EXD\_ID6 EXD\_ID5 EXD\_ID4 EXD\_ID3 EXD\_ID2 EXD\_ID1 EXD\_ID0 Undefined Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[8] Bit : 3 2 0 EXD ID15 EXD ID14 EXD ID13 EXD ID12 EXD ID11 EXD ID10 EXD ID9 EXD ID8 Undefined Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W Extended identifier These bits set the identifier (extended identifier) of data frames and remote frames x = 6 **HCAN** 7 6 **HCAN** #### MC7—Message Control H'F858 2 MCx[1] Bit: 5 0 DLC3 DLC2 DLC1 DLC0 Undefined Undefined Undefined Undefined Undefined Initial value : Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Data length code 0 n 0 Data length = 0 bytes Data length = 1 byte 1 1 0 Data length = 2 bytes Data length = 3 bytes 0 Data length = 4 bytes Data length = 5 bytes Data length = 6 bytes 1 0 1 Data length = 7 bytes 0/1 Data length = 8 bytes 0/1 0/1 MCx[2] Bit : 7 6 5 4 3 2 n Initial value : Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[3] Bit: 7 6 2 n 5 4 3 1 Undefined Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[4] Bit : 7 6 5 4 3 2 1 0 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[5] Bit : 7 6 2 5 4 3 0 STD\_ID2 STD\_ID1 STD\_ID0 RTR IDE EXD\_ID17 EXD\_ID16 Initial value : Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Identifier extension Extended identifier Standard format These bits set the identifier 1 Extended format (extended identifier) of data Standard identifier frames and remote frames Remote transmission request These bits set the identifier 0 Data frame (standard identifier) of data Remote frame frames and remote frames MCx[6] Bit : 3 STD ID10 STD ID9 STD ID8 STD ID7 STD ID6 STD ID5 STD ID4 STD ID3 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Standard identifier These bits set the identifier (standard identifier) of data frames and remote frames MCx[7] Bit: 7 6 5 4 3 0 EXD\_ID7 EXD\_ID6 EXD\_ID5 EXD\_ID4 EXD\_ID3 EXD\_ID2 EXD\_ID1 EXD\_ID0 0 EXD ID14 EXD ID13 EXD ID12 EXD ID11 EXD ID10 EXD ID9 EXD ID8 Undefined Undefined Undefined Undefined Undefined Undefined Undefined R/W R/W R/W R/W R/W R/W R/W Undefined R/W Undefined R/W Extended identifier - Undefined R/W Undefined R/W Undefined R/W EXD ID15 Undefined R/W Initial value: Read/Write: MCx[8] Bit: Initial value : Read/Write: These bits set the identifier (extended identifier) of data frames and remote frames x = 7 Undefined R/W Undefined R/W Undefined R/W #### MC8—Message Control H'F860 MCx[1] Bit: 6 5 3 2 0 DLC3 DLC2 DLC1 DLC0 Undefined Undefined Undefined Undefined Initial value: Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Data length code n n 0 Data length = 0 bytes Data length = 1 byte 1 0 Data length = 2 bytes Data length = 3 bytes 1 0 Data length = 4 bytes Data length = 5 bytes 1 0 Data length = 6 bytes 1 Data length = 7 bytes 0/1 0/1 0/1 Data length = 8 bytes MCx[2] Bit : 6 5 4 3 2 0 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[3] Bit : 2 Ω 7 6 5 4 3 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[4] Bit: 7 6 5 4 3 2 1 0 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[5] Bit : 7 6 5 4 3 2 0 STD\_ID2 STD\_ID1 STD\_ID0 RTR IDE EXD\_ID17 EXD\_ID16 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Identifier extension Extended identifier Standard format These bits set the identifier 1 Extended format (extended identifier) of data Standard identifier frames and remote frames Remote transmission request These bits set the identifier Data frame (standard identifier) of data Remote frame frames and remote frames MCx[6] Bit : 5 3 STD ID10 STD ID9 STD ID8 STD ID7 STD ID6 STD ID5 STD ID4 STD ID3 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Standard identifier These bits set the identifier (standard identifier) of data frames and remote frames MCx[7] Bit: 7 6 5 3 0 EXD\_ID7 EXD\_ID6 EXD\_ID5 EXD\_ID4 EXD\_ID3 EXD\_ID2 EXD\_ID1 EXD\_ID0 Undefined Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[8] Bit : 3 2 0 EXD ID15 EXD ID14 EXD ID13 EXD ID12 EXD ID11 EXD ID10 EXD ID9 EXD ID8 Undefined Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Extended identifier These bits set the identifier (extended identifier) of data frames and remote frames x = 8 **HCAN** ### MC9—Message Control H'F868 2 MCx[1] Bit: 5 0 DLC3 DLC2 DLC1 DLC0 Undefined Undefined Undefined Undefined Undefined Initial value : Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Data length code 0 n 0 Data length = 0 bytes Data length = 1 byte 1 1 0 Data length = 2 bytes Data length = 3 bytes 0 Data length = 4 bytes Data length = 5 bytes Data length = 6 bytes 1 0 1 Data length = 7 bytes 0/1 Data length = 8 bytes 0/1 0/1 MCx[2] Bit : 7 6 5 4 3 2 n Initial value : Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[3] Bit : 7 6 2 n 5 4 3 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[4] Bit: 7 6 5 4 3 2 1 0 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[5] Bit : 7 6 2 5 4 3 0 STD\_ID2 STD\_ID1 STD\_ID0 RTR IDE EXD\_ID17 EXD\_ID16 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Identifier extension Extended identifier Standard format These bits set the identifier 1 Extended format (extended identifier) of data Standard identifier frames and remote frames Remote transmission request These bits set the identifier Data frame (standard identifier) of data Remote frame frames and remote frames MCx[6] Bit : 3 STD ID10 STD ID9 STD ID8 STD ID7 STD ID6 STD ID5 STD ID4 STD ID3 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Standard identifier These bits set the identifier (standard identifier) of data frames and remote frames MCx[7] Bit: 7 6 5 3 0 EXD\_ID7 EXD\_ID6 EXD\_ID5 EXD\_ID4 EXD\_ID3 EXD\_ID2 EXD\_ID1 EXD\_ID0 Undefined Undefined Undefined Undefined Initial value: Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[8] Bit : 0 EXD ID15 EXD ID14 EXD ID13 EXD ID12 EXD ID11 EXD ID10 EXD ID9 EXD ID8 Initial value : Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Extended identifier These bits set the identifier (extended identifier) of data frames and remote frames #### MC10—Message Control H'F870 MCx[1] Bit: 6 5 3 2 0 DLC3 DLC2 DLC1 DLC0 Undefined Undefined Undefined Undefined Initial value: Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Data length code n n n 0 Data length = 0 bytes Data length = 1 byte 1 0 Data length = 2 bytes Data length = 3 bytes 1 0 Data length = 4 bytes Data length = 5 bytes 1 0 Data length = 6 bytes 1 Data length = 7 bytes 0/1 0/1 0/1 Data length = 8 bytes MCx[2] Bit : 6 5 4 3 2 0 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[3] Bit : 2 Ω 7 6 5 4 3 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[4] Bit: 7 6 5 4 3 2 1 0 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[5] Bit : 7 6 5 4 3 2 0 STD\_ID2 STD\_ID1 STD\_ID0 RTR IDE EXD\_ID17 EXD\_ID16 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Identifier extension Extended identifier Standard format These bits set the identifier 1 Extended format (extended identifier) of data Standard identifier frames and remote frames Remote transmission request These bits set the identifier Data frame (standard identifier) of data Remote frame frames and remote frames MCx[6] Bit : 5 3 STD ID10 STD ID9 STD ID8 STD ID7 STD ID6 STD ID5 STD ID4 STD ID3 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Standard identifier These bits set the identifier (standard identifier) of data frames and remote frames MCx[7] Bit: 7 6 5 3 0 EXD\_ID7 EXD\_ID6 EXD\_ID5 EXD\_ID4 EXD\_ID3 EXD\_ID2 EXD\_ID1 EXD\_ID0 Undefined Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[8] Bit : 3 2 0 EXD ID15 EXD ID14 EXD ID13 EXD ID12 EXD ID11 EXD ID10 EXD ID9 EXD ID8 Undefined Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W **HCAN** **HCAN** ### MC11—Message Control H'F878 2 MCx[1] Bit: 5 0 DLC3 DLC2 DLC1 DLC0 Undefined Undefined Undefined Undefined Undefined Undefined Initial value : Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Data length code 0 n 0 Data length = 0 bytes Data length = 1 byte 1 1 0 Data length = 2 bytes Data length = 3 bytes 0 Data length = 4 bytes Data length = 5 bytes Data length = 6 bytes 1 0 1 Data length = 7 bytes 0/1 Data length = 8 bytes 0/1 0/1 MCx[2] Bit : 7 6 5 4 3 2 n Initial value : Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[3] Bit : 7 6 2 n 5 4 3 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[4] Bit : 7 6 5 4 3 2 1 0 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[5] Bit : 7 6 2 5 4 3 0 STD\_ID2 STD\_ID1 STD\_ID0 RTR IDE EXD\_ID17 EXD\_ID16 Initial value : Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Identifier extension Extended identifier Standard format These bits set the identifier 1 Extended format (extended identifier) of data Standard identifier frames and remote frames Remote transmission request These bits set the identifier Data frame (standard identifier) of data Remote frame frames and remote frames MCx[6] Bit : 3 STD ID10 STD ID9 STD ID8 STD ID7 STD ID6 STD ID5 STD ID4 STD ID3 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Standard identifier These bits set the identifier (standard identifier) of data frames and remote frames MCx[7] Bit: 7 6 5 3 0 EXD\_ID7 EXD\_ID6 EXD\_ID5 EXD\_ID4 EXD\_ID3 EXD\_ID2 EXD\_ID1 EXD\_ID0 Undefined Undefined Undefined Undefined Initial value: Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[8] Bit: 0 EXD ID15 EXD ID14 EXD ID13 EXD ID12 EXD ID11 EXD ID10 EXD ID9 EXD ID8 Initial value : Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Extended identifier These bits set the identifier (extended identifier) of data frames and remote frames # MC12—Message Control ### H'F880 **HCAN** e bits set the identifier (extended identifier) of data frames and remote frames x = 12 **HCAN** #### MC13—Message Control H'F888 2 MCx[1] Bit: 5 0 DLC3 DLC2 DLC1 DLC0 Undefined Undefined Undefined Undefined Undefined Undefined Initial value : Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Data length code 0 n 0 Data length = 0 bytes Data length = 1 byte 1 1 0 Data length = 2 bytes Data length = 3 bytes 0 Data length = 4 bytes Data length = 5 bytes Data length = 6 bytes 1 0 1 Data length = 7 bytes 0/1 Data length = 8 bytes 0/1 0/1 MCx[2] Bit : 7 6 5 4 3 2 n Initial value : Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[3] Bit : 7 6 2 n 5 4 3 Undefined Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[4] Bit : 7 6 5 4 3 2 1 0 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[5] Bit : 7 6 2 5 4 3 0 STD\_ID2 STD\_ID1 STD\_ID0 RTR IDE EXD\_ID17 EXD\_ID16 Initial value : Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Identifier extension Extended identifier Standard format These bits set the identifier 1 Extended format (extended identifier) of data Standard identifier frames and remote frames Remote transmission request These bits set the identifier Data frame (standard identifier) of data Remote frame frames and remote frames MCx[6] Bit : 3 STD ID10 STD ID9 STD ID8 STD ID7 STD ID6 STD ID5 STD ID4 STD ID3 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Standard identifier These bits set the identifier (standard identifier) of data frames and remote frames MCx[7] Bit: 7 6 5 3 0 EXD\_ID7 EXD\_ID6 EXD\_ID5 EXD\_ID4 EXD\_ID3 EXD\_ID2 EXD\_ID1 EXD\_ID0 Undefined Undefined Undefined Undefined Initial value: Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[8] Bit: 0 EXD ID15 EXD ID14 EXD ID13 EXD ID12 EXD ID11 EXD ID10 EXD ID9 EXD ID8 Initial value : Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Extended identifier These bits set the identifier (extended identifier) of data frames and remote frames #### Appendix B Internal I/O Register H'F890 MC14—Message Control MCx[1] Bit: 6 5 3 2 0 DLC3 DLC2 DLC1 DLC0 Undefined Undefined Undefined Undefined Initial value: Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Data length code n n n 0 Data length = 0 bytes Data length = 1 byte 1 0 Data length = 2 bytes Data length = 3 bytes 1 0 Data length = 4 bytes Data length = 5 bytes 1 0 Data length = 6 bytes 1 Data length = 7 bytes 0/1 0/1 0/1 Data length = 8 bytes MCx[2] Bit : 6 5 4 3 2 0 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[3] Bit : 2 Ω 7 6 5 4 3 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[4] Bit: 7 6 5 4 3 2 1 0 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[5] Bit : 7 6 5 4 3 2 0 STD\_ID2 STD\_ID1 STD\_ID0 RTR IDE EXD\_ID17 EXD\_ID16 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Identifier extension Extended identifier Standard format These bits set the identifier 1 Extended format (extended identifier) of data Standard identifier frames and remote frames Remote transmission request These bits set the identifier Data frame (standard identifier) of data Remote frame frames and remote frames MCx[6] Bit : 5 3 STD ID10 STD ID9 STD ID8 STD ID7 STD ID6 STD ID5 STD ID4 STD ID3 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W These bits set the identifier (standard identifier) of data frames and remote frames EXD\_ID7 EXD\_ID6 Undefined Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[8] Bit : 3 2 0 EXD ID15 EXD ID14 EXD ID13 EXD ID12 EXD ID11 EXD ID10 EXD ID9 EXD ID8 Initial value: Undefined Undefined 6 Extended identifier These bits set the identifier (extended identifier) of data frames and remote frames x = 14 7 R/W MCx[7] Bit: Read/Write: **HCAN** Standard identifier 5 3 0 EXD\_ID5 EXD\_ID4 EXD\_ID3 EXD\_ID2 EXD\_ID1 EXD\_ID0 Undefined Undefined Undefined Undefined Undefined Undefined R/W R/W R/W R/W R/W R/W R/W **HCAN** ### MC15—Message Control H'F898 2 MCx[1] Bit: 5 0 DLC3 DLC2 DLC1 DLC0 Undefined Undefined Undefined Undefined Undefined Undefined Initial value : Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Data length code 0 n 0 Data length = 0 bytes Data length = 1 byte 1 1 0 Data length = 2 bytes Data length = 3 bytes 0 Data length = 4 bytes Data length = 5 bytes Data length = 6 bytes 1 0 1 Data length = 7 bytes 0/1 Data length = 8 bytes 0/1 0/1 MCx[2] Bit : 7 6 5 4 3 2 n Initial value : Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[3] Bit : 7 6 2 n 5 4 3 Undefined Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[4] Bit : 7 6 5 4 3 2 1 0 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[5] Bit : 7 6 2 5 4 3 0 STD\_ID2 STD\_ID1 STD\_ID0 RTR IDE EXD\_ID17 EXD\_ID16 Initial value : Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Identifier extension Extended identifier Standard format These bits set the identifier 1 Extended format (extended identifier) of data Standard identifier frames and remote frames Remote transmission request These bits set the identifier Data frame (standard identifier) of data Remote frame frames and remote frames MCx[6] Bit : 3 STD ID10 STD ID9 STD ID8 STD ID7 STD ID6 STD ID5 STD ID4 STD ID3 Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Standard identifier These bits set the identifier (standard identifier) of data frames and remote frames MCx[7] Bit: 7 6 5 3 0 EXD\_ID7 EXD\_ID6 EXD\_ID5 EXD\_ID4 EXD\_ID3 EXD\_ID2 EXD\_ID1 EXD\_ID0 Undefined Undefined Undefined Undefined Initial value: Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W MCx[8] Bit: 0 EXD ID15 EXD ID14 EXD ID13 EXD ID12 EXD ID11 EXD ID10 EXD ID9 EXD ID8 Initial value : Undefined Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Extended identifier These bits set the identifier (extended identifier) of data frames and remote frames | MD0—Message Da | ata | | | H'F | 8B0 | | | HCAN | |----------------|--------------|-----|-----|-----|------|-----|-----|-------------| | MD1—Message Da | ata | | | H'F | 8B8 | | | HCAN | | MD2—Message Da | ata | | | | HCAN | | | | | MD3—Message Da | ata | | | | HCAN | | | | | MD4—Message Da | ata | | | | HCAN | | | | | MD5—Message Da | ata | | | H'F | 8D8 | | | HCAN | | MD6—Message Da | nta | | | H'F | 8E0 | | | HCAN | | MD7—Message Da | nta | | | H'F | 8E8 | | | HCAN | | MD8—Message Da | nta | | | H'F | 8F0 | | | HCAN | | MD9—Message Da | nta | | | H'F | 8F8 | | | HCAN | | MD10—Message I | <b>Data</b> | | | H'F | 900 | | | <b>HCAN</b> | | MD11—Message I | <b>D</b> ata | | | H'F | 908 | | | <b>HCAN</b> | | MD12—Message Γ | )ata | | | H'F | 910 | | | HCAN | | MD13—Message I | <b>Data</b> | | | H'F | 918 | | | <b>HCAN</b> | | MD14—Message I | <b>D</b> ata | | | H'F | 920 | | | <b>HCAN</b> | | MD15—Message I | <b>D</b> ata | | | H'F | 928 | | | <b>HCAN</b> | | | | | | | | | | | | MDx [1] | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Initial value: | * | * | * | * | * | * | * | * | | Read/Write: | R/W | rtoda, rriito. | 1011 | | | | | | | | | MD 101 | | | | | | | | | | MDx [2] | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Initial value: | * | * | * | * | * | * | * | * | | Read/Write: | R/W | | | | | | | | | | | MDx [3] | | | | | | | | | | | _ | • | _ | | • | | | • | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Initial value: | * | * | * | * | * | * | * | * | | Read/Write: | R/W | | | | | | | | | | | MDx [4] | | | | | | | | | |----------------|-----|-----|-----|-----|-----|-----|----------|---------------| | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Initial value: | * | * | * | * | * | * | * | * | | Read/Write: | R/W | MDx [5] | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Initial value: | * | * | * | * | * | * | * | * | | Read/Write: | R/W | MDx [6] | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | - | _ | | _ | | | - | | Initial value: | * | * | * | * | * | * | * | * | | Read/Write: | R/W | | | | | | | | | | | MDx [7] | _ | _ | _ | | _ | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Initial value: | * | * | * | * | * | * | * | * | | Read/Write: | R/W | MDx [8] | | | | | | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | J | - | - | | - | | _ | <u> </u> | | | Initial value: | * | * | * | * | * | * | * | * | | Read/Write: | R/W | | | | | | | | | Undefined | | | | | | | | | > | c = 0 to 15 | | | | Data Re | _ | | | | I'FDAC<br>I'FDAD | | | D/A3 | |---------------|---------|-----------|----------|------------|----------|---------|------------------|-------------|-------------|---------| | Bit | : | 7 | 6 | 5 | | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | Initial v | alue : | 0 | 0 | 0 | • | 0 | 0 | 0 | 0 | 0 | | Read/Write: F | | R/W | R/W | ′ R/\ | V I | R/W | R/W | R/W | R/W | R/W | | DACR2 | 3—D/A | A Contro | l Regist | er 23 | | Н | I'FDAE | | | D/A2, 3 | | Bit | : | 7 | 6 | 5 | | 4 | 3 | 2 | 1 | 0 | | | | DAOE1 | DAOE | 0 DA | E | _ | _ | _ | _ | _ | | Initial v | alue : | 0 | 0 | 0 | | 1 | 1 | 1 | 1 | 1 | | Read/V | Vrite : | R/W | R/W | <u>R/\</u> | <u>V</u> | _ | _ | _ | _ | _ | | | | | D/A ena | able | | | | | | | | | | | | DAOE0 | DAE | | D | escription | | | | | | | 0 | 0 | * | Disal | | | \ conversio | n | | | | | | 1 | 0 | Enab | les chann | el 2 D/A co | onversion | | | | | | | | | Disal | bles chann | nel 3 D/A c | onversion | | | | | | | | 1 | Enab | les chann | el 2, 3 D/A | conversion | า | | | | | 1 | 0 | 0 | Disal | bles chann | el 2 D/A c | onversion | | | | | | | | | Enab | les chann | el 3 D/A co | onversion | | | | | | | | 1 | _ | | | conversion | | | | | | | 1 | * | Enab | les chann | el 2, 3 D/A | conversion | | | | | D/A out | put enal | ole O | | | | | *: Don't | care | | | | | - | nalog out | out DA2 | | | | | | | | | | | | | | . Also enal | bles analo | g output DA | 12 | | | | | | | 30111 | 3.3.011 | | | 2 ca.pa. D/ | | | | D/A | output er | nable 1 | | | | | | | | | | 0 | Disables | analog | output DA | 43 | | | | | | | 0 | Disables analog output DA3 | |---|------------------------------------------------------------------| | 1 | Enables channel 3 D/A conversion. Also enables analog output DA3 | | SCRX- | -Serial | Control 1 | Register X | | H | | ROM | | | | | | |-------------|--------------------------------------|-----------|------------|-----|-----|-------|-----|-----|-----|--|--|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | _ | _ | _ | _ | FLSHE | _ | _ | _ | | | | | Initial va | alue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Read/Write: | | R/W | | | | | | | | | | | | | | | | | | | Flash memory control register enable | | | | | | | | | | | | 0 Area H'FFFFA8 to H'FFFFAC flash control registers are not selected Area H'FFFFA8 to H'FFFFAC flash control registers are selected ### SBYCR—Standby Control Register **Power-Down Modes** H'FDE4 4 Bit 7 6 5 3 2 SSBY STS2 STS1 OPE STS0 0 0 0 Initial value: 0 1 0 Read/Write: R/W R/W R/W R/W R/W Output port enable In software standby mode, address bus and bus control signals are high-impedance In software standby mode, address bus and bus control signals retain their output state Standby timer select Standby time = 8192 states Standby time = 16384 states 1 Standby time = 32768 states Standby time = 65536 states 1 0 Standby time = 131072 states Standby time = 262144 states Reserved 1 0 Standby time = 16 states ## Software standby | 0 | Transition to sleep mode after execution of SLEEP instruction | |---|--------------------------------------------------------------------------| | 1 | Transition to software standby mode after execution of SLEEP instruction | ### SYSCR—System Control Register H'FDE5 **MCU** Bit 7 6 5 4 3 2 0 MACS INTM1 INTM0 **NMIEG** RAME 0 0 0 Initial value: 0 0 0 0 1 Read/Write: R/W R/W R/W R/W R/W R/W RAM enable On-chip RAM is disabled On-chip RAM is enabled Note: When the DTC is used. the RAME bit must be set to 1. NMI interrupt input edge select Falling edge Rising edge 1 Interrupt control mode select Interrupt control mode 0 0 1 Setting prohibited 1 Interrupt control mode 2 0 Setting prohibited Note: For details, see section 5.4.1 Interrupt Control Modes and Interrupt Operation. Mac saturation Non-saturating calculation for MAC instruction Saturating calculation for MAC instruction 1 | SCKCR | SCKCR—System Clock Control Reg | | | | | )E6 | ( | Clock I | Pulse Gen | erator, Po | wer-Down | |------------|--------------------------------|-------------|----|-----|---------------|------------------------------|-------|----------|------------------------|-------------------|----------| | Bit | : | 7 | 6 | 5 | 4 | | | 3 | 2 | 1 | 0 | | | | PSTOP | _ | _ | - | | S | TCS | SCK2 | SCK1 | SCK0 | | Initial va | alue : | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 0 | | Read/W | rite : | R/W | _ | _ | | | _ | R/W | R/W | R/W | R/W | | | | | | | Bus<br>0 | ma<br>0 | ste | r clock | select<br>naster is in | high spec | nd mode | | | | | | | | | 1 | | ım-speed o | | | | | | | | | | 1 | 0 | | ım-speed o | | | | | | | | | | | 1 | | ım-speed o | | | | | | | | | 1 | 0 | 1 | | <br>ım-speed o | | | | | | | | | | | 1 | Mediu | ım-speed o | clock is $\phi/3$ | 32 | | | | | | | | 1 | _ | _ | | | | | | | | | 0 | Specifie | ed n | nulti | plicatio | actor switch | valid after | | | | | | | | | ion to software standby mode | | | | | | | | | | | 1 1 | Specification | | | • | n factor is<br>ritten | valid imm | ediately | | φ ( | clock o | utput contr | ol | | | | | | | | | | Ė | | | | | | | | So | ftware | | | | PSTOP | High-Speed Mode,<br>Medium-Speed Mode,<br>Sub-Active Mode* | Sleep Mode,<br>Sub-Sleep Mode* | Software<br>Standby Mode,<br>Watch Mode*,<br>Direct Transition* | Hardware<br>Standby Mode | |-------|------------------------------------------------------------|--------------------------------|-----------------------------------------------------------------|--------------------------| | 0 | φ output | φ output | Fixed high | High impedance | | 1 | Fixed high | Fixed high | Fixed high | High impedance | Note: \* Subclock functions (subactive mode, subsleep mode, and watch mode) and direct transition are not available in the H8S/2623 Group, but are available in the H8S/2626 Group. | MDCR—Mode ( | Control | Register | |-------------|---------|----------| |-------------|---------|----------| ## H'FDE7 MCU | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|---|---|---|---|-------------|------------|-------------| | | _ | _ | _ | _ | _ | MDS2 | MDS1 | MDS0 | | Initial value: | 1 | 0 | 0 | 0 | 0 | * | * | * | | Read/Write: | R/W | _ | _ | _ | _ | R | R | R | | | | | | | | | | | | | | | | | | | | | | | | | | | C | Current mod | de pin ope | rating mode | Note: \* Determined by pins $\mathrm{MD}_2$ to $\mathrm{MD}_0$ . MSTPCRA—Module Stop Control Register MSTPCRB—Module Stop Control Register MSTPCRC—Module Stop Control Register H'FDE8 H'FDE9 H'FDEA Power-Down Modes Power-Down Modes Power-Down Modes | ST | | | |----|--|--| | | | | | Bit | : | / | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | MSTPA7 | MSTPA6 | MSTPA5 | MSTPA4 | MSTPA3 | MSTPA2 | MSTPA1 | MSTPA0 | | Initial value | : | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write | : | R/W ### **MSTPCRB** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------|---| | | | MSTPB7 | MSTPB6 | MSTPB5 | MSTPB4 | MSTPB3 | MSTPB2 | MSTPB1 | MSTPB0 | 1 | | Initial value | : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Read/Write | : | R/W | ### MSTPCRC | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | MSTPC7 | MSTPC6 | MSTPC5 | MSTPC4 | MSTPC3 | MSTPC2 | MSTPC1 | MSTPC0 | | Initial value | : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write | : | R/W ### Module stop mode specification | - : | VIOC | adie stop mode specification | |-----|------|-----------------------------------------------------------------------------| | | 0 | Module stop mode is cleared | | | | (initial value of MSTPA7 and MSTPA6) | | | 1 | Module stop mode is set (initial value of MSTPA5-0, MSTPB7-0, and MSTPC7-0) | ### MSTP bits and corresponding on-chip supporting modules | Register | Bit | Module | |----------|---------|-----------------------------------------| | MSTPCRA | MSTPA7* | | | | MSTPA6 | Data transfer controller (DTC) | | | MSTPA5 | 16-bit timer pulse unit (TPU) | | | MSTPA4* | _ | | | MSTPA3 | Programmable pulse generator (PPG) | | | MSTPA2* | _ | | | MSTPA1 | A/D converter | | | MSTPA0* | | | MSTPCRB | MSTPB7 | Serial communication interface 0 (SCI0) | | | MSTPB6 | Serial communication interface 1 (SCI1) | | | MSTPB5 | Serial communication interface 2 (SCI2) | | | MSTPB4* | _ | | | MSTPB3* | _ | | | MSTPB2* | _ | | | MSTPB1* | _ | | | MSTPB0* | _ | | MSTPCRC | MSTPC7* | _ | | | MSTPC6* | _ | | | MSTPC5 | D/A converter (channels 2, 3) | | | MSTPC4 | PC break controller (PBC) | | | MSTPC3 | HCAN | | | MSTPC2* | _ | | | MSTPC1* | _ | | | MSTPC0* | _ | Notes: \* MSTPA7 is a readable/writable bit with an initial value of 0. MSTPA4, MSTPA2, MSTPA0, MSTPB4 to MSTPB0, MSTPC7 to MSTPC4, and MSTPC2 to MSTPC0 are readable/writable bits with an initial value of 1 and should always be written with 1. | PFCR- | —Pin F | <b>Sunction (</b> | Control R | egister | ] | H'FDEB | | MCU, Bu | s Controller | • | |------------|---------|-------------------|------------|---------|-----|--------|-------|---------|--------------|---| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | _ | _ | BUZZE | _ | AE3 | AE2 | AE1 | AE0 | | | Initial va | alue : | 0 | 0 | 0*2 | 0 | 1/0*1 | 1/0*1 | 0 | 1/0*1 | | | Read/W | Vrite : | R/W | | | | Address o | utnut enal | hle | | | | | | | ## Address output enable | 0 0 0 A8-A23 address output disabled 1 A8 address output enabled; A9-A23 address output disabled 1 0 A8, A9 address output enabled; A10-A23 address output disabled 1 A8-A10 address output enabled; A11-A23 address output disabled 1 A8-A11 address output enabled; A12-A23 address output disabled 1 A8-A12 address output enabled; A13-A23 address output disabled 1 A8-A13 address output enabled; A14-A23 address output disabled 1 A8-A14 address output enabled; A15-A23 address output disabled 1 A8-A15 address output enabled; A16-A23 address output disabled 1 A8-A16 address output enabled; A17-A23 address output disabled 1 A8-A18 address output enabled; A18-A23 address output disabled 1 A8-A18 address output enabled; A19-A23 address output disabled 1 A8-A20 address output enabled; A20-A23 address output disabled 1 A8-A20 address output enabled; A21-A23 address output disabled 1 A8-A21 address output enabled; A22, A23 address output disabled 1 A8-A23 address output enabled; A22, A23 address output disabled 1 A8-A23 address output enabled; A22, A23 address output disabled 1 A8-A23 address output enabled; A22, A23 address output disabled | | | | | Condition | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|-----------------------------------------------------------------| | 1 0 A8, A9 address output enabled; A10–A23 address output disabled 1 A8–A10 address output enabled; A11–A23 address output disabled 1 0 A8–A11 address output enabled; A12–A23 address output disabled 1 A8–A12 address output enabled; A13–A23 address output disabled 1 0 A8–A13 address output enabled; A14–A23 address output disabled 1 A8–A14 address output enabled; A15–A23 address output disabled 1 A8–A15 address output enabled; A16–A23 address output disabled 1 A8–A16 address output enabled; A17–A23 address output disabled 1 A8–A18 address output enabled; A18–A23 address output disabled 1 A8–A18 address output enabled; A19–A23 address output disabled 1 A8–A20 address output enabled; A20–A23 address output disabled 1 A8–A20 address output enabled; A21–A23 address output disabled 1 A8–A21 address output enabled; A22, A23 address output disabled | 0 | 0 | 0 | 0 | A8-A23 address output disabled | | 1 A8-A10 address output enabled; A11-A23 address output disabled 1 0 A8-A11 address output enabled; A12-A23 address output disabled 1 A8-A12 address output enabled; A13-A23 address output disabled 1 0 A8-A13 address output enabled; A14-A23 address output disabled 1 A8-A14 address output enabled; A15-A23 address output disabled 1 A8-A15 address output enabled; A16-A23 address output disabled 1 A8-A16 address output enabled; A17-A23 address output disabled 1 A8-A18 address output enabled; A18-A23 address output disabled 1 A8-A18 address output enabled; A19-A23 address output disabled 1 A8-A20 address output enabled; A20-A23 address output disabled 1 A8-A20 address output enabled; A21-A23 address output disabled 1 A8-A20 address output enabled; A21-A23 address output disabled 1 0 A8-A21 address output enabled; A22, A23 address output disabled | | | | 1 | A8 address output enabled; A9-A23 address output disabled | | 1 0 A8-A11 address output enabled; A12-A23 address output disabled 1 A8-A12 address output enabled; A13-A23 address output disabled 1 0 A8-A13 address output enabled; A14-A23 address output disabled 1 A8-A14 address output enabled; A15-A23 address output disabled 1 A8-A15 address output enabled; A16-A23 address output disabled 1 A8-A16 address output enabled; A17-A23 address output disabled 1 A8-A17 address output enabled; A18-A23 address output disabled 1 A8-A18 address output enabled; A19-A23 address output disabled 1 A8-A20 address output enabled; A20-A23 address output disabled 1 A8-A20 address output enabled; A21-A23 address output disabled 1 A8-A21 address output enabled; A22, A23 address output disabled | | | 1 | 0 | A8, A9 address output enabled; A10–A23 address output disabled | | 1 A8-A12 address output enabled; A13-A23 address output disabled 1 0 A8-A13 address output enabled; A14-A23 address output disabled 1 A8-A14 address output enabled; A15-A23 address output disabled 1 0 0 A8-A15 address output enabled; A16-A23 address output disabled 1 A8-A16 address output enabled; A17-A23 address output disabled 1 0 A8-A17 address output enabled; A18-A23 address output disabled 1 A8-A18 address output enabled; A19-A23 address output disabled 1 0 A8-A19 address output enabled; A20-A23 address output disabled 1 A8-A20 address output enabled; A21-A23 address output disabled 1 0 A8-A21 address output enabled; A22, A23 address output disabled | | | | 1 | A8-A10 address output enabled; A11-A23 address output disabled | | 1 0 A8–A13 address output enabled; A14–A23 address output disabled 1 A8–A14 address output enabled; A15–A23 address output disabled 1 0 0 A8–A15 address output enabled; A16–A23 address output disabled 1 A8–A16 address output enabled; A17–A23 address output disabled 1 0 A8–A17 address output enabled; A18–A23 address output disabled 1 A8–A18 address output enabled; A19–A23 address output disabled 1 0 A8–A19 address output enabled; A20–A23 address output disabled 1 A8–A20 address output enabled; A21–A23 address output disabled 1 0 A8–A21 address output enabled; A22, A23 address output disabled | | 1 | 0 | 0 | A8-A11 address output enabled; A12-A23 address output disabled | | 1 A8-A14 address output enabled; A15-A23 address output disabled 1 0 0 A8-A15 address output enabled; A16-A23 address output disabled 1 A8-A16 address output enabled; A17-A23 address output disabled 1 0 A8-A17 address output enabled; A18-A23 address output disabled 1 A8-A18 address output enabled; A19-A23 address output disabled 1 0 A8-A19 address output enabled; A20-A23 address output disabled 1 A8-A20 address output enabled; A21-A23 address output disabled 1 0 A8-A21 address output enabled; A22, A23 address output disabled | | | | 1 | A8-A12 address output enabled; A13-A23 address output disabled | | 1 0 0 A8-A15 address output enabled; A16-A23 address output disabled 1 A8-A16 address output enabled; A17-A23 address output disabled 1 0 A8-A17 address output enabled; A18-A23 address output disabled 1 A8-A18 address output enabled; A19-A23 address output disabled 1 0 A8-A19 address output enabled; A20-A23 address output disabled 1 A8-A20 address output enabled; A21-A23 address output disabled 1 0 A8-A21 address output enabled; A22, A23 address output disabled | | | 1 | 0 | A8-A13 address output enabled; A14-A23 address output disabled | | 1 A8-A16 address output enabled; A17-A23 address output disabled 1 0 A8-A17 address output enabled; A18-A23 address output disabled 1 A8-A18 address output enabled; A19-A23 address output disabled 1 0 A8-A19 address output enabled; A20-A23 address output disabled 1 A8-A20 address output enabled; A21-A23 address output disabled 1 0 A8-A21 address output enabled; A22, A23 address output disabled | | | | 1 | A8-A14 address output enabled; A15-A23 address output disabled | | 1 0 A8–A17 address output enabled; A18–A23 address output disabled 1 A8–A18 address output enabled; A19–A23 address output disabled 1 0 A8–A19 address output enabled; A20–A23 address output disabled 1 A8–A20 address output enabled; A21–A23 address output disabled 1 0 A8–A21 address output enabled; A22, A23 address output disabled | 1 | 0 | 0 | 0 | A8-A15 address output enabled; A16-A23 address output disabled | | 1 A8–A18 address output enabled; A19–A23 address output disabled 1 0 0 A8–A19 address output enabled; A20–A23 address output disabled 1 A8–A20 address output enabled; A21–A23 address output disabled 1 0 A8–A21 address output enabled; A22, A23 address output disabled | | | | 1 | A8-A16 address output enabled; A17-A23 address output disabled | | 1 0 A8–A19 address output enabled; A20–A23 address output disabled 1 A8–A20 address output enabled; A21–A23 address output disabled 1 0 A8–A21 address output enabled; A22, A23 address output disabled | | | 1 | 0 | A8-A17 address output enabled; A18-A23 address output disabled | | 1 A8–A20 address output enabled; A21–A23 address output disabled 1 0 A8–A21 address output enabled; A22, A23 address output disabled | | | | 1 | A8-A18 address output enabled; A19-A23 address output disabled | | 1 0 A8–A21 address output enabled; A22, A23 address output disabled | | 1 | 0 | 0 | A8-A19 address output enabled; A20-A23 address output disabled | | The first additional content of the first and all al | | | | 1 | A8-A20 address output enabled; A21-A23 address output disabled | | 1 A8–A23 address output enabled | | | 1 | 0 | A8-A21 address output enabled; A22, A23 address output disabled | | | | | | 1 | A8-A23 address output enabled | ## BUZZ output enable | 0 | Functions as PF1 I/O pin | |---|------------------------------| | 1 | Functions as BUZZ output pin | Notes: 1. In expanded mode with ROM, bits AE3 to AE0 are initialized to B'0000. In ROMless expanded mode, bits AE3 to AE0 are initialized to B'1101. Address pins A0 to A7 are made address outputs by setting the corresponding DDR bits to 1. 2. This bit is valid only in the H8S/2626 Group; in the H8S/2623 Group, 0 must be written to this bit. | LPWRCR—L | ow-Powe | r Control | Register | 1 | H'FDEC | | Clock 1 | Pulse Generator | | | |----------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--|--| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | DTON | LSON | NESEL | SUBSTP | RFCUT | _ | STO | C1 STC0 | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read/Write: | R/W | R/W | R/W | R/W | R/W | R/W | R/\ | W R/W | | | | | | | | | | Frequenc | y multiplie | er 🔝 | | | | | | | | | | STC1 | STC0 | | | | | | | | | | | 0 | 0 × | 1 (initial value) | | | | | | | | | | | 1 × | : 2 | | | | | | | | | | 1 | 0 × | : 4 | | | | | | | | | | | 1 D | Do not set | | | | | | | 0 Sam<br>1 Sam | 1 Sub<br>Note: TI | 0 Feedt OFF v 1 Feedt cenable clock generatio clock generatio his bit is valid of 88/2623 Group ing frequency s 2 clock clock | by an max de Ch circuit feedba back resistor when not ope back resistor n enabled in disabled hily in the H8 , 0 must be welect | the multip d STCO) si viction of STCO | or control bit main clock operating; coup; in the | | | | | | Low-speed ON | H | 8S/2623 Group | | | | | | | | | | | | mand is execute | ed in high-spee | d mode or m | edium-spe | eed mode, operation | | | | | | transfers When the or direct Operation | s to sleep mode<br>e SLEEP comr<br>ly to high-spee<br>on transfers to h | e, software stan<br>mand is execute<br>d mode<br>nigh-speed mod | dby mode, or wed in sub-active | ratch mode*<br>mode, opera<br>node is cance | ation trans | efers to watch mode, | | | | | | or sub-a • When the mode or | ctive mode<br>e SLEEP comr<br>watch mode | | ed in sub-active | mode, opera | ation trans | sfers to watch mode sfers to sub-sleep | | | | | | | | the H8S/2626 (speed mode wh | | | | t be written to this bit. active mode. | | | | 1 | Direct transfer | ON flag | | | | | | | | | | | | | | ted in high-spee | | lium-speed r | node, opei | ration | | | | | When the | transfers to sleep mode, software standby mode, or watch mode* When the SLEEP command is executed in sub-active mode, operation transfers to sub-sleep mode or watch mode | | | | | | | | | | | transfer When the | s directly to sul | o-active mode,<br>mand is execut | ted in high-spee<br>or transfers to s<br>ted in sub-active<br>mode | sleep mode or s | oftware stan | dby mode | | | | Notes: This bit is valid only in the H8S/2626 Group; in the H8S/2623 Group, 0 must be written to this bit. \* Always select high-speed mode when transferring to watch mode or sub-active mode. **PBC** **PBC** | Bit : 3 | 1 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------------|---|----------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-------|----------|----------|----------|----------|----------|----------|----------|----------| | _ | _ | - | BAA<br>23 | BAA<br>22 | BAA<br>21 | BAA<br>20 | BAA<br>19 | BAA<br>18 | BAA<br>17 | BAA<br>16 | | BAA<br>7 | BAA<br>6 | BAA<br>5 | BAA<br>4 | BAA<br>3 | BAA<br>2 | BAA<br>1 | BAA<br>0 | | Initial value : Une fin | | Unde-<br>fined | - 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: - | | _ | R/W | R/W | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Break | addre | ess s | pecific | ation | | | | | | | H'FE00 H'FE04 BARA—Break Address Register A BARB—Break Address Register B BCRA—Break Control Register A | CRB—Break ( | | O | | | | H'FE09 | | | | | | | | | | |-----------------|-----------------------|------------------------------------------------------------------------------------------------------------------------|--------|---------------|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------|--|--|--|--|--| | CILD DIVINI | 3011 <b>01 01 1</b> 0 | register D | | | | 11 1 20) | | | - | PBC | | | | | | | Bit : | 7 | 6 | Ę | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | CMFA | CDA | BAM | IRA2 | BAMRA | A1 BAMRA0 | CSELA1 | CSELA0 | BIEA | | | | | | | | Initial value : | 0 | 0 | ( | ) | 0 | 0 | 0 | 0 | 0 | _ | | | | | | | Read/Write: | R/(W)* | R/W | _R/ | W | R/W | R/W | R/W | R/W | | | | | | | | | Read/Wille: | R/(W)* | R/VV | | ak ac 0 1 1 0 | Break 0 0 0 1 1 0 1 Iddress ma 0 All BAA0 condit 1 BAA1 in bre 1 BAA2 in bre 0 BAA3 in bre 1 BAA7 in bre 0 BAA1 | condition sele Instruction for Data read condition Data read/works register RA bits are unions (lowest bit) is | Break interru O PC brea 1 PC brea ct etch is used ycle is used ycle is used rite cycle is masked an masked, an s) are mask s) are mask s) are mask s) are mask | k interrupts a k interrupts a k interrupts a as break con as break con as break con used as brea d included in d not include ed, and not i ed, and not i ed, and not i | are disable are enable are enable andition addition addition break and in break ancluded ancluded ancluded | d on | | | | | | | | | | | | | 5–0 (lower 16 | bits) are ma | sked, and no | ot included | Ī | | | | | | | | | | | | | ak conditions | | | | | | | | | | | | | | | | cle select | | us master | | | | | | | | | | | | | | | | | | | | | | | | | | | | Condition | on match fla | g | • | | | | | | | | | | | | | | 0 [Cle | earing cond | ition] | CMF | A after re | ading CMFA = | 1 | | | | | | | | | | | 1 [Se | When 0 is written to CMFA after reading CMFA = 1 [Setting condition] When a condition set for channel A is satisfied | | | | | | | | | | | | | | H'FE08 **PBC** Notes: The bit configuration of BCRB is the same as that of BCRA, except that BCRB performs break control for channel B. <sup>\*</sup> Can only be written with 0 for flag clearing. | ISCRH—IRQ Sense Control Register H | H'FE12 | Interrupt Controller | |------------------------------------|--------|-----------------------------| | ISCRL—IRQ Sense Control Register L | H'FE13 | <b>Interrupt Controller</b> | | | | | ## **ISCRH** | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |-------------|------|-----|-----|-----|-----|---------|---------|---------|---------| | | | _ | _ | _ | _ | IRQ5SCB | IRQ5SCA | IRQ4SCB | IRQ4SCA | | Initial val | ue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Wr | ite: | R/W | | | | | | | | | | | IRQ5 and IRQ4 sense control ## **ISCRL** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|---------|---------|---------|---------|---------|---------|---------|---------| | | | IRQ3SCB | IRQ3SCA | IRQ2SCB | IRQ2SCA | IRQ1SCB | IRQ1SCA | IRQ0SCB | IRQ0SCA | | Initial value | : ' | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | : | R/W | R/W R/W | | R/W | R/W | R/W | R/W | R/W | | | | | | | | | | | | ## IRQ3 to IRQ0 sense control | IRQnSCB | IRQnSCA | Interrupt Request Generation | |---------|---------|----------------------------------------| | 0 | 0 | Low level of IRQn input | | | 1 | Falling edge of IRQn input | | 1 | 0 | Rising edge of IRQn input | | | 1 | Rising and falling edges of IRQn input | (n = 5 to 0) | IER—IRQ En | able Regis | ster | | Н | 'FE14 | | Interrupt | Controller | | |----------------|------------|------|-------|------------------------------|-------|----------|-----------|------------|--| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | _ | IRQ5E | IRQ4E | IRQ3E | IRQ2E | IRQ1E | IRQ0E | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write: | R/W | | | | | | | | | | | | | | | | | | IRQr | n enable | | | | | | | | | 0 IRQn interrupt is disabled | | | | | | | | | | | 1 IRQn interrupt is enabled | | | | | | | | | | | (n = 5 to 0) | | | | | | ## ISR—IRQ Status Register ## H'FE15 ## **Interrupt Controller** | Bit | : | 7 6 | | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|--------|--------|--------|--------|--------|--------|--------|--------| | | | _ | _ | IRQ5F | IRQ4F | IRQ3F | IRQ2F | IRQ1F | IRQ0F | | Initial valu | e : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Writ | e: | R/(W)* | | | | | | | | | | | ## IRQ5 to IRQ0 interrupt request status indication - 0 [Clearing conditions] - Cleared by reading IRQnF flag when IRQnF = 1, then writing 0 to IRQnF flag - When interrupt exception handling is executed when low-level detection is set (IRQnSCB = IRQnSCA = 0) and IRQn input is high - When IRQn interrupt exception handling is executed when falling, rising, or both-edge detection is set (IRQnSCB = 1 or IRQnSCA = 1) - When the DTC is activated by an IRQn interrupt, and the DISEL bit in MRB of the DTC is cleared to 0 - 1 [Setting conditions] - When IRQn input goes low when low-level detection is set (IRQnSCB = IRQnSCA = 0) - When a falling edge occurs in IRQn input when falling edge detection is set (IRQnSCB = 0, IRQnSCA = 1) - When a rising edge occurs in IRQn input when rising edge detection is set (IRQnSCB = 1, IRQnSCA = 0) - When a falling or rising edge occurs in IRQn input when bothedge detection is set (IRQnSCB = IRQnSCA = 1) (n = 5 to 0) Note: \* Can only be written with 0 for flag clearing. ## DTCER—DTC Enable Register Initial value: ## H'FE16 to H'FE1C DTC Bit : 7 6 5 4 3 2 1 0 DTCE7 DTCE6 DTCE5 DTCE4 DTCE3 DTCE2 DTCE1 DTCE0 0 0 0 0 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W ## DTC activation enable - 0 DTC activation by interrupt is disabled [Clearing conditions] - · When data transfer ends while the DISEL bit is 1 - When the specified number of transfers are completed - DTC activation by interrupt is enabled [Maintenance condition] When the DISEL bit is 0 and the specified number of transfers have not been completed ## Interrupt Sources and DTCER Bits | Register | | Bit | | | | | | | | | | | | |----------|-------|-------|-------|-------|-------|-------|-------|-------|--|--|--|--|--| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | DTCERA | IRQ0 | IRQ1 | IRQ2 | IRQ3 | IRQ4 | IRQ5 | _ | _ | | | | | | | DTCERB | _ | ADI | TGI0A | TGI0B | TGI0C | TGI0D | TGI1A | TGI1B | | | | | | | DTCERC | TGI2A | TGI2B | TGI3A | TGI3B | TGI3C | TGI3D | TGI4A | TGI4B | | | | | | | DTCERD | _ | _ | TGI5A | TGI5B | _ | _ | _ | _ | | | | | | | DTCERE | _ | _ | _ | _ | RXI0 | TXI0 | RXI1 | TXI1 | | | | | | | DTCERF | RXI2 | TXI2 | _ | _ | _ | _ | _ | _ | | | | | | | DTCERG | _ | _ | RM0 | _ | _ | _ | _ | _ | | | | | | ### DTVECR—DTC Vector Register DTC H'FE1F Bit 7 6 5 4 3 1 0 **SWDTE** DTVEC6 DTVEC5 DTVEC4 DTVEC3 DTVEC2 DTVEC1 DTVEC0 Initial value: 0 0 0 0 0 0 0 0 Read/Write: R/(W)\*1 R/(W)\*2 R/(W)\*2 R/(W)\*2 R/(W)\*2 R/(W)\*2 R/(W)\*2 R/(W)\*2 Sets vector number for DTC software activation DTC software activation enable DTC software activation is disabled [Clearing conditions] When the DISEL bit is 0 and the specified number of transfers have not been completed When 0 is written after a software-activated data transfer interrupt (SWDTEND) request has been sent to the CPU DTC software activation is enabled [Maintenance conditions] When data transfer ends while the DISEL bit is 1 • When the specified number of transfers are completed Notes: 1. Only 1 can be written to the SWDTE bit. 2. Bits DTVEC6 to DTVEC0 can be written to when SWDTE = 0. · During data transfer activated by software | PCR—PPG Output Control Register | | | | | | F | I'FE26 | 5 | | | PPG | |---------------------------------|--------|---------|-------------|---------------------------------------|-------|------|-----------------------------------------|-------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------|------------------| | Bit : | 7 | 6 | 5 | | 4 | | 3 | | 2 | 1 | 0 | | | G3CMS1 | G3CN | IS0 G2CMS1 | G2 | CM | S0 | G1CM | IS1 | G1CMS0 | G0CMS1 | G0CMS0 | | Initial value : | 1 | 1 | 1 | | 1 | ' | 1 | • | 1 | 1 | 1 | | Read/Write: | R/W | R/V | V R/W | | R/W | _ | R/W | / | R/W | R/W | R/W | | | | | G | · · · · · · · · · · · · · · · · · · · | 1 | 1 (C | 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | Cor<br>Cor<br>Cor<br>npar<br>npar<br>npar | mpare ma<br>mpare ma<br>mpare ma<br>e match se<br>e match ir<br>e match ir | tch in TPU<br>tch in TPU<br>tch in TPU<br>tch in TPU | nnel 1<br>nnel 2 | | | | | | 0 | - | | | | | channel 0 | | | | | | _ | _ | _ | | | | | channel 1 | | | | | | | 1 | | | - | | | channel 2 | _ | | | | | L | | 1 | COI | праге | mato | UTIN TPU | channel 3 | | | | G | Froup 3 | compare mat | ch | sele | ct | | | _ | | | | | | 0 0 | Compare mat | | | | | | | | | | | _ | 1 | Compare mat | | | | | | | | | | | | 1 0 | Compare mat | ch | ın Tl | PU | channe | el 2 | _ | | | Compare match in TPU channel 3 ### PPG PMR—PPG Output Mode Register H'FE27 7 5 2 Bit 6 4 3 1 0 G3INV G2INV G1INV G3NOV G2NOV G1NOV **G0INV** G0NOV 1 1 1 Initial value: 1 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Group 0 non-overlap Normal operation in pulse output group 0 (output values updated at compare match A in the selected TPU channel) Non-overlapping operation in pulse output group 0 (1 output and 0 output can be performed independently at compare match A and B in the selected TPU channel) Group 1 non-overlap Normal operation in pulse output group 1 (output values updated at compare match A in the selected TPU channel) Non-overlapping operation in pulse output group 1 (1 output and 0 output can be performed independently at compare match A and B in the selected TPU channel) Group 2 non-overlap Normal operation in pulse output group 2 (output values updated at compare match A in the selected TPU channel) Non-overlapping operation in pulse output group 2 (1 output and 0 output can be performed independently at compare match A and B in the selected TPU channel) Group 3 non-overlap Normal operation in pulse output group 3 (output values updated at compare match A in the selected TPU channel) Non-overlapping operation in pulse output group 3 (1 output and 0 output can be performed independently at compare match A and B in the selected TPU channel) Group 0 invert Inverted output for pulse output group 0 (low-level output at pin for a 1 in PODRL) Direct output for pulse output group 0 (high-level output at pin for a 1 in PODRL) Group 1 invert 0 Inverted output for pulse output group 1 (low-level output at pin for a 1 in PODRL) Direct output for pulse output group 1 (high-level output at pin for a 1 in PODRL) Group 2 invert 0 Inverted output for pulse output group 2 (low-level output at pin for a 1 in PODRH) Direct output for pulse output group 2 (high-level output at pin for a 1 in PODRH) Group 3 invert Inverted output for pulse output group 3 (low-level output at pin for a 1 in PODRH) Direct output for pulse output group 3 (high-level output at pin for a 1 in PODRH) | NDERH—Next Data Enable Register H H'FE28 | | | | | | | | PPG | | |------------------------------------------|-----------------------|--------|--------|--------|--------|--------|-------|-------|--| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | NDER15 | NDER14 | NDER13 | NDER12 | NDER11 | NDER10 | NDER9 | NDER8 | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write: | R/W | | NDERL—Nex | Next data enable 0 | | | | | | | | | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | NDER7 | NDER6 | NDER5 | NDER4 | NDER3 | NDER2 | NDER1 | NDER0 | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write: | R/W | | Next data enable | | | | | | | | | | Pulse outputs PO7 to PO0 are disabled (transfer from NDR7–NDR0 to POD7–POD0 is disabled) Pulse outputs PO7 to PO0 are enabled (transfer from NDR7–NDR0 to POD7–POD0 is enabled) ## **PODRH—Output Data Register H** #### H'FE2A **PPG** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | POD15 | POD14 | POD13 | POD12 | POD11 | POD10 | POD9 | POD8 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | : | R/(W)* Note: \* A bit that has been set for pulse output by NDER is read-only. | PODRL—Output Data Register | L | |----------------------------|---| |----------------------------|---| H'FE2B **PPG** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|--------|--------|--------|--------|--------|--------|--------|--------| | | | POD7 | POD6 | POD5 | POD4 | POD3 | POD2 | POD1 | POD0 | | Initial value | : ' | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | : | R/(W)* Note: \* A bit that has been set for pulse output by NDER is read-only. | NDRH—Next | Data | Register | H | |-----------|------|----------|---| | NDRH—Next | Data | Register | H | H'FE2C H'FE2E PPG PPG When pulse output group output triggers are the same | H' | F | E2 | C | |----|---|----|---| |----|---|----|---| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|-------|-------|--------|-------|-------|-------|------|-------| | | | NDD15 | NDD14 | NIDD12 | NDD12 | NDD11 | NDD10 | NDBO | NIDDO | | | NDR15 | NDR14 | NDR13 | NDR12 | NDR11 | NDR10 | NDR9 | NDR8 | |----------------|-------|-------|-------|-------|-------|-------|------|------| | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R/W H'FF2F | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|---|---|---|---|---|---|---|---| | | | | | | | | | | | | Initial value: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | |----------------|---|---|---|---|---|---|---|---| | Read/Write: | | _ | _ | _ | _ | _ | _ | _ | When pulse output group output triggers are different #### H'FE2C | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|-------|-------|-------|-------|---|---|---|---| | | | NDR15 | NDR14 | NDR13 | NDR12 | _ | _ | _ | _ | | | NDICIS | NDIX14 | INDICIS | NDIXIZ | _ | | _ | | |----------------|--------|--------|---------|--------|---|---|---|---| | Initial value: | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | Read/Write: | R/W | R/W | R/W | R/W | _ | _ | _ | _ | H'FE2E | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----|---|---|---|---|---|-------|-------|------|------|--| | | | 1 | _ | _ | _ | NDR11 | NDR10 | NDR9 | NDR8 | | | | | | | | INDIXII | INDICIO | NDIG | INDIXO | |-----------------|---|---|---|---|---------|---------|------|--------| | Initial value : | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | Read/Write · | _ | _ | _ | _ | R/W | R/W | R/W | R/W | Note: For details see section 11.2.4, Notes on NDR Access. | NDRL—Next Data Register L | H'FE2D | PPG | |---------------------------|--------|-----| | NDRL—Next Data Register L | H'FE2F | PPG | When pulse output group output triggers are the same | I | Н | ١ | F | E | 2 | D | |---|---|---|---|---|---|---| | | | | | | | | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------|------|------|------|------|------|------|------| | | NDR7 | NDR6 | NDR5 | NDR4 | NDR3 | NDR2 | NDR1 | NDR0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R/W | H'FE2F | | | | | | | | | | | |--------------|-----|---|---|---|---|---|---|---|---|---| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | _ | _ | _ | _ | _ | _ | _ | _ | | | Initial valu | e : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | _ | | Read/Writ | e: | _ | _ | _ | _ | _ | _ | _ | | | When pulse output group output triggers are different #### H'FE2D | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------|------|------|------|---|---|---|---| | | NDR7 | NDR6 | NDR5 | NDR4 | _ | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | Read/Write: | R/W | R/W | R/W | R/W | _ | _ | | _ | #### H'FE2F | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|---|---|---|---|------|------|------|------| | | | _ | _ | _ | _ | NDR3 | NDR2 | NDR1 | NDR0 | | Initial value | e : | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | Read/Write | e : | _ | _ | _ | _ | R/W | R/W | R/W | R/W | Note: For details see section 11.2.4, Notes on NDR Access. | P1DDR—Port 1 Data Direction Register | | | | egister | Н | 'FE30 | PPG | | | |--------------------------------------|------|--------|--------|---------|--------|--------|--------|--------|--------| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | P17DDR | P16DDR | P15DDR | P14DDR | P13DDR | P12DDR | P11DDR | P10DDR | | Initial val | ue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Wr | ite: | W | W | W | W | W | W | W | W | | | | | | | | | | | | Bit-by-bit specification of input or output for port 1 pins | PADDR—Port A Data Direction Register | | | | Н | 'FE39 | Port A | | | |--------------------------------------|-----------|-----------|---------|---------------------|--------|--------|--------|--------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | PA5DDR* | PA4DDR <sup>*</sup> | PA3DDR | PA2DDR | PA1DDR | PA0DDR | | Initial value: | Undefined | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | _ | _ | W | W | W | W | W | W | Specification of input or output for port A pins Note: \* Reserved bits in the H8S/2626 Group. | PBDDR—Port B Data Direction Register | | | Register | H'FE3A | | | | Port B | |--------------------------------------|--------|--------|----------|--------|--------|--------|--------|--------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PB7DDR | PB6DDR | PB5DDR | PB4DDR | PB3DDR | PB2DDR | PB1DDR | PB0DDR | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | W | W | W | W | W | W | W | W | | | | | | | | | | | Specification of input or output for port B pins | PCDDR—Port C Data Direction Register | | | | Register | Н | 'FE3B | | Port C | | | |--------------------------------------|-----|--------|--------|----------|--------|--------|--------|--------|--------|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | PC7DDR | PC6DDR | PC5DDR | PC4DDR | PC3DDR | PC2DDR | PC1DDR | PC0DDR | | | Initial valu | e : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Writ | e : | W | W | W | W | W | W | W | W | | | | | | | | | | | | | | Specification of input or output for port C pins | PDDDR—Port D Data Direction Register | | | | | Н | 'FE3C | | Port D | | |--------------------------------------|------|--------|--------|--------|--------|--------|--------|--------|--------| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PD7DDR | PD6DDR | PD5DDR | PD4DDR | PD3DDR | PD2DDR | PD1DDR | PD0DDR | | Initial val | ue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Wr | ite: | W | W | W | W | W | W | W | W | | | | | | | | | | | | Specification of input or output for port D pins | PEDDR—Port | t E Data D | irection F | Register | Н | 'FE3D | | Port E | | |----------------|------------|------------|----------|--------|--------|--------|--------|--------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PE7DDR | PE6DDR | PE5DDR | PE4DDR | PE3DDR | PE2DDR | PE1DDR | PE0DDR | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | W | W | W | W | W | W | W | W | | | | | | | | | | | Specification of input or output for port E pins | PFDDR—Po | PFDDR—Port F Data Direction Register | | | Н | 'FE3E | | | | | |----------------|--------------------------------------|--------|--------|--------|--------|--------|--------|--------|--| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PF7DDR | PF6DDR | PF5DDR | PF4DDR | PF3DDR | PF2DDR | PF1DDR | PF0DDR | | | Modes 4 to 6 | 3 | | | 1 | | | | | | | Initial value: | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write: | W | W | W | W | W | W | W | W | | | Mode 7 | | | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write: | W | W | W | W | W | W | W | W | | | | | | | | | | | | | Specification of input or output for port F pins | PAPCR- | –Port | A MOS I | Pull-Up Co | ontrol Re | gister H | ['FE40 | | | Port A | | |------------|--------|-----------|------------|-----------|----------|--------|--------|--------|--------|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | _ | _ | PA5PCR* | PA4PCR* | PA3PCR | PA2PCR | PA1PCR | PA0PCR | | | Initial va | lue : | Undefined | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/W | rite : | | _ | R/W | R/W | R/W | R/W | R/W | R/W | | | | | | | | | | | | | | Bit-by-bit control of port A MOS input pull-ups Note: \* Reserved bits in the H8S/2626 Group. | PBPCR- | –Port | B MOS P | ull-Up Co | ontrol Reg | gister H | 'FE41 | | | Port B | ; | |-------------|--------|---------|-----------|------------|----------|--------|--------|--------|--------|---| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | PB7PCR | PB6PCR | PB5PCR | PB4PCR | PB3PCR | PB2PCR | PB1PCR | PB0PCR | | | Initial val | lue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Wi | rite : | R/W | | | | | | | | | | | | | Bit-by-bit control of port B MOS input pull-ups | PCPCR—Port | C MOS I | Pull-Up C | ontrol Reg | gister H | 'FE42 | | | Port C | | |------------------------------------------------------------------------------------------------------|--------------|------------|---------------------------------------|--------------|------------|-------------|--------|----------|--| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PC7PCR | PC6PCR | PC5PCR | PC4PCR | PC3PCR | PC2PCR | PC1PCR | PC0PCR | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write: | d/Write: R/W | | R/W | R/W | R/W | R/W | R/W | R/W | | | Bit-by-bit control of port C MOS input pull-ups PDPCR—Port D MOS Pull-Up Control Register H'FE43 Po | | | | | | | | | | | 121011 1011 | 2 1.100 1 | ш ср с | , , , , , , , , , , , , , , , , , , , | 5-5002 | | | | 2 02 0 2 | | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PD7PCR | PD6PCR | PD5PCR | PD4PCR | PD3PCR | PD2PCR | PD1PCR | PD0PCR | | | Initial value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write: | R/W | | | | | t-by-bit cor | | | nput pull-u | os | | | | PEPCR—Port | E MOS P | Pull-Up Co | ontrol Reg | gister H | 'FE44 | | | Port E | | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PE7PCR | PE6PCR | PE5PCR | PE4PCR | PE3PCR | PE2PCR | PE1PCR | PE0PCR | | | Initial value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write: | R/W | | | | Bi | t-by-bit cor | ntrol of por | t E MOS ir | nput pull-u | os | | | | PAODR—Por | t A Open | Drain Co | ntrol Regi | ster H | 'FE47 | | | Port A | |----------------|-----------|-----------|------------|-------------|-------------|-----------|--------|--------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | PA5ODR* | PA4ODR* | PA3ODR | PA2ODR | PA10DR | PA0ODR | | Initial value: | Undefined | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | | | PM | OS on/off | control for | port A pins | (PA5 to P | 'A0) | | Note: \* Reserved bits in the H8S/2626 Group. | PBODR- | -Por | t B Open l | Drain Cor | trol Regi | ster H | I'FE48 | | | Port B | |--------------|------|------------|-----------|-----------|--------|--------|--------|--------|--------| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PB7ODR | PB6ODR | PB5ODR | PB4ODR | PB3ODR | PB2ODR | PB10DR | PB0ODR | | Initial valu | ue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Wri | ite: | R/W | | | | | | | | | | | | | | | | , | | · | / | \ | | PMOS on/off control for port B pins (PB7 to PB0) | PCODR- | –Por | t C Open 1 | Drain Coi | ntrol Regi | ster H | 'FE49 | | | Port C | |-------------|--------|------------|-----------|------------|--------|--------|--------|--------|--------| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PC7ODR | PC6ODR | PC5ODR | PC4ODR | PC3ODR | PC2ODR | PC10DR | PC0ODR | | Initial val | ue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Wr | rite : | R/W | | | | | | | | | | | PMOS on/off control for port C pins (PC7 to PC0) ### TCR3—Timer Control Register 3 #### H'FE80 TPU3 | Bit : | 7 | 6 | 5 | | | 4 | 3 | 2 | 1 | 0 | | | | |----------------|-------|-------|-----------|-----|------|---------------------|------------------------------------|------------|----------------|-------------|--|--|--| | | CCLR2 | CCLR1 | CCLR | 0 | СК | EG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | | | | | Initial value: | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | | | | | Read/Write: | R/W | R/W | R/W | | R | 2/W | R/W | R/W | R/W | R/W | | | | | | | | 7 | Γim | er p | resca | aler | | | | | | | | | | | | 0 | 0 | 0 1 | nternal cloc | ck: counts | on φ/1 | | | | | | | | | | | | 1 I | nternal cloc | ck: counts | on φ/4 | | | | | | | | | | | 1 | 0 1 | nternal cloc | ck: counts | on φ/16 | | | | | | | | | | | | 1 I | nternal cloc | ck: counts | on φ/64 | | | | | | | | | | 1 | 0 | 0 [ | External clo | ck: counts | on TCLK | A pin input | | | | | | | | | | | 1 I | nternal cloc | ck: counts | on $\phi/1024$ | | | | | | | | | | | 1 | 0 1 | nternal cloc | ck: counts | on φ/256 | | | | | | | | | | | | 1 I | 1 Internal clock: counts on φ/4096 | | | | | | | | | | | Input cle | nck | edo | ne se | lect | | | | | | | | | | | 0 0 | | | | at rising edge | | | | | | | | | | | 1 | | | unt at falling edge | | | | | | | | | | | | 1 — | | | | th edges | | | | | | | Counter clear Note: Internal clock edge selection is valid when the input clock is $\phi/4$ or slower. This setting is ignored if is $\phi/1$ is selected as the input clock. | 0 | 0 | 0 | TCNT clearing disabled | |---|---|---|--------------------------------------------------------------------------------------------------------------| | | | 1 | TCNT cleared by TGRA compare match/input capture | | | 1 | 0 | TCNT cleared by TGRB compare match/input capture | | | | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/synchronous operation*1 | | 1 | 0 | 0 | TCNT clearing disabled | | | | 1 | TCNT cleared by TGRC compare match/input capture*2 | | | 1 | 0 | TCNT cleared by TGRD compare match/input capture*2 | | | | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/synchronous operation*1 | Notes: 1. Synchronous operation setting is performed by setting the SYNC bit in TSYR to 1. 2. When TGRC or TGRD is used as a buffer register, TCNT is not cleared because the buffer register setting has priority, and compare match/input capture does not occur. | TMDR3—Tim | H'FE81 | | | | | | | | TPU3 | | | | | |-----------------|--------|---|-----------|---------------------------------------|---------------------------------------|-----------|-------|------|------|------------------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------| | Bit : | 7 | 6 | 5 | | 4 | | | 3 | | | 2 | 1 | 0 | | | _ | _ | BFB | | BFA | | N | 1D3 | | М | D2 | MD1 | MD0 | | Initial value : | 1 | 1 | 0 | , , , , , , , , , , , , , , , , , , , | 0 | | | 0 | | | 0 | 0 | 0 | | Read/Write: | _ | _ | R/W | _ | R/W | _ | F | R/W | | R | /W | R/W | R/W | | | | | | | | N | Лос | le | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | Norn | nal operation | on | | | | | | | | | | | | 1 | Rese | erved | | | | | | | | | | | | 1 | 0 | PWN | /I mode 1 | | | | | | | | | | | | | 1 | | /I mode 2 | | | | | | | | | | | 1 | 0 | 0 | | se counting | | | | | | | | | | | | | 1 | | se counting | | | | | | | | | | | | 1 | 0 | | se counting | | | | | | | | | - | 1 | * | * | 1 * | Phas | se counting | mode 4 | | | | | | | | L | | | · | <u> </u> | _ | *• | Don't care | | | | | | | | ١ | Note | es: | 2. | In a<br>writ<br>Pha<br>be s<br>cas | write<br>ten wi<br>ase co<br>set for<br>e, 0 s | reserved b<br>, it should a<br>ith 0.<br>ounting moo<br>r channel 3<br>hould alwa<br>MD2. | always be<br>de cannot<br>. In this | | | | | | | Buffe | er o | per | atio | n s | ettin | g A | | | | | | | | | | | | | | | orma | | | | | | | | | | TG<br>ope | | | )T b | GRC | used | l together f | or buffer | | | | | <br>Buffe | er ope | eratio | n s | ettii | na F | 3 | | | | | | | | | | TGRE | | | | | | y | | | | | | | | 1 | TGRE | GRB and TGRD used together for buffer | | | | | | | | | operation TIOR3H—Timer I/O Control Register 3H H'FE82 TPU3 Bit : 7 6 5 4 3 2 1 0 IOB3 IOB2 IOB1 IOB0 IOA3 IOA2 IOA1 IOA0 0 0 0 0 0 Initial value: 0 0 0 Read/Write : R/W <t TGR3A I/O control | 0 | 0 | 0 | 0 | TGR3A | Output disabled | | | | | | | |---|---|---|---|----------------------|-----------------------------------------------------|------------------------------------------------|--|--|--|--|--| | | | | 1 | is output<br>compare | Initial output is | 0 output at compare match | | | | | | | | | 1 | 0 | register | 0 output | 1 output at compare match | | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | | | 1 | 0 | 0 | | Output disabled | | | | | | | | | | | 1 | | Initial output is | 0 output at compare match | | | | | | | | | 1 | 0 | | 1 output | 1 output at compare match | | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | | 1 | 0 | 0 | 0 | TGR3A | Capture input | Input capture at rising edge | | | | | | | | | | 1 | is input<br>capture | source is<br>TIOCA3 pin | Input capture at falling edge | | | | | | | | | 1 | * | register | · | Input capture at both edges | | | | | | | | 1 | * | * | | Capture input<br>source is channel<br>4/count clock | Input capture at TCNT4 count-up/<br>count-down | | | | | | \*: Don't care #### TGR3B I/O control | 10 | GR3B I/O CONTION | | | | | | | | | | | | | |----|------------------|---|---|-------------------|-----------------------------------------------------|--------------------------------------------------|--|--|--|--|--|--|--| | 0 | 0 | 0 | 0 | TGR3B | Output disabled | | | | | | | | | | | | | 1 | is output compare | Initial output is | 0 output at compare match | | | | | | | | | | | 1 | 0 | register | 0 output | 1 output at compare match | | | | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | | | | | 1 | 0 | 0 | | Output disabled | | | | | | | | | | | 1 0 | | 1 | | Initial output is | 0 output at compare match | | | | | | | | | | | | 0 | | 1 output | 1 output at compare match | | | | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | | | | 1 | 0 | 0 | 0 | TGR3B | Capture input | Input capture at rising edge | | | | | | | | | | | | 1 | is input capture | source is<br>TIOCB3 pin | Input capture at falling edge | | | | | | | | | | | 1 | * | register | | Input capture at both edges | | | | | | | | | | 1 * | | * | | Capture input<br>source is channel<br>4/count clock | Input capture at TCNT4 count-up/<br>count-down*1 | | | | | | | | \*: Don't care Note: 1. When bits TPSC2 to TPSC0 in TCR4 are set to B'000 and Ø/1 is used as the TCNT4 count clock, this setting is invalid and input capture is not generated. TPU3 TIOR3L—Timer I/O Control Register 3L H'FE83 2 1 Rit 6 5 4 3 n IOD3 IOD2 IOD1 IOD0 IOC3 IOC2 IOC1 IOC<sub>0</sub> O n O O n n n Initial value: O Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W TRG3C I/O control 0 0 0 TGR3C Output disabled is output Initial output is 0 output at compare match compare 0 output reaister 1 0 1 output at compare match 1 Toggle output at compare match 1 0 0 Output disabled 1 Initial output is 0 output at compare match 1 output 0 1 1 output at compare match 1 Toggle output at compare match 1 0 0 0 TGR3C Capture input Input capture at rising edge is input source is 1 Input capture at falling edge capture TIOCC3 pin register 1 Input capture at both edges Input capture at TCNT4 count-up/ 1 Capture input source is channel count-down 4/count clock \*: Don't care TGR3D I/O control 0 0 0 TGR3D Output disabled is output 1 Initial output is 0 output at compare match compare 0 output register\*2 1 0 1 output at compare match 1 Toggle output at compare match 1 0 0 Output disabled 1 Initial output is 0 output at compare match 1 output 1 0 1 output at compare match 1 Toggle output at compare match 1 0 0 0 TGR3D Capture input Input capture at rising edge source is is input 1 Input capture at falling edge capture TIOCD3 pin register\*2 1 Input capture at both edges 1 Capture input Input capture at TCNT4 count-up/ \*: Don't care Notes: 1. When bits TPSC2 to TPSC0 in TCR4 are set to B'000 and φ/1 is used as the TCNT4 count clock, this setting is invalid and input capture is not generated. source is channel 4/count clock When the BFB bit in TMDR3 is set to 1 and TGR3D is used as a buffer register, this setting is invalid and input capture/output compare is not generated. count-down\*1 Note: When TGRC or TGRD is designated for buffer operation, this setting is invalid and the register operates as a buffer register. | TIER3—Time | r Interr | upt Enable | Register | 3 I | H'FE84 | | | TPU3 | | | | |-----------------|----------|---------------------------------------------------|----------|-------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|--|--|--| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | TTGE | _ | _ | TCIEV | TGIED | TGIEC | TGIEB | TGIEA | | | | | Initial value : | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Read/Write: | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | | | | | | | | | Overflow O Inter | TGR 0 I t 1 I t TGR 1 Interru by TGI 1 Interrupt or rinterrupt or | 0 Inter by T 1 Interrupt by TGF 1 Interrupt by TGF 1 Interrupt enterrupt report TGFC but enable per requests FD bit disautenable ests (TCIV) | rrupt requests B bit disablet requests B bit enable C quests (TC it disabled quests (TC it enabled D s (TGID) bled s (TGID) | ests (TGIA) sabled ests (TGIA) habled 3 (TGIB) eled (TGIB) eled GIC) GIC) disabled | | | | | | | onversion s | | | | | | | | | | | | | /D conversi | | | | | | | | | | | | [ 1 A | 1 A/D conversion start request generation enabled | | | | | | | | | | TSR3—Timer Status Register 3 | | | 810001 | | - | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | TCFV | TGFD | TGFC | TGFB | TGFA | | Initial value: | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | _ | _ | _ | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R/(W)* | | | | | | | | output compa | are flag A | | | | | | | 1 [5 | bit in DTC's When 0 is w Setting condit When TCNT output comp When TCNT | is activated by MRB is 0 written to TGF ions] = TGRA white are register value is transal while TGR. | A after reading the TGRA is further to furt | g TGFA = 1 Inctioning as RA by input | | | TGR input capture/output compare flag B Clearing conditions When DTC is activated by TGIB interrupt, and D bit in DTC's MRB is 0 When 0 is written to TGFB after reading TGFB = 1 [Setting conditions] When TCNT = TGRB while TGRB is functioning output compare register When TCNT value is transferred to TGRB by inpocapture signal while TGRB is functioning as inpucapture register TGR input capture/output compare flag C Clearing conditions When DTC is activated by TGIC interrupt, and DISEL bit in D When 0 is written to TGFC after reading TGFC = 1 | | | | | | 1 as | | | 1 Setting conditions] • When TCNT = TGRC while TGRC is functioning as output compar • When TCNT value is transferred to TGRC by input capture signal of TGRC is functioning as input capture register TGR input capture/output compare flag D 0 [Clearing conditions] • When DTC is activated by TGID interrupt, and DISEL bit in DTC's MRB is 0 | | | | | | | | gnal while | | | | • Who | en 0 is writter<br>ng conditions]<br>en TCNT = T<br>en TCNT valu | n to TGFD afte<br>GRD while TO<br>ue is transferre | er reading TG<br>GRD is function<br>ed to TGRD b | oning as output<br>on input captu | ut compare re | egister | | Overflow flag O [Clearing condition] When 0 is written to TCFV after reading TCFV = 1 1 [Setting condition] When the TCNT value overflows (changes from H'FFFF to H'0000) | | | | | | | | | H'FE85 TPU3 Note: \* Can only be written with 0 for flag clearing. | TCNT3—Tim | er Co | unte | r 3 | | | | | H | 'FE8 | 86 | | | | | | TPU3 | |----------------|-------|-------|--------|--------|-----------|-----|-----|-------|-------|-----------|-----|-----|-----|-----|-----|------| | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R/W | | | | | | | | Up | o-cou | nter | | | | | | | | | TGR3A—Tim | er G | enera | ıl Reg | gister | 3A | | | H | 'FE8 | 88 | | | | | | TPU3 | | TGR3B—Tim | er Ge | enera | l Reg | gister | <b>3B</b> | | | H | 'FE8 | <b>SA</b> | | | | | | TPU3 | | TGR3C—Tim | er G | enera | ıl Reş | gister | 3C | | | H | 'FE8 | <b>SC</b> | | | | | | TPU3 | | TGR3D—Tim | er G | enera | ıl Reş | gister | 3D | | | H | l'FE8 | E | | | | | | TPU3 | | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Initial value: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | #### TPU4 TCR4—Timer Control Register 4 H'FE90 Bit 6 5 4 3 2 1 0 CCLR1 CCLR0 CKEG1 CKEG0 TPSC2 TPSC1 TPSC0 Initial value: 0 0 0 0 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W Time prescaler 0 0 Internal clock: counts on 6/1 1 Internal clock: counts on 6/4 1 Internal clock: counts on $\phi/16$ 1 Internal clock: counts on 6/64 External clock: counts on TCLKA pin input 1 0 0 1 External clock: counts on TCLKC pin input Internal clock: counts on 6/1024 1 0 Counts on TCNT5 overflow/underflow Note: This setting is invalid when channel 4 is in phase counting mode. Input clock edge select 0 Count at rising edge Count at falling edge Count at both edges Note: This setting is invalid when channel 4 is in phase counting mode. This setting is ignored if the input clock is $\phi/1$ , or when overflow/underflow of another channel is selected. #### Counter clear | 0 | 0 | 0 | TCNT clearing disabled | |---|---|---|-------------------------------------------------------------------------------------------------------------| | | | 1 | TCNT cleared by TGRA compare match/input capture | | | 1 | 0 | TCNT cleared by TGRB compare match/input capture | | | | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/synchronous operation* | Note: \* Synchronous operation setting is performed by setting the SYNC bit in TSYR to 1. | TMDR4—Tin | ner Mode | Register 4 | | H | I'FE91 | | | TPU | J <b>4</b> | |----------------|----------|------------|---|---|--------|-----|-----|-----|------------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | | | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | | | Initial value: | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | _ | | Read/Write: | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | | Mode | | | | | | | | | | |------|---|---|---|-----------------------|--|--|--|--|--| | 0 | 0 | 0 | 0 | Normal operation | | | | | | | | | | 1 | Reserved | | | | | | | | | 1 | 0 | PWM mode 1 | | | | | | | | 1 | | 1 | PWM mode 2 | | | | | | | | 1 | 0 | 0 | Phase counting mode 1 | | | | | | | | | | 1 | Phase counting mode 2 | | | | | | | | | 1 | 0 | Phase counting mode 3 | | | | | | | | | | 1 | Phase counting mode 4 | | | | | | | 1 | * | * | * | _ | | | | | | \*: Don't care Note: MD3 is a reserved bit. In a write, it should always be written with 0. ### TIOR4—Timer I/O Control Register 4 ### H'FE92 TPU4 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|------|------|------|------|------|------|------|------| | | | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | Initial value: 0 0 0 0 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W #### TGR4A I/O control | 0 | 0 | 0 | 0 | TGR4A | Output disabled | | | | | | |---|---|---|---|---------------------|---------------------------------------------------------------------|------------------------------------------------------------------|--|--|--|--| | | | | 1 | is output compare | Initial output is 0 | 0 output at compare match | | | | | | | | 1 | 0 | register | output | 1 output at compare match | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | | 1 | 0 | 0 | | Output disabled | | | | | | | | | | 1 | | Initial output is 1 | 0 output at compare match | | | | | | | | 1 | 0 | | output | 1 output at compare match | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | 1 | 0 | 0 | 0 | TGR4A | Capture input | Input capture at rising edge | | | | | | | | | 1 | is input<br>capture | source is<br>TIOCA4 pin | Input capture at falling edge | | | | | | | | 1 | * | register | | Input capture at both edges | | | | | | | 1 | * | * | | Capture input<br>source is TGR3A<br>compare match/<br>input capture | Input capture at generation of TGR3A compare match/input capture | | | | | <sup>\*:</sup> Don't care #### TGR4B I/O control | 0 | 0 | 0 | 0 | TGR4B | Output disabled | | |---|---|---|---|-------------------|---------------------------------------------------------------------|------------------------------------------------------------------| | | | | 1 | is output compare | Initial output is 0 | 0 output at compare match | | | | 1 | 0 | register | output | 1 output at compare match | | | | | 1 | | | Toggle output at compare match | | | 1 | 0 | 0 | | Output disabled | | | | | | 1 | | Initial output is 1 | 0 output at compare match | | | | 1 | 0 | | output | 1 output at compare match | | | | | 1 | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | TGR4B | Capture input | Input capture at rising edge | | | | | 1 | is input capture | source is<br>TIOCB4 pin | Input capture at falling edge | | | | 1 | * | register | | Input capture at both edges | | | 1 | * | * | | Capture input<br>source is TGR3C<br>compare match/<br>input capture | Input capture at generation of TGR3C compare match/input capture | <sup>\*:</sup> Don't care | TIER4— | Time | r Interru | pt Enable | Register | r <b>4</b> | H'FE94 | | | TPU4 | |--------------|-------|------------|-------------|-----------|------------------|--------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------| | Bit | • | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | TTGE | | TCIEU | TCIEV | _ | _ | TGIEB | TGIEA | | Initial valu | ıe: ˈ | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Wri | | R/W | <u>-</u> | R/W Under | Overfl 0 Ir 1 Ir | TGI i | TGI inter 0 Inter by T 1 Inter by T nterrupt en interrupt re by TGFB bi interrupt re by TGFB bi t enable uests (TCIV | R/W rupt enable rrupt reque GFA bit di rupt reque GFA bit er able B quests (TC it disabled quests (TC it enabled | R/W ee A ests (TGIA) sabled ests (TGIA) nabled GIB) disabled dests (TGIA) nabled | | | | | | | • | quests (TCII | | | 1 | | | | <br>Δ/D co | nversion st | | • | | <u> </u> | | _ | | | | | | • | | neration dis | abled | | | 1 A/D conversion start request generation enabled | TSR4—Timer | Status Re | egister 4 | | I | H'FE95 | | | TPU4 | |----------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | TCFD | _ | TCFU | TCFV | _ | _ | TGFB | TGFA | | Initial value: | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write : | | _ | R/(W)* | R/(W)* | _ | _ | R/(W)* | R/(W)* | | | | Underflow O [Clear When 1 [Setting to the content of | When 0 i Setting of When the flag ring condition 0 is written ag condition | TGR O [ 1 1 1 1 1 1 1 1 | [Clearing • When I and DI: • When I and DI: • When I | g conditions; DTC is activ SEL bit in D D is written t = 1 conditions] TCNT = TGI ning as outp TCNT value by input cap tioning as in re/output co nditions] C is activate L bit in DTC written to T ditions] NT = TGRB g as output NT value is input captur ing as input reading TC s (changes f | ated by TGI TC's MRB is o TGFA after RA while TG ut compare is transferre ture signal put capture mpare flag I d by TGIB d by TGIB i d d by TGIB i d d d by TGIB i d d d from H'FFFF FT Trom H'FFFF | A interrupt, s 0 or reading GRA is register ed to while TGRA register B other reading B is gister to bile TGRB gister To H'0000) | | | | r direction f | | | | | | | | | | NT counts NT counts | | | | | | | | | 1 10 | IN I COUNTS | uμ | | | | | | Note: \* Can only be written with 0 for flag clearing. Note: \* This timer counter can be used as an up/down-counter only in phase counting mode or when performing overflow/underflow counting on another channel. In other cases it functions as an up-counter. | TGR4A—Timer General Register 4A<br>TGR4B—Timer General Register 4B | | | | | | | H'FE98<br>H'FE9A | | | | | | | TPU4<br>TPU4 | | | | | |--------------------------------------------------------------------|---|----|----|----|----|----|------------------|---|---|---|---|---|---|--------------|---|---|---|--| | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Initial value : | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | # TCR5—Timer Control Register 5 #### H'FEA0 TPU5 | Bit : | 7 | 6 | 5 | | 4 | 3 | 2 | 1 | 0 | | | |-----------------|---|-------|---------|------|-------|-------------------------------------------|------------|-----------|-------------|--|--| | | _ | CCLR1 | CCLR | Cł | (EG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | | | | Initial value : | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | | | | Read/Write: | _ | R/W | R/W | F | R/W | R/W | R/W | R/W | R/W | | | | | | | Т | me p | resca | ler | | | | | | | | | | | 0 | 0 1 | Internal clo | ck: counts | on φ/1 | | | | | | | | | | 1 | Internal cloc | ck: counts | on φ/4 | | | | | | | | | 1 | 0 1 | Internal cloc | ck: counts | on φ/16 | | | | | | | | | | 1 | Internal clock: counts on \$\phi/64\$ | | | | | | | | | | | 1 0 | 0 1 | External clock: counts on TCLKA pin i | | | | | | | | | | | | 1 | External clo | ck: counts | on TCLK | C pin input | | | | | | | | 1 | 0 1 | Internal cloc | ck: counts | on φ/256 | | | | | | | | | | 1 | External clock: counts on TCLKD pin input | | | | | | | | | | Input o | | count | ing mode. | alid when | channel 5 | is in phase | | | #### Input clock edge select | 0 | 0 | Count at rising edge | |---|---|-----------------------| | | 1 | Count at falling edge | | 1 | | Count at both edges | Note: This setting is invalid when channel 5 is in phase counting mode, and also when $\phi/1$ is selected as the input clock. #### Counter clear | 0 | 0 | 0 | TCNT clearing disabled | |---|---|---|-------------------------------------------------------------------------------------------------------------| | | | 1 | TCNT cleared by TGRA compare match/input capture | | | 1 | 0 | TCNT cleared by TGRB compare match/input capture | | | | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/synchronous operation* | Note: \* Synchronous operation setting is performed by setting the SYNC bit in TSYR to 1. | TMDR5—Timer Mode Register 5 | | | | | | | | | | | | |-----------------------------|-----|---|---|---|--|--|--|--|--|--|--| | Bit | : _ | 7 | 6 | 5 | | | | | | | | | HTEAL | | |-------|--| | | | TPU5 | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|------|-----|-----|-----| | | | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | | Initial value: | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | | | | | | Modo | | | | | Mod | de | | | ı | | | | | | |-----|-----|---|---|-----------------------|--|--|--|--|--| | 0 | 0 | 0 | 0 | Normal operation | | | | | | | | | | 1 | Reserved | | | | | | | | | 1 | 0 | PWM mode 1 | | | | | | | | | | 1 | PWM mode 2 | | | | | | | | 1 | 0 | 0 | Phase counting mode 1 | | | | | | | | | | 1 | Phase counting mode 2 | | | | | | | | 1 0 | | 0 | Phase counting mode 3 | | | | | | | | 1 | | | Phase counting mode 4 | | | | | | | 1 | * | * | * | _ | | | | | | \*: Don't care Note: MD3 is a reserved bit. In a write, it should always be written with 0. ### TIOR5—Timer I/O Control Register 5 #### H'FEA2 TPU5 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|---|---|---|---|---|---|---|---| | | | | | | | | | | | IOB3 IOB2 IOB1 IOB0 IOA3 IOA2 IOA1 IOA0 Initial value: 0 0 0 0 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W #### TGR5A I/O control | 0 | 0 | 0 | 0 | TGR5A | Output disabled | | | | | |---|---|---|---|-------------------|-------------------------|--------------------------------|--|--|--| | | | | 1 | is output compare | Initial output is | 0 output at compare match | | | | | | | 1 | 0 | register | 0 output | 1 output at compare match | | | | | | | | 1 | | | Toggle output at compare match | | | | | | 1 | 0 | 0 | | Output disabled | | | | | | | | | 1 | | Initial output is | 0 output at compare match | | | | | | | 1 | 0 | | 1 output | 1 output at compare match | | | | | | | | 1 | | | Toggle output at compare match | | | | | 1 | * | 0 | 0 | TGR5A | Capture input | Input capture at rising edge | | | | | | | | 1 | is input capture | source is<br>TIOCA5 pin | Input capture at falling edge | | | | | | | 1 | * | register | - | Input capture at both edges | | | | \*: Don't care #### TGR5B I/O control | 0 | 0 | 0 | 0 | TGR5B | Output disabled | Output disabled | | | | | | |---|---|-------|---|---------------------------------------|-------------------|--------------------------------|--|--|--|--|--| | | | | 1 | is output compare | Initial output is | 0 output at compare match | | | | | | | | | 1 | 0 | register | 0 output | 1 output at compare match | | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | | | 1 | 0 | 0 | | Output disabled | | | | | | | | | | | 1 | | Initial output is | 0 output at compare match | | | | | | | | | 1 | 0 | | 1 output | 1 output at compare match | | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | | 1 | * | 0 | 0 | TGR5B | Capture input | Input capture at rising edge | | | | | | | | | | 1 | is input source is capture TIOCB5 pin | | Input capture at falling edge | | | | | | | | | 1 * 1 | | register | - | Input capture at both edges | | | | | | \*: Don't care | TIER5—Time | er Interri | ıpt Enable | Register | 5 I | H'FEA4 | | | TPU5 | | | |----------------------------------------------------|------------|--------------|------------|--------------|-------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------|--|--| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | TTGE | _ | TCIEU | TCIEV | _ | _ | TGIEB | TGIEA | | | | Initial value: | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read/Write: | R/W | | R/W | 0 Inte | 0 I t | 0 Inter by T 1 Interrupt er enterrupt re by TGFB be enable | rrupt requer<br>GFA bit er<br>able B<br>quests (TG<br>it disabled<br>quests (TG<br>it enabled | sts (TGIA) sabled sts (TGIA) nabled GIB) disabled | | | | | | | | 1 Inte | errupt requ | iests (TCI\ | /) by TCFV | enabled | | | | | | | Underf | low interrup | pt enable | | | _ | | | | | | | | errupt requ | ` ` | · • | | | | | | | | | 1 Int | errupt requ | uests (TCII | J) by TCFI | J enabled | | | | | | A/D c | onversion st | art reques | st enable | | | | | | | | 0 A/D conversion start request generation disabled | | | | | | | | | | | 1 A/D conversion start request generation enabled | TSR5—Timer | Status R | egister 5 | | I | H'FEA5 | | | TPU5 | |----------------|----------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | TCFD | _ | TCFU | TCFV | _ | _ | TGFB | TGFA | | Initial value: | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | | _ | R/(W)* | R/(W)* | _ | _ | R/(W)* | R/(W)* | | | | Underflow 0 [Clean When 1 [Settin When | When 0 in [Setting of When the state | TGR O [ 1 [ o ondition] is written to condition] e TCNT value on to TCFU at the total condition. | [Clearing | g conditions] DTC is activate ISEL bit in E 0 is written = 1 conditions] TCNT = TG ning as out TCNT value by input ca titioning as ir re/output co nditions] C is activate L bit in DTC written to T ditions] NT = TGRB g as output NT value is input captur ing as input reading TCl s (changes f | vated by TG OTC'S MRB to TGFA aft FRA while TG put compare e is transferr mpare flag d by TGIB i 'S MRB is 0 'GFB after r while TGRE compare re- transferred e signal wh capture re- g FV = 1 | IAIA interrupt, is 0 er reading GRA is e register ed to while TGRA register B Interrupt, eading B is gister to dile TGRB gister to the H'00000) | | | | NT counts | | | | | | | | | 1 10 | nti counto | ΨP | | | | | | Note: \* Can only be written with 0 for flag clearing. Note: \* This timer counter can be used as an up/down-counter only in phase counting mode or when performing overflow/underflow counting on another channel. In other cases it functions as an up-counter. | TGR5A—<br>TGR5B— | | | | - | - | | | | | I'FE | | | | | | | TPU5 | |------------------|-------|------|-------|--------|-----|-----|-----|-----|-----|-------|---------|-------|--------|--------|---------|---------|-------| | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | | Initial val | ue : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Wr | ite: | R/W | TSTR—T | Timer | Star | t Reg | gister | • | | | | Н | ['FE] | В0 | | | | | | TPU | | Bit | : | 7 | 7 | 6 | 6 | | 5 | 4 | 4 | | 3 | : | 2 | | 1 | ( | 0 | | | | _ | _ | _ | _ | CS | ST5 | CS | T4 | CS | ST3 | CS | ST2 | CS | ST1 | CS | то | | Initial val | ue: | | ) | ( | ) | ( | 0 | ( | ) | | 0 | | 0 | ( | 0 | | 0 | | Read/Wr | ite: | _ | _ | - | _ | R | /W | R/ | W | R | /W | R | /W | R | /W | R | /W_ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Cou | ınter s | start | | | | | | | | | | | | | | | | | 0 | TCN | Tn cc | ount c | perat | tion is | stop | ped | | | | | | | | | | | | 1 | TCN | Tn pe | erforn | ns col | unt op | perati | on | | | | | | | | | | | | | | | | | ( | (n = 5) | to 0) | Note: If 0 is written to the CST bit during operation with the TIOC pin designated for output, the counter stops but the TIOC pin output compare output level is retained. If TIOR is written to when the CST bit is cleared to 0, the pin output level will be changed to the set initial output value. #### H'FEB1 TPU | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|-------|-------|-------|-------|-------|-------| | | _ | _ | SYNC5 | SYNC4 | SYNC3 | SYNC2 | SYNC1 | SYNC0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | | | | | | | | | | Timer synchronization | 0 | TCNTn operates independently (TCNT presetting/clearing is unrelated to other channels) | |---|---------------------------------------------------------------------------------------------------| | 1 | TCNTn performs synchronous operation TCNT synchronous presetting/synchronous clearing is possible | (n = 5 to 0) - Notes: 1. To set synchronous operation, the SYNC bits for at least two channels must be set to 1. - 2. To set synchronous clearing, in addition to the SYNC bit, the TCNT clearing source must also be set by means of bits CCLR2 to CCLR0 in TCR. | IPRA—Interrupt Priority Register A | H'FEC0 | Interrupt Controller | |------------------------------------|--------|----------------------| | IPRB—Interrupt Priority Register B | H'FEC1 | Interrupt Controller | | IPRC—Interrupt Priority Register C | H'FEC2 | Interrupt Controller | | IPRD—Interrupt Priority Register D | H'FEC3 | Interrupt Controller | | IPRE—Interrupt Priority Register E | H'FEC4 | Interrupt Controller | | IPRF—Interrupt Priority Register F | H'FEC5 | Interrupt Controller | | IPRG—Interrupt Priority Register G | H'FEC6 | Interrupt Controller | | IPRH—Interrupt Priority Register H | H'FEC7 | Interrupt Controller | | IPRI—Interrupt Priority Register I | H'FEC8 | Interrupt Controller | | IPRJ—Interrupt Priority Register J | H'FEC9 | Interrupt Controller | | IPRK—Interrupt Priority Register K | H'FECA | Interrupt Controller | | IPRM—Interrupt Priority Register M | H'FECC | Interrupt Controller | | | | | Bit 7 6 5 4 3 2 1 0 IPR6 IPR5 IPR4 IPR2 IPR1 IPR0 1 1 1 1 1 1 Initial value: 0 0 Read/Write: R/W R/W R/W R/W R/W R/W Interrupt Sources and IPR Settings | Register | Bits | | | | | | | |-----------|---------------|-----------------------|--|--|--|--|--| | rtegister | 6 to 4 | 2 to 0 | | | | | | | IPRA | IRQ0 | IRQ1 | | | | | | | IPRB | IRQ2 | IRQ4 | | | | | | | | IRQ3 | IRQ5 | | | | | | | IPRC | *1 | DTC | | | | | | | IPRD | WDT0 | *1 | | | | | | | IPRE | PC break | A/D converter, WDT1*2 | | | | | | | IPRF | TPU channel 0 | TPU channel 1 | | | | | | | IPRG | TPU channel 2 | TPU channel 3 | | | | | | | IPRH | TPU channel 4 | TPU channel 5 | | | | | | | IPRI | *1 | *1 | | | | | | | IPRJ | *1 | SCI channel 0 | | | | | | | IPRK | SCI channel 1 | SCI channel 2 | | | | | | | IPRM | HCAN | *1 | | | | | | Notes: 1. These bits are reserved. They are always read as 1 and cannot be modified. 2. Valid only in the H8S/2626 Group. | ABWCR- | –Bus | s Width C | ontrol Re | gister | Н | 'FED0 | <b>Bus Controller</b> | | | | |--------------|------|-----------|-----------|--------|------|-------|-----------------------|------|------|---| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | ABW7 | ABW6 | ABW5 | ABW4 | ABW3 | ABW2 | ABW1 | ABW0 | ı | | Modes 5 | to 7 | | | | | | | | | | | Initial valu | le : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Read/Wri | te: | R/W | | Mode 4 | | | | | | | | | | | | Initial valu | ue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Wri | te: | R/W | | | | | | | | | | | | | ### Area 7 to 0 bus width control | | Area n is designated for 16-bit access | |---|----------------------------------------| | 1 | Area n is designated for 8-hit access | (n = 7 to 0) | ASTCR—Access State Control Register | | | | | Н | 'FED1 | <b>Bus Controller</b> | | | |-------------------------------------|-------|------|------|------|------|-------|-----------------------|------|------| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | AST7 | AST6 | AST5 | AST4 | AST3 | AST2 | AST1 | AST0 | | Initial va | lue : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write: | | R/W | | | | | | | | | | | #### Area 7 to 0 access state control | 0 | Area n is designated for 2-state access Wait state insertion in area n external space access is disabled | |---|----------------------------------------------------------------------------------------------------------| | 1 | Area n is designated for 3-state access Wait state insertion in area n external space access is enabled | (n = 7 to 0) #### WCRH—Wait Control Register H H'FED2 **Bus Controller** Bit 2 7 6 5 4 3 1 W71 W70 W61 W60 W51 W50 W41 W40 1 Initial value: 1 1 1 1 1 1 1 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Area 4 wait control Program wait not inserted 1 1 program wait state inserted 1 2 program wait states inserted 3 program wait states inserted Area 5 wait control Program wait not inserted 1 program wait state inserted 1 2 program wait states inserted 1 3 program wait states inserted Area 6 wait control Program wait not inserted 1 program wait state inserted 1 1 0 2 program wait states inserted 3 program wait states inserted 1 Area 7 wait control Program wait not inserted 1 program wait state inserted 1 2 program wait states inserted 3 program wait states inserted #### WCRL—Wait Control Register L **Bus Controller** H'FED3 2 1 Bit 6 5 4 3 W31 W30 W21 W20 W11 W10 W01 WOO 1 1 Initial value: 1 1 1 1 1 1 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Area 0 wait control Program wait not inserted 1 1 program wait state inserted 1 2 program wait states inserted 3 program wait states inserted Area 1 wait control Program wait not inserted 1 program wait state inserted 1 2 program wait states inserted 3 program wait states inserted Area 2 wait control Program wait not inserted 1 program wait state inserted 1 2 program wait states inserted 3 program wait states inserted Area 3 wait control 0 Program wait not inserted 1 program wait state inserted 1 1 2 program wait states inserted 0 #### **BCRH—Bus Control Register H** H'FED4 **Bus Controller** Bit 7 6 5 4 3 2 1 BRSTRM BRSTS1 ICIS<sub>1</sub> ICIS<sub>0</sub> BRSTS0 Initial value: 1 1 0 1 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Burst cycle select 0 Max. 4 words in burst access Max. 8 words in burst access Burst cycle select 1 Burst cycle comprises 1 state Burst cycle comprises 2 states Area 0 burst ROM enable Basic bus interface 1 Burst ROM interface Idle cycle insert 0 Idle cycle not inserted in case of successive external read and external write cycles Idle cycle inserted in case of successive external read and external write cycles Idle cycle insert 1 | Idle cycle not inserted in case of successive external read cycles in different areas | |---------------------------------------------------------------------------------------| | Idle cycle inserted in case of successive external read cycles in different areas | | BCRL—Bus Control Register L | | | | H'FED5 | | | | Bus Controller | | | |-----------------------------|-------|--------------|-------------|-------------|-----|-------|----------------|----------------|------------|--| | Bit : | 7 | 6 | 5 | 4 | | 3 | 2 | 1 | 0 | | | | BRLE | BREQOE | _ | _ | | _ | _ | WDBE | WAITE | | | Initial value : | 0 | 0 | 0 | 0 | | 1 | 0 | 0 | 0 | | | Read/Write: | R/W | R/W | _ | R/W | F | R/W | R/W | R/W | R/W | | | | | | | | | WAI | IT pin enable | <del></del> | | | | | | | | | | 0 | Wait input b | y WAIT pi | n disabled | | | | | | | | | 1 | Wait input b | y WAIT pi | n enabled | | | | | | | | | | | | | | | | | | | | Wri | te da | ata buffer en | able | | | | | | | | | 0 | Wri | ite data buffe | er function | not used | | | | | | | | 1 | Wri | ite data buffe | er function | used | | | | | BREQ | O pin enab | ole | | | | | | | | | | 0 BF | REQO outp | out disable | d | | | | | | | | | 1 BF | REQO outp | out enable | d | | | | | | | | Bus r | elease ena | ble | | | | | | | | | | 0 E | External bus | s release d | lisabled | | | | | | | | | 1 E | External bus | s release e | nabled | | | | | | | | RAMER—RAM Emulation Register*1 | | | | | 1 | H'FEDB | | | ROM | |--------------------------------|-----|-------|-----------|-------------|-----|--------|---------|------------|-----------| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | _ | _ | _ | RAMS | RAM2 | RAM1 | RAM0 | | Initial valu | e : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Writ | e: | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | | | RAM s | select | | | | Flash m | nemory are | ea select | | | | | | ot selected | 1 | | | | | | | | 0 E | muiadon n | or selected | J. | | | | | Emulation not selected Program/erase-protection of all flash memory blocks is disabled Emulation selected Program/erase-protection of all flash memory blocks is enabled ### Flash memory area divisions | Addresses | Block Name | RAMS | RAM2 | RAM1 | RAM0 | |-------------------|-------------------|------|------|------|------| | H'FFD000-H'FFDFFF | RAM area 4 kbytes | 0 | * | * | * | | H'000000-H'000FFF | EB0 (4 kbytes) | 1 | 0 | 0 | 0 | | H'001000-H'001FFF | EB1 (4 kbytes) | 1 | 0 | 0 | 1 | | H'002000-H'002FFF | EB2 (4 kbytes) | 1 | 0 | 1 | 0 | | H'003000-H'003FFF | EB3 (4 kbytes) | 1 | 0 | 1 | 1 | | H'004000-H'004FFF | EB4 (4 kbytes) | 1 | 1 | 0 | 0 | | H'005000-H'005FFF | EB5 (4 kbytes) | 1 | 1 | 0 | 1 | | H'006000-H'006FFF | EB6 (4 kbytes) | 1 | 1 | 1 | 0 | | H'007000-H'007FFF | EB7 (4 kbytes) | 1 | 1 | 1 | 1 | \*: Don't care Note: 1. This register is present only in the F-ZTAT version; it is not provided in the mask ROM version. | PIDR—Port 1 Data Register Bit : 7 6 P17DR P16DR Initial value : 0 0 Read/Write : R/W R/W | | ister | | H | Port 1 | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|------------|--------------|-------------|------------|-------|-------|--| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | P17DR | P16DR | P15DR | P14DR | P13DR | P12DR | P11DR | P10DR | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write: | R/W | | | | Sto | ores outpu | t data for p | oort 1 pins | (P17 to P1 | 0) | | | | PADR- | -Port A | A Data Re | gister | | Port A | 4 | | | | | |------------|---------|-----------|-----------|--------|--------|-------|-------|-------|-------|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | _ | _ | PA5DR* | PA4DR* | PA3DR | PA2DR | PA1DR | PA0DR | | | Initial va | alue : | Undefined | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/W | √rite: | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | Stores output data for port A pins (PA5 to PA0) Note: \* Reserved bits in the H8S/2626 Group. | PBDR—Port B Data Register | | | | | H'FF0A | | | | | |---------------------------|---|-------|-------|-------|--------|-------|-------|-------|-------| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PB7DR | PB6DR | PB5DR | PB4DR | PB3DR | PB2DR | PB1DR | PB0DR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | : | R/W | | | | | | | | | | | Stores output data for port B pins (PB7 to PB0) | | | | | | A | ppendix B | Internal | I/O Registe | |-----------------|-----------|---------|-------------|--------------|------------|------------|-------------|-------------| | PCDR—Port | C Data Re | egister | | H | 'FF0B | | | Port C | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PC7DR | PC6DR | PC5DR | PC4DR | PC3DR | PC2DR | PC1DR | PC0DR | | Initial value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R/W | | | Sto | ores output | data for p | ort C pins | (PC7 to PC | C0) | | | PDDR—Port | D Data Re | egister | | Н | 'FF0C | | | Port D | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PD7DR | PD6DR | PD5DR | PD4DR | PD3DR | PD2DR | PD1DR | PD0DR | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R/W | | | Sto | ores output | data for p | ort D pins | (PD7 to PI | <b>D</b> 0) | | | PEDR—Port | E Data Re | gister | | Н | l'FF0D | Port E | | | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PE7DR | PE6DR | PE5DR | PE4DR | PE3DR | PE2DR | PE1DR | PE0DR | | Initial value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R/W | | | Sto | ores outpu | t data for p | ort E pins | (PE7 to PE | ≣0) | | | PFDR—Port | F Data Re | gister | | H | 'FF0E | | | Port F | Stores output data for port F pins (PF6 to PF0) 3 PF3DR 0 R/W 4 PF4DR 0 R/W 2 PF2DR 0 R/W 1 PF1DR 0 R/W 0 PF0DR 0 R/W 5 PF5DR 0 R/W 6 PF6DR 0 R/W Bit Initial value: Read/Write: 7 0 R/W ## TCR0—Timer Control Register 0 #### H'FF10 TPU0 | Bit | | : _ | 7 | 6 | 5 | | | 4 | 3 | 2 | 1 | 0 | | | | | |------------|-------|-------|---------|-------------------------|--------------|----------------------------------|-------|--------|-------------------------------------|--------------|------------|-------------|--|--|--|--| | | | | CCLR2 | CCLR1 | CCLI | ₹0 | СК | EG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | | | | | | Initial va | lue | : | 0 | 0 | 0 | | | 0 | 0 | 0 | 0 | 0 | | | | | | Read/W | 'rite | : | R/W | R/W | R/W | | R | 2/W | R/W | R/W | R/W | R/W | | | | | | | | | | | | Tim | ne pr | escal | ler | | | | | | | | | | | | | | | 0 | 0 | 0 I | nternal clo | ck: counts | on φ/1 | | | | | | | | | | | | | | | 1 I | nternal clo | ck: counts | on φ/4 | | | | | | | | | | | | | | 1 | 0 1 | Internal clock: counts on $\phi/16$ | | | | | | | | | | | | | | | | | 1 I | Internal clock: counts on φ/64 | | | | | | | | | | | | | | | 1 | 0 | 0 E | on TCLK | A pin input | | | | | | | | | | | | | | 1 External clock: counts on TCLk | | | | | | | | | | | | | | | | | | | 1 | 0 E | External clo | ck: counts | on TCLK | c pin input | | | | | | | | | | | | | | 1 E | External clo | ck: counts | on TCLKI | ) pin input | | | | | | | | | | In | <br>iput cla | nck 4 | anha | مامی | | | | | | | | | | | | | | | • | | | | g edge | | | | | | | | | | | | | | | | | | ng edge | | | | | | | | | | | | | 1 — Count at both edges | | | | | | | | | | | | | | | | | | N | ote: Ir | nterr | nal c | lock e | edge select | ion is valid | when the | input | | | | | | | | | | | | | | | slower. This | • | ignored if | is ∮/1 is | | | | | | Cou | unte | r cle | ear — | | S | elec | ted | as the | e input cloc | k. | | | | | | | | 0 | 0 | 0 | 1 | earing disa | abled | | | | | | | | | | | | | | | 1 | TCNT cl | eared by 1 | GRA ( | com | pare | mato | ch/input cap | oture | | | | | | | | | 1 | | | <u> </u> | | | • | | h/innut oor | | $\dashv$ | | | | | | | 0 | 0 | 0 | TCNT clearing disabled | |---|---|---|--------------------------------------------------------------------------------------------------------------| | | | 1 | TCNT cleared by TGRA compare match/input capture | | | 1 | 0 | TCNT cleared by TGRB compare match/input capture | | | | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/synchronous operation*1 | | 1 | 0 | 0 | TCNT clearing disabled | | | | 1 | TCNT cleared by TGRC compare match/input capture*2 | | | 1 | 0 | TCNT cleared by TGRD compare match/input capture*2 | | | | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/synchronous operation*1 | Notes: 1. Synchronous operation setting is performed by setting the SYNC bit in TSYR to 1. When TGRC or TGRD is used as a buffer register, TCNT is not cleared because the buffer register setting has priority, and compare match/input capture does not occur. | | | | | | | | | А | pper | naix B | internai | I/O Registe | |----------------|-----------|------------|-----|-------|-------|------|-------|----------|------------------------------------------------------|-------------------------------------------|--------------------|--------------------------------------| | TMDR0—Tim | er Mode l | Register 0 | | | F | I'FF | 711 | | | | | TPU | | Bit : | 7 | 6 | 5 | 4 | ļ | | 3 | | | 2 | 1 | 0 | | | _ | _ | BFB | BF | Α | N | /ID3 | | М | D2 | MD1 | MD0 | | Initial value: | 1 | 1 | 0 | 0 | ) | | 0 | | 0 | | 0 | 0 | | Read/Write: | _ | _ | R/W | V R/W | | F | R/W | | R/W | | R/W | R/W | | | | | | | | Mod | Mode | | | | | | | | | | | | | 0 | 0 | 0 | 0 | | nal operati | ion | | | | | | | | | | 1 | 0 | | erved<br>// mode 1 | | | | | | | | | | | <b>'</b> | 1 | | // mode 1 | | | | | | | | | | 1 | 0 | 0 | | se counting | n mode 1 | | | | | | | | | | | 1 | | se counting | - | | | | | | | | | | 1 | 0 | | se counting | | | | | | | | | | | | 1 | | se counting | | | | | | | | | 1 | * | * | * | _ | | | | | | | | | | | | | | | *: | Don't care | | | | | | | | Not | es: | | In a write Phase see see see see see see see see see | write<br>ten wase co<br>set for<br>e, 0 s | ith 0. | always be<br>de cannot<br>). In this | | | | | 1 | Rı | ıffer | one | ratio | าก ร | ettin | A n | | | ## Buffer operation setting A | U | TGRA operates normally | |---|----------------------------------------| | 1 | TGRA and TGRC used together for buffer | | | operation | ## Buffer operation setting B | 0 | TGRB operates normally | |---|----------------------------------------| | 1 | TGRB and TGRD used together for buffer | | | operation | Initial value: TIOR0H—Timer I/O Control Register 0H H'FF12 **TPU0** 0 Bit 4 2 1 0 7 6 5 3 IOB3 IOB<sub>2</sub> IOB1 IOB0 IOA3 IOA2 IOA1 IOA0 0 0 0 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W TGR0A I/O control | 0 | - - - | | | TGR0A | Output disabled | | | | | | | | |---|-----------|---|---|-------------------|-----------------------------------------------------|-----------------------------------------------|--|--|--|--|--|--| | | | | 1 | is output compare | Initial output is | 0 output at compare match | | | | | | | | | | 1 | 0 | register | 0 output | 1 output at compare match | | | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | | | | 1 | 0 | 0 | | Output disabled | | | | | | | | | | | | 1 | | Initial output is | 0 output at compare match | | | | | | | | | | 1 | 0 | | 1 output | 1 output at compare match | | | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | | | 1 | 0 | 0 | 0 | TGR0A | Capture input | Input capture at rising edge | | | | | | | | | | | 1 | is input capture | source is<br>TIOCA0 pin | Input capture at falling edge | | | | | | | | | | 1 | * | register | | Input capture at both edges | | | | | | | | | 1 | * | * | | Capture input<br>source is channel<br>1/count clock | Input capture at TCNT1count-up/<br>count-down | | | | | | | \*: Don't care #### TGR0B I/O control | 0 | 0 | 0 | 0 | TGR0B | Output disabled | | | | | | | |---|---|-----|---|-------------------|-----------------------------------------------------|--------------------------------------------------------------|--|--|--|--|--| | | | | 1 | is output compare | Initial output is | 0 output at compare match | | | | | | | | | 1 | 0 | register | 0 output | 1 output at compare match | | | | | | | | | 1 | | | | Toggle output at compare match | | | | | | | | 1 | 0 | 0 | | Output disabled | | | | | | | | | | | 1 | | Initial output is | 0 output at compare match | | | | | | | | | 1 0 | | | 1 output | 1 output at compare match | | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | | 1 | 0 | 0 | 0 | TGR0B | Capture input | Input capture at rising edge | | | | | | | | | | 1 | is input capture | source is<br>TIOCB0 pin | Input capture at falling edge | | | | | | | | | 1 | * | register | | Input capture at both edges | | | | | | | | 1 | | | | Capture input<br>source is channel<br>1/count clock | Input capture at TCNT1 count-up/<br>count-down <sup>≈1</sup> | | | | | | \*: Don't care Note: 1. When bits TPSC2 to TPSC0 in TCR1 are set to B'000 and $\emptyset/1$ is used as the TCNT1 count clock, this setting is invalid and input capture is not generated. | TIOR0L—Tin | R0L—Timer I/O Control Reg | | | | | | | | | | H | I'FF13 | | | | TPU0 | | | |----------------|-----------------------------------------------------|-----|---|---|--------|------|----------|------|--------------------|---------------------|------------------|-------------|----------|--------------------------------|------------|---------------|--|--| | Bit : | | 7 | | | 6 | | | | 5 | | 4 | 3 | | 2 | 1 | 0 | | | | | ŀ | OD | 3 | | IOE | )2 | | IC | DD1 | I | OD0 | IOC3 | 3 | IOC2 | IOC1 | IOC0 | | | | Initial value: | | 0 | | | 0 | | | | 0 | | 0 | 0 | | 0 | 0 | 0 | | | | Read/Write: | ı | R/V | ٧ | | R/V | ٧ | | R | 2/W | ı | R/W | W R/W | | R/W | R/W | R/W | | | | | | | | | TG | ROO | C 1/0 | Осс | ontrol | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | TGR0C | | Output o | disabled | | | | | | | | | | | | | | | | 1 | is outpu<br>compar | are ∣ Initial outpu | | | 0 c | utput at com | pare match | n | | | | | | | | | | | 1 | 0 | register | • | 0 output | t | 1 c | utput at com | pare match | n | | | | | | | | | | | | 1 | | | | | То | ggle output a | t compare | match | | | | | | | | | | 1 | 0 | 0 | | | Output | disabled | | | | | | | | | | | | | | | | 1 | | | Initial ou | | 0 c | utput at com | pare match | n | | | | | | | | | | | 1 | 0 | | | i outpui | L | 1 c | 1 output at compare match | | | | | | | | | | | | | | 1 | | | | | To | Toggle output at compare match | | | | | | | | | | | 1 | 0 | 0 | 0 | TGR0C | | Capture source i | irce is | | ut capture at | rising edg | е | | | | | | | | | | | | 1 | 1 capture | | TIOCC0 pin | | | ut capture at | | | | | | | | | | | | | 1 | * | register | | | | <u> </u> | ut capture at | | | | | | | 1 * * Capture input source is channel 1/count clock | | | | | | ount-up/ | | | | | | | | | | | | | | TC | DAL | | ٠ | ntrol | | | 1 | | | | | | | | *: Don't care | | | | | 0 | 0 | 0 | 0 | TGR | 0D | | Out | put disab | oled | | | | | | | | | | | | | | 1 | is ou | tput | : - | | al output | | | put at com | pare | match | | | | | | | | | 1 | 0 | regis | | • | 0 οι | utput | | <u> </u> | put at com | • | | | | | | | | | | | 1 | | | | | | | Togg | le output a | at co | mpare match | 1 | | | | | | | 1 | 0 | 0 | | | - | Out | put disab | oled | | | | | | | | | | | | | | 1 | | | | | al output | is | 0 out | put at com | pare | match | | | | | | | | | 1 | 0 | | | | 1 0 | utput | | 1 out | put at com | pare | match | | | | | | | | | | 1 | | | | | | | Togg | le output a | at co | mpare match | ı | | | | | | 1 | 0 | 0 | 0 | TGR | | T | | ture inpu | ut | Input | capture at | t risii | ng edge | | | | | | | | | | 1 | is inp | | | | rce is | | Input | capture at | t falli | ng edge | | | | | \*: Don't care Note: 1. When bits TPSC2 to TPSC0 in TCR1 are set to B'000 and $\phi/1$ is used as the TCNT1 count clock, this setting is invalid and input capture is not generated. source is channel | count-down\*1 capture register 1 1 TIOCD0 pin Capture input 1/count clock Input capture at both edges Input capture at TCNT1 count-up/ Note: When TGR0C or TGR0D is designated for buffer operation, this setting is invalid and the register operates as a buffer register. | TIER0—Time | er Interr | upt Enable | Register | 0 ] | H'FF14 | | | TPU0 | |----------------|-----------|--------------|--------------|--------------------------|------------------------------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | TTGE | _ | _ | TCIEV | TGIED | TGIEC | TGIEB | TGIEA | | Initial value: | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | | | | conversion s | | Overflow O Inte I Inte | TGR 0 1 Interruby TG 1 Interruby TG v interrupt rrupt requerrupt reque | O Interby T I Interpose Top | rrupt requests B bit disablet requests B bit enable C quests (TC it disabled quests (TC it enabled D s (TGID) bled s (TGID) bled by TCFV | ests (TGIA) sabled ests (TGIA) habled 3 (TGIB) eled (TGIB) eled GIC) GIC) disabled | | | - | A/D conversi | | | | | | | | | 1 1 1 | \/D conversi | ion ctart ra | auget aon | oration on | ablad | | | 1 A/D conversion start request generation enabled Rev. 5.00 Jan 10, 2006 page 952 of 1042 | TSR0—Timer | Status Ro | egister | 0 | H'FF15 | | | | | | | | | | |----------------|-----------|------------------------|------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------|--|--|--|--| | Bit : | 7 | 6 | | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | _ | _ | | _ | TCFV | TGFD | TGFC | TGFB | TGFA | | | | | | Initial value: | 1 | 1 | , | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Read/Write: | _ | _ | | _ | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R/(W)* | | | | | | | | | | | TODA | Ninnut contur | | nove floor | | | | | | | | | | | TG<br>0 | RB input cap [Clearing cc When DT bit in DTC | bit in DTC's When 0 is w Setting condit When TCNT output comp When TCNT capture sign capture regis | itions] s activated b MRB is 0 ritten to TGF, ions] = TGRA whi are register value is tran al while TGR ster mpare flag | y TGIA interru A after readin le TGRA is fu sferred to TG A is functionin | Inctioning as RA by input ng as input | | | | | | | | | | | <ul> <li>[Setting conditions]</li> <li>When TCNT = TGRB while TGRB is functioning as output compare register</li> <li>When TCNT value is transferred to TGRB by input capture signal while TGRB is functioning as input capture register</li> </ul> | | | | | | | | | | | | | 0 | [Clearing o | | | | | | | | | | | | | | | | TC is activate<br>is written to T | | | | ΓC's MRB is 0 | | | | | | | | | 1 | When To When To | | transferred to | TGRC by inp | | mpare register<br>gnal while | | | | | | | | TGRD | inpu | ıt capture/ou | tput compare | flag | | | | | | | | | | | • | Whe | | s]<br>tivated by TG<br>n to TGFD afte | | | in DTC's MR | B is 0 | | | | | | | | • | Whe | en TCNT valu | GRD while TO<br>ue is transferra<br>ning as input o | ed to TGRD b | y input captu | | | | | | | | | | flow flag | | | | | | | | | | | | | | | Clearing<br>When 0 is | | | after reading | TCFV = 1 | | | | | | | | | | | Setting co<br>When the | | | rflows (change | es from H'FFF | FF to H'0000) | | | | | | | Note: \* Can only be written with 0 for flag clearing. | TCNT0—Time | | H'FF16 | | | | | | | | | | TPU0 | | | | | |-----------------------------------------|------------|------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|------------------------------|-----|-----|-----|-----| | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R/W | | Up-counter | | | | | | | | | | | | | | | | | TGR0A—Tim TGR0B—Tim TGR0C—Tim TGR0D—Tim | 0B | OB H'FF1A<br>OC H'FF1C | | | | | | | | | | TPU0<br>TPU0<br>TPU0<br>TPU0 | | | | | Bit Initial value: | TCR1—Timer Control Register 1 | | | | H'FF20 | | | | | TPU1 | | |-------------------------------|---|-------|-------|--------|-------|-------|-------|-------|------|--| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read/Write · | | R/W | | | 0 | 0 | 0 | Internal clock: counts on φ/1 | |---|---|---|-------------------------------------------| | | | 1 | Internal clock: counts on φ/4 | | | 1 | 0 | Internal clock: counts on φ/16 | | | | 1 | Internal clock: counts on φ/64 | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | 1 | External clock: counts on TCLKB pin input | | | 1 | 0 | Internal clock: counts on φ/256 | | | | 1 | Counts on TCNT2 overflow/underflow | Note: This setting is invalid when channel 1 is in phase counting mode. ## Input clock edge select | 0 | 0 | Count at rising edge | |---|---|-----------------------| | | 1 | Count at falling edge | | 1 | _ | Count at both edges | Note: This setting is invalid when channel 1 is in phase counting mode, and also when $\phi/1$ or overflow/underflow of another channel is selected as the input clock. #### Counter clear | 0 | 0 | TCNT clearing disabled | |---|---|-------------------------------------------------------------------------------------------------------------| | | 1 | TCNT cleared by TGRA compare match/input capture | | 1 | 0 | TCNT cleared by TGRB compare match/input capture | | | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/synchronous operation* | Note: \* Synchronous operation setting is performed by setting the SYNC bit in TSYR to 1. | TMDR1 | —Timer | Mode | Register | 1 | |---------|------------|-------|-----------|---| | TMIDICI | — I IIIICI | MIUUL | IXCEISTCI | _ | TPU1 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|---|---|---|---|-----|-----|-----|-----| | | | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | | Initial value | e : | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | e : | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | | | | | | | | | | | | Мо | de | | | | | | |----|----|---|---|-----------------------|--|--| | 0 | 0 | 0 | 0 | Normal operation | | | | | | | 1 | Reserved | | | | | | 1 | 0 | PWM mode 1 | | | | | | | 1 | PWM mode 2 | | | | | 1 | 0 | 0 | Phase counting mode 1 | | | | | | | 1 | Phase counting mode 2 | | | | | | 1 | 0 | Phase counting mode 3 | | | | | | | 1 | Phase counting mode 4 | | | | 1 | * | * | * | _ | | | <sup>\*:</sup> Don't care Note: MD3 is a reserved bit. In a write, it should always be written with 0. ## TIOR1—Timer I/O Control Register 1 ## H'FF22 TPU1 Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------| | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | Initial value : 0 0 0 0 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W TGR1A I/O control | TORTA (O CONTO) | | | | | | | | | |-----------------|---|-----|---|------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------|--|--| | 0 | 0 | 0 | 0 | TGR1A | Output disabled | | | | | | | | 1 | is output<br>compare | Initial output is | 0 output at compare match | | | | | | 1 | 0 | register | 0 output | 1 output at compare match | | | | | | | 1 | | | Toggle output at compare match | | | | | 1 | 0 | 0 | | Output disabled | | | | | | | | 1 | | Initial output is<br>1 output | 0 output at compare match | | | | | | 1 | 0 | | | 1 output at compare match | | | | | | | 1 | | | Toggle output at compare match | | | | 1 | 0 | 0 0 | 0 | TGR1A<br>is input<br>capture<br>register | Capture input<br>source is<br>TIOCA1 pin | Input capture at rising edge | | | | | | | 1 | | | Input capture at falling edge | | | | | | 1 | * | | · | Input capture at both edges | | | | | 1 | * | * | | Capture input<br>source is TGR0A<br>compare match/<br>input capture | Input capture at generation of channel 0/TGR0A compare match/ input capture | | | <sup>\*:</sup> Don't care #### TGR1B I/O control | 0 | 0 | 0 | 0 | TGR1B | Output disabled | | | | | |---|---|---|-------------------------|---------------------|---------------------------------------------------------------------|------------------------------------------------------------------|--|--|--| | | | | 1 | 1 is output compare | Initial output is | 0 output at compare match | | | | | | | 1 | 0 | register | 0 output | 1 output at compare match | | | | | | | | 1 | | | Toggle output at compare match | | | | | | 1 | 0 | 0 | | Output disabled | | | | | | | | | 1 | | Initial output is | 0 output at compare match | | | | | | | 1 | 0 | | 1 output | 1 output at compare match | | | | | | | | 1 | | | Toggle output at compare match | | | | | 1 | 0 | 0 | 0 | TGR1B | Capture input | Input capture at rising edge | | | | | | | | 1 | is input capture | source is<br>TIOCB1 pin | Input capture at falling edge | | | | | | | 1 | * | register | | Input capture at both edges | | | | | | 1 | * | source is TG compare ma | | Capture input<br>source is TGR0C<br>compare match/<br>input capture | Input capture at generation of TGR0C compare match/input capture | | | | <sup>\*:</sup> Don't care | TIER1—Time | er Interruj | pt Enable | Register | 1 I | H'FF24 | | | TPU1 | |----------------|-------------|-------------|-------------|-------------|----------------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | TTGE | _ | TCIEU | TCIEV | _ | _ | TGIEB | TGIEA | | Initial value: | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R/W | | R/W | 0 Inte | 0 <br>1 <br>1 <br>w interrupt | 0 Inter by T 1 Inter by T interrupt en Interrupt re- by TGFB bi | rupt reque<br>GFA bit er<br>able B<br>quests (TC<br>it disabled<br>quests (TC<br>it enabled | sts (TGIA) sabled sts (TGIA) nabled GIB) disabled | | | | | Lladorfl | ow interrup | | | <u>, , , , , , , , , , , , , , , , , , , </u> | | | | | | | • | | U) by TCFl | I disabled | | | | | | | | • | U) by TCFl | | | | | Δ/D co. | nversion st | tart reques | et enable | | | | | | | A/D 001 | | an roques | , onabic | | | | | A/D conversion start request generation disabled A/D conversion start request generation enabled | TSR1—Timer | Status Re | egister 1 | | ] | H'FF25 | | | TPU | U <b>1</b> | |----------------|-----------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | TCFD | _ | TCFU | TCFV | _ | _ | TGFB | TGFA | | | Initial value: | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | _ | | Read/Write: | | _ | R/(W)* | R/(W)* | _ | _ | R/(W)* | R/(W)* | | | | | Underflow 0 [Clear When 1 [Settin | When 0 Setting of When the stage of sta | TGR O I g condition] is written to condition] e TCNT val on] to TCFU a | and DI When TGFA [Setting of When function When TGRA is function input capture [Clearing cool When DTC and DISE] When 0 is TGFB = 1 [Setting cone When TCI functionin When TCI TGRB by | j conditions] DTC is activate SEL bit in D 0 is written = 1 conditions] TCNT = TG ning as out TCNT value by input ca tioning as ir re/output co nditions] C is activate L bit in DTC written to T ditions] NT = TGRB g as output NT value is input captur ing as input reading TCl s (changes f | vated by TG DTC's MRB to TGFA aft RA while To out compare is transferi pture signal aput capture mpare flag d by TGIB i 's MRB is 0 'GFB after r while TGRI compare re transferred the signal wh is capture region for regi | GRA is eregister reading GRA is eregister red to while TGRA eregister B Interrupt, eading B is gister to dile TGRB gister to H'0000) | A | | | Counte | r direction f | lag | | | | | | | | | 0 TC | NT counts | down | | | | | | | Note: \* Can only be written with 0 for flag clearing. 1 TCNT counts up | TCNT1—Time | | H'FF26 | | | | | | | | | | TPU1 | | | | | |----------------|-----|--------|-----|-----|-----|-----|-------|------|-------|-----|-----|------|-----|-----|-----|-----| | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R/W | | | | | | | | | | | | | | | | | | | | | | | | | ι | Jp/do | wn-c | ounte | r* | | | | | | | Note: \* This timer counter can be used as an up/down-counter only in phase counting mode or when performing overflow/underflow counting on another channel. In other cases it functions as an up-counter. | TGRIA—1<br>TGRIB—1 | | | | | , | | | | | 'FF2<br>'FF2 | | | | | | | TPU1 | | |--------------------|-----|-----|-----|-----|-----|-----|------|-----|-------|--------------|-----|-----|------|-----|-------|-----|------|--| | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | _1_ | 0 | | | | | | | | | | | | | | | | | | | | | | | Initial value | e : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Dood/Mrite | | DAM | D/M | DAM | DAM | DAM | D AA | DAM | D /// | D AA | DAM | D/M | D AA | DAM | D /// | DAM | D/M | | TUEEZO mnt 14 | Bit : | 7 | 6 | 5 | | 4 | 3 | 2 | 1 | 0 | |----------------|---|-------|----------|-------|-------|--------------|-----------|--------|-------| | ы . | | 0 | <u> </u> | | + | <u> </u> | | ı | | | | _ | CCLR1 | CCLR0 | СК | EG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | | Initial value: | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | | Read/Write: | _ | R/W | R/W | R | /W | R/W | R/W | R/W | R/W | | | | | | | | | | | | | | | | Tim | ne pr | escal | er | | | | | | | | 0 | 0 | 0 Ir | nternal cloc | k: counts | on φ/1 | | | | | | | | 1 Ir | nternal cloc | k: counts | on φ/4 | | | 0 | U | U | Internal clock: counts on φ/1 | |---|---|---|-------------------------------------------| | | | 1 | Internal clock: counts on φ/4 | | | 1 | 0 | Internal clock: counts on φ/16 | | | | 1 | Internal clock: counts on φ/64 | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | External clock: counts on TCLKB pin input 0 External clock: counts on TCLKC pin input Internal clock: counts on φ/1024 Note: This setting is invalid when channel 2 is in phase counting mode. ## Input clock edge select | 0 | 0 | Count at rising edge | |---|---|-----------------------| | | 1 | Count at falling edge | | 1 | _ | Count at both edges | Note: This setting is invalid when channel 2 is in phase counting mode, and also when φ/1 is selected as the input clock. #### Counter clear | 0 | 0 | TCNT clearing disabled | |---|---|-------------------------------------------------------------------------------------------------------------| | | 1 | TCNT cleared by TGRA compare match/input capture | | 1 | 0 | TCNT cleared by TGRB compare match/input capture | | | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/synchronous operation* | Note: \* Synchronous operation setting is performed by setting the SYNC bit in TSYR to 1. | <b>TMDR</b> | 2—Timer | Mode | Register | 2 | |-------------|---------|------|----------|---| | | | | | | #### H'FF31 TPU2 | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|-------|--------|-------------|-----| | | | _ | _ | | MD3 | MD2 | MD1 | MD0 | | Initial value: | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | | | | | | | | | | | | | | | | Mode | ' | | | | | | | | | 0 0 0 | 0 Norn | nal operati | on | | IVIO | JE | | | | |------|----|---|---|-----------------------| | 0 | 0 | 0 | 0 | Normal operation | | | | | 1 | Reserved | | | | 1 | 0 | PWM mode 1 | | | | | 1 | PWM mode 2 | | | 1 | 0 | 0 | Phase counting mode 1 | | | | | 1 | Phase counting mode 2 | | | | 1 | 0 | Phase counting mode 3 | | | | | 1 | Phase counting mode 4 | | 1 | * | * | * | _ | | | • | • | • | * | <sup>\*:</sup> Don't care Note: MD3 is a reserved bit. In a write, it should always be written with 0. ## TIOR2—Timer I/O Control Register 2 #### H'FF32 TPU2 Bit 7 6 5 4 3 2 1 0 IOB3 IOB2 IOB1 IOB0 IOA3 IOA2 IOA1 IOA0 Initial value: 0 0 0 0 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W #### TGR2A I/O control | 0 | 0 | 0 | 0 | TGR2A | Output disabled | | | | | | |---|---|---|---|----------------------|-------------------------|--------------------------------|--|--|--|--| | | | | 1 | is output<br>compare | Initial output is | 0 output at compare match | | | | | | | | 1 | 0 | register | 0 output | 1 output at compare match | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | | 1 | 0 | 0 | | Output disabled | | | | | | | | | | 1 | | Initial output is | 0 output at compare match | | | | | | | | 1 | 0 | | 1 output | 1 output at compare match | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | 1 | * | 0 | 0 | TGR2A | Capture input | Input capture at rising edge | | | | | | | | | 1 | is input<br>capture | source is<br>TIOCA2 pin | Input capture at falling edge | | | | | | | | 1 | * | register | | Input capture at both edges | | | | | \*: Don't care #### TGR2B I/O control | 0 | 0 | 0 | 0 | TGR2B | Output disabled | | | | | | |---|---|---|---|-------------------|-------------------------|--------------------------------|--|--|--|--| | | | | 1 | is output compare | Initial output is | 0 output at compare match | | | | | | | | 1 | 0 | register | 0 output | 1 output at compare match | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | | 1 | 0 | 0 | | Output disabled | | | | | | | | | | 1 | | Initial output is | 0 output at compare match | | | | | | | | 1 | 0 | | 1 output | 1 output at compare match | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | 1 | * | 0 | 0 | TGR2B | Capture input | Input capture at rising edge | | | | | | | | | 1 | is input capture | source is<br>TIOCB2 pin | Input capture at falling edge | | | | | | | | 1 | * | register | | Input capture at both edges | | | | | \*: Don't care | TIER2—T | ime | r Interru | pt Enable | Register | r 2 | H | I'FF34 | | | TPU | 2 | |---------------|------|-----------|-------------|------------|-----------------------------|-----------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|---| | Bit | : | 7 | 6 | 5 | 4 | | 3 | 2 | 1 | 0 | | | | | TTGE | | TCIEU | TCII | ΕV | | _ | TGIEB | TGIEA | | | Initial value | e: ˈ | 0 | 1 | 0 | 0 | | 0 | 0 | 0 | 0 | | | Read/Write | · : | R/W | | 0 In | 0<br>1<br>flow intenterrupt | Inte<br>Inte<br>errup | 0 I t 1 I t rupt requerrupt requerrupt requerrupt requerrupt respectively. | 0 Inter by T 1 Inter by T nterrupt en nterrupt recoy TGFB bid T | GFA bit distrupt reque GFA bit er able B quests (TG t disabled quests (TG t enabled ') by TCFV J disabled J disabled | sts (TGIA) sabled sts (TGIA) habled GIB) disabled disabled disabled | | | | | A/D co | nversion st | tart reque | est enat | ole | | | | | | | | | 0 4 / | | | | | | | | | | | | A/D conversion start request generation disabled | |---|--------------------------------------------------| | 1 | A/D conversion start request generation enabled | | TSR2—Timer | Status Re | egister 2 | | ] | H'FF35 | | | TPU | U <b>2</b> | |----------------|-----------|--------------------------|-------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | TCFD | _ | TCFU | TCFV | _ | _ | TGFB | TGFA | | | Initial value: | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | • | | Read/Write : | | _ | R/(W)* | R/(W)* | _ | _ | R/(W)* | R/(W)* | | | | | | | TGR | and Di When TGFA I [Setting of When function When TGRA is function input captur [Clearing co When DTG | g conditions; DTC is activised by in Each of the Conditions | vated by TG<br>DTC's MRB<br>to TGFA aft<br>RA while To<br>but compare<br>to the compare<br>pture signal<br>aput capture<br>mpare flag | GRA is e register red to while TGR/e register B | | | | | | | 1 | <ul> <li>When 0 is<br/>TGFB = 1</li> <li>[Setting con-</li> <li>When TCI<br/>functioning</li> <li>When TCI<br/>TGRB by</li> </ul> | ditions]<br>NT = TGRB<br>g as output | while TGRI compare re transferred re signal wh | B is gister to ile TGRB | | | | | | verflow flag | | | | | | ٦ | | | | | | condition]<br>is written to | TCFV after | reading TC | FV = 1 | | | | | | | 1 [Setting of When the | condition]<br>e TCNT val | ue overflows | s (changes f | rom H'FFFF | to H'0000) | | | Underflo | | | flag | | | | | | | | | | | ring conditio<br>0 is written | | fter reading | TCFU = 1 | | | | | | | ng condition<br>the TCNT | | flows (chan | ges from H' | 0000 to H'F | FFF) | | | | | | r direction f | | | | | | | | | | 0 TC | NT counts | down | | | | | | | Note: \* Can only be written with 0 for flag clearing. 1 TCNT counts up Note: \* This timer counter can be used as an up/down-counter only in phase counting mode or when performing overflow/underflow counting on another channel. In other cases it functions as an up-counter. | TGR2A—Timer General Register 2A<br>TGR2B—Timer General Register 2B | | | | | | H'FF38<br>H'FF3A | | | | | | | | | TPU2<br>TPU2 | | | |--------------------------------------------------------------------|--------|-----|-----|-----|-----|------------------|-----|-----|-----|-----|-----|-----|-----|-----|--------------|-----|-----| | Bit | : | _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | | Initial va | alue : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/W | rite : | R/W #### TCSR0—Timer Control/Status Register 0 H'FF74 (W), H'FF74 (R) WDT0 Bit 0 6 5 4 3 2 1 OVF WT/ĪT TME CKS2 CKS1 CKS<sub>0</sub> Initial value: 0 0 0 1 0 0 0 Read/Write: R/(W)\* R/W R/W R/W R/W R/W Clock select Overflow Period\* CKS2 CKS2 CKS2 Clock (when $\emptyset = 20 \text{ MHz}$ ) 0 0 0 \$\psi/2\$ (Initial value) 25.6 us 1 φ/64 819.2 us 1 n φ/128 1.6 ms 1 φ/512 6.6 ms 1 0 0 φ/2048 26.2 ms 1 φ/8192 104.9 ms 1 0 $\phi/32768$ 419.4 ms 1 φ/131072 1.68 s Note: \* The overflow period is the time from when TCNT starts counting up until overflow occurs. Timer enable TCNT is initialized to H'00 and halted TCNT counts Timer mode select Interval timer mode: Sends the CPU an interval timer interrupt request (WOVI) when TCNT overflows Watchdog timer mode: Generates the WDTOVF signal when TCNT overflows\* Note: \* For details of the case where TCNT overflows in watchdog timer mode, see section 12.2.3, Reset Control/Status Register (RSTCSR). Overflow flag [Clearing conditions] When 0 is written to OVF after reading TCSR when OVF = 1 [Setting condition] When TCNT overflows (changes from H'FF to H'00) Notes: TCSR is write-protected by a password to prevent accidental overwriting. For details see section 12.2.5, Notes on register access. \* Can only be written with 0 for flag clearing. cleared automatically by the internal reset When internal reset request generation is selected in watchdog timer mode, OVF is | TCNT0- | –Time | r Counte | r 0 | | Н | H'FF74 (W), H'FF75 (R) | | | | | |------------|--------|----------|-----|-----|-----|------------------------|-----|-----|-----|---| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | i | | | | | | | | | | | | ı | | Initial va | lue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Wi | rite : | R/W | Note: TCNT is write-protected by a password to prevent accidental overwriting. For details see section 12.2.5, Notes on Register Access. Watchdog overflow flag | 0 | [Clearing condition] When 0 is written to WOVF after reading TCSR when WOVF = 1 | |---|--------------------------------------------------------------------------------------------| | 1 | [Setting condition] When TCNT overflows (changes from H'FF to H'00) in watchdog timer mode | Notes: RSTCSR is write-protected by a password to prevent accidental overwriting. For details see section 12.2.5, Notes on Register Access. \* Can only be written with 0 for flag clearing. SCI0 | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|-------------------|-----------------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | C/A | CHR | PE | O/E | STOP | MP | CKS1 | CKS0 | | Initial value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R/W | | Character 0 8-bit | Parity ena 0 Parity 1 Parity Note: * W | Parity n 0 Eve 1 Od Notes: | node en parity*1 d parity*2 1. When e in transnit In recep number transmit In recep number bit is od and checkir and checkir bit is set to led to transr | Stop bit 0 1 st 1 2 st ven parity is mission so to character parition, a check of 1 bits in end. dd parity is mission so to character stion, a check of 1 bits in d. ng disabled and end end end end end end end end end e | Jultiprocessor Multiprocessor Multiprocessor Multiprocessor I Multiprocessor Op bit Op bit Op bits See set, parity that the total colous the parity the receive set, parity be that the total plus the parity the receive y (even or op ore transmis | Clock s O O 1 1 O 1 or mode Dessor functivessor form bit addition I number of ty bit is even ed to see in character point addition in the control of t | elect o clock o/4 clock o/4 clock o/64 clock o/64 clock oin disabled at selected is performed 1 bits in the in. if the total ilus the parity s performed 1 bits in the d. f the total ilus the parity ed by the occupance | | | 1 7-bit | | | | | | | | | | | Mhan 7-hit da | ta is salacta | │<br>d the MSR | (bit 7) of TD | D is not tra | nemitted | | Asynchronous mode/synchronous mode select | 0 | Asynchronous mode | |---|-------------------| | 1 | Synchronous mode | #### SMR0—Serial Mode Register 0 H'FF78 Smart Card Interface Bit 3 2 1 6 5 4 0 ΡF O/F GM BI K BCP1 BCP0 CKS<sub>1</sub> CKS0 O Initial value: O O O O O O O Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Clock select 0 φ clock 1 ₀/4 clock φ/16 clock 1 0 φ/64 clock Basic clock pulse 0 32 clock periods 64 clock periods 1 372 clock periods 256 clock periods Parity mode Even parity\*1 Odd parity\*2 Notes: 1. When even parity is set, parity bit addition is performed in transmission so that the total number of 1 bits in the transmit character plus the parity bit is even. In reception, a check is performed to see if the total number of 1 bits in the receive character plus the parity bit is even. 2. When odd parity is set, parity bit addition is performed in transmission so that the total number of 1 bits in the transmit character plus the parity bit is odd. In reception, a check is performed to see if the total number of 1 bits in the receive character plus the parity bit is odd. Parity enable 0 Parity bit addition and checking disabled 1 Parity bit addition and checking enabled Note: When the smart card interface is used, be sure to make the 1 setting. Block transfer mode 0 Normal smart card interface mode operation Error signal transmission/detection and automatic data retransmission performed TXI interrupt generated by TEND flag TEND flag set 12.5 etu after start of transmission (11.0 etu in GSM mode) 1 Block transfer mode operation · Error signal transmission/detection and automatic data retransmission not performed TXI interrupt generated by TDRE flag • TEND flag set 11.5 etu after start of transmission (11.0 etu in GSM mode) GSM mode 0 Normal smart card interface mode operation TEND flag generation 12.5 etu (11.5 etu in block transfer mode) after beginning of start bit · Clock output on/off control only GSM mode smart card interface mode operation · TEND flag generation 11.0 etu after beginning of start bit High/low fixing control possible in addition to clock output on/off control (set by SCR) RENESAS Note: etu: Elementary Time Unit (time for transfer of 1 bit) #### BRR0—Bit Rate Register 0 H'FF79 SCI0, Smart Card Interface Bit 2 7 6 5 4 3 1 0 Initial value: 1 1 1 1 1 1 1 1 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Sets the serial transmit/receive bit rate Note: For details see section 13.2.8, Bit Rate Register (BRR). #### SCI0 SCR0—Serial Control Register 0 H'FF7A Bit 2 7 5 4 3 0 TIF RIF TF RF **MPIF** TFIF CKF1 CKE<sub>0</sub> O 0 0 0 Initial value: 0 0 0 0 R/W Read/Write: R/W R/W R/W R/W R/W R/W R/W Clock enable Asynchronous Internal clock/SCK pin functions as mode I/O port Synchronous Internal clock/SCK pin functions as mode serial clock output Asynchronous Internal clock/SCK pin functions as mode clock output\*1 Synchronous Internal clock/SCK pin functions as mode serial clock output 0 Asynchronous External clock/SCK pin functions as mode clock input\*2 Synchronous External clock/SCK pin functions as mode serial clock input Asynchronous External clock/SCK pin functions as mode clock input\*2 Synchronous External clock/SCK pin functions as mode serial clock input Notes: 1. Outputs a clock of the same frequency as the bit rate. 2. Inputs a clock with a frequency 16 times the bit rate. Transmit end interrupt enable Transmit end interrupt (TEI) request disabled 1 Transmit end interrupt (TEI) request enabled Multiprocessor interrupt enable Multiprocessor interrupts disabled [Clearing conditions] · When the MPIE bit is cleared to 0 · When data with MPB = 1 is received Multiprocessor interrupts enabled Receive interrupt (RXI) requests, receive error interrupt (ERI) requests, and setting of the RDRF, FER, and ORER flags in SSR are disabled until data with the multiprocessor bit set to 1 is received Receive enable 0 Reception disabled Reception enabled Transmit enable Transmission disabled Transmission enabled Receive interrupt enable Receive data full interrupt (RXI) request and receive error interrupt (ERI) request disabled Receive data full interrupt (RXI) request and receive error interrupt (ERI) request enabled Transmit interrupt enable Transmit data empty interrupt (TXI) request disabled Transmit data empty interrupt (TXI) request enabled Note: For details of how to clear interrupt requests, see section 13.2.6, Serial Control Register (SCR). #### SCR0—Serial Control Register 0 H'FF7A Smart Card Interface Bit 7 5 2 6 4 3 0 TIF TF RIF RF **MPIF** TFIF CKF1 CKF0 Initial value: 0 0 0 0 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Clock enable SCMR SMR SCR Setting SCK Pin Function C/A. GM CKE1 CKE0 **SMIF** See the SCI specification 0 0 Operates as port I/O pin 1 Outputs clock as SCK output pin 0 Operates as SCK output 1 pin, with output fixed low Outputs clock as SCK 1 output pin 1 0 Operates as SCK output pin, with output fixed high 1 Outputs clock as SCK output pin Transmit end interrupt enable 0 | Transmit end interrupt (TEI) request disabled Transmit end interrupt (TEI) request enabled Multiprocessor interrupt enable Multiprocessor interrupts disabled [Clearing conditions] When the MPIE bit is cleared to 0 · When data with MPB = 1 is received Multiprocessor interrupts enabled Receive interrupt (RXI) requests, receive error interrupt (ERI) requests, and setting of the RDRF, FER, and ORER flags in SSR are disabled until data with the multiprocessor bit set to 1 is received Receive enable 0 Reception disabled 1 Reception enabled Transmit enable Transmission disabled 1 Transmission enabled Receive interrupt enable 0 Receive data full interrupt (RXI) request and receive error interrupt (ERI) request disabled Receive data full interrupt (RXI) request and receive error interrupt (ERI) request enabled Transmit interrupt enable 0 Transmit data empty interrupt (TXI) request disabled Transmit data empty interrupt (TXI) request enabled Note: For details of how to clear interrupt requests, see section 13.2.6, Serial Control Register (SCR). | TDR0— | Transı | mit Data I | Register 0 | I'FF7B | SCI0, S | mart Car | d Interface | | | |------------|--------|------------|------------|--------|---------|----------|-------------|-----|-----| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | Initial va | ılue : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/W | rite : | R/W | | | <u></u> | | | | | | | | Notes: For details, see section 13.2.7, Serial Status Register (SSR). \* Can only be written with 0 for flag clearing. | SSR0—Serial S | Status Re | gister 0 | | 1 | H'FF7C | | Smart Card Interface | | | |----------------|----------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | TDRE | RDRF | ORER | ERS | PER | TEND | MPB | MPBT | | | Initial value: | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | Read/Write: | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R | R | R/W | | | | 0 [Clea • Wh • Wh 1 [Setti | Receive data r O [Clearing c • When 0 • When th 1 [Setting co | Note errun error [Clearing condit When 0 is writt [Setting conditi When the next egister full onditions] is written to RD! e DTC is actival ndition] al reception end entry to TDRE after rectivated by a T. | Whee Whee Whee Whee Whee Whee Upon Whee When In Parity bit | nd on the property of prop | Setting condition of the th | bit is transi Data with a bit is transi Data with a bit is transi a 0 multiproce ading TDRE = 1 KI interrupt and or module stop or the ERS bit is also transmission) 2 racter when GM transmission) 1 racter when GM transmission) 1 racter when GM transmission) 2 racter when GM transmission) 2 racter when GM transmission) 1 racter when GM transmission) 1 racter when GM transmission) 1 racter when GM transmission) 1 racter when GM or transfer of 1 bit of the transmission of the transmission of the transmission of the transmission of the transfer of 1 bit of the transmission of the transmission of the transmission of the transfer of 1 bit of the transmission of the transfer of 1 bit of the transmission of the transfer of 1 bit of the transfer of 1 bit of the transmission of the transfer of 1 bit of the transmission of the transfer of 1 bit of the transmission of the transmission of the transfer of 1 bit of the transmission tra | and multiprocessor mitted assor bit is received soon bit is received soon bit is received assor | | Notes: For details, see section 14.2.2, Serial Status Register (SSR). \* Can only be written with 0 for flag clearing. | RDR0—Recei | ve Data R | egister 0 | | I | H'FF7D | SCI0, Smart Card Interface | | | | |----------------|------------|-----------|---------|-------------|-------------|----------------------------|-----------|--------------|--| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write: | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | Sto | ores receiv | ed serial o | data | | | | | SCMR0—Sm | art Card I | Mode Reg | ister 0 | I | H'FF7E | SCI0, S | Smart Cai | rd Interface | | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | | | Initial value: | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | | | Read/Write: | _ | | _ | _ | R/W | R/W | _ | R/W | | # mode select 0 | Smart card interface function is disabled Smart card interface function is enabled Smart card interface #### Smart card data invert TDR contents are transmitted as they are Receive data is stored as it is in RDR TDR contents are inverted before being transmitted Receive data is stored in inverted form in RDR #### Smart card data transfer direction TDR contents are transmitted LSB-first Receive data is stored in RDR LSB-first TDR contents are transmitted MSB-first Receive data is stored in RDR MSB-first #### SMR1—Serial Mode Register 1 SCI1 H'FF80 Bit 2 0 7 6 5 3 $C/\overline{A}$ PF O/F STOP CHR MP CKS<sub>1</sub> CKS<sub>0</sub> Initial value: O 0 0 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Clock select 0 φ clock ₀/4 clock 1 0 φ/16 clock φ/64 clock Multiprocessor mode Multiprocessor function disabled Multiprocessor format selected Stop bit length 1 stop bit 2 stop bits Parity mode Even parity\*1 Odd parity\*2 Notes: 1. When even parity is set, parity bit addition is performed in transmission so that the total number of 1 bits in the transmit character plus the parity bit is even. In reception, a check is performed to see if the total number of 1 bits in the receive character plus the parity bit is even. 2. When odd parity is set, parity bit addition is performed in transmission so that the total number of 1 bits in the transmit character plus the parity bit is odd. In reception, a check is performed to see if the total number of 1 bits in the receive character plus the parity bit is odd. Parity enable Parity bit addition and checking disabled Parity bit addition and checking enabled\* Note: \* When the PE bit is set to 1, the parity (even or odd) specified by the O/E bit is added to transmit data before transmission. In reception, the parity bit is checked for the parity (even or odd) specified by the $O/\overline{E}$ bit. Note: \* When 7-bit data is selected, the MSB (bit 7) of TDR is not transmitted. Asynchronous mode/synchronous mode select Character length 0 8-bit data 1 7-bit data\* | 0 | Asynchronous mode | |---|-------------------| | 1 | Synchronous mode | Rev. 5.00 Jan 10, 2006 page 978 of 1042 REJ09B0275-0500 Smart Card Interface #### Bit 2 7 6 5 4 3 1 0 O/F GM BI K PF BCP1 BCP0 CKS<sub>1</sub> CKS0 Initial value: O O O O O 0 O O Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Clock select 0 0 φ/4 clock ₀/16 clock 1 φ/64 clock Basic clock pulse 32 clock periods 64 clock periods 1 372 clock periods 1 0 256 clock periods Parity mode Even parity\*1 Odd parity\*2 Notes: 1. When even parity is set, parity bit addition is performed in transmission so that the total number of 1 bits in the transmit character plus the parity bit is even. In reception, a check is performed to see if the total number of 1 bits in the receive character plus the parity bit is even. 2. When odd parity is set, parity bit addition is performed in transmission so that the total number of 1 bits in the transmit character plus the parity bit is odd. In reception, a check is performed to see if the total number of 1 bits in the receive character plus the parity bit is odd. Parity enable 0 Parity bit addition and checking disabled Parity bit addition and checking enabled Note: When the smart card interface is used, be sure to make the 1 setting. Block transfer mode Normal smart card interface mode operation · Error signal transmission/detection and automatic data retransmission performed · TXI interrupt generated by TEND flag • TEND flag set 12.5 etu after start of transmission (11.0 etu in GSM mode) Block transfer mode operation · Error signal transmission/detection and automatic data retransmission not performed TXI interrupt generated by TDRE flag • TEND flag set 11.5 etu after start of transmission (11.0 etu in GSM mode) GSM mode 0 Normal smart card interface mode operation • TEND flag generation 12.5 etu (11.5 etu in block transfer mode) after beginning of start bit · Clock output on/off control only GSM mode smart card interface mode operation TEND flag generation 11.0 etu after beginning of start bit · High/low fixing control possible in addition to clock output on/off control (set by SCR) H'FF80 Note: etu: Elementary Time Unit (time for transfer of 1 bit) SMR1—Serial Mode Register 1 | BRR1—Bit Ra | er 1 | | H | 'FF81 | SCI1, Smart Card Interface | | | | |-----------------|------|-----|----------|--------------|----------------------------|------------|-----|-----| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Initial value : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write: | R/W | | | | Sets the | serial trans | <br> <br> smit/receiv | e bit rate | | | Note: For details see section 13.2.8, Bit Rate Register (BRR). | SCR1—Serial Control Register 1 | | | | | H'FF82 | | | | | | |--------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|---------------------------------------------------|--------|-------------------|---------------------------------------------------------|--------------|------------------|--| | Bit : | 7 | 6 | 5 | 4 | | 3 | 2 1 | | 0 | | | | TIE | TIE RIE | | RE | | MPIE | TEIE | CKE1 | CKE0 | | | Initial value: | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | | Read/Write: | R/W | R/W | R/W | R/\ | W | R/W | R/W | R/W | R/W | | | | | | | | | | | - | | | | | | | | Clock en | | | | | | | | | | | | 0 | - | Asynchronous | Internal clock/SCK pin functions as | | | | | | | | | n | | mode | I/O port | | | | | | | | | | | Synchronous mode | Internal clock/SCK pin functions as serial clock output | | | | | | | | | | 1 | Asynchronous mode | Internal clock/SCK pin functions as clock output*1 | | | | | | | | | | | Synchronous mode | Internal clock | ck/SCK pin f | unctions as | | | | | | | 1 | 0 | Asynchronous mode | | ock/SCK pin | functions as | | | | | | | | | Synchronous mode | External clock/SCK pin functions as serial clock input | | | | | | | | | | 1 | Asynchronous mode | External clock/SCK pin functions as clock input*2 | | | | | | | | | | | Synchronous mode | External clock/SCK pin functions as serial clock input | | functions as | | | | | | | Notes: 1. Outputs a clock of the same frequent | | | | me frequenc | | | | | 2. Inputs a clock with a frequency 16 time Transmit end interrupt enable | | | | | | | | es the bit rate. | | | | | | Transmit end interrupt (TEI) request disabled | | | | | | | | | | | | t enabled | | | | | | | | | | <del> </del> | Multiprocessor interrupt enable | | | | | | | | | | | 0 Multiprocessor interrupts disabled [Clearing conditions] | | | | | | | | | | | | | | | IPIE bit is cleared to 0 with MPB = 1 is received | | | | | | | | | 1 Multiprocessor interrupt | | | | | | | | | | | | | Receive interrupt (RXI) requests, receive error interrupt (ERI) requests, and setting of the RDRF, FER, and ORER flags in | | | | | | | | | | | disabled until data with the multiprocessor bit set to 1 is receiv | | | | | | | | | | | | | Receive enable 0 Reception disabled | | | | | | | | | | | 1 Reception enabled | | | | | | | | | | | | Transmit enable | | | | | | | | | | | | 0 Transmission disabled 1 Transmission enabled | | | | | | | | | | | | 1 Transmission enabled Receive interrupt enable | | | | | | | | | | | | Receive data full interrupt (RXI) request and receive error interrupt (ERI) request disable | | | | | | | disabled | | | | | | | | | | and receive erro | | | | | | Transr | nit interrupt e | nable | • | | | | • | | , | | Note: For details of how to clear interrupt requests, see section 13.2.6, Serial Control Register (SCR). Transmit data empty interrupt (TXI) request disabledTransmit data empty interrupt (TXI) request enabled | SCR1—Serial | | H'I | FF82 | | S | Smart Card Interface | | | | | |----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------| | Bit : | 7 | 6 | 5 | 4 | | 3 | | 2 | 1 | 0 | | | TIE | RIE | TE | RE | | MPIE | TI | ΞΙΕ | CKE1 | CKE0 | | Initial value: | 0 | 0 0 | | 0 | | 0 | | 0 | 0 | 0 | | Read/Write: | R/W | R/W | R/W | R/W | <b>V</b> | R/W R/W | | R/W | R/W | | | | - | • | 0<br>R/W | R/M Trar 0 1 Multipro 0 Mul (Cle v W | Clock of SCMR SMIF 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | R/W enable R SMR C/Ā, GM 0 1 1 1 1 1 1 1 1 1 1 1 1 | SCR SCKE1 O O terrupt ( enable rrupts di s) it is clea MPB = 1 rupts er | /W Setting CKE0 0 1 0 1 Ile TEI) rec sabled ared to (is receinabled | R/W SCK Pir See the SC Operates a: Outputs clo output pin Operates a: pin, with ou Outputs clo output pin Operates a: pin, with ou Outputs clo output pin Operates a: pin, with ou Outputs clo output pin output sclo output pin quest disable quest enable oved | R/W Function I specification s port I/O pin ck as SCK s SCK output tput fixed low ck as SCK s SCK output tput fixed high ck as SCK | | | | | | SSI | requests, and setting of the RDRF, FER, and ORER flags<br>SSR are disabled until data with the multiprocessor bit set<br>to 1 is received | | | | | | | | | | 0 | Reception | ıble<br>on disal | oled | | | | | | | Transmit enable 0 Transmission disabled 1 Transmission enabled Receive interrupt enable 0 Receive data full interrupt (RXI) request and receive error interrupt (ERI) int | | | | | | | | | | | | 0 Tran | interrupt enab | ty interrupt ( | | | | | | | | Transmit data empty interrupt (TXI) request enabled Note: For details of how to clear interrupt requests, see section 13.2.6, Serial Control Register (SCR). Rev. 5.00 Jan 10, 2006 page 982 of 1042 REJ09B0275-0500 | TDR1— | Trans | mit Data 1 | Register 1 | | Н | H'FF83 SCI1, | | | Smart Card Interface | | | |------------|-------|------------|------------|--------|-------------|-------------------|---------|-----|----------------------|--|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | Initial va | lue : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | Read/W | rite: | R/W | | | | | | | | | | | | | | | | | | | | Stores | data for se | ।<br>erial transr | nission | | | | | | SSR1—Serial S | Status Re | gister 1 | | ] | H'FF84 | | | SCI | |----------------|----------------------------|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | TDRE | RDRF | ORER | FER | PER | TEND | MPB | MPBT | | Initial value: | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | Read/Write: | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R | _R_ | R/W_ | | | Transmit 0 [Clea | Receive 0 [Clea • Wi 1 Sett Whe data register or ring conditions en 0 is written en the DTC is | Overrun O [Clea Wher I [Setti Wher data register I aring condition] nen 0 is writter nen the DTC is ing condition] n serial recept empty it o TDRE after | Parition Par | Multiproc 0 Clea | essor bit ring condition] data with a 0 ng condition] data with a 1 l conditions] D is written to 7 the DTC is actidate to TDR conditions] he TE bit in St TDRE = 1 at tr e serial transm ion] ion, the numbing to the O/E bit in after reading F ether the stop ending ORER completed whi IF = 1 and reads date e data is transment ending or the conditions of | bit is transmit Data with a 1 bit is transmit multiprocessor multiprocessor TDRE after revated by a TX CR is 0 ansmission of nit character reading PER er of 1 bits in 1 ttoth the parity n SMR FER = 1 bit at the end stop bit is 0 = 1 le RDRF = 1 | multiprocessor ted multiprocessor ted multiprocessor ted or bit is received or bit is received ading TDRE = 1 If interrupt and the last bit of = 1 the receive data setting (even or | | | 0 [Clea • Wr • Wr 1 [Setti | ring conditions<br>en 0 is written<br>en the DTC is<br>ng conditions]<br>en the TE bit i | to TDRE after<br>activated by a | TXI interrupt | E = 1<br>and writes data<br>and data can be | | R | | Notes: For details, see section 13.2.7, Serial Status Register (SSR). \* Can only be written with 0 for flag clearing. Rev. 5.00 Jan 10, 2006 page 984 of 1042 Notes: For details, see section 14.2.2, Serial Status Register (SSR). \* Can only be written with 0 for flag clearing. | RDR1—Recei | ve Data R | egister 1 | | F | I'FF85 | SCI, S | mart Car | d Interface | |----------------|------------|-----------|---------|-------------|---------------|---------------|---------------------------|----------------------------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R | R | R | R | R | R | R | R | | | | | Sto | ores receiv | ed serial d | lata | | | | SCMR1—Sma | art Card N | Iode Reg | ister 1 | H | H'FF86 | SCI, S | Smart Car | d Interface | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | | Initial value: | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | | Read/Write: | _ | | _ | _ | R/W | R/W | _ | R/W | | | | Г | | | | | | | | | | | | | | _ | art card int<br>de select | terface | | | | | | | | 0 | | rd interface<br>s disabled | | | | | | | | 1 | | rd interface<br>s enabled | | | | | Sma | irt card da | ta invert | | | | | | | | | | | ansmitted a | - | Э | | | | | | Receive d | lata is store | ed as it is i | n RDR | | ### Smart card data transfer direction | 0 | TDR contents are transmitted LSB-first Receive data is stored in RDR LSB-first | |---|--------------------------------------------------------------------------------| | 1 | TDR contents are transmitted MSB-first Receive data is stored in RDR MSB-first | TDR contents are inverted before being transmitted Receive data is stored in inverted form in RDR **SCI** | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-----------------|-----------------------------------------------------------------------------------------------|---------------|--------------|--------------|------------------------------------------|---------------------------------|---------------|----------------|--|--| | | C/A | CHR | PE | O/E | STOP | MP | CKS1 | CKS0 | | | | Initial value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read/Write: | R/W | | | | | | | | | | Clock | elect | | | | | | | | | | | 0 0 | φ clock | | | | | | | | | | | 1 | φ/4 clock | | | | | | | | | | | 1 0 | φ/16 clock | | | | | | | | | | | 1 | φ/64 clock | | | | | | | | | <u>N</u> | 1ultiprocesso | or mode | | | | | | | | | | | 0 Multiproc | essor func | tion disabled | | | | | | | | | | 1 Multiproc | essor form | at selected | | | | | | | | | Stop bit | length | _ | | | | | | | | | | | top bit | | | | | | | | | Parity m | node | 1 2 s | top bits | | | | | | | | | 0 Eve | en parity*1 | | | | | | | | | | | 1 Od | d parity*2 | | | | | | | | | | | Notes: | | | | | is performed | | | | | | | | | | that the total<br>plus the pari | | 1 bits in the | | | | | | | | tion, a che | a check is performed to see if the total | | | | | | | | | | | | | the receive | character p | lus the parity | | | | | | | | bit is even | | set, parity b | it addition i | s performed | | | | | | | | | | | | 1 bits in the | | | | | | | | | | plus the par<br>ck is perform | | | | | | | | | | | | | | lus the parity | | | | | | Parity enab | ماه | bit is od | | | | | | | | | | | | and checkir | ng disabled | | | | | | | | | | | and checkir | | | | | | | | | | | | | | <br>:y (even or o | dd) specifi | ed by the | | | | | | O/ | Ē bit is add | ed to transr | nit data bef | ore transmis | sion. In re | ception, the | | | | | parity bit is checked for the parity (even or odd) specified by the O/E bit. Character length | | | | | | | | | | | | 0 8-bit da | | | | | | | | | | | | 1 7-bit dat | | | 1 | | | | | | | | | Note: * Wh | en 7-bit data | a is selecte | d, the MSB | (bit 7) of TI | OR is not tra | nsmitted. | | | | Asynchronous mode/synchronous mode select | 0 | Asynchronous mode | |---|-------------------| | 1 | Synchronous mode | ### **Smart Card Interface** SMR2—Serial Mode Register 2 H'FF88 Bit 5 4 3 2 1 6 0 GM BI K PF O/F BCP1 BCP0 CKS<sub>1</sub> CKS0 Initial value: 0 0 0 0 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Clock select 0 φ clock ₀/4 clock φ/16 clock 1 0 <sub>φ</sub>/64 clock Basic clock pulse 32 clock periods 64 clock periods 1 0 372 clock periods 1 256 clock periods Parity mode Even parity\*1 Odd parity\*2 Notes: 1. When even parity is set, parity bit addition is performed in transmission so that the total number of 1 bits in the transmit character plus the parity bit is even. In reception, a check is performed to see if the total number of 1 bits in the receive character plus the parity bit is even. 2. When odd parity is set, parity bit addition is performed in transmission so that the total number of 1 bits in the transmit character plus the parity bit is odd. In reception, a check is performed to see if the total number of 1 bits in the receive character plus the parity bit is odd. Parity enable 0 Parity bit addition and checking disabled Parity bit addition and checking enabled Note: When the smart card interface is used, be sure to make the 1 setting. Block transfer mode Normal smart card interface mode operation • Error signal transmission/detection and automatic data retransmission performed TXI interrupt generated by TEND flag • TEND flag set 12.5 etu after start of transmission (11.0 etu in GSM mode) Block transfer mode operation · Error signal transmission/detection and automatic data retransmission not performed TXI interrupt generated by TDRE flag • TEND flag set 11.5 etu after start of transmission (11.0 etu in GSM mode) GSM mode Normal smart card interface mode operation TEND flag generation 12.5 etu (11.5 etu in block transfer mode) after beginning of start bit · Clock output on/off control only GSM mode smart card interface mode operation TEND flag generation 11.0 etu after beginning of start bit High/low fixing control possible in addition to clock output on/off control (set by SCR) Note: etu: Elementary Time Unit (time for transfer of 1 bit) | BRR2— | Bit Ra | te Registe | er 2 | | Н | 'FF89 | SCI, Smart Card Interface | | | |------------|--------|------------|------|----------|--------------|------------------|---------------------------|-----|-----| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | Initial va | ilue : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/W | rite: | R/W | | | | | | | | | | | | | | | | Sets the | serial trans | ·<br>smit/receiv | e bit rate | | | Note: For details see section 13.2.8, Bit Rate Register (BRR). | SCR2—Serial | Control | Register 2 | | | H'FF8A | | | SC | |----------------|----------------|------------------|------------------|-------------------------------------------------------|-------------------------------------------|---------------------|-----------------------------------|--------------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R/W | | | | | | | | | | | | | | | | | | | | | | | | | | k enable<br>0 Asynchronous | Internal cla | ock/SCK pin f | unctions as | | | | | | | mode | I/O port | JON SON PITT | unctions as | | | | | | | Synchronous mode | Internal clock | ock/SCK pin f<br>k output | unctions as | | | | | | | 1 Asynchronous mode | Internal clock outp | ock/SCK pin f<br>ut <sup>*1</sup> | unctions as | | | | | | Synchronous Internal clock/SCK pi | | | k output | | | | | | | 1 | 0 Asynchronous<br>mode | External cl | lock/SCK pin<br>t*2 | functions as | | | | | | | Synchronous mode | External clock | lock/SCK pin<br>k input | functions as | | | | | | 1 Asynchronous External clock/SCK pin f clock input*2 | | | | | | | | | | | Synchronous mode | <del></del> | lock/SCK pin | functions as | | | | | | Note | s: 1. Outputs a c<br>2. Inputs a clo | lock of the sa | ame frequenc | | | | | | | ⊓<br>Transmit | end interrupt enat | ole | | | | | | | | 0 Trans | smit end interrupt | (TEI) reques | st disabled | | | | | | | 1 Trans | smit end interrupt | (TEI) reques | t enabled | | | | | | Multipro | ocessor in | terrupt enable | | | | | | | | | Iltiprocess<br>earing co | sor interrupts disa<br>nditions] | bled | | | | | | | | | MPIE bit is cleare<br>a with MPB = 1 is | | | | | | | | | | or interrupts enal | | | | | | | | | | rrupt (RXI) request<br>d setting of the R | | | | | | | | | | il data with the mu | | | | | | | | Receive ena | | | | | | | | | | _ <u> </u> | on disable | | | | | | | | Tranca | nit enable | on enable | ea | | | | | | | | ansmission d | isabled | | | | | | | | | ansmission e | | | | | | | | Rece | ive interrupt er | nable | | | | | | | | | | | | est and receive er | | | | | | | | ull interrupt (F | RXI) reque | est and receive er | ror interrupt ( | (ERI) request | enabled | | Trans | | | | | | | | | | | I ransmit data | empty interrup | | st disable | <u>a</u> | | | | Note: For details of how to clear interrupt requests, see section 13.2.6, Serial Control Register (SCR). Transmit data empty interrupt (TXI) request enabled | SCR2—Serial | l Control F | Register 2 | | | H'I | FF8A | | 5 | Smart Ca | rd Interfac | |----------------|-------------|-----------------|------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|---------------------------------| | Bit : | 7 | 6 | 5 | 4 | | 3 | | 2 | 1 | 0 | | | TIE | RIE | TE | RE | | MPIE | TI | EIE | CKE1 | CKE0 | | Initial value: | 0 | 0 | 0 | 0 | | 0 | - | 0 | 0 | 0 | | Read/Write: | R/W | R/W | R/W | R/W | 1 | R/W | R | /W | R/W | R/W | | | | | | | | | | | | | | | | | | | Clock e | enable | | | | | | | | | | | SCMR | _ | SCR | Setting | SCK Bir | Function | | | | | | | SMIF | C/A, GM | CKE1 | CKE0 | | | | | | | | | 0 | | | | See the SC | I specification | | | | | | | 1 | 0 | 0 | 0 | Operates a | s port I/O pin | | | | | | | | | | 1 | Outputs clo | ck as SCK | | | | | | | | 1 | | 0 | Operates a | s SCK output<br>tput fixed low | | | | | | | | | | 1 | Outputs clo | • | | | | | | | | | 1 | 0 | Operates a | s SCK output<br>tput fixed high | | | | | | | | | | 1 | Outputs clo | | | | | | | Multiproc O Multi [Cle • W • W 1 Multi Rec requ SSF | Transm<br>Transm<br>cessor i<br>tiproces<br>aring co<br>/hen the<br>/hen da<br>tiproces<br>eive int<br>uests, a | nterrupt ssor inter onditions MPIE ta ta with N ssor inter errupt (F nd settir sabled u | terrupt ( terrupt ( enable rrupts di s] bit is clea MPB = 1 rrupts er RXI) req g of the | (TEI) reconstance recons | ved<br>eceive error i | nterrupt (ERI)<br>RER flags in | | | | | _ | ceive enal | | | | | | | | | | | 0 | Reception | | | | | | | | | | - | <br>Transmit ena | ' | on onab | 100 | | | | | | | | | 0 Transm | ission disa | bled | | | | | | | | | | 1 Transm | ission enal | bled | | | | | | | | | ceive interrupt | | | | | | | | | | | 0 | Receive data | | . , | <u> </u> | | | | ot (ERI) reque<br>ot (ERI) reque | | | | [- | | • | ) (KVI) 160 | quest al | iu recer | ve enor | memup | it (ERI) Teque | est enabled | | | Transmit | interrupt enal | ole | | | | | | | | Note: For details of how to clear interrupt requests, see section 13.2.6, Serial Control Register (SCR). Transmit data empty interrupt (TXI) request disabledTransmit data empty interrupt (TXI) request enabled | TDR2— | -Trans | mit Data 1 | Register 2 | | H | 'FF8B | SCI, Smart Card Interface | | | |------------|--------|------------|------------|--------|-------------|--------------|---------------------------|-----|-----| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | Initial va | alue : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/W | /rite: | R/W | | | | | | | | | | | | | | | | Stores | data for se | erial transn | nission | | | Notes: For details, see section 13.2.7, Serial Status Register (SSR). \* Can only be written with 0 for flag clearing. | SSR2—Serial | Status Re | gister 2 | | J | H'FF8C | | Smart Ca | ard Interface | |----------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | TDRE | RDRF | ORER | ERS | PER | TEND | MPB | MPBT | | Initial value: | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | Read/Write: | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R | R | R/W | | | Transmit | Ov. Other in the state of | Erro O Note errun error [Clearing condi When 0 is writt [Setting conditi When the next egister full onditions] is written to RD e DTC is activa ndition] al reception end | Transmit e 0 [Clearing whee whee whee whee trans whee trans whee trans whee whee trans whee whee whee whee whee whee whee whe | Multi org conditions] n 0 is written to n the DTC is ac g conditions] n reset, and in s n TDRE = 1 ER mission of a 1-1 n TDRE = 1 ER mission of a 1-1 n TDRE = 1 ER mission of a 1-1 n TDRE = 1 ER mission of a 1-1 condition] written to PER ondition] reception, the n does not match it in SMR ions] wel of the error TE bit in SCR te its previous sta | iprocessor bit Clearing condit When data with Setting conditivated by a TD total set of the condition | Multiprocessor O Data with a bit is transr 1 last ransr 1 Data with a bit is last ransr 2 Data on I Data of D | bit transfer 10 multiprocessor mitted ssor bit is received ssor bit is received writes data to TDR node 0 0 5 etu after = 0 and BLK = 0 5 etu after = 1 and BLK = 1 0 etu after = 1 and BLK = 1 it) data plus the specified by | | | • Wh | nen 0 is written to<br>nen the DTC is a<br>ng conditions]<br>nen the TE bit in | SCR is 0 | XI interrupt and | 1<br>writes data to T | | | | Notes: For details, see section 14.2.2, Serial Status Register (SSR). \* Can only be written with 0 for flag clearing. Rev. 5.00 Jan 10, 2006 page 994 of 1042 | RDR2— | Receiv | ve Data Ro | egister 2 | | Н | 'FF8D | SCI, Smart Card Interface | | | | |------------|--------|------------|-----------|-----|------------|-----------------|---------------------------|---|---|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | Initial va | lue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/W | rite: | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | Cto | roo roooiy | <br>od oorial d | oto | | | | | SCMR2—Sma | rt Card I | Mode Reg | ister 2 | 1 | H'FF8E | SCI, Smart Card Interface | | | | |-----------------|-----------|----------|---------|-------------|-----------|----------------------------|--------------------------|----------------------------|--| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | | | Initial value : | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | | | Read/Write: | _ | <u> </u> | _ | _ | R/W | R/W | _ | R/W | | | | | | | | | | art card in<br>de select | terface | | | | | | | | | 0 | | rd interface<br>s disabled | | | | | | | | | 1 | | rd interface<br>s enabled | | | | | | Sm | art card da | ta invert | | | | | | | | | 0 | | | ransmitted<br>red as it is | • | е | | | | | | 1 | | | nverted bet | | transmitted<br>n RDR | | | 0 | TDR contents are transmitted LSB-first Receive data is stored in RDR LSB-first | |---|--------------------------------------------------------------------------------| | 1 | TDR contents are transmitted MSB-first | | | Receive data is stored in RDR MSB-first | | ADDRA—A/D Data Register A ADDRB—A/D Data Register B ADDRC—A/D Data Register C ADDRD—A/D Data Register D | | | | | | H'FF90<br>H'FF92<br>H'FF94<br>H'FF96 | | | | | | | A/D Converter A/D Converter A/D Converter A/D Converter | | | • | | |---------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|-----|--------------------------------------|-----|-----|-----|-----|---|---|---------------------------------------------------------|---|---|---|--| | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | _ | _ | _ | _ | _ | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | | Analog input channels and corresponding ADDR registers | | Analog Inpu | | | | |-------------|---------------|-------------|---------------|-------------------| | Channel Set | t 0 (CH3 = 0) | Channel Set | t 1 (CH3 = 1) | A/D Data Register | | Group 0 | Group 1 | Group 0 | Group 1 | | | AN0 | AN4 | AN8 | AN12 | ADDRA | | AN1 | AN5 | AN9 | AN13 | ADDRB | | AN2 | AN6 | AN10 | AN14 | ADDRC | | AN3 | AN7 | AN11 | AN15 | ADDRD | Note: The upper byte can be read directly, but for the lower byte, data transfer is performed via a temporary register (TEMP). For details see section 16.3, Interface to Bus Master. ### ADCSR—A/D Control/Status Register H'FF98 A/D Converter Bit 3 2 1 6 5 4 0 ADF ADIF ADST **SCAN** CH3 CH<sub>2</sub> CH1 CHO Initial value: O 0 0 O 0 n O O Read/Write: R/W\* R/W R/W R/W R/W R/W R/W R/W Channel select Single Mode Scan Mode CH3 CH2 Сн1 Сно (SCAN = 0)(SCAN = 1)O AN0 (Initial value) O 0 AN0 1 AN1 ANO. AN1 AN2 AN0 to AN2 1 0 AN3 AN0 to AN3 1 AN4 AN4 1 0 0 AN5 AN4, AN5 1 1 0 AN<sub>6</sub> AN4 to AN6 AN7 AN4 to AN7 1 0 0 0 AN8 AN8 AN9 AN8. AN9 0 AN10 AN8 to AN10 1 AN11 AN8 to AN11 1 1 0 0 AN12 AN12 AN13 AN12, AN13 1 1 0 AN14 AN12 to AN14 1 AN15 AN12 to AN15 Channel select AN8 to AN11 are group 0 analog input pins, AN12 to AN15 are group 1 analog input pins ANO to AN3 are group 0 analog input pins. AN4 to AN7 are group 1 analog input pins Scan mode 0 Single mode Scan mode A/D start 0 A/D conversion stopped • Single mode: A/D conversion is started. Cleared to 0 automatically when conversion on the specified channel ends Scan mode: A/D conversion is started. Conversion continues consecutively on the selected channels until ADST is cleared to 0 by software, a reset, or a transition to standby mode or module stop mode A/D interrupt enable 0 A/D conversion end interrupt (ADI) request disabled A/D conversion end interrupt (ADI) request enabled A/D end flag 0 [Clearing conditions] When 0 is written to ADF after reading ADF = 1 · When the DTC is activated by an ADI interrupt and ADDR is read [Setting conditions] Single mode: When A/D conversion ends • Scan mode: When A/D conversion ends on all specified channels Note: \* Can only be written with 0 for flag clearing. | ADCR—A/D | Control R | egister | | H'FF99 | | | | A/D Converte | | | | |----------------|-----------|---------|---|--------|------|---------------------------------------|-------------|--------------|--------|---|--| | Bit : | 7 | 6 | 5 | 4 | | 3 | 2 | 1 | 0 | | | | | TRGS1 | TRGS0 | _ | _ | | CKS1 | CKS0 | _ | _ | | | | Initial value: | 0 | 0 | 1 | 1 | | 0 | 0 | 1 | 1 | _ | | | Read/Write: | R/W | R/W | _ | _ | | R/W | R/W | _ | _ | | | | | | | | Clo | ck s | elect | | | | | | | | | | | 0 | 0 | Conversion | on time = 5 | 30 states | (max.) | | | | | | | | | 1 | Conversion | on time = 2 | 66 states | (max.) | | | | | | | | 1 | 0 | 0 Conversion time = 134 states (max.) | | | | | | | | | | | | 1 | Conversion | on time = 6 | 8 states (r | nax.) | | | ### Timer trigger select | 0 | 0 | A/D conversion start by software is enabled | |---|---|-----------------------------------------------------------------| | | 1 | A/D conversion start by TPU conversion start trigger is enabled | | 1 | 0 | Setting prohibited | | | 1 | A/D conversion start by external trigger pin (ADTRG) is enabled | | SR1—Time | | | | | H'FF | | | | | WI | |---------------|---------------|------------------|------------------------------|----------------|-------------|-----------|-----------|-----------------------------|------------|-----------------------------------------------------| | Bit | 7 | 6 | 5 | 4 | _ 3 | 3 | 2 | 2 | 1 | 0 | | | OVF | WT/IT | TME | PSS | RST | /NMI | CK | S2 0 | CKS1 | CKS0 | | Initial value | 0 | 0 | 0 | 0 | | ) | C | ) | 0 | 0 | | Read/Write | R/(W)*1 | R/W | R/W | R/W | R/ | W | R/ | W | R/W | R/W | | | | | | | $\neg$ | | | | | | | | | | | Clo | ck select 2 | 2 to 0 - | | | | | | | | | | PS | SS CKS2 | CKS1 | CKS0 | Clock | (wh | verflow cycle*<br>en φ = 20 MHz)<br>SUB = 32.768 kH | | | | | | | 0 | 0 | 0 | φ/2 | | 25.6 μs | | | | | | | | | 1 | φ/64 | | 819.2 μs | | | | | | | | 1 | 0 | φ/128 | | 1.6 ms | | | | | | | <u> </u> | | 1 | φ/512 | | 6.6 ms | | | | | | | 1 | 0 | 0 | φ/2048 | | 26.2 ms | | | | | | | | 1 | 0 | φ/8192<br>φ/32768 | | 104.9 ms<br>419.4 ms | | | | | | | | ' | 1 | φ/32700<br>φ/131072 | | 1.68 s | | | | | | | 0 | 0 | 0 | φSUB/2 | | 15.6 ms | | | | | | | | | 1 | φSUB/4 | | 31.3 ms | | | | | | | | 1 | 0 | φSUB/8 | | 62.5 ms | | | | | | | | | 1 | φSUB/16 | | 125 ms | | | | | | | 1 | 0 | 0 | φSUB/32 | | 250 ms | | | | | | | | | 1 | φSUB/64 | | 500 ms | | | | | | | | 1 | 0 | φSUB/128 | | 1 s | | | | | | | | | 1 | φSUB/256 | | 2 s | | | | | | Not | | | | starts wnen<br>n an overflo | | rts counting from | | | | | | Reset or NMI | | | , | | | | | | | | | | rrupt requ | | | | | | | | | | [ | 1 Internal | reset requ | ıest | | | | | | | | | Prescaler s | | | | | | | | | | | | | Counts the | | | | | | der (DCC) | | | | | | Counts the | aiviaea cid | ck outp | out by th | ie øSUB-bas | sea presca | aler (PSS) | | | | | er enable | IT | 1 . P L I | 4 | | | | | | | | 0 | Initializes TCN TCNT perform | | | the co | unting o | peration | | | | | _ | | | is counting o | Deration | | | | | | | | - | mer mode sele | ect<br>ner mode: Interv | al timer inter | unt (WO) | (I) requi | est sent | to CPU | 1 | | | | | | flow occurs at T | | upt (VVOV | i) requi | 331 36111 | 10 01 0 | | | | | | | timer mode: Re | set or NMI in | terrupt red | quest se | ent to CI | PU when | | | | | [ | | ccurs at TCNT | | | | | | | | | | Overflow flag | | | | | | | | | | | | (1) Wh | en 0 is written | | | han 0 | \/E 4 | | | | | | | 1 [Setting | | to OVF bit after | reading ICS | ≺ wnen O | v⊢=1. | | | | | | | [ | | s (H'FF→ H'00). | | | | | | | | | | When in | nternal reset re | quest generatio | n is selected | in watchd | og time | r mode, | | | | Notes: TCSR is write-protected by a password to prevent accidental overwriting. For details see section 12.2.5, Notes on Register Access. - 1. Only 0 can be written to these bits (to clear these flags). - 2. This register is not available, and must not be accessed, in the H8S/2623 Group. | TCNT1— | Гim | er Counte | r 1* | | <b>H'FFA2 (W), H'FFA3 (R) WD'</b> | | | | | | | |---------------|-----|-----------|------|-----|-----------------------------------|-----|-----|-----|-----|---|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 1 | | | | | | | | | | | | | | | | Initial value | e : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | • | | | Read/Write | e : | R/W | | Notes: TCNT1 is write-protected by a password to prevent accidental overwriting. For details see section 12.2.5, Notes on Register Access. <sup>\*</sup> This register is not available, and must not be accessed, in the H8S/2623 Group. ### FLMCR1—Flash Memory Control Register 1 H'FFA8 ROM | FWE SWE1 ESU1 PSU1 EV1 PV1 E1 P1 | t : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------|-----------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------| | ead/Write: R R/W R/W R/W R/W R/W R/W R/W R/W R/W R/ | | FWE | SWE1 | ESU1 | PSU1 | EV1 | PV1 | E1 | P1 | | Program 1 O Program mode cleared 1 Transition to program mode Setting condition When FWE = 1, SWE1 = 1, and PSU1 = 1 | itial value: | * | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | O Program mode cleared 1 Transition to program mode [Setting condition] When FWE = 1, SWE1 = 1, and PSU1 = 1 | ead/Write: | R | R/W | [Setting condition] When FWE = 1 Flash write enable bit | | | 0 Writes of 1 Writes of [Setting When F | 0 Erase 1 Erase [Settir When ite enable bit disabled enabled condition] WE = 1 | 0 Proving Set Who when bit 1 setup cleared setup 1 set | Erase-verif 0 Erase- 1 Transi [Settin When setup bit 1 gram setup cle gram setup cle gram setup ting condition en FWE = 1 ai | Erase 1 O Erase 1 Transi [Settir When and E Getting cond When FWE et Gettion to erase-verify 1 Program-verify 1 Program-verify 1 Program-verify 1 Program-verify 1 Program-verify 1 Program-verify mode condition] FWE = 1 and Program-verify 1 Program-verify 1 Program-verify 1 Program-verify 1 Program-verify mode condition] FWE = 1 and Program-verify 1 Program-v | Program mode Fransition to p Setting condit When FWE = and PSU1 = 1 mode cleared ition to erase and g condition] FWE = 1, SW SU1 = 1 ify mode clea program-verification] = 1 and SWE- leared verify mode | rogram mode ion] 1, SWE1 = 1, Id mode //E1 = 1, red fy mode | | | 0 When a k | ow level is inp | out to the FWE | • • | e-protected st | ate) | | | | When a high level is input to the FWE pin Notes: 1. This register is not present in the mask ROM version, and an attempt to read it will return an undefined value. To access this register, set the FLSHE bit to 1 in serial control register X (SCRX). Even if FLSHE = 1, if the chip is in a mode in which the on-chip flash memory is disabled, a read will return H'00 and writes are invalid. Writes to this register are also invalid when the FWE bit in FLMCR1 is not set to 1. Note: \* Determined by the state of the FWE pin. | FLMCR2—Flash Memory Control Register 2 | H'FFA9 | ROM | |----------------------------------------|--------|-----| |----------------------------------------|--------|-----| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|------|---|---|---|---|---|---|---| | | FLER | _ | _ | _ | _ | _ | _ | _ | | Initial value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R | _ | _ | _ | _ | _ | _ | _ | Flash memory error | 0 | Flash memory is operating normally Flash memory program/erase protection (error protection) is disabled [Clearing condition] Reset or hardware standby mode | |---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | An error has occurred during flash memory programming/erasing Flash memory program/erase protection (error protection) is enabled [Setting condition] See section 19.8.3, Error Protection | Notes: 1. This register is not present in the mask ROM version, and an attempt to read it will return an undefined value. 2. To access this register, set the FLSHE bit to 1 in serial control register X (SCRX). Even if FLSHE = 1, if the chip is in a mode in which the on-chip flash memory is disabled, a read will return H'00 and writes are invalid. Writes to this register are also invalid when the FWE bit in FLMCR1 is not set to 1. | e Block Re | | H'FFAA | | | | | | |------------|----------|-------------|-------------------------|-----------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | EB7 | EB6 | EB5 | EB4 | EB3 | EB2 | EB1 | EB0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | | 7<br>EB7 | EB7 EB6 0 0 | 7 6 5 EB7 EB6 EB5 0 0 0 | 7 6 5 4 EB7 EB6 EB5 EB4 0 0 0 0 | 7 6 5 4 3 EB7 EB6 EB5 EB4 EB3 0 0 0 0 0 | 7 6 5 4 3 2 EB7 EB6 EB5 EB4 EB3 EB2 0 0 0 0 0 0 | 7 6 5 4 3 2 1 EB7 EB6 EB5 EB4 EB3 EB2 EB1 0 0 0 0 0 0 0 | Sets flash memory erase area block by block | EBR2—Erase | Block Reg | gister 2 | | H'FFAB | | | | | | |----------------|-----------|----------|-----|--------|------|------|-----|-----|---| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | | | _ | _ | _ | _ | EB11 | EB10 | EB9 | EB8 | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | | Read/Write: | R/W | Sets flash memory erase area block by block ### Flash memory erase blocks | Block (Size) | Addresses | |------------------|-------------------| | EB0 (4 kbytes) | H'000000-H'000FFF | | EB1 (4 kbytes) | H'001000-H'001FFF | | EB2 (4 kbytes) | H'002000-H'002FFF | | EB3 (4 kbytes) | H'003000-H'003FFF | | EB4 (4 kbytes) | H'004000-H'004FFF | | EB5 (4 kbytes) | H'005000-H'005FFF | | EB6 (4 kbytes) | H'006000-H'006FFF | | EB7 (4 kbytes) | H'007000-H'007FFF | | EB8 (32 kbytes) | H'008000-H'00FFFF | | EB9 (64 kbytes) | H'010000-H'01FFFF | | EB10 (64 kbytes) | H'020000-H'02FFFF | | EB11 (64 kbytes) | H'030000-H'03FFFF | Notes: 1. This register is not present in the mask ROM version, and an attempt to read it will return an undefined value. 2. To access this register, set the FLSHE bit to 1 in serial control register X (SCRX). Even if FLSHE = 1, if the chip is in a mode in which the on-chip flash memory is disabled, a read will return H'00 and writes are invalid. Writes to this register are also invalid when the FWE bit in FLMCR1 is not set to 1. | FLPWCR- | –Fla | sh Memo | ory Power | Control 1 | Register | H'F | FAC | | ROM | |---------------|------|----------|---------------|-----------|------------|---------|----------|---|-----| | Bit | : _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | ı | PDWND | _ | _ | _ | _ | _ | _ | _ | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | : | R/W | R | R | R | R | R | R | R | | | Р | ower-dov | vn disable | | | | | _ | | | | | 0 Trans | ition to flas | sh memory | power-do | wn mode | enabled | | | | | | 1 Trans | ition to flas | sh memory | / power-do | wn mode | disabled | | | | | | | | | | | | | | | PORT1- | –Port | 1 Registe | r | | Н | l'FFB0 | | | Port 1 | 1 | |------------|--------|-----------|-----|-----|------------|------------|-----|-----|--------|---| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 | | | Initial va | ılue : | * | * | * | * | * | * | * | * | | | Read/W | rite: | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | State of p | ort 1 pins | | | | | Note: \* Determined by the state of pins P17 to P10. | PORT4 | –Port | 4 Registe | r | | H'FFB3 | | | | | | |------------|--------|-----------|-----|-----|------------|------------|-----|-----|-----|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | P47 | P46 | P45 | P44 | P43 | P42 | P41 | P40 | | | Initial va | lue : | * | * | * | * | * | * | * | * | | | Read/W | rite : | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | State of p | ort 4 pins | | | | | Note: \* Determined by the state of pins P47 to P40. | PORT9— | -Port | 9 Registe | r | | | Port 9 | | | | | |-------------|-------|-----------|-----|-----|------------|------------|-----|-----|-----|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | P97 | P96 | P95 | P94 | P93 | P92 | P91 | P90 | | | Initial val | ue : | * | * | * | * | * | * | * | * | | | Read/Wr | ite : | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | State of p | ort 9 pins | | | | | Note: \* Determined by the state of pins P97 to P90. | PORTA | —Por | t A Regist | er | | H'FFB9 | | | | | | |------------|--------|------------|-----------|-------|--------|------------|------------|-----|-----|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | _ | _ | PA5*2 | PA4*2 | PA3 | PA2 | PA1 | PA0 | | | Initial va | alue : | Undefined | Undefined | *1 | *1 | *1 | *1 | *1 | *1 | | | Read/W | /rite: | _ | _ | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | | State of p | ort A pins | | | | Notes: 1. Determined by the state of pins PA5 to PA0. 2. Reserved bits in the H8S/2626 Group. | PORTB- | -Port | B Registe | er | | H'FFBA | | | | | | |------------|--------|-----------|-----|-----|------------|----------|-----|-----|-----|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | | | Initial va | lue : | * | * | * | * | * | * | * | * | | | Read/W | rite : | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | State of n | ort Rine | | | | | Note: \* Determined by the state of pins PB7 to PB0. ### PORTC—Port C Register H'FFBB Port C Bit 6 5 4 3 2 1 0 PC7 PC6 PC5 PC4 PC3 PC2 PC1 PC0 Initial value: \_\_\* \_\_\_\* \_\_\* \_\_\* \_\_\_\* \_\_\* \_\_\_\* Read/Write: R R R R R R R R State of port C pins Note: \* Determined by the state of pins PC7 to PC0. | PORTD—Por | t D Regist | er | | H'FFBC | | | | | | |----------------|------------|-----|-----|------------|------------|-----|-----|-----|--| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 | | | Initial value: | * | * | * | * | * | * | * | * | | | Read/Write: | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | State of p | ort D pins | | | | | Note: \* Determined by the state of pins PD7 to PD0. | Initial value : —* —* — | | | | H'FFBD | | | | | | | |-------------------------|--------|-----|-----|--------|------------|------------|-----|-----|-----|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | PE7 | PE6 | PE5 | PE4 | PE3 | PE2 | PE1 | PE0 | | | Initial va | alue : | * | * | * | * | * | * | * | * | | | Read/W | /rite: | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | Ctata of n | ort F nine | | | | | State of port E pins Note: \* Determined by the state of pins PE7 to PE0. | PORTF- | —Port | F Registe | er | | Н | Port F | | | | |------------|--------|-----------|-----|-----|------------|------------|-----|-----|-----| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PF7 | PF6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 | | Initial va | alue : | * | * | * | * | * | * | * | * | | Read/W | rite: | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | State of p | ort F pins | | | | Note: $\,^*\,$ Determined by the state of pins PF7 to PF0. # Appendix C I/O Port Block Diagrams ### C.1 Port 1 Block Diagrams Figure C.1 (a) Port 1 Block Diagram (Pins P10 and P11) Figure C.1 (b) Port 1 Block Diagram (Pins P12 and P13) Figure C.1 (c) Port 1 Block Diagram (Pin P14) Figure C.1 (d) Port 1 Block Diagram (Pin P15) Figure C.1 (e) Port 1 Block Diagram (Pin P16) Figure C.1 (f) Port 1 Block Diagram (Pin P17) ## C.2 Port 4 Block Diagram Figure C.2 Port 4 Block Diagram (Pins P40 to P47) ### C.3 Port 9 Block Diagram Figure C.3 Port 9 Block Diagram (Pins P90 to P97) ## **C.4** Port A Block Diagrams Figure C.4 (a) Port A Block Diagram (Pin PA0) Figure C.4 (b) Port A Block Diagram (Pin PA1) Figure C.4 (c) Port A Block Diagram (Pin PA2) Figure~C.4~(d)~~Port~A~Block~Diagram~(Pin~PA3) Figure C.4 (e) Port A Block Diagram (Pins PA4 and PA5) ### C.5 Port B Block Diagram Figure C.5 Port B Block Diagram (Pins PB0 to PB7) ### **C.6** Port C Block Diagrams Figure C.6 (a) Port C Block Diagram (Pins PC0 and PC3) Figure C.6 (b) Port C Block Diagram (Pins PC1 and PC4) Figure C.6 (c) Port C Block Diagram (Pins PC2 and PC5) Figure C.6 (d) Port C Block Diagram (Pins PC6 and PC7) ### C.7 Port D Block Diagram Figure C.7 Port D Block Diagram (Pins PD0 to PD7) ### C.8 Port E Block Diagram Figure C.8 Port E Block Diagram (Pins PE0 to PE7) ### **C.9** Port F Block Diagrams Figure C.9 (a) Port F Block Diagram (Pin PF0) Figure C.9 (b) Port F Block Diagram in the H8S/2623 Group (Pin PF1) Figure C.9 (c) Port F Block Diagram in the H8S/2626 Group (Pin PF1) Figure C.9 (d) Port F Block Diagram (Pin PF2) Figure C.9 (e) Port F Block Diagram (Pin PF3) Figure~C.9~(f)~~Port~F~Block~Diagram~(Pin~PF4) Figure C.9 (g) Port F Block Diagram (Pin PF5) Figure~C.9~(h)~~Port~F~Block~Diagram~(Pin~PF6) Figure~C.9~(i)~~Port~F~Block~Diagram~(Pin~PF7) # Appendix D Pin States ### **D.1** Port States in Each Mode Table D.1 I/O Port States in Each Processing State | Port Name<br>Pin Name | MCU<br>Operating<br>Mode | Power-<br>On<br>Reset | Hardware<br>Standby<br>Mode | Software<br>Standby Mode | Bus Release<br>State | Program<br>Execution State<br>Sleep Mode | |-----------------------|--------------------------|-----------------------|-----------------------------|--------------------------------------|-----------------------|------------------------------------------| | Port 1 | 4, 5 | L | T | [Address output,<br>OPE = 0]<br>T | [Address output]<br>T | [Address output]<br>A23 to A20 | | | 6 | Т | _ | [Address output,<br>OPE = 1]<br>kept | [Otherwise]<br>kept | [Otherwise]<br>I/O port | | | | | | [Otherwise]<br>kept | | | | | 7 | Т | Т | kept | kept | I/O port | | Port 4 | 4 to 7 | Т | T | Т | Т | Input port | | Port 9 | 4 to 7 | Т | Т | Т | Т | Input port | | PA5<br>PA4 | 4 to 7 | Т | Т | kept | kept | I/O port | | PA3/A19<br>PA2/A18 | 4, 5 | L | T | [Address output,<br>OPE = 0]<br>T | [Address output]<br>T | [Address output]<br>A19 to A17 | | PA1/A17<br>PA0/A16 | 6 | Т | _ | [Address output,<br>OPE = 1]<br>kept | [Otherwise]<br>kept | [Otherwise]<br>I/O port | | | | | | [Otherwise]<br>kept | | | | | 7 | Т | Т | kept | kept | I/O port | | Port B | 4, 5 | L | T | [Address output,<br>OPE = 0]<br>T | [Address output]<br>T | [Address output]<br>A15 to A8 | | | 6 | Т | _ | [Address output,<br>OPE = 1]<br>kept | [Otherwise]<br>kept | [Otherwise]<br>I/O port | | | | | | [Otherwise]<br>kept | | | | | 7 | Т | T | kept | kept | I/O port | | Port Name<br>Pin Name | MCU<br>Opera<br>Mode | ting | Power-<br>On<br>Reset | Hardware<br>Standby<br>Mode | Software<br>Standby Mode | Bus Release<br>State | Program<br>Execution State<br>Sleep Mode | |-----------------------|----------------------|---------------|-----------------------|-------------------------------|--------------------------|----------------------|------------------------------------------| | Port C | 4, 5 | | L | Т | [OPE = 0]<br>T | Т | A7 to A0 | | | | | | | [OPE = 1]<br>kept | | | | | 6 | | T | Т | [DDR = 1,<br>OPE = 0] | Т | [DDR = 1]<br>A7 to A0 | | | | | | | Т | | [DDR = 0] | | | | | | [DDR = 1,<br>OPE = 1]<br>kept | | I/O port | | | | | | | | [DDR = 0]<br>kept | | | | | 7 | | Т | Т | kept | kept | I/O port | | Port D | 4 to 6 | | Т | Т | Т | Т | Data bus | | | 7 | | Т | Т | kept | kept | I/O port | | Port E | 4 to 6 | 8-bit<br>bus | T | Т | kept | kept | I/O port | | | | 16-bit<br>bus | Т | Т | Т | Т | Data bus | | | 7 | | T | Т | kept | kept | I/O port | | PF7/ф | 4 to 6 | | Clock<br>output | Т | [DDR = 0]<br>T | kept | [DDR = 0]<br>T | | | 7 | | T | | [DDR = 1]<br>H | | [DDR = 1]<br>Clock output | | PF6/AS | 4 to 6 | | Н | Т | [OPE = 0]<br>T | Т | ĀS | | | | | | | [OPE = 1]<br>H | | | | | 7 | | Т | Т | kept | kept | I/O port | | PF5/RD | 4 to 6 | | Н | Т | [OPE = 0]<br>T | Т | RD, HWR, LWR | | PF4/HWR | | | | | OPE = 1] | | | | PF3/LWR/<br>ADTRG/ | | | | | H | | | | IRQ3 | 7 | | T | Т | kept | kept | I/O port | | Port Name<br>Pin Name | MCU<br>Operating<br>Mode | Power-<br>On<br>Reset | Hardware<br>Standby<br>Mode | Software<br>Standby Mode | Bus Release<br>State | Program<br>Execution State<br>Sleep Mode | |-----------------------|--------------------------|-----------------------|-----------------------------|--------------------------|------------------------|------------------------------------------| | PF2/WAIT/<br>BREQO | 4 to 6 | Т | Т | [OPE = 0]<br>T | [BREQOE = 1]<br>BREQO | [BREQOE = 1]<br>BREQO | | | | | | [OPE = 1]<br>kept | [WAITE = 1]<br>T | [WAITE = 1]<br>WAIT | | | 7 | Т | Т | kept | kept | I/O port | | PF1/BACK | 4 to 6 | Т | Т | [BRLE = 0]<br>I/O port | [BRLE = 0]<br>I/O port | [BRLE = 0]<br>I/O port | | | | | | [BRLE = 1]<br>H | [BRLE = 1]<br>L | [BRLE = 1]<br>BACK | | | 7 | Т | Т | kept | kept | I/O port | | PF0/BREQ/<br>IRQ2 | 4 to 6 | Т | Т | [BRLE = 0]<br>kept | Т | [BRLE = 0]<br>I/O port | | | | | | [BRLE = 1]<br>T | | [BRLE = 1]<br>BREQ | | | 7 | Т | Т | kept | kept | I/O port | | HTxD | 4 to 7 | Н | Т | Н | Н | Output | | HRxD | 4 to 7 | Input | Т | Т | Input | Input | ### Legend: H : High level L : Low level T : High impedance kept : Input port becomes high-impedance, output port retains state DDR : Data direction register OPE : Output port enable WAITE : Wait input enable BRLE : Bus release enable BREQOE : BREQO pin enable # Appendix E Timing of Transition to and Recovery from Hardware Standby Mode ### **Timing of Transition to Hardware Standby Mode** (1) To retain RAM contents with the RAME bit set to 1 in SYSCR, drive the $\overline{RES}$ signal low at least 10 states before the $\overline{STBY}$ signal goes low, as shown below. $\overline{RES}$ must remain low until $\overline{STBY}$ signal goes low (delay from $\overline{STBY}$ low to $\overline{RES}$ high: 0 ns or more). Figure E.1 Timing of Transition to Hardware Standby Mode (2) To retain RAM contents with the RAME bit cleared to 0 in SYSCR, or when RAM contents do not need to be retained, RES does not have to be driven low as in (1). ### Timing of Recovery from Hardware Standby Mode Drive the $\overline{RES}$ signal low and the NMI signal high approximately 100 ns or more before $\overline{STBY}$ goes high to execute a power-on reset. Figure E.2 Timing of Recovery from Hardware Standby Mode # Appendix F Product Code Lineup Table F.1 H8S/2626 Group and H8S/2623 Group Product Code Lineup | Product Ty | pe | Product Code | Mark Code | Package<br>(Package Code) | |------------|------------------|--------------|-------------|---------------------------| | H8S/2626 | F-ZTAT version | HD64F2626 | HD64F2626FA | 100-pin QFP (FP-100B) | | | Mask ROM version | HD6432626 | HD6432626FA | 100-pin QFP (FP-100B) | | H8S/2625 | | HD6432625 | HD6432625FA | 100-pin QFP (FP-100B) | | H8S/2624 | | HD6432624 | HD6432624FA | 100-pin QFP (FP-100B) | | H8S/2623 | F-ZTAT version | HD64F2623 | HD64F2623FA | 100-pin QFP (FP-100B) | | | Mask ROM version | HD6432623 | HD6432623FA | 100-pin QFP (FP-100B) | | H8S/2622 | | HD6432622 | HD6432622FA | 100-pin QFP (FP-100B) | | H8S/2621 | <u> </u> | HD6432621 | HD6432621FA | 100-pin QFP (FP-100B) | ### Appendix G Package Dimensions Figure G.1 shows the FP-100B package dimensions of the H8S/2626 Group and H8S/2623 Group. Figure G.1 FP-100B Package Dimensions ### Renesas 16Bit Single-Chip Microcomputer Hardware Manual H8S/2626 Group, H8S/2623 Group, H8S/2626F-ZTAT™, H8S/2623F-ZTAT™ Publication Date: 1st Edition, December 1998 Rev.5.00, January 10, 2006 Published by: Sales Strategic Planning Div. Renesas Technology Corp. Edited by: Customer Support Department Global Strategic Communication Div. Renesas Solutions Corp. #### **RENESAS SALES OFFICES** http://www.renesas.com Refer to "http://www.renesas.com/en/network" for the latest and detailed information. Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501 Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900 Renesas Technology (Shanghai) Co., Ltd. Unit 205, AZIA Center, No.133 Yincheng Rd (n), Pudong District, Shanghai 200120, China Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7898 Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2730-6071 Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999 Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: -655-6213-0200, Fax: -655-6278-8001 Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145 Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510 # H8S/2626 Group, H8S/2623 Group, H8S/2626F-ZTAT $^{TM}$ , H8S/2623F-ZTAT $^{TM}$ Hardware Manual