

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# 8-Mbit, 1.65V Minimum SPI Serial Flash Memory with Dual-I/O Support

**DATASHEET** 

#### **Features**

- Single 1.65V 1.95V supply
- Serial Peripheral Interface (SPI) compatible
  - Supports SPI Modes 0 and 3
  - Supports RapidS<sup>™</sup> operation
  - Supports Dual-Input Program and Dual-Output Read
- Very high operating frequencies
  - 100MHz for RapidS
  - 85MHz for SPI
  - Clock-to-output time (t<sub>V</sub>) of 5ns maximum
- Flexible, optimized erase architecture for code + data storage applications
  - Uniform 4KB, 32KB, and 64KB Block Erase
  - Full Chip Erase
- Individual sector protection with Global Protect/Unprotect feature
  - 16 sectors of 64KB each
- Hardware controlled locking of protected sectors via WP pin
- Sector Lockdown with permanent freeze option
  - Make any combination of 64KB sectors permanently read-only
- 128-byte, One-Time Programmable (OTP) Security Register
  - 64-bytes factory pre-programmed, 64-bytes user programmable
- Flexible programming
  - Byte/Page Program (1 to 256 bytes)
- Fast Program and Erase times
  - 1.0ms typical Page Program (256 bytes) time
  - 50ms typical 4KB Block Erase time
  - 250ms typical 32KB Block Erase time
  - 550ms typical 64KB Block Erase time
- Program and Erase Suspend/Resume
- · Automatic checking and reporting of erase/program failures
- Software controlled reset
- JEDEC Standard Manufacturer and Device ID Read Methodology
- Low power dissipation
  - 10mA Active Read current (typical at 20MHz)
  - 8µA Deep Power-Down current (typical)
- Endurance: 100,000 program/erase cycles
- Data retention: 20 years
- Complies with full industrial temperature range
- Industry standard green (Pb/halide-free/RoHS-compliant) package options
  - 8-lead SOIC (0.150" wide)
  - 8-pad Ultra-thin DFN (5 x 6 x 0.6mm)
  - 8-ball dBGA (WLCSP)

## 1. Description

The Adesto® AT25DL081 is a serial interface Flash memory device designed for use in a wide variety of high-volume, consumer-based applications in which program code is shadowed from Flash memory into embedded or external RAM for execution. The flexible erase architecture of the AT25DL081, with its erase granularity as small as 4KB, makes it ideal for data storage as well, eliminating the need for additional data storage EEPROM devices.

The physical sectoring and the erase block sizes of the AT25DL081 have been optimized to meet the needs of today's code and data storage applications. By optimizing the size of the physical sectors and erase blocks, the memory space can be used much more efficiently. Because certain code modules and data storage segments must reside by themselves in their own protected sectors, the wasted and unused memory space that occurs with large sectored and large block erase Flash memory devices can be greatly reduced. This increased memory space efficiency allows additional code routines and data storage segments to be added, while still maintaining the same overall device density.

The AT25DL081 also offers a sophisticated method for protecting individual sectors against erroneous or malicious program and erase operations. By providing the ability to individually protect and unprotect sectors, a system can unprotect a specific sector to modify its contents while keeping the remaining sectors of the memory array securely protected. This is useful in applications where the program code is patched, updated on a subroutine or module basis, or in applications where data storage segments need to be modified without running the risk of errant modifications to the program code segments. In addition to individual sector protection capabilities, the AT25DL081 incorporates Global Protect and Global Unprotect features that allow the entire memory array to be either protected or unprotected all at once. This reduces overhead during the manufacturing process because sectors do not have to be unprotected one by one prior to initial programming.

To take code and data protection to the next level, the AT25DL081 incorporates a sector lockdown mechanism that allows any combination of individual 64KB sectors to be locked down and become permanently read-only. This addresses the need of certain secure applications that require portions of the Flash memory array to be permanently protected against malicious attempts at altering program code, data modules, security information, or encryption/decryption algorithms, keys, and routines. The device also contains a specialized, OTP (One-Time Programmable) security register, which can be used for unique device serialization, system-level electronic serial number (ESN) storage, locked key storage, or other purposes.

Specifically designed for use in 1.8V systems, the AT25DL081 supports read, program, and erase operations with a supply voltage range of 1.65V to 1.95V. No separate voltage is required for programming and erasing.



# 2. Pin Descriptions and Pinouts

Table 2-1. Pin Descriptions

| Symbol        | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Asserted<br>State | Туре         |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------|
| <del>CS</del> | <b>Chip Select:</b> Asserting the $\overline{\text{CS}}$ pin selects the device. When the $\overline{\text{CS}}$ pin is deasserted, the device will be deselected and normally be placed in standby mode (not Deep Power-Down mode) and the SO pin will be in a high-impedance state. When the device is deselected, data will not be accepted on the SI pin. A high-to-low transition on the $\overline{\text{CS}}$ pin is required to start an operation and a low-to-high transition is required to end an operation. When ending an internally self-timed operation, such as a program or erase cycle, the device will not enter the standby mode until the completion of the operation.                                                                | Low               | Input        |
| SCK           | Serial Clock: This pin is used to provide a clock to the device and is used to control the flow of data to and from the device. Command, address, and input data present on the SI pin is always latched in on the rising edge of SCK, while output data on the SO pin is always clocked out on the falling edge of SCK.                                                                                                                                                                                                                                                                                                                                                                                                                                    | _                 | Input        |
| SI (SIO)      | Serial Input (Serial Input/Output): The SI pin is used to shift data into the device. The SI pin is used for all data input including command and address sequences. Data on the SI pin is always latched in on the rising edge of SCK. With the Dual-Output Read Array command, the SI pin becomes an output pin (SIO) to allow two bits (on the SO and SIO pins) of data to be clocked out on every falling edge of SCK. To maintain consistency with SPI nomenclature, the SIO pin will be referenced as SI throughout this document except for those sections dealing with the Dual-Output Read Array command, in which it will be referenced as SIO.  Data present on the SI pin will be ignored whenever the device is deselected (CS is deasserted). | _                 | Input/Output |
| SO (SOI)      | Serial Output (Serial Output/Input): The SO pin is used to shift data out from the device. Data on the SO pin is always clocked out on the falling edge of SCK.  With the Dual-Input Byte/Page Program command, the SO pin becomes an input pin (SOI) to allow two bits (on the SOI and SI pins) of data to be clocked in on every rising edge of SCK. To maintain consistency with nomenclature, the SOI pin will be referenced as SO throughout this document except for those sections dealing with the Dual-Input Byte/Page Program command in which it will be referenced as SOI.  The SO pin will be in a high-impedance state whenever the device is deselected (CS is deasserted).                                                                  | _                 | Input/Output |
| WP            | Write Protect: The WP pin controls the hardware locking feature of the device. See "Protection Commands and Features" on page 21 for more details on protection features and the WP pin.  The WP pin is internally pulled-high and may be left floating if hardware controlled protection will not be used. However, it is recommended that the WP pin also be externally connected to VCC whenever possible.                                                                                                                                                                                                                                                                                                                                               | Low               | Input        |



Table 2-1. Pin Descriptions (Continued)

| Symbol          | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Asserted<br>State | Туре  |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------|
|                 | <b>Hold:</b> The HOLD pin is used to temporarily pause serial communication without deselecting or resetting the device. While the HOLD pin is asserted, transitions on the SCK pin and data on the SI pin will be ignored and the SO pin will be in a high-impedance state.                                                                                                                                                                                                                                                                                                                                           |                   |       |
| HOLD            | The $\overline{\text{CS}}$ pin must be asserted and the SCK pin must be in the low state in order for a Hold condition to start. A Hold condition pauses serial communication only and does not have an affect on internally self-timed operations, such as a program or erase cycle. See "Hold" on page 46 for additional details on the Hold operation.  The $\overline{\text{HOLD}}$ pin is internally pulled-high and may be left floating if the Hold function will not be used. However, it is recommended that the $\overline{\text{HOLD}}$ pin also be externally connected to the $V_{CC}$ whenever possible. | Low               | Input |
|                 | <b>Device Power Supply:</b> The V <sub>CC</sub> pin is used to supply the source voltage to the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                   |       |
| V <sub>cc</sub> | device. Operations at invalid $V_{\rm CC}$ voltages may produce spurious results and should not be attempted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | _                 | Power |
| GND             | <b>Ground:</b> The ground reference for the power supply. GND should be connected to the system ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _                 | Power |

Figure 2-1. 8-lead SOIC (Top View)



Figure 2-2. 8-pad UDFN (Top View)



Figure 2-3. 8-ball dBGA



Top View through back of Die



# 3. Block Diagram

Figure 3-1. Block Diagram



Note: SIO and SOI pin naming convention is used for Dual-I/O commands.



# 4. Memory Array

To provide the greatest flexibility, the AT25DL081 memory array can be erased in four levels of granularity, including a full Chip Erase. In addition, the array has been divided into physical sectors of uniform size, which can be individually protected from program and erase operations. The size of the physical sectors is optimized for both code and data storage applications, allowing both code and data segments to reside in their own isolated regions. The memory architecture diagram illustrates the breakdown of each erase level, as well as the breakdown of each physical sector.

Figure 4-1. Memory Architecture Diagram

| ,                                                       |                                      | Block E                              | Erase Detail                        |                                    | Page Pr                                         | ogram Detail                           |
|---------------------------------------------------------|--------------------------------------|--------------------------------------|-------------------------------------|------------------------------------|-------------------------------------------------|----------------------------------------|
| Internal Sectoring for<br>Sector Protection<br>Function | 64KB<br>Block Erase<br>(D8h Command) | 32KB<br>Block Erase<br>(52h Command) | 4KB<br>Block Erase<br>(20h Command) | Block Address<br>Range             | 1 to 256 bytes<br>Page Program<br>(02h Command) | Page Address<br>Range                  |
|                                                         |                                      |                                      | 4KB                                 | OFFFFFh-OFF000h                    | 256 bytes                                       | 0FFFFFh-0FFF00h                        |
|                                                         |                                      |                                      | 4KB                                 | 0FEFFFh-0FE000h                    | 256 bytes                                       | OFFEFFh-OFFEOOh                        |
|                                                         |                                      |                                      | 4KB                                 | 0FDFFFh-0FD000h                    | 256 bytes                                       | 0FFDFFh-0FFD00h                        |
|                                                         |                                      | 32KB                                 | 4KB<br>4KB                          | 0FCFFFh-0FC000h                    | 256 bytes                                       | 0FFCFFh-0FFC00h                        |
|                                                         |                                      |                                      | 4KB                                 | 0FBFFFh-0FB000h<br>0FAFFFh-0FA000h | 256 bytes<br>256 bytes                          | OFFBFFh-OFFB00h<br>OFFAFFh-OFFA00h     |
|                                                         |                                      |                                      | 4KB                                 | 0F9FFFh = 0F9000h                  | 256 bytes                                       | 0FF9FFh-0FF900h                        |
| 64KB                                                    |                                      |                                      | 4KB                                 | 0F8FFFh - 0F8000h                  | 256 bytes                                       | 0FF8FFh-0FF800h                        |
| (Sector 15)                                             | 64KB                                 |                                      | 4KB                                 | 0F7FFFh = 0F7000h                  | 256 bytes                                       | 0FF7FFh-0FF700h                        |
| (86661 10)                                              |                                      |                                      | 4KB                                 | 0F6FFFh = 0F6000h                  | 256 bytes                                       | 0FF6FFh-0FF600h                        |
|                                                         |                                      |                                      | 4KB                                 | 0F5FFFh - 0F5000h                  | 256 bytes                                       | 0FF5FFh-0FF500h                        |
|                                                         |                                      | 001/5                                | 4KB                                 | 0F4FFFh-0F4000h                    | 256 bytes                                       | 0FF4FFh-0FF400h                        |
|                                                         |                                      | 32KB                                 | 4KB                                 | 0F3FFFh-0F3000h                    | 256 bytes                                       | 0FF3FFh-0FF300h                        |
|                                                         |                                      |                                      | 4KB                                 | 0F2FFFh-0F2000h                    | 256 bytes                                       | 0FF2FFh-0FF200h                        |
|                                                         |                                      |                                      | 4KB                                 | 0F1FFFh-0F1000h                    | 256 bytes                                       | 0FF1FFh-0FF100h                        |
|                                                         |                                      |                                      | 4KB                                 | 0F0FFFh-0F0000h                    | 256 bytes                                       | 0FF0FFh-0FF000h                        |
|                                                         |                                      |                                      | 4KB                                 | 0EFFFFh-0EF000h                    | 256 bytes                                       | 0FEFFFh-0FEF00h                        |
|                                                         |                                      |                                      | 4KB                                 | 0EEFFFh-0EE000h                    | 256 bytes                                       | OFEEFFh-OFEEOOh                        |
|                                                         |                                      |                                      | 4KB                                 | 0EDFFFh-0ED000h                    | D000h 256 bytes 0FEDFFh – 0FED0                 | 0FEDFFh-0FED00h                        |
|                                                         |                                      | 32KB                                 | 4KB                                 | 0ECFFFh-0EC000h                    | 256 bytes                                       | OFECFFh-OFECOOh                        |
|                                                         |                                      | OZIND                                | 4KB                                 | 0EBFFFh-0EB000h                    | 256 bytes                                       | OFEBFFh-OFEBOOh                        |
|                                                         |                                      |                                      | 4KB                                 | 0EAFFFh-0EA000h                    | 256 bytes                                       | OFEAFFh-OFEAOOh                        |
|                                                         |                                      |                                      | 4KB                                 | 0E9FFFh-0E9000h                    | 256 bytes                                       | 0FE9FFh-0FE900h<br>0FE8FFh-0FE800h     |
| 64KB                                                    | 64KB                                 |                                      | 4KB                                 | 0E8FFFh-0E8000h                    | 256 bytes                                       | OFE8FFh-OFE800h                        |
| (Sector 14)                                             |                                      |                                      | 4KB                                 | 0E7FFFh-0E7000h                    |                                                 |                                        |
|                                                         |                                      |                                      | 4KB                                 | 0E6FFFh-0E6000h                    | :                                               |                                        |
|                                                         |                                      |                                      | 4KB                                 | 0E5FFFh-0E5000h                    | 050 h. t                                        | 0047551 0047001                        |
|                                                         |                                      | 32KB                                 | 4KB<br>4KB                          | 0E4FFFh                            | 256 bytes                                       | 0017FFh - 001700h                      |
|                                                         |                                      |                                      | 4KB                                 | 0E3FFFh-0E3000h<br>0E2FFFh-0E2000h | 256 bytes<br>256 bytes                          | 0016FFh - 001600h<br>0015FFh - 001500h |
|                                                         |                                      |                                      | 4KB                                 | 0E1FFFh=0E1000h                    | 256 bytes                                       | 0013FFH = 001300H                      |
|                                                         |                                      |                                      | 4KB                                 | 0E0FFFh-0E0000h                    | 256 bytes                                       | 0014FFh = 001400h                      |
|                                                         |                                      |                                      | II L                                | 02000011                           | 256 bytes                                       | 0012FFh - 001200h                      |
|                                                         | :                                    | :                                    | :                                   |                                    | 256 bytes                                       | 0011FFh - 001100h                      |
| ·                                                       | •                                    | •                                    | •                                   |                                    | 256 bytes                                       | 0010FFh - 001000h                      |
|                                                         |                                      |                                      | 4KB                                 | 00FFFFh-00F000h                    | 256 bytes                                       | 000FFFh - 000F00h                      |
|                                                         |                                      |                                      | 4KB                                 | 00EFFFh-00E000h                    | 256 bytes                                       | 000EFFh-000E00h                        |
|                                                         |                                      |                                      | 4KB                                 | 00DFFFh-00D000h                    | 256 bytes                                       | 000DFFh - 000D00h                      |
|                                                         |                                      | 32KB                                 | 4KB                                 | 00CFFFh-00C000h                    | 256 bytes                                       | 000CFFh - 000C00h                      |
|                                                         |                                      | OZIND                                | 4KB                                 | 00BFFFh-00B000h                    | 256 bytes                                       | 000BFFh-000B00h                        |
|                                                         |                                      |                                      | 4KB                                 | 00AFFFh-00A000h                    | 256 bytes                                       | 000AFFh - 000A00h                      |
|                                                         |                                      |                                      | 4KB                                 | 009FFFh-009000h                    | 256 bytes                                       | 0009FFh - 000900h                      |
| 64KB                                                    | 64KB                                 |                                      | 4KB                                 | 008FFFh-008000h                    | 256 bytes                                       | 0008FFh - 000800h                      |
| (Sector 0)                                              | 1                                    |                                      | 4KB                                 | 007FFFh - 007000h                  | 256 bytes                                       | 0007FFh - 000700h                      |
|                                                         |                                      | 32KB                                 | 4KB                                 | 006FFFh-006000h                    | 256 bytes                                       | 0006FFh - 000600h                      |
|                                                         |                                      |                                      | 4KB                                 | 005FFFh - 005000h                  | 256 bytes                                       | 0005FFh - 000500h                      |
|                                                         |                                      |                                      | 4KB                                 | 004FFFh - 004000h                  | 256 bytes                                       | 0004FFh - 000400h                      |
|                                                         |                                      |                                      | 4KB                                 | 003FFFh - 003000h                  | 256 bytes                                       | 0003FFh - 000300h                      |
|                                                         |                                      |                                      | 4KB                                 | 002FFFh - 002000h                  | 256 bytes                                       | 0002FFh - 000200h                      |
| 1                                                       |                                      |                                      | 4KB                                 | 001FFFh - 001000h                  | 256 bytes                                       | 0001FFh - 000100h                      |
|                                                         |                                      |                                      | 4KB                                 | 000FFFh-000000h                    | 256 bytes                                       | 0000FFh - 000000h                      |



### 5. Device Operation

The AT25DL081 is controlled by a set of instructions that are sent from a host controller, commonly referred to as the SPI Master. The SPI Master communicates with the AT25DL081 via the SPI bus, which is comprised of four signal lines: Chip Select  $(\overline{CS})$ , Serial Clock (SCK), Serial Input (SI), and Serial Output (SO).

The SPI protocol defines a total of four modes of operation (Mode 0, 1, 2, or 3), with each mode differing in respect to the SCK polarity and phase, and how the polarity and phase control the flow of data on the SPI bus. The AT25DL081 supports the two most common modes, SPI Modes 0 and 3. The only difference between SPI Modes 0 and 3 is the polarity of the SCK signal when in the inactive state (when the SPI Master is in standby mode and not transferring any data). With SPI Modes 0 and 3, data is always latched in on the rising edge of SCK and always output on the falling edge of SCK.

Figure 5-1. SPI Mode 0 and 3



#### 5.1 Dual-I/O Operation

The AT25DL081 features a Dual-Input Program mode and a Dual-Output Read mode that allow two bits of data to be clocked into or out of the device every clock cycle to improve throughput. To accomplish this, both the SI and SO pins are utilized as inputs/outputs for the transfer of data bytes. With the Dual-Input Byte/Page Program command, the SO pin becomes an input along with the SI pin. Alternatively, with the Dual-Output Read Array command, the SI pin becomes an output along with the SO pin. For both Dual-I/O commands, the SO pin will be referred to as the SOI (Serial Output/Input) pin and the SI pin will be referred to as the SIO (Serial Input/Output) pin.

## 6. Commands and Addressing

A valid instruction or operation must always be started by first asserting the  $\overline{CS}$  pin. After the  $\overline{CS}$  pin has been asserted, the host controller must then clock out a valid 8-bit opcode on the SPI bus. Following the opcode, instruction-dependent information, such as address and data bytes, would then be clocked out by the host controller. All opcode, address, and data bytes are transferred with the most-significant bit (MSB) first. An operation is ended by deasserting the  $\overline{CS}$  pin.

Opcodes not supported by the AT25DL081 will be ignored by the device and no operation will be started. The device will continue to ignore any data presented on the SI pin until the start of the next operation ( $\overline{CS}$  pin being deasserted and then reasserted). In addition, if the  $\overline{CS}$  pin is deasserted before complete opcode and address information is sent to the device, then no operation will be performed and the device will simply return to the idle state and wait for the next operation.

Addressing of the device requires a total of three bytes of information to be sent, representing address bits A23-A0. Since the upper address limit of the AT25DL081 memory array is FFFFFh, address bits A23-A20 are always ignored by the device.



Table 6-1. Command Listing

| Command                                       |                                          | Opcode    | Clock<br>Frequency | Address<br>Bytes | Dummy<br>Bytes | Data<br>Bytes |
|-----------------------------------------------|------------------------------------------|-----------|--------------------|------------------|----------------|---------------|
| Read Commands                                 |                                          |           |                    |                  |                |               |
|                                               | 1Bh                                      | 0001 1011 | Up to 100MHz       | 3                | 2              | 1+            |
| Read Array                                    | 0Bh                                      | 0000 1011 | Up to 85MHz        | 3                | 1              | 1+            |
|                                               | 03h                                      | 0000 0011 | Up to 40MHz        | 3                | 0              | 1+            |
| Dual-Output Read Array                        | 3Bh                                      | 0011 1011 | Up to 85MHz        | 3                | 1              | 1+            |
| Program and Erase Commands                    |                                          |           |                    |                  |                |               |
| Block Erase (4KB)                             | 20h                                      | 0010 0000 | Up to 100MHz       | 3                | 0              | 0             |
| Block Erase (32KB)                            | 52h                                      | 0101 0010 | Up to 100MHz       | 3                | 0              | 0             |
| Block Erase (64KB)                            | D8h                                      | 1101 1000 | Up to 100MHz       | 3                | 0              | 0             |
| Chin France                                   | 60h                                      | 0110 0000 | Up to 100MHz       | 0                | 0              | 0             |
| Chip Erase                                    | C7h                                      | 1100 0111 | Up to 100MHz       | 0                | 0              | 0             |
| Byte/Page Program (1 to 256 bytes)            | 02h                                      | 0000 0010 | Up to 100MHz       | 3                | 0              | 1+            |
| Dual-Input Byte/Page Program (1 to 256 bytes) | A2h                                      | 1010 0010 | Up to 100MHz       | 3                | 0              | 1+            |
| Program/Erase Suspend                         | B0h                                      | 1011 0000 | Up to 100MHz       | 0                | 0              | 0             |
| Program/Erase Resume                          | D0h                                      | 1101 0000 | Up to 100MHz       | 0                | 0              | 0             |
| Protection Commands                           |                                          |           |                    |                  |                |               |
| Write Enable                                  | 06h                                      | 0000 0110 | Up to 100MHz       | 0                | 0              | 0             |
| Write Disable                                 | 04h                                      | 0000 0100 | Up to 100MHz       | 0                | 0              | 0             |
| Protect Sector                                | 36h                                      | 0011 0110 | Up to 100MHz       | 3                | 0              | 0             |
| Unprotect Sector                              | 39h                                      | 0011 1001 | Up to 100MHz       | 3                | 0              | 0             |
| Global Protect/Unprotect                      | Use Write Status Register Byte 1 Command |           |                    |                  |                |               |
| Read Sector Protection Registers              | 3Ch                                      | 0011 1100 | Up to 100MHz       | 3                | 0              | 1+            |
| Security Commands                             |                                          |           |                    |                  |                |               |
| Sector Lockdown                               | 33h                                      | 0011 0011 | Up to 100MHz       | 3                | 0              | 1             |
| Freeze Sector Lockdown State                  | 34h                                      | 0011 0100 | Up to 100MHz       | 3                | 0              | 1             |
| Read Sector Lockdown Registers                | 35h                                      | 0011 0101 | Up to 100MHz       | 3                | 0              | 1+            |
| Program OTP Security Register                 | 9Bh                                      | 1001 1011 | Up to 100MHz       | 3                | 0              | 1+            |
| Read OTP Security Register                    | 77h                                      | 0111 0111 | Up to 100MHz       | 3                | 2              | 1+            |
| Status Register Commands                      |                                          |           |                    |                  |                |               |
| Read Status Register                          | 05h                                      | 0000 0101 | Up to 100MHz       | 0                | 0              | 1+            |
| Write Status Register Byte 1                  | 01h                                      | 0000 0001 | Up to 100MHz       | 0                | 0              | 1             |
| Write Status Register Byte 2                  | 31h                                      | 0011 0001 | Up to 100MHz       | 0                | 0              | 1             |
| Miscellaneous Commands                        |                                          |           |                    |                  |                |               |
| Reset                                         | F0h                                      | 1111 0000 | Up to 100MHz       | 0                | 0              | 1             |
| Read Manufacturer and Device ID               | 9Fh                                      | 1001 1111 | Up to 85MHz        | 0                | 0              | 1 to 5        |
| Deep Power-Down                               | B9h                                      | 1011 1001 | Up to 100MHz       | 0                | 0              | 0             |
| Resume from Deep Power-Down                   | ABh                                      | 1010 1011 | Up to 100MHz       | 0                | 0              | 0             |



#### 7. Read Commands

#### 7.1 Read Array

The Read Array command can be used to sequentially read a continuous stream of data from the device by simply providing the clock signal once the initial starting address has been specified. The device incorporates an internal address counter that automatically increments on every clock cycle.

Three opcodes (1Bh, 0Bh, and 03h) can be used for the Read Array command. The use of each opcode depends on the maximum clock frequency that will be used to read data from the device. The 0Bh opcode can be used at any clock frequency up to the maximum specified by  $f_{CLK}$ , and the 03h opcode can be used for lower frequency read operations up to the maximum specified by  $f_{RDLF}$ . The 1Bh opcode allows the highest read performance possible and can be used at any clock frequency up to the maximum specified by  $f_{MAX}$ ; however, use of the 1Bh opcode at clock frequencies above  $f_{CLK}$  should be reserved for systems employing the RapidS protocol.

To perform the Read Array operation, the  $\overline{\text{CS}}$  pin must first be asserted and then the appropriate opcode (1Bh, 0Bh, or 03h) must be clocked into the device. After the opcode has been clocked in, the three address bytes must be clocked in to specify the location of the first byte to read within the memory array. Following the three address bytes, additional dummy bytes may need to be clocked into the device, depending on which opcode is used for the Read Array operation. If the 1Bh opcode is used, then two dummy bytes must be clocked into the device after the three address bytes. If the 0Bh opcode is used, then a single dummy byte must be clocked in after the address bytes.

After the three address bytes (and any dummy bytes) have been clocked in, additional clock cycles will result in data being output on the SO pin. The data is always output with the MSB of a byte first. When the last byte (FFFFh) of the memory array has been read, the device will continue reading from the beginning of the array (000000h). No delays will be incurred when wrapping around from the end of the array to the beginning of the array.

Deasserting the  $\overline{CS}$  pin will terminate the read operation and put the SO pin into a high-impedance state. The  $\overline{CS}$  pin can be deasserted at any time and does not require that a full byte of data be read.

Figure 7-1. Read Array - 1Bh Opcode





Figure 7-2. Read Array - 0Bh Opcode



#### Figure 7-3. Read Array - 03h Opcode





#### 7.2 Dual-Output Read Array

The Dual-Output Read Array command is similar to the standard Read Array command and can be used to sequentially read a continuous stream of data from the device by simply providing the clock signal once the initial starting address has been specified. Unlike the standard Read Array command, however, the Dual-Output Read Array command allows two bits of data to be clocked out of the device on every clock cycle, rather than just one.

The Dual-Output Read Array command can be used at any clock frequency, up to the maximum specified by  $f_{RDDO}$ . To perform the Dual-Output Read Array operation, the  $\overline{CS}$  pin must first be asserted and then the opcode 3Bh must be clocked into the device. After the opcode has been clocked in, the three address bytes must be clocked in to specify the location of the first byte to read within the memory array. Following the three address bytes, a single dummy byte must also be clocked into the device.

After the three address bytes and the dummy byte have been clocked in, additional clock cycles will result in data being output on both the SO and SIO pins. The data is always output with the MSB of a byte first and the MSB is always output on the SO pin. During the first clock cycle, bit seven of the first data byte is output on the SO pin, while bit six of the same data byte is output on the SIO pin. During the next clock cycle, bits five and four of the first data byte are output on the SO and SIO pins, respectively. The sequence continues with each byte of data being output after every four clock cycles. When the last byte (FFFFFh) of the memory array has been read, the device will continue reading from the beginning of the array (000000h). No delays will be incurred when wrapping around from the end of the array to the beginning of the array.

Deasserting the  $\overline{CS}$  pin will terminate the read operation and put the SO and SIO pins into a high-impedance state. The  $\overline{CS}$  pin can be deasserted at any time and does not require that a full byte of data be read.

Figure 7-4. Dual-Output Read Array





### 8. Program and Erase Commands

#### 8.1 Byte/Page Program

The Byte/Page Program command allows anywhere from a single byte of data to 256 bytes of data to be programmed into previously erased memory locations. An erased memory location is one that has all eight bits set to the Logical 1 state (a byte value of FFh). Before a Byte/Page Program command can be started, the Write Enable command must have been previously issued to the device (see "Write Enable" on page 21) to set the Write Enable Latch (WEL) bit of the Status Register to a Logical 1 state.

To perform a Byte/Page Program command, a 02h opcode must be clocked into the device followed by the three address bytes denoting the first location of the memory array to begin programming at. After the address bytes have been clocked in, data can then be clocked into the device and be stored in an internal buffer.

If the starting memory address denoted by A23-A0 does not fall on an even 256-byte page boundary (A7-A0 are not all 0), then special circumstances regarding which memory locations are to be programmed will apply. In this situation, any data that is sent to the device that go beyond the end of the page will wrap around to the beginning of the same page. In addition, if more than 256 bytes of data are sent to the device, then only the last 256 bytes sent will be latched into the internal buffer.

Example:

If the starting address denoted by A23-A0 is 0000FEh and three bytes of data are sent to the device, then the first two bytes of data will be programmed at addresses 0000FEh and 0000FFh, while the last byte of data will be programmed at address 000000h. The remaining bytes in the page (addresses 000001h through 0000FDh) will not be programmed and will remain in the erased state (FFh).

When the  $\overline{\text{CS}}$  pin is deasserted, the device will program the data stored in the internal buffer into the appropriate memory array locations based on the starting address specified by A23-A0 and the number of data bytes sent to the device. If fewer than 256 bytes of data is sent to the device, then the remaining bytes within the page will not be programmed and will remain in the erased state (FFh). The programming of the data bytes is internally self-timed and should take place in a time of  $t_{PP}$  or  $t_{BP}$  if only programming a single byte.

The three address bytes and at least one complete byte of data must be clocked into the device before the  $\overline{CS}$  pin is deasserted, and the  $\overline{CS}$  pin must be deasserted on even byte boundaries (multiples of eight bits); otherwise, the device will abort the operation and no data will be programmed into the memory array. In addition, if the address specified by A23-A0 points to a memory location within a sector that is in the protected state (see "Protect Sector" on page 23) or locked down (see "Sector Lockdown" on page 29), then the Byte/Page Program command will not be executed and the device will return to the idle state once the  $\overline{CS}$  pin has been deasserted. The WEL bit in the Status Register will be reset back to the Logical 0 state if the program cycle aborts due to an incomplete address being sent, an incomplete byte of data being sent, the  $\overline{CS}$  pin being deasserted on uneven byte boundaries, or because the memory location to be programmed is protected or locked down.

While the device is programming, the Status Register can be read and will indicate that the device is busy. For faster throughput, it is recommended that the Status Register be polled rather than waiting the t<sub>BP</sub> or t<sub>PP</sub> time to determine if the data bytes have finished programming. At some point before the program cycle completes, the WEL bit in the Status Register will be reset back to the Logical 0 state.

The device also incorporates an intelligent programming algorithm that can detect when a byte location fails to program properly. If a programming error arises, it will be indicated by the EPE bit in the Status Register.



Figure 8-1. Byte Program



#### Figure 8-2. Page Program





#### 8.2 Dual-Input Byte/Page Program

The Dual-Input Byte/Page Program command is similar to the standard Byte/Page Program command and can be used to program anywhere from a single byte of data up to 256 bytes of data into previously erased memory locations. Unlike the standard Byte/Page Program command, however, the Dual-Input Byte/Page Program command allows two bits of data to be clocked into the device on every clock cycle rather than just one.

Before the Dual-Input Byte/Page Program command can be started, the Write Enable command must have been previously issued to the device (see "Write Enable" on page 21) to set the Write Enable Latch (WEL) bit of the Status Register to a Logical 1 state. To perform a Dual-Input Byte/Page Program command, an A2h opcode must be clocked into the device followed by the three address bytes denoting the first location of the memory array to begin programming at. After the address bytes have been clocked in, data can then be clocked into the device two bits at a time on both the SOI and SI pins.

The data is always input with the MSB of a byte first, and the MSB is always input on the SOI pin. During the first clock cycle, bit seven of the first data byte is input on the SOI pin while bit six of the same data byte is input on the SI pin. During the next clock cycle, bits five and four of the first data byte are input on the SOI and SI pins, respectively. The sequence continues with each byte of data being input after every four clock cycles. Like the standard Byte/Page Program command, all data clocked into the device are stored in an internal buffer.

If the starting memory address denoted by A23-A0 does not fall on an even 256-byte page boundary (A7-A0 are not all 0), then special circumstances regarding which memory locations are to be programmed will apply. In this situation, any data that are sent to the device that go beyond the end of the page will wrap around to the beginning of the same page. In addition, if more than 256 bytes of data is sent to the device, then only the last 256 bytes sent will be latched into the internal buffer.

**Example:** 

If the starting address denoted by A23-A0 is 0000FEh and three bytes of data are sent to the device, then the first two bytes of data will be programmed at addresses 0000FEh and 0000FFh, while the last byte of data will be programmed at address 000000h. The remaining bytes in the page (addresses 000001h through 0000FDh) will not be programmed and will remain in the erased state (FFh).

When the  $\overline{\text{CS}}$  pin is deasserted, the device will program the data stored in the internal buffer into the appropriate memory array locations based on the starting address specified by A23-A0 and the number of data bytes sent to the device. If fewer than 256 bytes of data is sent to the device, then the remaining bytes within the page will not be programmed and will remain in the erased state (FFh). The programming of the data bytes is internally self-timed and should take place in a time of  $t_{PP}$  or  $t_{RP}$  if only programming a single byte.

The three address bytes and at least one complete byte of data must be clocked into the device before the  $\overline{\text{CS}}$  pin is deasserted, and the  $\overline{\text{CS}}$  pin must be deasserted on even byte boundaries (multiples of eight bits); otherwise, the device will abort the operation and no data will be programmed into the memory array. In addition, if the address specified by A23-A0 points to a memory location within a sector that is in the protected state (see "Protect Sector" on page 23) or locked down (see "Sector Lockdown" on page 29), then the Byte/Page Program command will not be executed and the device will return to the idle state once the  $\overline{\text{CS}}$  pin has been deasserted. The WEL bit in the Status Register will be reset back to the Logical 0 state if the program cycle aborts due to an incomplete address being sent, an incomplete byte of data being sent, the  $\overline{\text{CS}}$  pin being deasserted on uneven byte boundaries, or because the memory location to be programmed is protected or locked down.

While the device is programming, the Status Register can be read and will indicate that the device is busy. For faster throughput, it is recommended that the Status Register be polled rather than waiting the  $t_{BP}$  or  $t_{PP}$  time to determine if the data bytes have finished programming. At some point before the program cycle completes, the WEL bit in the Status Register will be reset back to the Logical 0 state.

The device also incorporates an intelligent programming algorithm that can detect when a byte location fails to program properly. If a programming error arises, it will be indicated by the EPE bit in the Status Register.



Figure 8-3. Dual-Input Byte Program



Figure 8-4. Dual-Input Page Program





#### 8.3 Block Erase

A block of 4, 32, or 64KB can be erased (all bits set to the Logical 1 state) in a single operation by using one of three different opcodes for the Block Erase command. An opcode of 20h is used for a 4KB erase, an opcode of 52h is used for a 32KB erase, and an opcode of D8h is used for a 64KB erase. Before a Block Erase command can be started, the Write Enable command must have been previously issued to the device to set the WEL bit of the Status Register to a Logical 1 state.

To perform a Block Erase, the  $\overline{\text{CS}}$  pin must first be asserted and then the appropriate opcode (20h, 52h, or D8h) must be clocked into the device. After the opcode has been clocked in, three address bytes specifying the address within the 4, 32, or 64KB block to be erased must be clocked in. Any additional data clocked into the device will be ignored. When the  $\overline{\text{CS}}$  pin is deasserted, the device will erase the appropriate block. The erasing of the block is internally self-timed and should take place in a time of  $t_{\text{BLKF}}$ .

Since the Block Erase command erases a region of bytes, the lower order address bits do not need to be decoded by the device. Therefore, for a 4KB erase, address bits A11-A0 will be ignored by the device and their values can be either a Logical 1 or 0. For a 32KB erase, address bits A14-A0 will be ignored and for a 64KB erase, address bits A15-A0 will be ignored. Despite the lower order address bits not being decoded by the device, the three complete address bytes must still be clocked into the device before the  $\overline{\text{CS}}$  pin is deasserted, and the  $\overline{\text{CS}}$  pin must be deasserted on an even byte boundary (multiples of eight bits); otherwise, the device will abort the operation and no erase operation will be performed.

If the address specified by A23-A0 points to a memory location within a sector that is in the protected or locked down state, then the Block Erase command will not be executed and the device will return to the idle state once the  $\overline{CS}$  pin has been deasserted.

The WEL bit in the Status Register will be reset back to the Logical 0 state if the erase cycle aborts due to an incomplete address being sent, the  $\overline{CS}$  pin being deasserted on uneven byte boundaries, or because a memory location within the region to be erased is protected or locked down.

While the device is executing a successful erase cycle, the Status Register can be read and will indicate that the device is busy. For faster throughput, it is recommended that the Status Register be polled rather than waiting the  $t_{\text{BLKE}}$  time to determine if the device has finished erasing. At some point before the erase cycle completes, the WEL bit in the Status Register will be reset back to the Logical 0 state.

The device also incorporates an intelligent erase algorithm that can detect when a byte location fails to erase properly. If an erase error occurs, it will be indicated by the EPE bit in the Status Register.

Figure 8-5. Block Erase





#### 8.4 Chip Erase

The entire memory array can be erased in a single operation by using the Chip Erase command. Before a Chip Erase command can be started, the Write Enable command must have been previously issued to the device to set the WEL bit of the Status Register to a Logical 1 state.

Two opcodes, 60h and C7h, can be used for the Chip Erase command. There is no difference in device functionality when utilizing the two opcodes, so they can be used interchangeably. To perform a Chip Erase, one of the two opcodes (60h or C7h) must be clocked into the device. Since the entire memory array is to be erased, no address bytes need to be clocked into the device and any data clocked in after the opcode will be ignored. When the  $\overline{\text{CS}}$  pin is deasserted, the device will erase the entire memory array. The erasing of the device is internally self-timed and should take place in a time of  $t_{\text{CHPE}}$ .

The complete opcode must be clocked into the device before the  $\overline{\text{CS}}$  pin is deasserted, and the  $\overline{\text{CS}}$  pin must be deasserted on an even byte boundary (multiples of eight bits); otherwise, no erase will be performed. In addition, if any sector of the memory array is in the protected or locked down state, then the Chip Erase command will not be executed and the device will return to the idle state once the  $\overline{\text{CS}}$  pin has been deasserted. The WEL bit in the Status Register will be reset back to the Logical 0 state if the  $\overline{\text{CS}}$  pin is deasserted on uneven byte boundaries or if a sector is in the protected or locked down state.

While the device is executing a successful erase cycle, the Status Register can be read and will indicate that the device is busy. For faster throughput, it is recommended that the Status Register be polled rather than waiting the t<sub>CHPE</sub> time to determine if the device has finished erasing. At some point before the erase cycle completes, the WEL bit in the Status Register will be reset back to the Logical 0 state.

The device also incorporates an intelligent erase algorithm that can detect when a byte location fails to erase properly. If an erase error occurs, it will be indicated by the EPE bit in the Status Register.

Figure 8-6. Chip Erase





#### 8.5 Program/Erase Suspend

In some code-plus-data storage applications, it is often necessary to process certain high-level system interrupts that require relatively immediate reading of code or data from the Flash memory. In such an instance, it may not be possible for the system to wait the microseconds or milliseconds required for the Flash memory to complete a program or erase cycle. The Program/Erase Suspend command allows a program or erase operation in progress on a particular 64KB sector of the Flash memory array to be suspended so that other device operations can be performed.

By suspending an erase operation on a particular sector, the system can perform a program or read operation within another 64KB sector of the device. Other device operations, such as a Read Status Register, can also be performed while a program or erase operation is suspended. Table 8-1 outlines the operations that are allowed and not allowed while a program or erase operation is suspended.

Since the need to suspend a program or erase operation is immediate, the Write Enable command does not need to be issued prior to the Program/Erase Suspend command being issued. Therefore, the Program/Erase Suspend command operates independently of the state of the WEL bit in the Status Register.

To perform a Program/Erase Suspend, the  $\overline{\text{CS}}$  pin must first be asserted and then the opcode B0h must be clocked into the device. No address bytes need to be clocked into the device, and any data clocked in after the opcode will be ignored. When the  $\overline{\text{CS}}$  pin is deasserted, the program or erase operation currently in progress will be suspended within a time of  $t_{\text{SUSP}}$ . The Program Suspend (PS) bit or the Erase Suspend (ES) bit in the Status Register will then be set to the Logical 1 state to indicate that the program or erase operation has been suspended. In addition, the RDY/BSY bit in the Status Register will indicate that the device is ready for another operation. The complete opcode must be clocked into the device before the  $\overline{\text{CS}}$  pin is deasserted, and the  $\overline{\text{CS}}$  pin must be deasserted on an even byte boundary (multiples of eight bits); otherwise, no suspend operation will be performed.

Read operations are not allowed to a 64KB sector that has had its program or erase operation suspended. If a read is attempted to a suspended sector, then the device will output undefined data. Therefore, if performing a Read Array operation on an unsuspended sector, and if the device's internal address counter increments and crosses the sector boundary to a suspended sector, the device will then start outputting undefined data continuously until the address counter increments and crosses a sector boundary to an unsuspended sector.

A program operation is not allowed on a sector that has been erase suspended. If a program operation is attempted on an erase suspended sector, then the program operation will abort and the WEL bit in the Status Register will be reset back to the Logical 0 state. Likewise, an erase operation is not allowed on a sector that has been program suspended. If attempted, the erase operation will abort and the WEL bit in the Status Register will be reset to a Logical 0 state.

During an Erase Suspend, a program operation to a different 64KB sector can be started and subsequently suspended. This results in a simultaneous Erase Suspend/Program Suspend condition, which will be indicated by the ES and PS bits in the Status Register being set to the Logical 1 state.

If a Reset operation (see "Reset" on page 41) is performed while a sector is erase suspended, the suspend operation will abort and the contents of the block in the suspended sector will be left in an undefined state. However, if a Reset is performed while a sector is program suspended, the suspend operation will abort, but only the contents of the page that was being programmed and subsequently suspended will be undefined. The remaining pages in the 64KB sector will retain their previous contents.

If an attempt is made to perform an operation that is not allowed while a program or erase operation is suspended, such as a Protect Sector command, then the device will simply ignore the opcode and no operation will be performed. The state of the WEL bit in the Status Register, as well as the SPRL (Sector Protection Registers Locked) and SLE (Sector Lockdown Enabled) bits, will not be affected.



Table 8-1. Operations Allowed and Not Allowed During a Program/Erase Suspend

| Command                             | Operation During<br>Program Suspend | Operation During<br>Erase Suspend |  |  |
|-------------------------------------|-------------------------------------|-----------------------------------|--|--|
| Read Commands                       |                                     |                                   |  |  |
| Read Array (All Opcodes)            | Allowed                             | Allowed                           |  |  |
| Program and Erase Commands          |                                     |                                   |  |  |
| Block Erase                         | Not Allowed                         | Not Allowed                       |  |  |
| Chip Erase                          | Not Allowed                         | Not Allowed                       |  |  |
| Byte/Page Program (All Opcodes)     | Not Allowed                         | Allowed                           |  |  |
| Program/Erase Suspend               | Not Allowed                         | Allowed                           |  |  |
| Program/Erase Resume                | Allowed                             | Allowed                           |  |  |
| Protection Commands                 |                                     |                                   |  |  |
| Write Enable                        | Not Allowed                         | Allowed                           |  |  |
| Write Disable                       | Not Allowed                         | Allowed                           |  |  |
| Protect Sector                      | Not Allowed                         | Not Allowed                       |  |  |
| Unprotect Sector                    | Not Allowed                         | Not Allowed                       |  |  |
| Global Protect/Unprotect            | Not Allowed                         | Not Allowed                       |  |  |
| Read Sector Protection Registers    | Allowed                             | Allowed                           |  |  |
| Security Commands                   |                                     |                                   |  |  |
| Sector Lockdown                     | Not Allowed                         | Not Allowed                       |  |  |
| Freeze Sector Lockdown State        | Not Allowed                         | Not Allowed                       |  |  |
| Read Sector Lockdown Registers      | Allowed                             | Allowed                           |  |  |
| Program OTP Security Register       | Not Allowed                         | Not Allowed                       |  |  |
| Read OTP Security Register          | Allowed                             | Allowed                           |  |  |
| Status Commands                     |                                     |                                   |  |  |
| Read Status Register                | Allowed                             | Allowed                           |  |  |
| Write Status Register (All Opcodes) | Not Allowed                         | ved Not Allowed                   |  |  |
| Miscellaneous Commands              |                                     |                                   |  |  |
| Reset                               | Allowed                             | Allowed                           |  |  |
| Read Manufacturer and Device ID     | Allowed                             | Allowed                           |  |  |
| Deep Power-Down                     | Not Allowed                         | Not Allowed                       |  |  |
| Resume from Deep Power-Down         | Not Allowed                         | Not Allowed                       |  |  |

Figure 8-7. Program/Erase Suspend





#### 8.6 Program/Erase Resume

The Program/Erase Resume command allows a suspended program or erase operation to be resumed and continue programming a Flash page or erasing a Flash memory block from where it left off. As with the Program/Erase Suspend command, the Write Enable command does not need to be issued prior to the Program/Erase Resume command being issued. Therefore, the Program/Erase Resume command operates independently of the state of the WEL bit in the Status Register.

To perform a Program/Erase Resume, the  $\overline{\text{CS}}$  pin must first be asserted and then the opcode D0h must be clocked into the device. No address bytes need to be clocked into the device, and any data clocked in after the opcode will be ignored. When the  $\overline{\text{CS}}$  pin is deasserted, the program or erase operation currently suspended will be resumed within a time of  $t_{\text{RES}}$ . The PS bit or the ES bit in the Status Register will then be reset back to the Logical 0 state to indicate that the program or erase operation is no longer suspended. In addition, the RDY/BSY bit in the Status Register will indicate that the device is busy performing a program or erase operation. The complete opcode must be clocked into the device before the  $\overline{\text{CS}}$  pin is deasserted, and the  $\overline{\text{CS}}$  pin must be deasserted on an even byte boundary (multiples of eight bits); otherwise, no resume operation will be performed.

During a simultaneous Erase Suspend/Program Suspend condition, issuing the Program/Erase Resume command will result in the program operation resuming first. After the program operation has been completed, the Program/Erase Resume command must be issued again in order for the erase operation to be resumed.

While the device is busy resuming a program or erase operation, any attempts at issuing the Program/Erase Suspend command will be ignored. Therefore, if a resumed program or erase operation needs to be subsequently suspended again, the system must either wait the entire t<sub>RES</sub> time before issuing the Program/Erase Suspend command, or it must check the status of the RDY/BSY bit or the appropriate PS or ES bit in the Status Register to determine if the previously suspended program or erase operation has resumed.

Figure 8-8. Program/Erase Resume





#### 9. Protection Commands and Features

#### 9.1 Write Enable

The Write Enable command is used to set the Write Enable Latch (WEL) bit in the Status Register to a Logical 1 state. The WEL bit must be set before a Byte/Page Program, Erase, Protect Sector, Unprotect Sector, Sector Lockdown, Freeze Sector Lockdown State, Program OTP Security Register, Write Status Register, or Write Configuration Register command can be executed. This makes the issuance of these commands a two-step process, thereby reducing the chances of a command being accidentally or erroneously executed. If the WEL bit in the Status Register is not set prior to the issuance of one of these commands, then the command will not be executed.

To issue the Write Enable command, the  $\overline{\text{CS}}$  pin must first be asserted and then the opcode 06h must be clocked into the device. No address bytes need to be clocked into the device, and any data clocked in after the opcode will be ignored. When the  $\overline{\text{CS}}$  pin is deasserted, the WEL bit in the Status Register will be set to a Logical 1. The complete opcode must be clocked into the device before the  $\overline{\text{CS}}$  pin is deasserted, and the  $\overline{\text{CS}}$  pin must be deasserted on an even byte boundary (multiples of eight bits); otherwise, the device will abort the operation and the state of the WEL bit will not change.

Figure 9-1. Write Enable





#### 9.2 Write Disable

The Write Disable command is used to reset the Write Enable Latch (WEL) bit in the Status Register to the Logical 0 state. With the WEL bit reset, all Byte/Page Program, Erase, Protect Sector, Unprotect Sector, Sector Lockdown, Freeze Sector Lockdown State, Program OTP Security Register, Write Status Register, and Write Configuration Register commands will not be executed. Other conditions can also cause the WEL bit to be reset. For more details, refer to the WEL bit section of the Status Register description.

To issue the Write Disable command, the  $\overline{CS}$  pin must first be asserted and then the opcode 04h must be clocked into the device. No address bytes need to be clocked into the device, and any data clocked in after the opcode will be ignored. When the  $\overline{CS}$  pin is deasserted, the WEL bit in the Status Register will be reset to a Logical 0. The complete opcode must be clocked into the device before the  $\overline{CS}$  pin is deasserted, and the  $\overline{CS}$  pin must be deasserted on an even byte boundary (multiples of eight bits); otherwise, the device will abort the operation and the state of the WEL bit will not change.

Figure 9-2. Write Disable





#### 9.3 Protect Sector

Every physical 64KB sector of the device has a corresponding single-bit Sector Protection Register that is used to control the software protection of a sector. Upon device power-up, each Sector Protection Register will default to the Logical 1 state indicating that all sectors are protected and cannot be programmed or erased.

Issuing the Protect Sector command to a particular sector address will set the corresponding Sector Protection Register to the Logical 1 state. The following table outlines the two states of the Sector Protection Registers.

Table 9-1. Sector Protection Register Values

| Value | Sector Protection Status                                                    |
|-------|-----------------------------------------------------------------------------|
| 0     | Sector is unprotected and can be programmed and erased.                     |
| 1     | Sector is protected and cannot be programmed or erased (the default state). |

Before the Protect Sector command can be issued, the Write Enable command must have been previously issued to set the WEL bit in the Status Register to a Logical 1. To issue the Protect Sector command, the  $\overline{CS}$  pin must first be asserted and then the opcode 36h must be clocked into the device followed by three address bytes designating any address within the sector to be protected. Any additional data clocked into the device will be ignored. When the  $\overline{CS}$  pin is deasserted, the Sector Protection Register corresponding to the physical sector addressed by A23-A0 will be set to the Logical 1 state and the sector itself will then be protected from program and erase operations. In addition, the WEL bit in the Status Register will be reset back to the Logical 0 state.

The three complete address bytes must be clocked into the device before the  $\overline{CS}$  pin is deasserted, and the  $\overline{CS}$  pin must be deasserted on an even byte boundary (multiples of eight bits); otherwise, the device will abort the operation. When the device aborts the Protect Sector operation, the state of the Sector Protection Register will be unchanged, and the WEL bit in the Status Register will be reset to a Logical 0.

As a safeguard against accidental or erroneous protecting or unprotecting of sectors, the Sector Protection Registers can themselves be locked from updates by using the SPRL (Sector Protection Registers Locked) bit of the Status Register (please refer to the Status Register description for more details). If the Sector Protection Registers are locked, then any attempts to issue the Protect Sector command will be ignored, and the device will reset the WEL bit in the Status Register back to a Logical 0 and return to the idle state once the  $\overline{\text{CS}}$  pin has been deasserted.

Figure 9-3. Protect Sector





#### 9.4 Unprotect Sector

Issuing the Unprotect Sector command to a particular sector address will reset the corresponding Sector Protection Register to the Logical 0 state (see Table 9-1 for Sector Protection Register values). Every physical sector of the device has a corresponding single-bit Sector Protection Register that is used to control the software protection of a sector.

Before the Unprotect Sector command can be issued, the Write Enable command must have been previously issued to set the WEL bit in the Status Register to a Logical 1. To issue the Unprotect Sector command, the  $\overline{CS}$  pin must first be asserted and then the opcode 39h must be clocked into the device. After the opcode has been clocked in, the three address bytes designating any address within the sector to be unprotected must be clocked in. Any additional data clocked into the device after the address bytes will be ignored. When the  $\overline{CS}$  pin is deasserted, the Sector Protection Register corresponding to the sector addressed by A23-A0 will be reset to the Logical 0 state and the sector itself will be unprotected. In addition, the WEL bit in the Status Register will be reset back to the Logical 0 state.

The three complete address bytes must be clocked into the device before the  $\overline{CS}$  pin is deasserted, and the  $\overline{CS}$  pin must be deasserted on an even byte boundary (multiples of eight bits); otherwise, the device will abort the operation, the state of the Sector Protection Register will be unchanged, and the WEL bit in the Status Register will be reset to a Logical 0.

As a safeguard against accidental or erroneous locking or unlocking of sectors, the Sector Protection Registers can themselves be locked from updates by using the SPRL (Sector Protection Registers Locked) bit of the Status Register (please refer to the Status Register description for more details). If the Sector Protection Registers are locked, then any attempts to issue the Unprotect Sector command will be ignored, and the device will reset the WEL bit in the Status Register back to a Logical 0 and return to the idle state once the  $\overline{\text{CS}}$  pin has been deasserted.

Figure 9-4. Unprotect Sector





#### 9.5 Global Protect/Unprotect

The Global Protect and Global Unprotect features can work in conjunction with the Protect Sector and Unprotect Sector functions.

Example:

A system can globally protect the entire memory array and then use the Unprotect Sector command to individually unprotect certain sectors and individually reprotect them later by using the Protect Sector command. Likewise, a system can globally unprotect the entire memory array and then individually protect certain sectors as needed.

Performing a Global Protect or Global Unprotect is accomplished by writing a certain combination of data to the Status Register using the Write Status Register Byte 1 command (see "Write Status Register Byte 1" on page 39 for command execution details). The Write Status Register command is also used to modify the SPRL (Sector Protection Registers Locked) bit to control hardware and software locking.

To perform a Global Protect, the appropriate  $\overline{\text{WP}}$  pin and SPRL conditions must be met, and the system must write a Logical 1 to bits 5, 4, 3, and 2 of the first byte of the Status Register. Conversely, to perform a Global Unprotect, the same  $\overline{\text{WP}}$  and SPRL conditions must be met, but the system must write a Logical 0 to bits 5, 4, 3, and 2 of the first byte of the Status Register. Table 9-2 details the conditions necessary for a Global Protect or Global Unprotect to be performed.

Sectors that have been erase or program suspended must remain in the unprotected state. If a Global Protect operation is attempted while a sector is erase or program suspended, the protection operation will abort, the protection states of all sectors in the Flash memory array will not change, and the WEL bit in the Status Register will be reset back to a Logical 0.

Essentially, if the SPRL bit of the Status Register is in the Logical 0 state (Sector Protection Registers are not locked), then writing a 00h to the first byte of the Status Register will perform a Global Unprotect without changing the state of the SPRL bit. Similarly, writing a 7Fh to the first byte of the Status Register will perform a Global Protect and keep the SPRL bit in the Logical 0 state. The SPRL bit can, of course, be changed to a Logical 1 by writing an FFh if software-locking or hardware-locking is desired along with the Global Protect.

If the desire is to only change the SPRL bit without performing a Global Protect or Global Unprotect, then the system can simply write a 0Fh to the first byte of the Status Register to change the SPRL bit from a Logical 1 to a Logical 0, provided the  $\overline{\text{WP}}$  pin is deasserted. Likewise, the system can write an F0h to change the SPRL bit from a Logical 0 to a Logical 1 without affecting the current sector protection status (no changes will be made to the Sector Protection Registers).

When writing to the first byte of the Status Register, bits 5, 4, 3, and 2 will not actually be modified, but will be decoded by the device for the purposes of the Global Protect and Global Unprotect functions. Only bit seven, the SPRL bit, will actually be modified. Therefore, when reading the first byte of the Status Register, bits 5, 4, 3, and 2 will not reflect the values written to them, but will instead indicate the status of the  $\overline{\text{WP}}$  pin and the sector protection status. Please refer to "Read Status Register" on page 35 and Table 11-1 on page 35 for details on the Status Register format and what values can be read for bits 5, 4, 3, and 2.

