Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ## Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China eZ80190 **Product Specification** PS006614-1208 Warning: DO NOT USE IN LIFE SUPPORT #### LIFE SUPPORT POLICY ZILOG'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF ZILOG CORPORATION. #### As used herein Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness. #### **Document Disclaimer** ©2008 by Zilog, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZILOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. The information contained within this document has been verified according to the general principles of electrical and mechanical engineering. eZ80 and Z80 are registered trademarks of Zilog Inc. All other product or service names are the property of their respective owners. ISO 9001:2000 FS 507510 Zilog products are designed and manufactured under an ISO registered 9001:2000 Quality Management System. For more details, please visit www.zilog.com/quality. ## **Revision History** Each instance in Revision History reflects a change to this document from its previous revision. For more details, refer to the corresponding pages and appropriate links in the table below. | Date | Revision<br>Level | Description | Page Number | |------------------|-------------------|------------------------------------------------------------------------------------------|-------------| | December<br>2008 | 14 | Updated as per latest template and style guide changes. Removed preliminary. | All | | March 2006 | 13 | Added registered trademark to eZ80 and eZ80Acclaim | All | | February<br>2004 | 12 | Revised BRG divisor language, UART section | 57 | | July 2003 | 11 | Correction to Timer Reload Register in<br>Programmable Reload Timer Registers<br>section | 29 | | December<br>2002 | 10 | Characterization data revision, removed web server from title/headers | All | PS006614-1208 Revision History ## **Table of Contents** | Architectural Overview | |-------------------------------------| | General Description | | Features 1 | | Block Diagram | | Pin Description | | Register Map | | eZ80 <sup>®</sup> CPU Core 30 | | eZ80 CPU Core Overview | | eZ80 CPU Core Features 30 | | Programmable Reload Timers 31 | | Programmable Reload Timers Overview | | Programmable Reload Timer Operation | | Setting Timer Duration | | Single Pass Mode | | Continuous Mode | | Reading the Current Count Value | | Timer Interrupts | | Programmable Reload Timer Registers | | Timer Control Registers | | Timer Data Low Byte Register | | Timer Data High Byte Register | | Timer Reload Low Byte Registers | | Timer Reload High Byte Registers | | Watchdog Timer 39 | | WDT Overview | | WDT Operation | | Enabling And Disabling The WDT | | Time-Out Period Selection | | RESET Or NMI Generation | | WDT Registers 40 | | WDT Control Register | | WDT Reset Register | | General-Purpose Input/Output | | GPIO Overview 43 | | GPIO Operation 43 | # zilog , | ( | GPIO Interrupts | 46 | |-------|----------------------------------------------|----| | | Level-Triggered Interrupts | 46 | | | Edge-Triggered Interrupts | 47 | | ( | GPIO Control Registers | 47 | | | Port x Data Registers | 47 | | | Port x Data Direction Registers | 48 | | | Port x Alternate Registers 1 | 48 | | | Port x Alternate Registers 2 | 48 | | Chip | Selects and Wait States | 50 | | ľ | Memory and I/O Chip Selects | 50 | | ľ | Memory Chip Select Operation | 50 | | ľ | Memory Chip Select Priority | 51 | | | Reset States | | | | Memory Chip Select Example | 51 | | I | /O Chip Select Operation | 53 | | 1 | O Chip Select Precaution | 54 | | | Vait States | | | | Chip Select Registers | | | ` | Chip Select x Lower Bound Register | | | | Chip Select x Upper Bound Register | | | | Chip Select x Control Register | | | Rand | om Access Memory | | | | RAM Control Registers | | | | RAM Control Register | | | | RAM Address Upper Byte Register | | | Unive | ersal Zilog Interface | 62 | | Е | Baud Rate Generator | 63 | | | Baud Rate Generator Functional Description | | | | Recommended Usage of the Baud Rate Generator | | | Į | JZI and BRG Control Registers | 64 | | | UZI Control Registers | | | | BRG Divisor Latch Registers—Low Byte | | | | BRG Divisor Latch Registers—High Byte | 65 | | Unive | ersal Asynchronous Receiver/Transmitter | 67 | | ι | JART Functional Description | 68 | | ι | JART Functions | 68 | | | UART Transmitter | | | | UART Receiver | 69 | | | LIART Modem Control | 69 | zilog | vi | UART Interrupts | 70 | |------------------------------------------|------| | UART Transmitter Interrupt | 70 | | UART Receiver Interrupts | 70 | | UART Modem Status Interrupt | 71 | | UART Recommended Usage | 71 | | Module Reset | 71 | | Control Transfers | 71 | | Data Transfers | 72 | | Poll Mode Transfers | 72 | | UART Registers | 72 | | UART Transmit Holding Register | 73 | | UART Receive Buffer Register | 73 | | UART Interrupt Enable Register | | | UART Interrupt Identification Register | | | UART FIFO Control Registers | | | UART Line Control Register | | | UART Modem Control Registers | | | UART Line Status Registers | | | UART Modem Status Registers | | | UART Scratch Pad Registers | | | Serial Peripheral Interface | | | SPI Signals | | | Master In Slave Out | | | Master Out Slave In | | | Slave Select | | | Serial Clock | | | SPI Functional Description | 86 | | SPI Flags | 88 | | Mode Fault | 88 | | Write Collision | 88 | | SPI Registers | 89 | | SPI Control Register | . 89 | | SPI Status Register | 90 | | SPI Transmit Shift Register | | | SPI Receive Buffer Register | | | I <sup>2</sup> C Serial I/O Interface | . 92 | | I <sup>2</sup> C General Characteristics | . 92 | | Clocking Overview | 92 | | Bus Arbitration Overview | 92 | | Data Validity | 93 | zilog vii | | START and STOP Conditions | 93 | |------|--------------------------------------------------|-------| | | Transferring Data | 93 | | | Byte Format | 93 | | | Acknowledge | 94 | | | Clock Synchronization | 95 | | | Arbitration | 96 | | | Clock Synchronization for Handshake | 97 | | | Operating Modes | 97 | | | Master Transmit | | | | Master Receive | . 100 | | | Slave Transmit | . 102 | | | Slave Receive | . 103 | | | I <sup>2</sup> C Registers | . 104 | | | Addressing | | | | Resetting the I <sup>2</sup> C Registers | | | | I <sup>2</sup> C Slave Address Register | | | | I <sup>2</sup> C Extended Slave Address Register | | | | I <sup>2</sup> C Data Register | | | | I <sup>2</sup> C Control Register | | | | I <sup>2</sup> C Status Register | | | | I <sup>2</sup> C Clock Control Register | | | | I <sup>2</sup> C Software Reset Register | | | Miil | Itiply-Accumulator | | | wiai | MACC Overview | | | | | | | | Multiply-Accumulator Basic Operation | | | | Software Control of the MACC | | | | Defining a New Calculation as READY | | | | Alternatives to OTI2R and INI2R | | | | MACC Dual Bank Operation | | | | · | | | | IN_SHIFT and OUT_SHIFT | | | | OUT_SHIFT Function | | | | | | | | Recommended Operation | | | | Retrieve A Calculation | | | | | | | | MACC RAM | | | | MACC RAM Address Indexing | . 125 | | L | U | 9 | viii | |---|---|---|------| | Operation Of The eZ80190 Device During ZDI Breakpoints | 153 | |--------------------------------------------------------|-----| | ZDI Write Only Registers | 153 | | ZDI Read Only Registers | 154 | | ZDI Register Definitions | 155 | | ZDI Address Match Registers | | | ZDI Break Control Register | 156 | | ZDI Write Data Registers | | | ZDI Read/Write Control Register | | | Instruction Store 4:0 Registers | | | ZDI Write Memory Register | | | eZ80 <sup>®</sup> Product ID Low Byte Register | | | eZ80 Product ID High Byte Register | | | eZ80 <sup>®</sup> Product ID Revision Register | | | ZDI Status Register | | | ZDI Read Register Low, Flight, and Opper | | | eZ80 <sup>®</sup> CPU Instruction Set | | | Op-Code Map | | | Crystal Oscillator | | | • | | | Electrical Characteristics | | | Absolute Maximum Ratings | | | DC Characteristics | | | AC Characteristics | | | External Memory Read Timing | | | External Memory Write Timing | | | External I/O Read Timing | | | External I/O Write Timing | | | Wait State Timing for Negations | | | Wait State Timing for Write Operations | | | General Purpose I/O Port Output Timing | | | External Bus Acknowledge Timing | | | External System Clock Driver Timing | | | Packaging | | | Ordering Information | | | Part Number Description | | | | | | Index | 198 | |------------------|-----| | Customer Support | 211 | ## **Architectural Overview** ### **General Description** Zilog's eZ80190 microprocessor is a high-speed single-cycle instruction-fetch microprocessor with a clock speed of up to 50 MHz. It is the first of a new set of products based upon Zilog's eZ80 $^{\text{\tiny (B)}}$ CPU. The eZ80 CPU is one of the fastest 8-bit CPUs available today, executing code up to four times faster with zero wait-state memory than a standard Z80<sup>®</sup> operating at the same frequency. This increased processing efficiency can be used to improve available bandwidth or to decrease power consumption. Considering both the high clock speed and instruction pipeline efficiency, the eZ80 CPU's processing power rivals the performance of 16-bit microprocessors. #### **Features** The key features of eZ80190 microprocessor are as follows: - Single-cycle instruction fetch, high-performance eZ80 CPU core<sup>1</sup> - 16 x 16-bit Multiply and 40-bit Accumulate with 1 KB dual-port SRAM - Four Chip Selects with individual Wait State generators - Six Counter/Timers with prescalers - Watchdog Timer (WDT) - 2-channel Direct Memory Access (DMA) controller - 8 KB high-speed data SRAM - 2 Universal Zilog Interface (UZI) channels (I<sup>2</sup>C, SPI, UART) with built-in Baud Rate Generator - Fixed-priority vectored interrupts (32 external, 11 internal) - 32 bits of General-Purpose Input/Output (GPIO) - On-chip oscillator - 3.0 V to 3.6 V supply voltage with 5 V tolerant inputs - 100-pin LQFP package <sup>1.</sup> For simplicity, the term *eZ80 CPU* is referred to as *CPU* for the bulk of this document. - Up to 50 MHz clock speed - Operating Temperature: - Standard Temperature Range: 0 °C to +70 °C - Extended Temperature Range: -40 °C to +105 °C - Zilog Debug Interface (ZDI) Note: All signals with an overline are active Low. For example, $B/\overline{W}$ , for which WORD is active Low, and $\overline{B}/W$ , for which BYTE is active Low. Power connections follow these conventional descriptions: | Connection | Circuit | Device | | |------------|----------|-------------------|--| | Power | $V_{CC}$ | $V_{ m DD}$ | | | Ground | GND | $V_{\mathrm{SS}}$ | | ## **Block Diagram** Figure 1 on page 3 displays a block diagram of the eZ80190 processor. Figure 1. eZ80190 Block Diagram #### **Pin Description** Figure 2 displays the pin layout of the eZ80190 device in the 100-pin LQFP package. Table 1 on page 5 lists the pins and their functions. Figure 2. 100-Pin LQFP Configuration of the eZ80190 Device | | | • | | | |------------|----------|-------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin<br>No. | Symbol | Function | Signal Direction | Description | | 1 | MREQ | Memory<br>Request | Input/Output,<br>Active Low | MREQ indicates the CPU is accessing a location in memory. The RD, WR, and INSTRD signals indicate the type of access. The eZ80190 device does not drive this line during Reset. It is an input in bus acknowledge cycles. | | 2 | WR | Write | Output, Active Low | WR indicates the CPU is writing to the current address location. The device accessed is determined by the IORQ and MREQ pins. The WR pin is tristated during bus acknowledge cycles. | | 3 | RD | Read | Output, Active Low | RD indicates the eZ80190 device is reading from the current address location. This pin is tristated during bus acknowledge cycles. | | 4 | CS0 | Chip Select 0 | Output, Active Low | CS0 indicates access in the defined CS0 memory or I/O address space. This signal is still driven during bus acknowledge cycles and is generated from the address and control provided on the external pins. | | 5 | CS1 | Chip Select 1 | Output, Active Low | CS1 indicates access in the defined CS1 memory or I/O address space. This signal is still driven during bus acknowledge cycles and is generated from the address and control provided on the external pins. | | 6 | CS2 | Chip Select 2 | Output, Active Low | CS2 indicates access in the defined CS2 memory or I/O address space. This signal is still driven during bus acknowledge cycles and is generated from the address and control provided on the external pins. | | 7 | CS3 | Chip Select 3 | Output, Active Low | CS3 indicates access in the defined CS3 memory or I/O address space. This signal is still driven during bus acknowledge cycles and is generated from the address and control provided on the external pins. | | 8 | $V_{DD}$ | Power Supply | | Power Supply | | 9 | GND | Ground | | Ground | | | | | | | | Pin<br>No. | Symbol | Function | Signal Direction | Description | |------------|--------|-------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | ADDR0 | Address Bus | Input/Output | The ADDR0 is configured as an output in normal operation. The address bus selects a location in memory or I/O space to be read or written. This pin is configured as an input during bus acknowledge cycles. Drives the Chip Select/Wait State Generator block to generate Chip Selects. | | 11 | ADDR1 | Address Bus | Input/Output | The ADDR1 pin is configured as an output in normal operation. The address bus selects a location in memory or I/O space to be read or written. This pin is configured as an input during bus acknowledge cycles. Drives the Chip Select/Wait State Generator block to generate Chip Selects. | | 12 | ADDR2 | Address Bus | Input/Output | The ADDR2 pin is configured as an output in normal operation. The address bus selects a location in memory or I/O space to be read or written. This pin is configured as an input during bus acknowledge cycles. Drives the Chip Select/Wait State Generator block to generate Chip Selects. | | 13 | ADDR3 | Address Bus | Input/Output | The ADDR3 pin is configured as an output in normal operation. The address bus selects a location in memory or I/O space to be read or written. This pin is configured as an input during bus acknowledge cycles. Drives the Chip Select/Wait State Generator block to generate Chip Selects. | | 14 | ADDR4 | Address Bus | Input/Output | The ADDR4 pin is configured as an output in normal operation. The address bus selects a location in memory or I/O space to be read or written. This pin is configured as an input during bus acknowledge cycles. Drives the Chip Select/Wait State Generator block to generate Chip Selects. | | 15 | ADDR5 | Address Bus | Input/Output | The ADDR5 pin is configured as an output in normal operation. The address bus selects a location in memory or I/O space to be read or written. This pin is configured as an input during bus acknowledge cycles. Drives the Chip Select/Wait State Generator block to generate Chip Selects. | Table 1. 100-Pin LQFP Pin Identification of the eZ80190 Device (Continued) | Pin<br>No. | Symbol | Function | Signal Direction | Description | |------------|----------|--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16 | ADDR6 | Address Bus | Input/Output | The ADDR6 pin is configured as an output in normal operation. The address bus selects a location in memory or I/O space to be read or written. This pin is configured as an input during bus acknowledge cycles. Drives the Chip Select/Wait State Generator block to generate Chip Selects. | | 17 | ADDR7 | Address Bus | Input/Output | The ADDR7 pin is configured as an output in normal operation. The address bus selects a location in memory or I/O space to be read or written. This pin is configured as an input during bus acknowledge cycles. Drives the Chip Select/Wait State Generator block to generate Chip Selects. | | 18 | $V_{DD}$ | Power Supply | | Power Supply | | 19 | GND | Ground | | Ground | | 20 | ADDR8 | Address Bus | Input/Output | The ADDR8 pin is configured as an output in normal operation. The address bus selects a location in memory or I/O space to be read or written. This pin is configured as an input during bus acknowledge cycles. Drives the Chip Select/Wait State Generator block to generate Chip Selects. | | 21 | ADDR9 | Address Bus | Input/Output | The ADDR9 pin is configured as an output in normal operation. The address bus selects a location in memory or I/O space to be read or written. This pin is configured as an input during bus acknowledge cycles. Drives the Chip Select/Wait State Generator block to generate Chip Selects. | | 22 | ADDR10 | Address Bus | Input/Output | The ADDR10 pin is configured as an output in normal operation. The address bus selects a location in memory or I/O space to be read or written. This pin is configured as an input during bus acknowledge cycles. Drives the Chip Select/Wait State Generator block to generate Chip Selects. | Table 1. 100-Pin LQFP Pin Identification of the eZ80190 Device (Continued) | Pin<br>No. | Symbol | Function | Signal Direction | Description | |------------|----------|--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23 | ADDR11 | Address Bus | Input/Output | The ADDR11 pin is configured as an output in normal operation. The address bus selects a location in memory or I/O space to be read or written. This pin is configured as an input during bus acknowledge cycles. Drives the Chip Select/ Wait State Generator block to generate Chip Selects. | | 24 | ADDR12 | Address Bus | Input/Output | The ADDR12 pin is configured as an output in normal operation. The address bus selects a location in memory or I/O space to be read or written. This pin is configured as an input during bus acknowledge cycles. Drives the Chip Select/Wait State Generator block to generate Chip Selects. | | 25 | ADDR13 | Address Bus | Input/Output | The ADDR13 pin is configured as an output in normal operation. The address bus selects a location in memory or I/O space to be read or written. This pin is configured as an input during bus acknowledge cycles. Drives the Chip Select/Wait State Generator block to generate Chip Selects. | | 26 | ADDR14 | Address Bus | Input/Output | The ADDR14 pin is configured as an output in normal operation. The address bus selects a location in memory or I/O space to be read or written. This pin is configured as an input during bus acknowledge cycles. Drives the Chip Select/Wait State Generator block to generate Chip Selects. | | 27 | ADDR15 | Address Bus | Input/Output | The ADDR15 pin is configured as an output in normal operation. The address bus selects a location in memory or I/O space to be read or written. This pin is configured as an input during bus acknowledge cycles. Drives the Chip Select/Wait State Generator block to generate Chip Selects. | | 28 | $V_{DD}$ | Power Supply | | Power Supply | | 29 | GND | Ground | | Ground | Table 1. 100-Pin LQFP Pin Identification of the eZ80190 Device (Continued) | Pin<br>No. | Symbol | Function | Signal Direction | Description | |------------|--------|-------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 30 | ADDR16 | Address Bus | Input/Output | The ADDR16 pin is configured as an output in normal operation. The address bus selects a location in memory or I/O space to be read or written. This pin is configured as an input during bus acknowledge cycles. Drives the Chip Select/Wait State Generator block to generate Chip Selects. | | 31 | ADDR17 | Address Bus | Input/Output | The ADDR17 pin is configured as an output in normal operation. The address bus selects a location in memory or I/O space to be read or written. This pin is configured as an input during bus acknowledge cycles. Drives the Chip Select/Wait State Generator block to generate Chip Selects. | | 32 | ADDR18 | Address Bus | Input/Output | The ADDR18 pin is configured as an output in normal operation. The address bus selects a location in memory or I/O space to be read or written. This pin is configured as an input during bus acknowledge cycles. Drives the Chip Select/ Wait State Generator block to generate Chip Selects. | | 33 | ADDR19 | Address Bus | Input/Output | The ADDR19 pin is configured as an output in normal operation. The address bus selects a location in memory or I/O space to be read or written. This pin is configured as an input during bus acknowledge cycles. Drives the Chip Select/ Wait State Generator block to generate Chip Selects. | | 34 | ADDR20 | Address Bus | Input/Output | The ADDR20 pin is configured as an output in normal operation. The address bus selects a location in memory or I/O space to be read or written. This pin is configured as an input during bus acknowledge cycles. Drives the Chip Select/ Wait State Generator block to generate Chip Selects. | Table 1. 100-Pin LQFP Pin Identification of the eZ80190 Device (Continued) | Pin | | | | | |-----|-----------------|--------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | No. | Symbol | Function | Signal Direction | Description | | 35 | ADDR21 | Address Bus | Input/Output | The ADDR21 pin is configured as an output in normal operation. The address bus selects a location in memory or I/O space to be read or written. This pin is configured as an input during bus acknowledge cycles. Drives the Chip Select/Wait State Generator block to generate Chip Selects. | | 36 | ADDR22 | Address Bus | Input/Output | The ADDR22 pin is configured as an output in normal operation. The address bus selects a location in memory or I/O space to be read or written. This pin is configured as an input during bus acknowledge cycles. Drives the Chip Select/Wait State Generator block to generate Chip Selects. | | 37 | ADDR23 | Address Bus | Input/Output | The ADDR23 pin is configured as an output in normal operation. The address bus selects a location in memory or I/O space to be read or written. This pin is configured as an input during bus acknowledge cycles. Drives the Chip Select/Wait State Generator block to generate Chip Selects. | | 38 | V <sub>DD</sub> | Power Supply | | Power Supply | | 39 | GND | Ground | | Ground | | 40 | DATA0 | Data Bus | Bidirectional,<br>tristate | The data bus transfers data to and from I/O and memory devices. The eZ80190 device drives these lines only during write cycles when the eZ80190 device is the bus master. The data bus is configured as an output in normal operation and as an input during bus acknowledge cycles. | | 41 | DATA1 | Data Bus | Bidirectional,<br>tristate | The data bus transfers data to and from I/O and memory devices. The eZ80190 device drives these lines only during write cycles when the eZ80190 device is the bus master. The data bus is configured as an output in normal operation and as an input during bus acknowledge cycles. | Table 1. 100-Pin LQFP Pin Identification of the eZ80190 Device (Continued) | Pin<br>No. | Symbol | Function | Signal Direction | Description | |------------|----------|--------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 42 | DATA2 | Data Bus | Bidirectional,<br>tristate | The data bus transfers data to and from I/O and memory devices. The eZ80190 device drives these lines only during write cycles when the eZ80190 device is the bus master. The data bus is configured as an output in normal operation and as an input during bus acknowledge cycles. | | 43 | DATA3 | Data Bus | Bidirectional,<br>tristate | The data bus transfers data to and from I/O and memory devices. The eZ80190 device drives these lines only during write cycles when the eZ80190 device is the bus master. The data bus is configured as an output in normal operation and as an input during bus acknowledge cycles. | | 44 | DATA4 | Data Bus | Bidirectional,<br>tristate | The data bus transfers data to and from I/O and memory devices. The eZ80190 device drives these lines only during write cycles when the eZ80190 device is the bus master. The data bus is configured as an output in normal operation and as an input during bus acknowledge cycles. | | 45 | DATA5 | Data Bus | Bidirectional,<br>tristate | The data bus transfers data to and from I/O and memory devices. The eZ80190 device drives these lines only during write cycles when the eZ80190 device is the bus master. The data bus is configured as an output in normal operation and as an input during bus acknowledge cycles. | | 46 | DATA6 | Data Bus | Bidirectional,<br>tristate | The data bus transfers data to and from I/O and memory devices. The eZ80190 device drives these lines only during write cycles when the eZ80190 device is the bus master. The data bus is configured as an output in normal operation and as an input during bus acknowledge cycles. | | 47 | DATA7 | Data Bus | Bidirectional,<br>tristate | The data bus transfers data to and from I/O and memory devices. The eZ80190 device drives these lines only during write cycles when the eZ80190 device is the bus master. The data bus is configured as an output in normal operation and as an input during bus acknowledge cycles. | | 48 | $V_{DD}$ | Power Supply | | Power Supply | | 49 | GND | Ground | | Ground | | | | | | | Table 1. 100-Pin LQFP Pin Identification of the eZ80190 Device (Continued) | Pin<br>No. | Symbol | Function | Signal Direction | Description | |------------|--------|--------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 50 | NMI | Nonmaskable<br>Interrupt | Schmitt Trigger<br>Input, Active Low | The NMI input is prioritized higher than the maskable interrupts. It is always recognized at the end of an instruction, regardless of the state of the interrupt enable control bits. This input includes a Schmitt trigger to allow RC rise times. This external NMI signal is combined with an internal NMI signal generated from the WDT block before being connected to the NMI input of the CPU. | | 51 | HALT | Halt | Output, Active Low | A Low on this pin indicates the CPU has stopped because a HALT instruction is executed. | | 52 | INSTRD | Instruction<br>READ | Output, Active<br>Low, tristate | INSTRD (with MREQ and RD) indicates the eZ80190 device is fetching an instruction from code memory. The eZ80190 device does not drive this line during Reset or bus acknowledge cycles. | | 53 | IORQ | Input/Output<br>Request | Input/Output,<br>Active Low | IORQ indicates the CPU is accessing a location in I/O space. RD and WR indicate the type of access. The eZ80190 device does not drive this line during Reset and is an input in bus acknowledge cycles. | | 54 | RESET | Reset | Schmitt Trigger<br>Input, Active Low | This signal is used to initialize the eZ80190 device. This input must be Low for a minimum of 3 system clock cycles, and must be held Low until the clock is stable. This input includes a Schmitt trigger to allow RC rise times. | | 55 | ZCL | ZDI Clock | Input with Pull-up | The ZCL pin is used to clock the data between the Zilog Debug Interface and the eZ80190 device. This pin features an internal pull-up. | | 56 | ZDA | ZDI Data | Input/Output,<br>Open-Drain with<br>Pull-up | The ZDA pin is used to transfer data between the Zilog Debug Interface and the eZ80190 device. This pin is open-drain and features an internal pull-up. | | 57 | PB0 | GPIO Port B | Input/Output | The PB0 pin can be used for GPIO. It can be individually programmed as an input or output and can also be used individually as an interrupt input. Each Port B pin, when programmed as an output, can be selected to be an open-drain or open-source output. | Table 1. 100-Pin LQFP Pin Identification of the eZ80190 Device (Continued) | Pin<br>No. | Symbol | Function | Signal Direction | Description | |------------|--------|-------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 58 | PB1 | GPIO Port B | Input/Output | The PB1 pin can be used for GPIO. It can be individually programmed as an input or output and can also be used individually as an interrupt input. Each Port B pin, when programmed as an output, can be selected to be an open-drain or open-source output. | | 59 | PB2 | GPIO Port B | Input/Output | The PB2 pin can be used for GPIO. It can be individually programmed as an input or output and can also be used individually as an interrupt input. Each Port B pin, when programmed as an output, can be selected to be an open-drain or open-source output. | | 60 | PB3 | GPIO Port B | Input/Output | The PB3 pin can be used for GPIO. It can be individually programmed as an input or output and can also be used individually as an interrupt input. Each Port B pin, when programmed as an output, can be selected to be an open-drain or open-source output. | | 61 | PB4 | GPIO Port B | Input/Output | The PB4 pin can be used for GPIO. It can be individually programmed as an input or output and can also be used individually as an interrupt input. Each Port B pin, when programmed as an output, can be selected to be an open-drain or open-source output. | | 62 | PB5 | GPIO Port B | Input/Output | The PB5 pin can be used for GPIO. It can be individually programmed as an input or output and can also be used individually as an interrupt input. Each Port B pin, when programmed as an output, can be selected to be an open-drain or open-source output. | | 63 | PB6 | GPIO Port B | Input/Output | The PB6 pin can be used for GPIO. It can be individually programmed as an input or output and can also be used individually as an interrupt input. Each Port B pin, when programmed as an output, can be selected to be an open-drain or open-source output. | Table 1. 100-Pin LQFP Pin Identification of the eZ80190 Device (Continued) | Pin | | | | | |-----|----------|----------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | No. | Symbol | Function | Signal Direction | Description | | 64 | PB7 | GPIO Port B | Input/Output | The PB7 pin can be used for GPIO. It can be individually programmed as an input or output and can also be used individually as an interrupt input. Each Port B pin, when programmed as an output, can be selected to be an open-drain or open-source output. | | 65 | $V_{DD}$ | Power Supply | | Power Supply | | 66 | GND | Ground | | Ground | | 67 | PC0 | GPIO Port C | Input/Output | The PC0 pin can be used for GPIO. It can be individually programmed as an input or output and can also be used individually as an interrupt input. Each Port C pin, when programmed as an output, can be selected to be an open-drain or open-source output. Port C is multiplexed with one channel of the UZI interface. | | | MISO1 | Master In<br>Slave Out | Input/Output | The MISO line is configured as an input when the eZ80190 device is an SPI master device and as an output when eZ80190 device is an SPI slave device. This signal is multiplexed with PC0. | | | SCL1 | I <sup>2</sup> C Serial<br>Clock | Input/Output | The SCL1 pin is used to receive and transmit the I <sup>2</sup> C clock. This signal is multiplexed with PC0. | | | TxD1 | Transmit Data | Output | The TxD1 pin is used by the UART to transmit asynchronous serial data. This signal is multiplexed with PC0. | Table 1. 100-Pin LQFP Pin Identification of the eZ80190 Device (Continued) | Pin<br>No. | Symbol | Function | Signal Direction | Description | |------------|--------|------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 68 | PC1 | GPIO Port C | Input/Output | The PC1 pin can be used for GPIO. It can be individually programmed as an input or output and can also be used individually as an interrupt input. Each Port C pin, when programmed as an output, can be selected to be an open-drain or open-source output. Port C is multiplexed with one channel of the UZI interface. | | | MOSI1 | Master Out<br>Slave In | Input/Output | The MOSI line is configured as an output when the eZ80190 device is an SPI master device and as an input when the eZ80190 device is an SPI slave device. This signal is multiplexed with PC1. | | | RxD1 | Receive Data | Input | The RxD1 pin is used by the UART to receive asynchronous serial data. This signal is multiplexed with PC1. | | | SDA1 | I <sup>2</sup> C Serial Data | Input/Output | The SDA1 pin carries the I <sup>2</sup> C data signal. This signal is multiplexed with PC1. | | 69 | PC2 | GPIO Port C | Input/Output | The PC2 pin can be used for GPIO. It can be individually programmed as an input or output and can also be used individually as an interrupt input. Each Port C pin, when programmed as an output, can be selected to be an open-drain or open-source output. Port C is multiplexed with one channel of the UZI interface. | | | SCK1 | SPI Serial<br>Clock | Input/Output | SPI serial clock. This signal is multiplexed with PC2. | | | RTS1 | Request to<br>Send | Output, Active Low | The RTS1 pin carries the modem-control signal from the UART. This signal is multiplexed with PC2. |